18aa34ab8SBenjamin Herrenschmidt #ifndef _ASM_POWERPC_EXCEPTION_H 28aa34ab8SBenjamin Herrenschmidt #define _ASM_POWERPC_EXCEPTION_H 38aa34ab8SBenjamin Herrenschmidt /* 48aa34ab8SBenjamin Herrenschmidt * Extracted from head_64.S 58aa34ab8SBenjamin Herrenschmidt * 68aa34ab8SBenjamin Herrenschmidt * PowerPC version 78aa34ab8SBenjamin Herrenschmidt * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 88aa34ab8SBenjamin Herrenschmidt * 98aa34ab8SBenjamin Herrenschmidt * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP 108aa34ab8SBenjamin Herrenschmidt * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> 118aa34ab8SBenjamin Herrenschmidt * Adapted for Power Macintosh by Paul Mackerras. 128aa34ab8SBenjamin Herrenschmidt * Low-level exception handlers and MMU support 138aa34ab8SBenjamin Herrenschmidt * rewritten by Paul Mackerras. 148aa34ab8SBenjamin Herrenschmidt * Copyright (C) 1996 Paul Mackerras. 158aa34ab8SBenjamin Herrenschmidt * 168aa34ab8SBenjamin Herrenschmidt * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and 178aa34ab8SBenjamin Herrenschmidt * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com 188aa34ab8SBenjamin Herrenschmidt * 198aa34ab8SBenjamin Herrenschmidt * This file contains the low-level support and setup for the 208aa34ab8SBenjamin Herrenschmidt * PowerPC-64 platform, including trap and interrupt dispatch. 218aa34ab8SBenjamin Herrenschmidt * 228aa34ab8SBenjamin Herrenschmidt * This program is free software; you can redistribute it and/or 238aa34ab8SBenjamin Herrenschmidt * modify it under the terms of the GNU General Public License 248aa34ab8SBenjamin Herrenschmidt * as published by the Free Software Foundation; either version 258aa34ab8SBenjamin Herrenschmidt * 2 of the License, or (at your option) any later version. 268aa34ab8SBenjamin Herrenschmidt */ 278aa34ab8SBenjamin Herrenschmidt /* 288aa34ab8SBenjamin Herrenschmidt * The following macros define the code that appears as 298aa34ab8SBenjamin Herrenschmidt * the prologue to each of the exception handlers. They 308aa34ab8SBenjamin Herrenschmidt * are split into two parts to allow a single kernel binary 318aa34ab8SBenjamin Herrenschmidt * to be used for pSeries and iSeries. 328aa34ab8SBenjamin Herrenschmidt * 338aa34ab8SBenjamin Herrenschmidt * We make as much of the exception code common between native 348aa34ab8SBenjamin Herrenschmidt * exception handlers (including pSeries LPAR) and iSeries LPAR 358aa34ab8SBenjamin Herrenschmidt * implementations as possible. 368aa34ab8SBenjamin Herrenschmidt */ 37da2bc464SMichael Ellerman #include <asm/head-64.h> 388aa34ab8SBenjamin Herrenschmidt 398c388514SNicholas Piggin /* PACA save area offsets (exgen, exmc, etc) */ 408aa34ab8SBenjamin Herrenschmidt #define EX_R9 0 418aa34ab8SBenjamin Herrenschmidt #define EX_R10 8 428aa34ab8SBenjamin Herrenschmidt #define EX_R11 16 438aa34ab8SBenjamin Herrenschmidt #define EX_R12 24 448aa34ab8SBenjamin Herrenschmidt #define EX_R13 32 4536670fcfSNicholas Piggin #define EX_DAR 40 4636670fcfSNicholas Piggin #define EX_DSISR 48 4736670fcfSNicholas Piggin #define EX_CCR 52 4836670fcfSNicholas Piggin #define EX_R3 56 49*dbeea1d6SNicholas Piggin #define EX_CFAR 64 50*dbeea1d6SNicholas Piggin #define EX_PPR 72 51*dbeea1d6SNicholas Piggin #define EX_CTR 80 528aa34ab8SBenjamin Herrenschmidt 53*dbeea1d6SNicholas Piggin #define EX_SIZE 11 /* size in u64 units */ 54*dbeea1d6SNicholas Piggin 55*dbeea1d6SNicholas Piggin /* 56*dbeea1d6SNicholas Piggin * EX_LR is only used in EXSLB and where it does not overlap with EX_DAR 57*dbeea1d6SNicholas Piggin * EX_CCR similarly with DSISR, but being 4 byte registers there is a hole 58*dbeea1d6SNicholas Piggin * in the save area so it's not necessary to overlap them. Could be used 59*dbeea1d6SNicholas Piggin * for future savings though if another 4 byte register was to be saved. 60*dbeea1d6SNicholas Piggin */ 61*dbeea1d6SNicholas Piggin #define EX_LR EX_DAR 628c388514SNicholas Piggin 634700dfafSMichael Neuling #ifdef CONFIG_RELOCATABLE 641707dd16SPaul Mackerras #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ 654700dfafSMichael Neuling mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ 664700dfafSMichael Neuling LOAD_HANDLER(r12,label); \ 67bc2e6c6aSMichael Neuling mtctr r12; \ 684700dfafSMichael Neuling mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ 694700dfafSMichael Neuling li r10,MSR_RI; \ 704700dfafSMichael Neuling mtmsrd r10,1; /* Set RI (EE=0) */ \ 71bc2e6c6aSMichael Neuling bctr; 724700dfafSMichael Neuling #else 734700dfafSMichael Neuling /* If not relocatable, we can jump directly -- and save messing with LR */ 741707dd16SPaul Mackerras #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ 754700dfafSMichael Neuling mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ 764700dfafSMichael Neuling mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ 774700dfafSMichael Neuling li r10,MSR_RI; \ 784700dfafSMichael Neuling mtmsrd r10,1; /* Set RI (EE=0) */ \ 794700dfafSMichael Neuling b label; 804700dfafSMichael Neuling #endif 811707dd16SPaul Mackerras #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ 821707dd16SPaul Mackerras __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \ 834700dfafSMichael Neuling 844700dfafSMichael Neuling /* 854700dfafSMichael Neuling * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on 864700dfafSMichael Neuling * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which 874700dfafSMichael Neuling * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr. 884700dfafSMichael Neuling */ 894700dfafSMichael Neuling #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \ 901707dd16SPaul Mackerras EXCEPTION_PROLOG_0(area); \ 914700dfafSMichael Neuling EXCEPTION_PROLOG_1(area, extra, vec); \ 924700dfafSMichael Neuling EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) 934700dfafSMichael Neuling 948aa34ab8SBenjamin Herrenschmidt /* 958aa34ab8SBenjamin Herrenschmidt * We're short on space and time in the exception prolog, so we can't 9627510235SMichael Ellerman * use the normal LOAD_REG_IMMEDIATE macro to load the address of label. 9727510235SMichael Ellerman * Instead we get the base of the kernel from paca->kernelbase and or in the low 9827510235SMichael Ellerman * part of label. This requires that the label be within 64KB of kernelbase, and 9927510235SMichael Ellerman * that kernelbase be 64K aligned. 1008aa34ab8SBenjamin Herrenschmidt */ 1018aa34ab8SBenjamin Herrenschmidt #define LOAD_HANDLER(reg, label) \ 102d8d42b05SMichael Ellerman ld reg,PACAKBASE(r13); /* get high part of &label */ \ 103e6740ae6SHugh Dickins ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label); 1048aa34ab8SBenjamin Herrenschmidt 105fb479e44SNicholas Piggin #define __LOAD_HANDLER(reg, label) \ 106fb479e44SNicholas Piggin ld reg,PACAKBASE(r13); \ 107fb479e44SNicholas Piggin ori reg,reg,(ABS_ADDR(label))@l; 108fb479e44SNicholas Piggin 109a97a65d5SNicholas Piggin /* 110a97a65d5SNicholas Piggin * Branches from unrelocated code (e.g., interrupts) to labels outside 111a97a65d5SNicholas Piggin * head-y require >64K offsets. 112a97a65d5SNicholas Piggin */ 113a97a65d5SNicholas Piggin #define __LOAD_FAR_HANDLER(reg, label) \ 114a97a65d5SNicholas Piggin ld reg,PACAKBASE(r13); \ 115a97a65d5SNicholas Piggin ori reg,reg,(ABS_ADDR(label))@l; \ 116a97a65d5SNicholas Piggin addis reg,reg,(ABS_ADDR(label))@h; 117a97a65d5SNicholas Piggin 118a5d4f3adSBenjamin Herrenschmidt /* Exception register prefixes */ 119a5d4f3adSBenjamin Herrenschmidt #define EXC_HV H 120a5d4f3adSBenjamin Herrenschmidt #define EXC_STD 121a5d4f3adSBenjamin Herrenschmidt 1224700dfafSMichael Neuling #if defined(CONFIG_RELOCATABLE) 1234700dfafSMichael Neuling /* 124bc2e6c6aSMichael Neuling * If we support interrupts with relocation on AND we're a relocatable kernel, 125bc2e6c6aSMichael Neuling * we need to use CTR to get to the 2nd level handler. So, save/restore it 126bc2e6c6aSMichael Neuling * when required. 1274700dfafSMichael Neuling */ 128bc2e6c6aSMichael Neuling #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13) 129bc2e6c6aSMichael Neuling #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13) 130bc2e6c6aSMichael Neuling #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg 1314700dfafSMichael Neuling #else 132bc2e6c6aSMichael Neuling /* ...else CTR is unused and in register. */ 133bc2e6c6aSMichael Neuling #define SAVE_CTR(reg, area) 134bc2e6c6aSMichael Neuling #define GET_CTR(reg, area) mfctr reg 135bc2e6c6aSMichael Neuling #define RESTORE_CTR(reg, area) 1364700dfafSMichael Neuling #endif 1374700dfafSMichael Neuling 13813e7a8e8SHaren Myneni /* 13913e7a8e8SHaren Myneni * PPR save/restore macros used in exceptions_64s.S 14013e7a8e8SHaren Myneni * Used for P7 or later processors 14113e7a8e8SHaren Myneni */ 14213e7a8e8SHaren Myneni #define SAVE_PPR(area, ra, rb) \ 14313e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(940) \ 14413e7a8e8SHaren Myneni ld ra,PACACURRENT(r13); \ 14513e7a8e8SHaren Myneni ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \ 14613e7a8e8SHaren Myneni std rb,TASKTHREADPPR(ra); \ 14713e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940) 14813e7a8e8SHaren Myneni 14913e7a8e8SHaren Myneni #define RESTORE_PPR_PACA(area, ra) \ 15013e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(941) \ 15113e7a8e8SHaren Myneni ld ra,area+EX_PPR(r13); \ 15213e7a8e8SHaren Myneni mtspr SPRN_PPR,ra; \ 15313e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941) 15413e7a8e8SHaren Myneni 15513e7a8e8SHaren Myneni /* 1561707dd16SPaul Mackerras * Get an SPR into a register if the CPU has the given feature 15713e7a8e8SHaren Myneni */ 1581707dd16SPaul Mackerras #define OPT_GET_SPR(ra, spr, ftr) \ 15913e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(943) \ 1601707dd16SPaul Mackerras mfspr ra,spr; \ 1611707dd16SPaul Mackerras END_FTR_SECTION_NESTED(ftr,ftr,943) 16213e7a8e8SHaren Myneni 1631707dd16SPaul Mackerras /* 164d410ae21SMahesh Salgaonkar * Set an SPR from a register if the CPU has the given feature 165d410ae21SMahesh Salgaonkar */ 166d410ae21SMahesh Salgaonkar #define OPT_SET_SPR(ra, spr, ftr) \ 167d410ae21SMahesh Salgaonkar BEGIN_FTR_SECTION_NESTED(943) \ 168d410ae21SMahesh Salgaonkar mtspr spr,ra; \ 169d410ae21SMahesh Salgaonkar END_FTR_SECTION_NESTED(ftr,ftr,943) 170d410ae21SMahesh Salgaonkar 171d410ae21SMahesh Salgaonkar /* 1721707dd16SPaul Mackerras * Save a register to the PACA if the CPU has the given feature 1731707dd16SPaul Mackerras */ 1741707dd16SPaul Mackerras #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \ 1751707dd16SPaul Mackerras BEGIN_FTR_SECTION_NESTED(943) \ 1761707dd16SPaul Mackerras std ra,offset(r13); \ 1771707dd16SPaul Mackerras END_FTR_SECTION_NESTED(ftr,ftr,943) 1781707dd16SPaul Mackerras 179544686caSNicholas Piggin #define EXCEPTION_PROLOG_0(area) \ 180544686caSNicholas Piggin GET_PACA(r13); \ 18144e9309fSHaren Myneni std r9,area+EX_R9(r13); /* save r9 */ \ 1821707dd16SPaul Mackerras OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \ 1831707dd16SPaul Mackerras HMT_MEDIUM; \ 18444e9309fSHaren Myneni std r10,area+EX_R10(r13); /* save r10 - r12 */ \ 1851707dd16SPaul Mackerras OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR) 1861707dd16SPaul Mackerras 1871707dd16SPaul Mackerras #define __EXCEPTION_PROLOG_1(area, extra, vec) \ 1881707dd16SPaul Mackerras OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \ 1891707dd16SPaul Mackerras OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \ 190bc2e6c6aSMichael Neuling SAVE_CTR(r10, area); \ 191b01c8b54SPaul Mackerras mfcr r9; \ 192b01c8b54SPaul Mackerras extra(vec); \ 193b01c8b54SPaul Mackerras std r11,area+EX_R11(r13); \ 194b01c8b54SPaul Mackerras std r12,area+EX_R12(r13); \ 195b01c8b54SPaul Mackerras GET_SCRATCH0(r10); \ 196b01c8b54SPaul Mackerras std r10,area+EX_R13(r13) 197b01c8b54SPaul Mackerras #define EXCEPTION_PROLOG_1(area, extra, vec) \ 198b01c8b54SPaul Mackerras __EXCEPTION_PROLOG_1(area, extra, vec) 1998aa34ab8SBenjamin Herrenschmidt 200a5d4f3adSBenjamin Herrenschmidt #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \ 2018aa34ab8SBenjamin Herrenschmidt ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \ 202a5d4f3adSBenjamin Herrenschmidt mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ 2038aa34ab8SBenjamin Herrenschmidt LOAD_HANDLER(r12,label) \ 204a5d4f3adSBenjamin Herrenschmidt mtspr SPRN_##h##SRR0,r12; \ 205a5d4f3adSBenjamin Herrenschmidt mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ 206a5d4f3adSBenjamin Herrenschmidt mtspr SPRN_##h##SRR1,r10; \ 207a5d4f3adSBenjamin Herrenschmidt h##rfid; \ 2088aa34ab8SBenjamin Herrenschmidt b . /* prevent speculative execution */ 209a5d4f3adSBenjamin Herrenschmidt #define EXCEPTION_PROLOG_PSERIES_1(label, h) \ 210a5d4f3adSBenjamin Herrenschmidt __EXCEPTION_PROLOG_PSERIES_1(label, h) 2118aa34ab8SBenjamin Herrenschmidt 21283a980f7SNicholas Piggin /* _NORI variant keeps MSR_RI clear */ 21383a980f7SNicholas Piggin #define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \ 21483a980f7SNicholas Piggin ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \ 21583a980f7SNicholas Piggin xori r10,r10,MSR_RI; /* Clear MSR_RI */ \ 21683a980f7SNicholas Piggin mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \ 21783a980f7SNicholas Piggin LOAD_HANDLER(r12,label) \ 21883a980f7SNicholas Piggin mtspr SPRN_##h##SRR0,r12; \ 21983a980f7SNicholas Piggin mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \ 22083a980f7SNicholas Piggin mtspr SPRN_##h##SRR1,r10; \ 22183a980f7SNicholas Piggin h##rfid; \ 22283a980f7SNicholas Piggin b . /* prevent speculative execution */ 22383a980f7SNicholas Piggin 22483a980f7SNicholas Piggin #define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \ 22583a980f7SNicholas Piggin __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) 22683a980f7SNicholas Piggin 227b01c8b54SPaul Mackerras #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \ 2281707dd16SPaul Mackerras EXCEPTION_PROLOG_0(area); \ 229b01c8b54SPaul Mackerras EXCEPTION_PROLOG_1(area, extra, vec); \ 230a5d4f3adSBenjamin Herrenschmidt EXCEPTION_PROLOG_PSERIES_1(label, h); 231c5a8c0c9SBenjamin Herrenschmidt 232da2bc464SMichael Ellerman #define __KVMTEST(h, n) \ 2333c42bf8aSPaul Mackerras lbz r10,HSTATE_IN_GUEST(r13); \ 234b01c8b54SPaul Mackerras cmpwi r10,0; \ 235da2bc464SMichael Ellerman bne do_kvm_##h##n 236b01c8b54SPaul Mackerras 237dd96b2c2SAneesh Kumar K.V #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE 238dd96b2c2SAneesh Kumar K.V /* 239dd96b2c2SAneesh Kumar K.V * If hv is possible, interrupts come into to the hv version 240dd96b2c2SAneesh Kumar K.V * of the kvmppc_interrupt code, which then jumps to the PR handler, 241dd96b2c2SAneesh Kumar K.V * kvmppc_interrupt_pr, if the guest is a PR guest. 242dd96b2c2SAneesh Kumar K.V */ 243dd96b2c2SAneesh Kumar K.V #define kvmppc_interrupt kvmppc_interrupt_hv 244dd96b2c2SAneesh Kumar K.V #else 245dd96b2c2SAneesh Kumar K.V #define kvmppc_interrupt kvmppc_interrupt_pr 246dd96b2c2SAneesh Kumar K.V #endif 247dd96b2c2SAneesh Kumar K.V 248b51351e2SNicholas Piggin /* 249b51351e2SNicholas Piggin * Branch to label using its 0xC000 address. This results in instruction 250b51351e2SNicholas Piggin * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned 251b51351e2SNicholas Piggin * on using mtmsr rather than rfid. 252b51351e2SNicholas Piggin * 253b51351e2SNicholas Piggin * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than 254b51351e2SNicholas Piggin * load KBASE for a slight optimisation. 255b51351e2SNicholas Piggin */ 256b51351e2SNicholas Piggin #define BRANCH_TO_C000(reg, label) \ 257b51351e2SNicholas Piggin __LOAD_HANDLER(reg, label); \ 258b51351e2SNicholas Piggin mtctr reg; \ 259b51351e2SNicholas Piggin bctr 260b51351e2SNicholas Piggin 261fb479e44SNicholas Piggin #ifdef CONFIG_RELOCATABLE 262fb479e44SNicholas Piggin #define BRANCH_TO_COMMON(reg, label) \ 263fb479e44SNicholas Piggin __LOAD_HANDLER(reg, label); \ 264fb479e44SNicholas Piggin mtctr reg; \ 265fb479e44SNicholas Piggin bctr 266fb479e44SNicholas Piggin 267be5c5e84SMichael Ellerman #define BRANCH_LINK_TO_FAR(label) \ 268be5c5e84SMichael Ellerman __LOAD_FAR_HANDLER(r12, label); \ 269be5c5e84SMichael Ellerman mtctr r12; \ 2702337d207SNicholas Piggin bctrl 2712337d207SNicholas Piggin 272a97a65d5SNicholas Piggin /* 273a97a65d5SNicholas Piggin * KVM requires __LOAD_FAR_HANDLER. 274a97a65d5SNicholas Piggin * 275a97a65d5SNicholas Piggin * __BRANCH_TO_KVM_EXIT branches are also a special case because they 276a97a65d5SNicholas Piggin * explicitly use r9 then reload it from PACA before branching. Hence 277a97a65d5SNicholas Piggin * the double-underscore. 278a97a65d5SNicholas Piggin */ 279a97a65d5SNicholas Piggin #define __BRANCH_TO_KVM_EXIT(area, label) \ 280a97a65d5SNicholas Piggin mfctr r9; \ 281a97a65d5SNicholas Piggin std r9,HSTATE_SCRATCH1(r13); \ 282a97a65d5SNicholas Piggin __LOAD_FAR_HANDLER(r9, label); \ 283a97a65d5SNicholas Piggin mtctr r9; \ 284a97a65d5SNicholas Piggin ld r9,area+EX_R9(r13); \ 285a97a65d5SNicholas Piggin bctr 286a97a65d5SNicholas Piggin 287fb479e44SNicholas Piggin #else 288fb479e44SNicholas Piggin #define BRANCH_TO_COMMON(reg, label) \ 289fb479e44SNicholas Piggin b label 290fb479e44SNicholas Piggin 291be5c5e84SMichael Ellerman #define BRANCH_LINK_TO_FAR(label) \ 2922337d207SNicholas Piggin bl label 2932337d207SNicholas Piggin 294a97a65d5SNicholas Piggin #define __BRANCH_TO_KVM_EXIT(area, label) \ 295a97a65d5SNicholas Piggin ld r9,area+EX_R9(r13); \ 296a97a65d5SNicholas Piggin b label 297a97a65d5SNicholas Piggin 298fb479e44SNicholas Piggin #endif 299fb479e44SNicholas Piggin 300c4f3b52cSNicholas Piggin /* Do not enable RI */ 301c4f3b52cSNicholas Piggin #define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \ 302c4f3b52cSNicholas Piggin EXCEPTION_PROLOG_0(area); \ 303c4f3b52cSNicholas Piggin EXCEPTION_PROLOG_1(area, extra, vec); \ 304c4f3b52cSNicholas Piggin EXCEPTION_PROLOG_PSERIES_1_NORI(label, h); 305c4f3b52cSNicholas Piggin 306a97a65d5SNicholas Piggin 307d3918e7fSNicholas Piggin #define __KVM_HANDLER(area, h, n) \ 3080acb9111SPaul Mackerras BEGIN_FTR_SECTION_NESTED(947) \ 3090acb9111SPaul Mackerras ld r10,area+EX_CFAR(r13); \ 3100acb9111SPaul Mackerras std r10,HSTATE_CFAR(r13); \ 3110acb9111SPaul Mackerras END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \ 3124b8473c9SPaul Mackerras BEGIN_FTR_SECTION_NESTED(948) \ 3134b8473c9SPaul Mackerras ld r10,area+EX_PPR(r13); \ 3144b8473c9SPaul Mackerras std r10,HSTATE_PPR(r13); \ 3154b8473c9SPaul Mackerras END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \ 316b01c8b54SPaul Mackerras ld r10,area+EX_R10(r13); \ 3173c42bf8aSPaul Mackerras std r12,HSTATE_SCRATCH0(r13); \ 318d3918e7fSNicholas Piggin sldi r12,r9,32; \ 319d3918e7fSNicholas Piggin ori r12,r12,(n); \ 320a97a65d5SNicholas Piggin /* This reloads r9 before branching to kvmppc_interrupt */ \ 321a97a65d5SNicholas Piggin __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt) 322b01c8b54SPaul Mackerras 323b01c8b54SPaul Mackerras #define __KVM_HANDLER_SKIP(area, h, n) \ 324b01c8b54SPaul Mackerras cmpwi r10,KVM_GUEST_MODE_SKIP; \ 325b01c8b54SPaul Mackerras beq 89f; \ 3264b8473c9SPaul Mackerras BEGIN_FTR_SECTION_NESTED(948) \ 327d3918e7fSNicholas Piggin ld r10,area+EX_PPR(r13); \ 328d3918e7fSNicholas Piggin std r10,HSTATE_PPR(r13); \ 3294b8473c9SPaul Mackerras END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \ 330d3918e7fSNicholas Piggin ld r10,area+EX_R10(r13); \ 3313c42bf8aSPaul Mackerras std r12,HSTATE_SCRATCH0(r13); \ 332d3918e7fSNicholas Piggin sldi r12,r9,32; \ 333d3918e7fSNicholas Piggin ori r12,r12,(n); \ 334a97a65d5SNicholas Piggin /* This reloads r9 before branching to kvmppc_interrupt */ \ 335a97a65d5SNicholas Piggin __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \ 336b01c8b54SPaul Mackerras 89: mtocrf 0x80,r9; \ 337b01c8b54SPaul Mackerras ld r9,area+EX_R9(r13); \ 338d3918e7fSNicholas Piggin ld r10,area+EX_R10(r13); \ 339b01c8b54SPaul Mackerras b kvmppc_skip_##h##interrupt 340b01c8b54SPaul Mackerras 341b01c8b54SPaul Mackerras #ifdef CONFIG_KVM_BOOK3S_64_HANDLER 342da2bc464SMichael Ellerman #define KVMTEST(h, n) __KVMTEST(h, n) 343b01c8b54SPaul Mackerras #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n) 344b01c8b54SPaul Mackerras #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n) 345b01c8b54SPaul Mackerras 346b01c8b54SPaul Mackerras #else 347da2bc464SMichael Ellerman #define KVMTEST(h, n) 348b01c8b54SPaul Mackerras #define KVM_HANDLER(area, h, n) 349b01c8b54SPaul Mackerras #define KVM_HANDLER_SKIP(area, h, n) 350b01c8b54SPaul Mackerras #endif 351b01c8b54SPaul Mackerras 352b01c8b54SPaul Mackerras #define NOTEST(n) 353b01c8b54SPaul Mackerras 354a4087a4dSNicholas Piggin #define EXCEPTION_PROLOG_COMMON_1() \ 355a4087a4dSNicholas Piggin std r9,_CCR(r1); /* save CR in stackframe */ \ 356a4087a4dSNicholas Piggin std r11,_NIP(r1); /* save SRR0 in stackframe */ \ 357a4087a4dSNicholas Piggin std r12,_MSR(r1); /* save SRR1 in stackframe */ \ 358a4087a4dSNicholas Piggin std r10,0(r1); /* make stack chain pointer */ \ 359a4087a4dSNicholas Piggin std r0,GPR0(r1); /* save r0 in stackframe */ \ 360a4087a4dSNicholas Piggin std r10,GPR1(r1); /* save r1 in stackframe */ \ 361a4087a4dSNicholas Piggin 362a4087a4dSNicholas Piggin 3638aa34ab8SBenjamin Herrenschmidt /* 3648aa34ab8SBenjamin Herrenschmidt * The common exception prolog is used for all except a few exceptions 3658aa34ab8SBenjamin Herrenschmidt * such as a segment miss on a kernel address. We have to be prepared 3668aa34ab8SBenjamin Herrenschmidt * to take another exception from the point where we first touch the 3678aa34ab8SBenjamin Herrenschmidt * kernel stack onwards. 3688aa34ab8SBenjamin Herrenschmidt * 3698aa34ab8SBenjamin Herrenschmidt * On entry r13 points to the paca, r9-r13 are saved in the paca, 3708aa34ab8SBenjamin Herrenschmidt * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and 3718aa34ab8SBenjamin Herrenschmidt * SRR1, and relocation is on. 3728aa34ab8SBenjamin Herrenschmidt */ 3738aa34ab8SBenjamin Herrenschmidt #define EXCEPTION_PROLOG_COMMON(n, area) \ 3748aa34ab8SBenjamin Herrenschmidt andi. r10,r12,MSR_PR; /* See if coming from user */ \ 3758aa34ab8SBenjamin Herrenschmidt mr r10,r1; /* Save r1 */ \ 3768aa34ab8SBenjamin Herrenschmidt subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \ 3778aa34ab8SBenjamin Herrenschmidt beq- 1f; \ 3788aa34ab8SBenjamin Herrenschmidt ld r1,PACAKSAVE(r13); /* kernel stack to use */ \ 37990ff5d68SMichael Neuling 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \ 3801977b502SPaul Mackerras blt+ cr1,3f; /* abort if it is */ \ 3811977b502SPaul Mackerras li r1,(n); /* will be reloaded later */ \ 3828aa34ab8SBenjamin Herrenschmidt sth r1,PACA_TRAP_SAVE(r13); \ 3831977b502SPaul Mackerras std r3,area+EX_R3(r13); \ 3841977b502SPaul Mackerras addi r3,r13,area; /* r3 -> where regs are saved*/ \ 385bc2e6c6aSMichael Neuling RESTORE_CTR(r1, area); \ 3868aa34ab8SBenjamin Herrenschmidt b bad_stack; \ 387a4087a4dSNicholas Piggin 3: EXCEPTION_PROLOG_COMMON_1(); \ 3885d75b264SHaren Myneni beq 4f; /* if from kernel mode */ \ 389c223c903SChristophe Leroy ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \ 39044e9309fSHaren Myneni SAVE_PPR(area, r9, r10); \ 391b14a7253SMahesh Salgaonkar 4: EXCEPTION_PROLOG_COMMON_2(area) \ 392b14a7253SMahesh Salgaonkar EXCEPTION_PROLOG_COMMON_3(n) \ 393b14a7253SMahesh Salgaonkar ACCOUNT_STOLEN_TIME 394b14a7253SMahesh Salgaonkar 395b14a7253SMahesh Salgaonkar /* Save original regs values from save area to stack frame. */ 396b14a7253SMahesh Salgaonkar #define EXCEPTION_PROLOG_COMMON_2(area) \ 3978aa34ab8SBenjamin Herrenschmidt ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \ 3988aa34ab8SBenjamin Herrenschmidt ld r10,area+EX_R10(r13); \ 3998aa34ab8SBenjamin Herrenschmidt std r9,GPR9(r1); \ 4008aa34ab8SBenjamin Herrenschmidt std r10,GPR10(r1); \ 4018aa34ab8SBenjamin Herrenschmidt ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \ 4028aa34ab8SBenjamin Herrenschmidt ld r10,area+EX_R12(r13); \ 4038aa34ab8SBenjamin Herrenschmidt ld r11,area+EX_R13(r13); \ 4048aa34ab8SBenjamin Herrenschmidt std r9,GPR11(r1); \ 4058aa34ab8SBenjamin Herrenschmidt std r10,GPR12(r1); \ 4068aa34ab8SBenjamin Herrenschmidt std r11,GPR13(r1); \ 40748404f2eSPaul Mackerras BEGIN_FTR_SECTION_NESTED(66); \ 40848404f2eSPaul Mackerras ld r10,area+EX_CFAR(r13); \ 40948404f2eSPaul Mackerras std r10,ORIG_GPR3(r1); \ 41048404f2eSPaul Mackerras END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \ 411b14a7253SMahesh Salgaonkar GET_CTR(r10, area); \ 412b14a7253SMahesh Salgaonkar std r10,_CTR(r1); 413b14a7253SMahesh Salgaonkar 414b14a7253SMahesh Salgaonkar #define EXCEPTION_PROLOG_COMMON_3(n) \ 415b14a7253SMahesh Salgaonkar std r2,GPR2(r1); /* save r2 in stackframe */ \ 416b14a7253SMahesh Salgaonkar SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \ 417b14a7253SMahesh Salgaonkar SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \ 418bc2e6c6aSMichael Neuling mflr r9; /* Get LR, later save to stack */ \ 4198aa34ab8SBenjamin Herrenschmidt ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \ 4208aa34ab8SBenjamin Herrenschmidt std r9,_LINK(r1); \ 4218aa34ab8SBenjamin Herrenschmidt lbz r10,PACASOFTIRQEN(r13); \ 4228aa34ab8SBenjamin Herrenschmidt mfspr r11,SPRN_XER; /* save XER in stackframe */ \ 4238aa34ab8SBenjamin Herrenschmidt std r10,SOFTE(r1); \ 4248aa34ab8SBenjamin Herrenschmidt std r11,_XER(r1); \ 4258aa34ab8SBenjamin Herrenschmidt li r9,(n)+1; \ 4268aa34ab8SBenjamin Herrenschmidt std r9,_TRAP(r1); /* set trap number */ \ 4278aa34ab8SBenjamin Herrenschmidt li r10,0; \ 4288aa34ab8SBenjamin Herrenschmidt ld r11,exception_marker@toc(r2); \ 4298aa34ab8SBenjamin Herrenschmidt std r10,RESULT(r1); /* clear regs->result */ \ 430b14a7253SMahesh Salgaonkar std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ 4318aa34ab8SBenjamin Herrenschmidt 4328aa34ab8SBenjamin Herrenschmidt /* 4338aa34ab8SBenjamin Herrenschmidt * Exception vectors. 4348aa34ab8SBenjamin Herrenschmidt */ 4352613265cSMichael Ellerman #define STD_EXCEPTION_PSERIES(vec, label) \ 436673b189aSPaul Mackerras SET_SCRATCH0(r13); /* save r13 */ \ 437da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \ 438da2bc464SMichael Ellerman EXC_STD, KVMTEST_PR, vec); \ 4398aa34ab8SBenjamin Herrenschmidt 4401707dd16SPaul Mackerras /* Version of above for when we have to branch out-of-line */ 441da2bc464SMichael Ellerman #define __OOL_EXCEPTION(vec, label, hdlr) \ 442da2bc464SMichael Ellerman SET_SCRATCH0(r13) \ 443da2bc464SMichael Ellerman EXCEPTION_PROLOG_0(PACA_EXGEN) \ 444da2bc464SMichael Ellerman b hdlr; 445da2bc464SMichael Ellerman 4461707dd16SPaul Mackerras #define STD_EXCEPTION_PSERIES_OOL(vec, label) \ 447da2bc464SMichael Ellerman EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \ 448da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD) 4491707dd16SPaul Mackerras 450b3e6b5dfSBenjamin Herrenschmidt #define STD_EXCEPTION_HV(loc, vec, label) \ 451673b189aSPaul Mackerras SET_SCRATCH0(r13); /* save r13 */ \ 452da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \ 453da2bc464SMichael Ellerman EXC_HV, KVMTEST_HV, vec); 4548aa34ab8SBenjamin Herrenschmidt 4551707dd16SPaul Mackerras #define STD_EXCEPTION_HV_OOL(vec, label) \ 456da2bc464SMichael Ellerman EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \ 457da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV) 4581707dd16SPaul Mackerras 4594700dfafSMichael Neuling #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \ 4604700dfafSMichael Neuling /* No guest interrupts come through here */ \ 4614700dfafSMichael Neuling SET_SCRATCH0(r13); /* save r13 */ \ 462da2bc464SMichael Ellerman EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec); 4634700dfafSMichael Neuling 4641707dd16SPaul Mackerras #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \ 465c9f69518SMichael Ellerman EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \ 466da2bc464SMichael Ellerman EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD) 4671707dd16SPaul Mackerras 4684700dfafSMichael Neuling #define STD_RELON_EXCEPTION_HV(loc, vec, label) \ 4694700dfafSMichael Neuling SET_SCRATCH0(r13); /* save r13 */ \ 470bc355125SPaul Mackerras EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \ 471bc355125SPaul Mackerras EXC_HV, KVMTEST_HV, vec); 4724700dfafSMichael Neuling 4731707dd16SPaul Mackerras #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \ 474bc355125SPaul Mackerras EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \ 475da2bc464SMichael Ellerman EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV) 4761707dd16SPaul Mackerras 4777230c564SBenjamin Herrenschmidt /* This associate vector numbers with bits in paca->irq_happened */ 4787230c564SBenjamin Herrenschmidt #define SOFTEN_VALUE_0x500 PACA_IRQ_EE 4797230c564SBenjamin Herrenschmidt #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC 480da2bc464SMichael Ellerman #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC 4811dbdafecSIan Munsie #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL 482655bb3f4SIan Munsie #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL 4830869b6fdSMahesh Salgaonkar #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI 4849baaef0aSBenjamin Herrenschmidt #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE 4857230c564SBenjamin Herrenschmidt 4867230c564SBenjamin Herrenschmidt #define __SOFTEN_TEST(h, vec) \ 4878aa34ab8SBenjamin Herrenschmidt lbz r10,PACASOFTIRQEN(r13); \ 4888aa34ab8SBenjamin Herrenschmidt cmpwi r10,0; \ 4897230c564SBenjamin Herrenschmidt li r10,SOFTEN_VALUE_##vec; \ 490b01c8b54SPaul Mackerras beq masked_##h##interrupt 491da2bc464SMichael Ellerman 4927230c564SBenjamin Herrenschmidt #define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec) 493b01c8b54SPaul Mackerras 494de56a948SPaul Mackerras #define SOFTEN_TEST_PR(vec) \ 495da2bc464SMichael Ellerman KVMTEST(EXC_STD, vec); \ 4967230c564SBenjamin Herrenschmidt _SOFTEN_TEST(EXC_STD, vec) 497b01c8b54SPaul Mackerras 498b01c8b54SPaul Mackerras #define SOFTEN_TEST_HV(vec) \ 499da2bc464SMichael Ellerman KVMTEST(EXC_HV, vec); \ 5007230c564SBenjamin Herrenschmidt _SOFTEN_TEST(EXC_HV, vec) 501b01c8b54SPaul Mackerras 502da2bc464SMichael Ellerman #define KVMTEST_PR(vec) \ 503da2bc464SMichael Ellerman KVMTEST(EXC_STD, vec) 504da2bc464SMichael Ellerman 505da2bc464SMichael Ellerman #define KVMTEST_HV(vec) \ 506da2bc464SMichael Ellerman KVMTEST(EXC_HV, vec) 507da2bc464SMichael Ellerman 5084700dfafSMichael Neuling #define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec) 5094700dfafSMichael Neuling #define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec) 5104700dfafSMichael Neuling 511b01c8b54SPaul Mackerras #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \ 512b01c8b54SPaul Mackerras SET_SCRATCH0(r13); /* save r13 */ \ 5131707dd16SPaul Mackerras EXCEPTION_PROLOG_0(PACA_EXGEN); \ 514b01c8b54SPaul Mackerras __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \ 515da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES_1(label, h); 5161707dd16SPaul Mackerras 517b01c8b54SPaul Mackerras #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \ 518b01c8b54SPaul Mackerras __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) 519b3e6b5dfSBenjamin Herrenschmidt 520b3e6b5dfSBenjamin Herrenschmidt #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \ 521b01c8b54SPaul Mackerras _MASKABLE_EXCEPTION_PSERIES(vec, label, \ 522de56a948SPaul Mackerras EXC_STD, SOFTEN_TEST_PR) 523b3e6b5dfSBenjamin Herrenschmidt 524da2bc464SMichael Ellerman #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \ 525da2bc464SMichael Ellerman EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \ 526da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD) 527da2bc464SMichael Ellerman 528b3e6b5dfSBenjamin Herrenschmidt #define MASKABLE_EXCEPTION_HV(loc, vec, label) \ 529b01c8b54SPaul Mackerras _MASKABLE_EXCEPTION_PSERIES(vec, label, \ 530b01c8b54SPaul Mackerras EXC_HV, SOFTEN_TEST_HV) 5318aa34ab8SBenjamin Herrenschmidt 5321707dd16SPaul Mackerras #define MASKABLE_EXCEPTION_HV_OOL(vec, label) \ 5331707dd16SPaul Mackerras EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \ 534da2bc464SMichael Ellerman EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV) 5351707dd16SPaul Mackerras 5364700dfafSMichael Neuling #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \ 5374700dfafSMichael Neuling SET_SCRATCH0(r13); /* save r13 */ \ 5381707dd16SPaul Mackerras EXCEPTION_PROLOG_0(PACA_EXGEN); \ 5394700dfafSMichael Neuling __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \ 540da2bc464SMichael Ellerman EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) 541da2bc464SMichael Ellerman 5424700dfafSMichael Neuling #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \ 5434700dfafSMichael Neuling __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) 5444700dfafSMichael Neuling 5454700dfafSMichael Neuling #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \ 5464700dfafSMichael Neuling _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \ 5474700dfafSMichael Neuling EXC_STD, SOFTEN_NOTEST_PR) 5484700dfafSMichael Neuling 5494700dfafSMichael Neuling #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \ 5504700dfafSMichael Neuling _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \ 551bc355125SPaul Mackerras EXC_HV, SOFTEN_TEST_HV) 5524700dfafSMichael Neuling 5531707dd16SPaul Mackerras #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \ 554bc355125SPaul Mackerras EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \ 555a050d20dSNicholas Piggin EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV) 5561707dd16SPaul Mackerras 5571b701179SBenjamin Herrenschmidt /* 5581b701179SBenjamin Herrenschmidt * Our exception common code can be passed various "additions" 5591b701179SBenjamin Herrenschmidt * to specify the behaviour of interrupts, whether to kick the 5601b701179SBenjamin Herrenschmidt * runlatch, etc... 5611b701179SBenjamin Herrenschmidt */ 5621b701179SBenjamin Herrenschmidt 5639daf112bSMichael Ellerman /* 5649daf112bSMichael Ellerman * This addition reconciles our actual IRQ state with the various software 5659daf112bSMichael Ellerman * flags that track it. This may call C code. 5669daf112bSMichael Ellerman */ 5679daf112bSMichael Ellerman #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11) 5688aa34ab8SBenjamin Herrenschmidt 569fe1952fcSBenjamin Herrenschmidt #define ADD_NVGPRS \ 570b1576fecSAnton Blanchard bl save_nvgprs 571fe1952fcSBenjamin Herrenschmidt 572fe1952fcSBenjamin Herrenschmidt #define RUNLATCH_ON \ 573fe1952fcSBenjamin Herrenschmidt BEGIN_FTR_SECTION \ 5749778b696SStuart Yoder CURRENT_THREAD_INFO(r3, r1); \ 575fe1952fcSBenjamin Herrenschmidt ld r4,TI_LOCAL_FLAGS(r3); \ 576fe1952fcSBenjamin Herrenschmidt andi. r0,r4,_TLF_RUNLATCH; \ 577fe1952fcSBenjamin Herrenschmidt beql ppc64_runlatch_on_trampoline; \ 578fe1952fcSBenjamin Herrenschmidt END_FTR_SECTION_IFSET(CPU_FTR_CTRL) 579fe1952fcSBenjamin Herrenschmidt 580a3d96f70SNicholas Piggin #define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \ 581a3d96f70SNicholas Piggin EXCEPTION_PROLOG_COMMON(trap, area); \ 582a1d711c5SMichael Ellerman /* Volatile regs are potentially clobbered here */ \ 583fe1952fcSBenjamin Herrenschmidt additions; \ 5848aa34ab8SBenjamin Herrenschmidt addi r3,r1,STACK_FRAME_OVERHEAD; \ 5858aa34ab8SBenjamin Herrenschmidt bl hdlr; \ 586fe1952fcSBenjamin Herrenschmidt b ret 587fe1952fcSBenjamin Herrenschmidt 588b1ee8a3dSNicholas Piggin /* 589b1ee8a3dSNicholas Piggin * Exception where stack is already set in r1, r1 is saved in r10, and it 590b1ee8a3dSNicholas Piggin * continues rather than returns. 591b1ee8a3dSNicholas Piggin */ 592b1ee8a3dSNicholas Piggin #define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \ 593b1ee8a3dSNicholas Piggin EXCEPTION_PROLOG_COMMON_1(); \ 594b1ee8a3dSNicholas Piggin EXCEPTION_PROLOG_COMMON_2(area); \ 595b1ee8a3dSNicholas Piggin EXCEPTION_PROLOG_COMMON_3(trap); \ 596b1ee8a3dSNicholas Piggin /* Volatile regs are potentially clobbered here */ \ 597b1ee8a3dSNicholas Piggin additions; \ 598b1ee8a3dSNicholas Piggin addi r3,r1,STACK_FRAME_OVERHEAD; \ 599b1ee8a3dSNicholas Piggin bl hdlr 600b1ee8a3dSNicholas Piggin 601fe1952fcSBenjamin Herrenschmidt #define STD_EXCEPTION_COMMON(trap, label, hdlr) \ 602a3d96f70SNicholas Piggin EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \ 603a3d96f70SNicholas Piggin ret_from_except, ADD_NVGPRS;ADD_RECONCILE) 6048aa34ab8SBenjamin Herrenschmidt 6058aa34ab8SBenjamin Herrenschmidt /* 6068aa34ab8SBenjamin Herrenschmidt * Like STD_EXCEPTION_COMMON, but for exceptions that can occur 6077450f6f0SBenjamin Herrenschmidt * in the idle task and therefore need the special idle handling 6087450f6f0SBenjamin Herrenschmidt * (finish nap and runlatch) 6098aa34ab8SBenjamin Herrenschmidt */ 6107450f6f0SBenjamin Herrenschmidt #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \ 611a3d96f70SNicholas Piggin EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \ 612a3d96f70SNicholas Piggin ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON) 6138aa34ab8SBenjamin Herrenschmidt 6148aa34ab8SBenjamin Herrenschmidt /* 6158aa34ab8SBenjamin Herrenschmidt * When the idle code in power4_idle puts the CPU into NAP mode, 6168aa34ab8SBenjamin Herrenschmidt * it has to do so in a loop, and relies on the external interrupt 6178aa34ab8SBenjamin Herrenschmidt * and decrementer interrupt entry code to get it out of the loop. 6188aa34ab8SBenjamin Herrenschmidt * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags 6198aa34ab8SBenjamin Herrenschmidt * to signal that it is in the loop and needs help to get out. 6208aa34ab8SBenjamin Herrenschmidt */ 6218aa34ab8SBenjamin Herrenschmidt #ifdef CONFIG_PPC_970_NAP 6228aa34ab8SBenjamin Herrenschmidt #define FINISH_NAP \ 6238aa34ab8SBenjamin Herrenschmidt BEGIN_FTR_SECTION \ 6249778b696SStuart Yoder CURRENT_THREAD_INFO(r11, r1); \ 6258aa34ab8SBenjamin Herrenschmidt ld r9,TI_LOCAL_FLAGS(r11); \ 6268aa34ab8SBenjamin Herrenschmidt andi. r10,r9,_TLF_NAPPING; \ 6278aa34ab8SBenjamin Herrenschmidt bnel power4_fixup_nap; \ 6288aa34ab8SBenjamin Herrenschmidt END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP) 6298aa34ab8SBenjamin Herrenschmidt #else 6308aa34ab8SBenjamin Herrenschmidt #define FINISH_NAP 6318aa34ab8SBenjamin Herrenschmidt #endif 6328aa34ab8SBenjamin Herrenschmidt 6338aa34ab8SBenjamin Herrenschmidt #endif /* _ASM_POWERPC_EXCEPTION_H */ 634