xref: /linux/arch/openrisc/Kconfig (revision 5394f1e9b687bcf26595cabf83483e568676128d)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
2f8c4a270SJonas Bonn#
3f8c4a270SJonas Bonn# For a description of the syntax of this configuration file,
4cd238effSMauro Carvalho Chehab# see Documentation/kbuild/kconfig-language.rst.
5f8c4a270SJonas Bonn#
6f8c4a270SJonas Bonn
7f8c4a270SJonas Bonnconfig OPENRISC
8f8c4a270SJonas Bonn	def_bool y
9942fa985SYury Norov	select ARCH_32BIT_OFF_T
10a4a4d11aSChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
11a4a4d11aSChristoph Hellwig	select ARCH_HAS_DMA_CLEAR_UNCACHED
125600779eSChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
137f435e42SStafford Horne	select COMMON_CLK
14f8c4a270SJonas Bonn	select OF
15f8c4a270SJonas Bonn	select OF_EARLY_FLATTREE
16b4c4c6eeSJonas Bonn	select IRQ_DOMAIN
178636f344SLinus Walleij	select GPIOLIB
18f8c4a270SJonas Bonn	select HAVE_ARCH_TRACEHOOK
19c0fcaf55SJonas Bonn	select SPARSE_IRQ
20f8c4a270SJonas Bonn	select GENERIC_IRQ_CHIP
21f8c4a270SJonas Bonn	select GENERIC_IRQ_PROBE
22f8c4a270SJonas Bonn	select GENERIC_IRQ_SHOW
23ded2ee36SStafford Horne	select GENERIC_PCI_IOMAP
249b994429SBaoquan He	select GENERIC_IOREMAP
259f13a1fdSBen Hutchings	select GENERIC_CPU_DEVICES
26ded2ee36SStafford Horne	select HAVE_PCI
2704ea1e91SAndrew Morton	select HAVE_UID16
28*5394f1e9SArnd Bergmann	select HAVE_PAGE_SIZE_8KB
290662d33aSRichard Weinberger	select GENERIC_ATOMIC64
308e6d08e0SStefan Kristiansson	select GENERIC_CLOCKEVENTS_BROADCAST
318e6d08e0SStefan Kristiansson	select GENERIC_SMP_IDLE_THREAD
32786d35d4SDavid Howells	select MODULES_USE_ELF_RELA
33d1a1dc0bSDave Hansen	select HAVE_DEBUG_STACKOVERFLOW
344db8e6d2SStefan Kristiansson	select OR1K_PIC
35fff7fb0bSZhaoxiu Zeng	select CPU_NO_EFFICIENT_FFS if !OPENRISC_HAVE_INST_FF1
36b5f82176SStafford Horne	select ARCH_USE_QUEUED_RWLOCKS
379b54470aSStafford Horne	select OMPIC if SMP
38ded2ee36SStafford Horne	select PCI_DOMAINS_GENERIC if PCI
39ded2ee36SStafford Horne	select PCI_MSI if PCI
40eecac38bSStafford Horne	select ARCH_WANT_FRAME_POINTERS
41c5ca4560SPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
426137fed0SPeter Zijlstra	select MMU_GATHER_NO_RANGE if MMU
434aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT
44f8c4a270SJonas Bonn
454c97a0c8SBabu Mogerconfig CPU_BIG_ENDIAN
464c97a0c8SBabu Moger	def_bool y
474c97a0c8SBabu Moger
48f8c4a270SJonas Bonnconfig MMU
49f8c4a270SJonas Bonn	def_bool y
50f8c4a270SJonas Bonn
51f8c4a270SJonas Bonnconfig GENERIC_HWEIGHT
52f8c4a270SJonas Bonn	def_bool y
53f8c4a270SJonas Bonn
54ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
55f8c4a270SJonas Bonn	def_bool y
56f8c4a270SJonas Bonn
57f8c4a270SJonas Bonn# For now, use generic checksum functions
58f8c4a270SJonas Bonn#These can be reimplemented in assembly later if so inclined
59f8c4a270SJonas Bonnconfig GENERIC_CSUM
60f8c4a270SJonas Bonn	def_bool y
61f8c4a270SJonas Bonn
62eecac38bSStafford Horneconfig STACKTRACE_SUPPORT
63eecac38bSStafford Horne	def_bool y
64eecac38bSStafford Horne
6578cdfb5cSStafford Horneconfig LOCKDEP_SUPPORT
6678cdfb5cSStafford Horne	def_bool  y
6778cdfb5cSStafford Horne
68f8c4a270SJonas Bonnmenu "Processor type and features"
69f8c4a270SJonas Bonn
70f8c4a270SJonas Bonnchoice
71f8c4a270SJonas Bonn	prompt "Subarchitecture"
72f8c4a270SJonas Bonn	default OR1K_1200
73f8c4a270SJonas Bonn
74f8c4a270SJonas Bonnconfig OR1K_1200
75f8c4a270SJonas Bonn	bool "OR1200"
76f8c4a270SJonas Bonn	help
77f8c4a270SJonas Bonn	  Generic OpenRISC 1200 architecture
78f8c4a270SJonas Bonn
79f8c4a270SJonas Bonnendchoice
80f8c4a270SJonas Bonn
814ee93d80SJan Henrik Weinstockconfig DCACHE_WRITETHROUGH
824ee93d80SJan Henrik Weinstock	bool "Have write through data caches"
834ee93d80SJan Henrik Weinstock	default n
844ee93d80SJan Henrik Weinstock	help
854ee93d80SJan Henrik Weinstock	  Select this if your implementation features write through data caches.
864ee93d80SJan Henrik Weinstock	  Selecting 'N' here will allow the kernel to force flushing of data
874ee93d80SJan Henrik Weinstock	  caches at relevant times. Most OpenRISC implementations support write-
884ee93d80SJan Henrik Weinstock	  through data caches.
894ee93d80SJan Henrik Weinstock
904ee93d80SJan Henrik Weinstock	  If unsure say N here
914ee93d80SJan Henrik Weinstock
92f8c4a270SJonas Bonnconfig OPENRISC_BUILTIN_DTB
93f8c4a270SJonas Bonn	string "Builtin DTB"
94f8c4a270SJonas Bonn	default ""
95f8c4a270SJonas Bonn
96f8c4a270SJonas Bonnmenu "Class II Instructions"
97f8c4a270SJonas Bonn
98f8c4a270SJonas Bonnconfig OPENRISC_HAVE_INST_FF1
99f8c4a270SJonas Bonn	bool "Have instruction l.ff1"
100f8c4a270SJonas Bonn	default y
101f8c4a270SJonas Bonn	help
102f8c4a270SJonas Bonn	  Select this if your implementation has the Class II instruction l.ff1
103f8c4a270SJonas Bonn
104f8c4a270SJonas Bonnconfig OPENRISC_HAVE_INST_FL1
105f8c4a270SJonas Bonn	bool "Have instruction l.fl1"
106f8c4a270SJonas Bonn	default y
107f8c4a270SJonas Bonn	help
108f8c4a270SJonas Bonn	  Select this if your implementation has the Class II instruction l.fl1
109f8c4a270SJonas Bonn
110f8c4a270SJonas Bonnconfig OPENRISC_HAVE_INST_MUL
111f8c4a270SJonas Bonn	bool "Have instruction l.mul for hardware multiply"
112f8c4a270SJonas Bonn	default y
113f8c4a270SJonas Bonn	help
114f8c4a270SJonas Bonn	  Select this if your implementation has a hardware multiply instruction
115f8c4a270SJonas Bonn
116f8c4a270SJonas Bonnconfig OPENRISC_HAVE_INST_DIV
117f8c4a270SJonas Bonn	bool "Have instruction l.div for hardware divide"
118f8c4a270SJonas Bonn	default y
119f8c4a270SJonas Bonn	help
120f8c4a270SJonas Bonn	  Select this if your implementation has a hardware divide instruction
12187e387acSStafford Horne
12287e387acSStafford Horneconfig OPENRISC_HAVE_INST_CMOV
12387e387acSStafford Horne	bool "Have instruction l.cmov for conditional move"
12487e387acSStafford Horne	default n
12587e387acSStafford Horne	help
12687e387acSStafford Horne	  This config enables gcc to generate l.cmov instructions when compiling
12787e387acSStafford Horne	  the kernel which in general will improve performance and reduce the
12887e387acSStafford Horne	  binary size.
12987e387acSStafford Horne
13087e387acSStafford Horne	  Select this if your implementation has support for the Class II
13187e387acSStafford Horne	  l.cmov conistional move instruction.
13287e387acSStafford Horne
13387e387acSStafford Horne	  Say N if you are unsure.
13487e387acSStafford Horne
13587e387acSStafford Horneconfig OPENRISC_HAVE_INST_ROR
13687e387acSStafford Horne	bool "Have instruction l.ror for rotate right"
13787e387acSStafford Horne	default n
13887e387acSStafford Horne	help
13987e387acSStafford Horne	  This config enables gcc to generate l.ror instructions when compiling
14087e387acSStafford Horne	  the kernel which in general will improve performance and reduce the
14187e387acSStafford Horne	  binary size.
14287e387acSStafford Horne
14387e387acSStafford Horne	  Select this if your implementation has support for the Class II
14487e387acSStafford Horne	  l.ror rotate right instruction.
14587e387acSStafford Horne
14687e387acSStafford Horne	  Say N if you are unsure.
14787e387acSStafford Horne
14887e387acSStafford Horneconfig OPENRISC_HAVE_INST_RORI
14987e387acSStafford Horne	bool "Have instruction l.rori for rotate right with immediate"
15087e387acSStafford Horne	default n
15187e387acSStafford Horne	help
15287e387acSStafford Horne	  This config enables gcc to generate l.rori instructions when compiling
15387e387acSStafford Horne	  the kernel which in general will improve performance and reduce the
15487e387acSStafford Horne	  binary size.
15587e387acSStafford Horne
15687e387acSStafford Horne	  Select this if your implementation has support for the Class II
15787e387acSStafford Horne	  l.rori rotate right with immediate instruction.
15887e387acSStafford Horne
15987e387acSStafford Horne	  Say N if you are unsure.
16087e387acSStafford Horne
16187e387acSStafford Horneconfig OPENRISC_HAVE_INST_SEXT
16287e387acSStafford Horne	bool "Have instructions l.ext* for sign extension"
16387e387acSStafford Horne	default n
16487e387acSStafford Horne	help
16587e387acSStafford Horne	  This config enables gcc to generate l.ext* instructions when compiling
16687e387acSStafford Horne	  the kernel which in general will improve performance and reduce the
16787e387acSStafford Horne	  binary size.
16887e387acSStafford Horne
16987e387acSStafford Horne	  Select this if your implementation has support for the Class II
17087e387acSStafford Horne	  l.exths, l.extbs, l.exthz and l.extbz size extend instructions.
17187e387acSStafford Horne
17287e387acSStafford Horne	  Say N if you are unsure.
17387e387acSStafford Horne
174f8c4a270SJonas Bonnendmenu
175f8c4a270SJonas Bonn
17634bbdcdcSStafford Horneconfig NR_CPUS
1778e6d08e0SStefan Kristiansson	int "Maximum number of CPUs (2-32)"
1788e6d08e0SStefan Kristiansson	range 2 32
1798e6d08e0SStefan Kristiansson	depends on SMP
1808e6d08e0SStefan Kristiansson	default "2"
1818e6d08e0SStefan Kristiansson
1828e6d08e0SStefan Kristianssonconfig SMP
1838e6d08e0SStefan Kristiansson	bool "Symmetric Multi-Processing support"
1848e6d08e0SStefan Kristiansson	help
1858e6d08e0SStefan Kristiansson	  This enables support for systems with more than one CPU. If you have
1868e6d08e0SStefan Kristiansson	  a system with only one CPU, say N. If you have a system with more
1878e6d08e0SStefan Kristiansson	  than one CPU, say Y.
1888e6d08e0SStefan Kristiansson
1898e6d08e0SStefan Kristiansson	  If you don't know what to do here, say N.
190f8c4a270SJonas Bonn
1918636a1f9SMasahiro Yamadasource "kernel/Kconfig.hz"
192f8c4a270SJonas Bonn
193f8c4a270SJonas Bonnconfig OPENRISC_NO_SPR_SR_DSX
194f8c4a270SJonas Bonn	bool "use SPR_SR_DSX software emulation" if OR1K_1200
195f8c4a270SJonas Bonn	default y
196f8c4a270SJonas Bonn	help
197f8c4a270SJonas Bonn	  SPR_SR_DSX bit is status register bit indicating whether
198f8c4a270SJonas Bonn	  the last exception has happened in delay slot.
199f8c4a270SJonas Bonn
200f8c4a270SJonas Bonn	  OpenRISC architecture makes it optional to have it implemented
201f8c4a270SJonas Bonn	  in hardware and the OR1200 does not have it.
202f8c4a270SJonas Bonn
203f8c4a270SJonas Bonn	  Say N here if you know that your OpenRISC processor has
204f8c4a270SJonas Bonn	  SPR_SR_DSX bit implemented. Say Y if you are unsure.
205f8c4a270SJonas Bonn
20691993c8cSStefan Kristianssonconfig OPENRISC_HAVE_SHADOW_GPRS
20791993c8cSStefan Kristiansson	bool "Support for shadow gpr files" if !SMP
20891993c8cSStefan Kristiansson	default y if SMP
20991993c8cSStefan Kristiansson	help
21091993c8cSStefan Kristiansson	  Say Y here if your OpenRISC processor features shadowed
21191993c8cSStefan Kristiansson	  register files. They will in such case be used as a
21291993c8cSStefan Kristiansson	  scratch reg storage on exception entry.
21391993c8cSStefan Kristiansson
21491993c8cSStefan Kristiansson	  On SMP systems, this feature is mandatory.
21591993c8cSStefan Kristiansson	  On a unicore system it's safe to say N here if you are unsure.
21691993c8cSStefan Kristiansson
217f8c4a270SJonas Bonnconfig CMDLINE
218f8c4a270SJonas Bonn	string "Default kernel command string"
219f8c4a270SJonas Bonn	default ""
220f8c4a270SJonas Bonn	help
221f8c4a270SJonas Bonn	  On some architectures there is currently no way for the boot loader
222f8c4a270SJonas Bonn	  to pass arguments to the kernel. For these architectures, you should
223f8c4a270SJonas Bonn	  supply some command-line options at build time by entering them
224f8c4a270SJonas Bonn	  here.
225f8c4a270SJonas Bonn
226f8c4a270SJonas Bonnmenu "Debugging options"
227f8c4a270SJonas Bonn
228f8c4a270SJonas Bonnconfig JUMP_UPON_UNHANDLED_EXCEPTION
229f8c4a270SJonas Bonn	bool "Try to die gracefully"
230f8c4a270SJonas Bonn	default y
231f8c4a270SJonas Bonn	help
232f8c4a270SJonas Bonn	  Now this puts kernel into infinite loop after first oops. Till
233f8c4a270SJonas Bonn	  your kernel crashes this doesn't have any influence.
234f8c4a270SJonas Bonn
235f8c4a270SJonas Bonn	  Say Y if you are unsure.
236f8c4a270SJonas Bonn
237f8c4a270SJonas Bonnconfig OPENRISC_ESR_EXCEPTION_BUG_CHECK
238f8c4a270SJonas Bonn	bool "Check for possible ESR exception bug"
239f8c4a270SJonas Bonn	default n
240f8c4a270SJonas Bonn	help
241f8c4a270SJonas Bonn	  This option enables some checks that might expose some problems
242f8c4a270SJonas Bonn	  in kernel.
243f8c4a270SJonas Bonn
244f8c4a270SJonas Bonn	  Say N if you are unsure.
245f8c4a270SJonas Bonn
246f8c4a270SJonas Bonnendmenu
247f8c4a270SJonas Bonn
248f8c4a270SJonas Bonnendmenu
249