1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 24f04d8f0SCatalin Marinas /* 34f04d8f0SCatalin Marinas * Copyright (C) 2012 ARM Ltd. 44f04d8f0SCatalin Marinas */ 54f04d8f0SCatalin Marinas #ifndef __ASM_PGTABLE_H 64f04d8f0SCatalin Marinas #define __ASM_PGTABLE_H 74f04d8f0SCatalin Marinas 82f4b829cSCatalin Marinas #include <asm/bug.h> 94f04d8f0SCatalin Marinas #include <asm/proc-fns.h> 104f04d8f0SCatalin Marinas 114f04d8f0SCatalin Marinas #include <asm/memory.h> 1234bfeea4SCatalin Marinas #include <asm/mte.h> 134f04d8f0SCatalin Marinas #include <asm/pgtable-hwdef.h> 143eca86e7SMark Rutland #include <asm/pgtable-prot.h> 153403e56bSAlex Van Brunt #include <asm/tlbflush.h> 164f04d8f0SCatalin Marinas 174f04d8f0SCatalin Marinas /* 183e1907d5SArd Biesheuvel * VMALLOC range. 1908375198SCatalin Marinas * 20f9040773SArd Biesheuvel * VMALLOC_START: beginning of the kernel vmalloc space 21*d432b8d5SArd Biesheuvel * VMALLOC_END: extends to the available space below vmemmap 224f04d8f0SCatalin Marinas */ 23f9040773SArd Biesheuvel #define VMALLOC_START (MODULES_END) 24*d432b8d5SArd Biesheuvel #if VA_BITS == VA_BITS_MIN 25b730b0f2SArd Biesheuvel #define VMALLOC_END (VMEMMAP_START - SZ_8M) 26*d432b8d5SArd Biesheuvel #else 27*d432b8d5SArd Biesheuvel #define VMEMMAP_UNUSED_NPAGES ((_PAGE_OFFSET(vabits_actual) - PAGE_OFFSET) >> PAGE_SHIFT) 28*d432b8d5SArd Biesheuvel #define VMALLOC_END (VMEMMAP_START + VMEMMAP_UNUSED_NPAGES * sizeof(struct page) - SZ_8M) 29*d432b8d5SArd Biesheuvel #endif 304f04d8f0SCatalin Marinas 317bc1a0f9SArd Biesheuvel #define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT)) 327bc1a0f9SArd Biesheuvel 334f04d8f0SCatalin Marinas #ifndef __ASSEMBLY__ 342f4b829cSCatalin Marinas 353bbf7157SCatalin Marinas #include <asm/cmpxchg.h> 36961faac1SMark Rutland #include <asm/fixmap.h> 372f4b829cSCatalin Marinas #include <linux/mmdebug.h> 3886c9e812SWill Deacon #include <linux/mm_types.h> 3986c9e812SWill Deacon #include <linux/sched.h> 4042b25471SKefeng Wang #include <linux/page_table_check.h> 412f4b829cSCatalin Marinas 42a7ac1cfaSZhenyu Ye #ifdef CONFIG_TRANSPARENT_HUGEPAGE 43a7ac1cfaSZhenyu Ye #define __HAVE_ARCH_FLUSH_PMD_TLB_RANGE 44a7ac1cfaSZhenyu Ye 45a7ac1cfaSZhenyu Ye /* Set stride and tlb_level in flush_*_tlb_range */ 46a7ac1cfaSZhenyu Ye #define flush_pmd_tlb_range(vma, addr, end) \ 47a7ac1cfaSZhenyu Ye __flush_tlb_range(vma, addr, end, PMD_SIZE, false, 2) 48a7ac1cfaSZhenyu Ye #define flush_pud_tlb_range(vma, addr, end) \ 49a7ac1cfaSZhenyu Ye __flush_tlb_range(vma, addr, end, PUD_SIZE, false, 1) 50a7ac1cfaSZhenyu Ye #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ 51a7ac1cfaSZhenyu Ye 52d0637c50SBarry Song static inline bool arch_thp_swp_supported(void) 53d0637c50SBarry Song { 54d0637c50SBarry Song return !system_supports_mte(); 55d0637c50SBarry Song } 56d0637c50SBarry Song #define arch_thp_swp_supported arch_thp_swp_supported 57d0637c50SBarry Song 584f04d8f0SCatalin Marinas /* 596a1bdb17SWill Deacon * Outside of a few very special situations (e.g. hibernation), we always 606a1bdb17SWill Deacon * use broadcast TLB invalidation instructions, therefore a spurious page 616a1bdb17SWill Deacon * fault on one CPU which has been handled concurrently by another CPU 626a1bdb17SWill Deacon * does not need to perform additional invalidation. 636a1bdb17SWill Deacon */ 6499c29133SGerald Schaefer #define flush_tlb_fix_spurious_fault(vma, address, ptep) do { } while (0) 656a1bdb17SWill Deacon 666a1bdb17SWill Deacon /* 674f04d8f0SCatalin Marinas * ZERO_PAGE is a global shared page that is always zero: used 684f04d8f0SCatalin Marinas * for zero-mapped memory areas etc.. 694f04d8f0SCatalin Marinas */ 705227cfa7SMark Rutland extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)]; 712077be67SLaura Abbott #define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page)) 724f04d8f0SCatalin Marinas 732cf660ebSGavin Shan #define pte_ERROR(e) \ 742cf660ebSGavin Shan pr_err("%s:%d: bad pte %016llx.\n", __FILE__, __LINE__, pte_val(e)) 757078db46SCatalin Marinas 7675387b92SKristina Martsenko /* 7775387b92SKristina Martsenko * Macros to convert between a physical address and its placement in a 7875387b92SKristina Martsenko * page table entry, taking care of 52-bit addresses. 7975387b92SKristina Martsenko */ 8075387b92SKristina Martsenko #ifdef CONFIG_ARM64_PA_BITS_52 81c7c386fbSArnd Bergmann static inline phys_addr_t __pte_to_phys(pte_t pte) 82c7c386fbSArnd Bergmann { 83c7c386fbSArnd Bergmann return (pte_val(pte) & PTE_ADDR_LOW) | 84a4ee2861SAnshuman Khandual ((pte_val(pte) & PTE_ADDR_HIGH) << PTE_ADDR_HIGH_SHIFT); 85c7c386fbSArnd Bergmann } 86c7c386fbSArnd Bergmann static inline pteval_t __phys_to_pte_val(phys_addr_t phys) 87c7c386fbSArnd Bergmann { 88a4ee2861SAnshuman Khandual return (phys | (phys >> PTE_ADDR_HIGH_SHIFT)) & PTE_ADDR_MASK; 89c7c386fbSArnd Bergmann } 9075387b92SKristina Martsenko #else 9175387b92SKristina Martsenko #define __pte_to_phys(pte) (pte_val(pte) & PTE_ADDR_MASK) 9275387b92SKristina Martsenko #define __phys_to_pte_val(phys) (phys) 9375387b92SKristina Martsenko #endif 944f04d8f0SCatalin Marinas 9575387b92SKristina Martsenko #define pte_pfn(pte) (__pte_to_phys(pte) >> PAGE_SHIFT) 9675387b92SKristina Martsenko #define pfn_pte(pfn,prot) \ 9775387b92SKristina Martsenko __pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) 984f04d8f0SCatalin Marinas 994f04d8f0SCatalin Marinas #define pte_none(pte) (!pte_val(pte)) 1004f04d8f0SCatalin Marinas #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0)) 1014f04d8f0SCatalin Marinas #define pte_page(pte) (pfn_to_page(pte_pfn(pte))) 1027078db46SCatalin Marinas 1034f04d8f0SCatalin Marinas /* 1044f04d8f0SCatalin Marinas * The following only work if pte_present(). Undefined behaviour otherwise. 1054f04d8f0SCatalin Marinas */ 10684fe6826SSteve Capper #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE))) 10784fe6826SSteve Capper #define pte_young(pte) (!!(pte_val(pte) & PTE_AF)) 10884fe6826SSteve Capper #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL)) 10984fe6826SSteve Capper #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE)) 110d0ba9612SAnshuman Khandual #define pte_rdonly(pte) (!!(pte_val(pte) & PTE_RDONLY)) 11142b25471SKefeng Wang #define pte_user(pte) (!!(pte_val(pte) & PTE_USER)) 112ec663d96SCatalin Marinas #define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN)) 11393ef666aSJeremy Linton #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT)) 11473b20c84SRobin Murphy #define pte_devmap(pte) (!!(pte_val(pte) & PTE_DEVMAP)) 11534bfeea4SCatalin Marinas #define pte_tagged(pte) ((pte_val(pte) & PTE_ATTRINDX_MASK) == \ 11634bfeea4SCatalin Marinas PTE_ATTRINDX(MT_NORMAL_TAGGED)) 1174f04d8f0SCatalin Marinas 118d27cfa1fSArd Biesheuvel #define pte_cont_addr_end(addr, end) \ 119d27cfa1fSArd Biesheuvel ({ unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK; \ 120d27cfa1fSArd Biesheuvel (__boundary - 1 < (end) - 1) ? __boundary : (end); \ 121d27cfa1fSArd Biesheuvel }) 122d27cfa1fSArd Biesheuvel 123d27cfa1fSArd Biesheuvel #define pmd_cont_addr_end(addr, end) \ 124d27cfa1fSArd Biesheuvel ({ unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK; \ 125d27cfa1fSArd Biesheuvel (__boundary - 1 < (end) - 1) ? __boundary : (end); \ 126d27cfa1fSArd Biesheuvel }) 127d27cfa1fSArd Biesheuvel 128d0ba9612SAnshuman Khandual #define pte_hw_dirty(pte) (pte_write(pte) && !pte_rdonly(pte)) 1292f4b829cSCatalin Marinas #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY)) 1302f4b829cSCatalin Marinas #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte)) 1312f4b829cSCatalin Marinas 132766ffb69SWill Deacon #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID)) 13318107f8aSVladimir Murzin /* 13418107f8aSVladimir Murzin * Execute-only user mappings do not have the PTE_USER bit set. All valid 13518107f8aSVladimir Murzin * kernel mappings have the PTE_UXN bit set. 13618107f8aSVladimir Murzin */ 137ec663d96SCatalin Marinas #define pte_valid_not_user(pte) \ 13818107f8aSVladimir Murzin ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN)) 13976c714beSWill Deacon /* 14076c714beSWill Deacon * Could the pte be present in the TLB? We must check mm_tlb_flush_pending 14176c714beSWill Deacon * so that we don't erroneously return false for pages that have been 14276c714beSWill Deacon * remapped as PROT_NONE but are yet to be flushed from the TLB. 14307509e10SWill Deacon * Note that we can't make any assumptions based on the state of the access 14407509e10SWill Deacon * flag, since ptep_clear_flush_young() elides a DSB when invalidating the 14507509e10SWill Deacon * TLB. 14676c714beSWill Deacon */ 14776c714beSWill Deacon #define pte_accessible(mm, pte) \ 14807509e10SWill Deacon (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid(pte)) 1494f04d8f0SCatalin Marinas 1506218f96cSCatalin Marinas /* 15118107f8aSVladimir Murzin * p??_access_permitted() is true for valid user mappings (PTE_USER 15218107f8aSVladimir Murzin * bit set, subject to the write permission check). For execute-only 15318107f8aSVladimir Murzin * mappings, like PROT_EXEC with EPAN (both PTE_USER and PTE_UXN bits 15418107f8aSVladimir Murzin * not set) must return false. PROT_NONE mappings do not have the 15518107f8aSVladimir Murzin * PTE_VALID bit set. 1566218f96cSCatalin Marinas */ 1576218f96cSCatalin Marinas #define pte_access_permitted(pte, write) \ 15818107f8aSVladimir Murzin (((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER)) && (!(write) || pte_write(pte))) 1596218f96cSCatalin Marinas #define pmd_access_permitted(pmd, write) \ 1606218f96cSCatalin Marinas (pte_access_permitted(pmd_pte(pmd), (write))) 1616218f96cSCatalin Marinas #define pud_access_permitted(pud, write) \ 1626218f96cSCatalin Marinas (pte_access_permitted(pud_pte(pud), (write))) 1636218f96cSCatalin Marinas 164b6d4f280SLaura Abbott static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot) 165b6d4f280SLaura Abbott { 166b6d4f280SLaura Abbott pte_val(pte) &= ~pgprot_val(prot); 167b6d4f280SLaura Abbott return pte; 168b6d4f280SLaura Abbott } 169b6d4f280SLaura Abbott 170b6d4f280SLaura Abbott static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot) 171b6d4f280SLaura Abbott { 172b6d4f280SLaura Abbott pte_val(pte) |= pgprot_val(prot); 173b6d4f280SLaura Abbott return pte; 174b6d4f280SLaura Abbott } 175b6d4f280SLaura Abbott 176b65399f6SAnshuman Khandual static inline pmd_t clear_pmd_bit(pmd_t pmd, pgprot_t prot) 177b65399f6SAnshuman Khandual { 178b65399f6SAnshuman Khandual pmd_val(pmd) &= ~pgprot_val(prot); 179b65399f6SAnshuman Khandual return pmd; 180b65399f6SAnshuman Khandual } 181b65399f6SAnshuman Khandual 182b65399f6SAnshuman Khandual static inline pmd_t set_pmd_bit(pmd_t pmd, pgprot_t prot) 183b65399f6SAnshuman Khandual { 184b65399f6SAnshuman Khandual pmd_val(pmd) |= pgprot_val(prot); 185b65399f6SAnshuman Khandual return pmd; 186b65399f6SAnshuman Khandual } 187b65399f6SAnshuman Khandual 1882f0584f3SRick Edgecombe static inline pte_t pte_mkwrite_novma(pte_t pte) 18944b6dfc5SSteve Capper { 19073e86cb0SCatalin Marinas pte = set_pte_bit(pte, __pgprot(PTE_WRITE)); 19173e86cb0SCatalin Marinas pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY)); 19273e86cb0SCatalin Marinas return pte; 19344b6dfc5SSteve Capper } 19444b6dfc5SSteve Capper 19544b6dfc5SSteve Capper static inline pte_t pte_mkclean(pte_t pte) 19644b6dfc5SSteve Capper { 1978781bcbcSSteve Capper pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY)); 1988781bcbcSSteve Capper pte = set_pte_bit(pte, __pgprot(PTE_RDONLY)); 1998781bcbcSSteve Capper 2008781bcbcSSteve Capper return pte; 20144b6dfc5SSteve Capper } 20244b6dfc5SSteve Capper 20344b6dfc5SSteve Capper static inline pte_t pte_mkdirty(pte_t pte) 20444b6dfc5SSteve Capper { 2058781bcbcSSteve Capper pte = set_pte_bit(pte, __pgprot(PTE_DIRTY)); 2068781bcbcSSteve Capper 2078781bcbcSSteve Capper if (pte_write(pte)) 2088781bcbcSSteve Capper pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY)); 2098781bcbcSSteve Capper 2108781bcbcSSteve Capper return pte; 21144b6dfc5SSteve Capper } 21244b6dfc5SSteve Capper 213ff1712f9SWill Deacon static inline pte_t pte_wrprotect(pte_t pte) 214ff1712f9SWill Deacon { 215ff1712f9SWill Deacon /* 216ff1712f9SWill Deacon * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY 217ff1712f9SWill Deacon * clear), set the PTE_DIRTY bit. 218ff1712f9SWill Deacon */ 219ff1712f9SWill Deacon if (pte_hw_dirty(pte)) 2206477c388SAnshuman Khandual pte = set_pte_bit(pte, __pgprot(PTE_DIRTY)); 221ff1712f9SWill Deacon 222ff1712f9SWill Deacon pte = clear_pte_bit(pte, __pgprot(PTE_WRITE)); 223ff1712f9SWill Deacon pte = set_pte_bit(pte, __pgprot(PTE_RDONLY)); 224ff1712f9SWill Deacon return pte; 225ff1712f9SWill Deacon } 226ff1712f9SWill Deacon 22744b6dfc5SSteve Capper static inline pte_t pte_mkold(pte_t pte) 22844b6dfc5SSteve Capper { 229b6d4f280SLaura Abbott return clear_pte_bit(pte, __pgprot(PTE_AF)); 23044b6dfc5SSteve Capper } 23144b6dfc5SSteve Capper 23244b6dfc5SSteve Capper static inline pte_t pte_mkyoung(pte_t pte) 23344b6dfc5SSteve Capper { 234b6d4f280SLaura Abbott return set_pte_bit(pte, __pgprot(PTE_AF)); 23544b6dfc5SSteve Capper } 23644b6dfc5SSteve Capper 23744b6dfc5SSteve Capper static inline pte_t pte_mkspecial(pte_t pte) 23844b6dfc5SSteve Capper { 239b6d4f280SLaura Abbott return set_pte_bit(pte, __pgprot(PTE_SPECIAL)); 24044b6dfc5SSteve Capper } 2414f04d8f0SCatalin Marinas 24293ef666aSJeremy Linton static inline pte_t pte_mkcont(pte_t pte) 24393ef666aSJeremy Linton { 24466b3923aSDavid Woods pte = set_pte_bit(pte, __pgprot(PTE_CONT)); 24566b3923aSDavid Woods return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE)); 24693ef666aSJeremy Linton } 24793ef666aSJeremy Linton 24893ef666aSJeremy Linton static inline pte_t pte_mknoncont(pte_t pte) 24993ef666aSJeremy Linton { 25093ef666aSJeremy Linton return clear_pte_bit(pte, __pgprot(PTE_CONT)); 25193ef666aSJeremy Linton } 25293ef666aSJeremy Linton 2535ebe3a44SJames Morse static inline pte_t pte_mkpresent(pte_t pte) 2545ebe3a44SJames Morse { 2555ebe3a44SJames Morse return set_pte_bit(pte, __pgprot(PTE_VALID)); 2565ebe3a44SJames Morse } 2575ebe3a44SJames Morse 25866b3923aSDavid Woods static inline pmd_t pmd_mkcont(pmd_t pmd) 25966b3923aSDavid Woods { 26066b3923aSDavid Woods return __pmd(pmd_val(pmd) | PMD_SECT_CONT); 26166b3923aSDavid Woods } 26266b3923aSDavid Woods 26373b20c84SRobin Murphy static inline pte_t pte_mkdevmap(pte_t pte) 26473b20c84SRobin Murphy { 26530e23538SJia He return set_pte_bit(pte, __pgprot(PTE_DEVMAP | PTE_SPECIAL)); 26673b20c84SRobin Murphy } 26773b20c84SRobin Murphy 2684f04d8f0SCatalin Marinas static inline void set_pte(pte_t *ptep, pte_t pte) 2694f04d8f0SCatalin Marinas { 27020a004e7SWill Deacon WRITE_ONCE(*ptep, pte); 2717f0b1bf0SCatalin Marinas 2727f0b1bf0SCatalin Marinas /* 2737f0b1bf0SCatalin Marinas * Only if the new pte is valid and kernel, otherwise TLB maintenance 2747f0b1bf0SCatalin Marinas * or update_mmu_cache() have the necessary barriers. 2757f0b1bf0SCatalin Marinas */ 276d0b7a302SWill Deacon if (pte_valid_not_user(pte)) { 2777f0b1bf0SCatalin Marinas dsb(ishst); 278d0b7a302SWill Deacon isb(); 279d0b7a302SWill Deacon } 2804f04d8f0SCatalin Marinas } 2814f04d8f0SCatalin Marinas 282907e21c1SShaokun Zhang extern void __sync_icache_dcache(pte_t pteval); 283004fc58fSAnshuman Khandual bool pgattr_change_is_safe(u64 old, u64 new); 2844f04d8f0SCatalin Marinas 2852f4b829cSCatalin Marinas /* 2862f4b829cSCatalin Marinas * PTE bits configuration in the presence of hardware Dirty Bit Management 2872f4b829cSCatalin Marinas * (PTE_WRITE == PTE_DBM): 2882f4b829cSCatalin Marinas * 2892f4b829cSCatalin Marinas * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw) 2902f4b829cSCatalin Marinas * 0 0 | 1 0 0 2912f4b829cSCatalin Marinas * 0 1 | 1 1 0 2922f4b829cSCatalin Marinas * 1 0 | 1 0 1 2932f4b829cSCatalin Marinas * 1 1 | 0 1 x 2942f4b829cSCatalin Marinas * 2952f4b829cSCatalin Marinas * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via 2962f4b829cSCatalin Marinas * the page fault mechanism. Checking the dirty status of a pte becomes: 2972f4b829cSCatalin Marinas * 298b847415cSCatalin Marinas * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY) 2992f4b829cSCatalin Marinas */ 3009b604722SMark Rutland 301004fc58fSAnshuman Khandual static inline void __check_safe_pte_update(struct mm_struct *mm, pte_t *ptep, 3029b604722SMark Rutland pte_t pte) 3034f04d8f0SCatalin Marinas { 30420a004e7SWill Deacon pte_t old_pte; 30520a004e7SWill Deacon 3069b604722SMark Rutland if (!IS_ENABLED(CONFIG_DEBUG_VM)) 3079b604722SMark Rutland return; 3089b604722SMark Rutland 3099b604722SMark Rutland old_pte = READ_ONCE(*ptep); 3109b604722SMark Rutland 3119b604722SMark Rutland if (!pte_valid(old_pte) || !pte_valid(pte)) 3129b604722SMark Rutland return; 3139b604722SMark Rutland if (mm != current->active_mm && atomic_read(&mm->mm_users) <= 1) 3149b604722SMark Rutland return; 31502522463SWill Deacon 3162f4b829cSCatalin Marinas /* 3179b604722SMark Rutland * Check for potential race with hardware updates of the pte 3189b604722SMark Rutland * (ptep_set_access_flags safely changes valid ptes without going 3199b604722SMark Rutland * through an invalid entry). 3202f4b829cSCatalin Marinas */ 32182d34008SCatalin Marinas VM_WARN_ONCE(!pte_young(pte), 32282d34008SCatalin Marinas "%s: racy access flag clearing: 0x%016llx -> 0x%016llx", 32320a004e7SWill Deacon __func__, pte_val(old_pte), pte_val(pte)); 32420a004e7SWill Deacon VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte), 32582d34008SCatalin Marinas "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx", 32620a004e7SWill Deacon __func__, pte_val(old_pte), pte_val(pte)); 327004fc58fSAnshuman Khandual VM_WARN_ONCE(!pgattr_change_is_safe(pte_val(old_pte), pte_val(pte)), 328004fc58fSAnshuman Khandual "%s: unsafe attribute change: 0x%016llx -> 0x%016llx", 329004fc58fSAnshuman Khandual __func__, pte_val(old_pte), pte_val(pte)); 3302f4b829cSCatalin Marinas } 3312f4b829cSCatalin Marinas 3323425cec4SRyan Roberts static inline void __sync_cache_and_tags(pte_t pte, unsigned int nr_pages) 3339b604722SMark Rutland { 3349b604722SMark Rutland if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte)) 3359b604722SMark Rutland __sync_icache_dcache(pte); 3369b604722SMark Rutland 33769e3b846SSteven Price /* 33869e3b846SSteven Price * If the PTE would provide user space access to the tags associated 33969e3b846SSteven Price * with it then ensure that the MTE tags are synchronised. Although 34069e3b846SSteven Price * pte_access_permitted() returns false for exec only mappings, they 34169e3b846SSteven Price * don't expose tags (instruction fetches don't check tags). 34269e3b846SSteven Price */ 34369e3b846SSteven Price if (system_supports_mte() && pte_access_permitted(pte, false) && 344332c151cSPeter Collingbourne !pte_special(pte) && pte_tagged(pte)) 3453425cec4SRyan Roberts mte_sync_tags(pte, nr_pages); 3464f04d8f0SCatalin Marinas } 3474f04d8f0SCatalin Marinas 348dba2ff49SCatalin Marinas static inline void set_ptes(struct mm_struct *mm, 349dba2ff49SCatalin Marinas unsigned long __always_unused addr, 3504a169d61SMatthew Wilcox (Oracle) pte_t *ptep, pte_t pte, unsigned int nr) 35142b25471SKefeng Wang { 3524a169d61SMatthew Wilcox (Oracle) page_table_check_ptes_set(mm, ptep, pte, nr); 3533425cec4SRyan Roberts __sync_cache_and_tags(pte, nr); 3544a169d61SMatthew Wilcox (Oracle) 3554a169d61SMatthew Wilcox (Oracle) for (;;) { 3563425cec4SRyan Roberts __check_safe_pte_update(mm, ptep, pte); 3573425cec4SRyan Roberts set_pte(ptep, pte); 3584a169d61SMatthew Wilcox (Oracle) if (--nr == 0) 3594a169d61SMatthew Wilcox (Oracle) break; 3604a169d61SMatthew Wilcox (Oracle) ptep++; 3614a169d61SMatthew Wilcox (Oracle) pte_val(pte) += PAGE_SIZE; 36242b25471SKefeng Wang } 3634a169d61SMatthew Wilcox (Oracle) } 3644a169d61SMatthew Wilcox (Oracle) #define set_ptes set_ptes 36542b25471SKefeng Wang 3664f04d8f0SCatalin Marinas /* 3674f04d8f0SCatalin Marinas * Huge pte definitions. 3684f04d8f0SCatalin Marinas */ 369084bd298SSteve Capper #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT)) 370084bd298SSteve Capper 371084bd298SSteve Capper /* 372084bd298SSteve Capper * Hugetlb definitions. 373084bd298SSteve Capper */ 37466b3923aSDavid Woods #define HUGE_MAX_HSTATE 4 375084bd298SSteve Capper #define HPAGE_SHIFT PMD_SHIFT 376084bd298SSteve Capper #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT) 377084bd298SSteve Capper #define HPAGE_MASK (~(HPAGE_SIZE - 1)) 378084bd298SSteve Capper #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT) 3794f04d8f0SCatalin Marinas 38075387b92SKristina Martsenko static inline pte_t pgd_pte(pgd_t pgd) 38175387b92SKristina Martsenko { 38275387b92SKristina Martsenko return __pte(pgd_val(pgd)); 38375387b92SKristina Martsenko } 38475387b92SKristina Martsenko 385e9f63768SMike Rapoport static inline pte_t p4d_pte(p4d_t p4d) 386e9f63768SMike Rapoport { 387e9f63768SMike Rapoport return __pte(p4d_val(p4d)); 388e9f63768SMike Rapoport } 389e9f63768SMike Rapoport 39029e56940SSteve Capper static inline pte_t pud_pte(pud_t pud) 39129e56940SSteve Capper { 39229e56940SSteve Capper return __pte(pud_val(pud)); 39329e56940SSteve Capper } 39429e56940SSteve Capper 395eb3f0624SPunit Agrawal static inline pud_t pte_pud(pte_t pte) 396eb3f0624SPunit Agrawal { 397eb3f0624SPunit Agrawal return __pud(pte_val(pte)); 398eb3f0624SPunit Agrawal } 399eb3f0624SPunit Agrawal 40029e56940SSteve Capper static inline pmd_t pud_pmd(pud_t pud) 40129e56940SSteve Capper { 40229e56940SSteve Capper return __pmd(pud_val(pud)); 40329e56940SSteve Capper } 40429e56940SSteve Capper 4059c7e535fSSteve Capper static inline pte_t pmd_pte(pmd_t pmd) 4069c7e535fSSteve Capper { 4079c7e535fSSteve Capper return __pte(pmd_val(pmd)); 4089c7e535fSSteve Capper } 409af074848SSteve Capper 4109c7e535fSSteve Capper static inline pmd_t pte_pmd(pte_t pte) 4119c7e535fSSteve Capper { 4129c7e535fSSteve Capper return __pmd(pte_val(pte)); 4139c7e535fSSteve Capper } 414af074848SSteve Capper 415f7f0097aSAnshuman Khandual static inline pgprot_t mk_pud_sect_prot(pgprot_t prot) 4168ce837ceSArd Biesheuvel { 417f7f0097aSAnshuman Khandual return __pgprot((pgprot_val(prot) & ~PUD_TABLE_BIT) | PUD_TYPE_SECT); 418f7f0097aSAnshuman Khandual } 419f7f0097aSAnshuman Khandual 420f7f0097aSAnshuman Khandual static inline pgprot_t mk_pmd_sect_prot(pgprot_t prot) 421f7f0097aSAnshuman Khandual { 422f7f0097aSAnshuman Khandual return __pgprot((pgprot_val(prot) & ~PMD_TABLE_BIT) | PMD_TYPE_SECT); 4238ce837ceSArd Biesheuvel } 4248ce837ceSArd Biesheuvel 425570ef363SDavid Hildenbrand static inline pte_t pte_swp_mkexclusive(pte_t pte) 426570ef363SDavid Hildenbrand { 427570ef363SDavid Hildenbrand return set_pte_bit(pte, __pgprot(PTE_SWP_EXCLUSIVE)); 428570ef363SDavid Hildenbrand } 429570ef363SDavid Hildenbrand 430570ef363SDavid Hildenbrand static inline int pte_swp_exclusive(pte_t pte) 431570ef363SDavid Hildenbrand { 432570ef363SDavid Hildenbrand return pte_val(pte) & PTE_SWP_EXCLUSIVE; 433570ef363SDavid Hildenbrand } 434570ef363SDavid Hildenbrand 435570ef363SDavid Hildenbrand static inline pte_t pte_swp_clear_exclusive(pte_t pte) 436570ef363SDavid Hildenbrand { 437570ef363SDavid Hildenbrand return clear_pte_bit(pte, __pgprot(PTE_SWP_EXCLUSIVE)); 438570ef363SDavid Hildenbrand } 439570ef363SDavid Hildenbrand 440893dea9cSKefeng Wang /* 441893dea9cSKefeng Wang * Select all bits except the pfn 442893dea9cSKefeng Wang */ 443893dea9cSKefeng Wang static inline pgprot_t pte_pgprot(pte_t pte) 444893dea9cSKefeng Wang { 445893dea9cSKefeng Wang unsigned long pfn = pte_pfn(pte); 446893dea9cSKefeng Wang 447893dea9cSKefeng Wang return __pgprot(pte_val(pfn_pte(pfn, __pgprot(0))) ^ pte_val(pte)); 448893dea9cSKefeng Wang } 449893dea9cSKefeng Wang 45056166230SGanapatrao Kulkarni #ifdef CONFIG_NUMA_BALANCING 45156166230SGanapatrao Kulkarni /* 452ca5999fdSMike Rapoport * See the comment in include/linux/pgtable.h 45356166230SGanapatrao Kulkarni */ 45456166230SGanapatrao Kulkarni static inline int pte_protnone(pte_t pte) 45556166230SGanapatrao Kulkarni { 45656166230SGanapatrao Kulkarni return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE; 45756166230SGanapatrao Kulkarni } 45856166230SGanapatrao Kulkarni 45956166230SGanapatrao Kulkarni static inline int pmd_protnone(pmd_t pmd) 46056166230SGanapatrao Kulkarni { 46156166230SGanapatrao Kulkarni return pte_protnone(pmd_pte(pmd)); 46256166230SGanapatrao Kulkarni } 46356166230SGanapatrao Kulkarni #endif 46456166230SGanapatrao Kulkarni 465b65399f6SAnshuman Khandual #define pmd_present_invalid(pmd) (!!(pmd_val(pmd) & PMD_PRESENT_INVALID)) 466b65399f6SAnshuman Khandual 467b65399f6SAnshuman Khandual static inline int pmd_present(pmd_t pmd) 468b65399f6SAnshuman Khandual { 469b65399f6SAnshuman Khandual return pte_present(pmd_pte(pmd)) || pmd_present_invalid(pmd); 470b65399f6SAnshuman Khandual } 471b65399f6SAnshuman Khandual 472af074848SSteve Capper /* 473af074848SSteve Capper * THP definitions. 474af074848SSteve Capper */ 475af074848SSteve Capper 476af074848SSteve Capper #ifdef CONFIG_TRANSPARENT_HUGEPAGE 477b65399f6SAnshuman Khandual static inline int pmd_trans_huge(pmd_t pmd) 478b65399f6SAnshuman Khandual { 479b65399f6SAnshuman Khandual return pmd_val(pmd) && pmd_present(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT); 480b65399f6SAnshuman Khandual } 48129e56940SSteve Capper #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ 482af074848SSteve Capper 483c164e038SKirill A. Shutemov #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd)) 4849c7e535fSSteve Capper #define pmd_young(pmd) pte_young(pmd_pte(pmd)) 4850795edafSWill Deacon #define pmd_valid(pmd) pte_valid(pmd_pte(pmd)) 48642b25471SKefeng Wang #define pmd_user(pmd) pte_user(pmd_pte(pmd)) 48742b25471SKefeng Wang #define pmd_user_exec(pmd) pte_user_exec(pmd_pte(pmd)) 488d55863dbSPeter Zijlstra #define pmd_cont(pmd) pte_cont(pmd_pte(pmd)) 4899c7e535fSSteve Capper #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd))) 4909c7e535fSSteve Capper #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd))) 4912f0584f3SRick Edgecombe #define pmd_mkwrite_novma(pmd) pte_pmd(pte_mkwrite_novma(pmd_pte(pmd))) 49205ee26d9SMinchan Kim #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd))) 4939c7e535fSSteve Capper #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd))) 4949c7e535fSSteve Capper #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd))) 495b65399f6SAnshuman Khandual 496b65399f6SAnshuman Khandual static inline pmd_t pmd_mkinvalid(pmd_t pmd) 497b65399f6SAnshuman Khandual { 498b65399f6SAnshuman Khandual pmd = set_pmd_bit(pmd, __pgprot(PMD_PRESENT_INVALID)); 499b65399f6SAnshuman Khandual pmd = clear_pmd_bit(pmd, __pgprot(PMD_SECT_VALID)); 500b65399f6SAnshuman Khandual 501b65399f6SAnshuman Khandual return pmd; 502b65399f6SAnshuman Khandual } 503af074848SSteve Capper 5040dbd3b18SSuzuki K Poulose #define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd)) 5050dbd3b18SSuzuki K Poulose 5069c7e535fSSteve Capper #define pmd_write(pmd) pte_write(pmd_pte(pmd)) 507af074848SSteve Capper 508af074848SSteve Capper #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT)) 509af074848SSteve Capper 51073b20c84SRobin Murphy #ifdef CONFIG_TRANSPARENT_HUGEPAGE 51173b20c84SRobin Murphy #define pmd_devmap(pmd) pte_devmap(pmd_pte(pmd)) 51273b20c84SRobin Murphy #endif 51330e23538SJia He static inline pmd_t pmd_mkdevmap(pmd_t pmd) 51430e23538SJia He { 51530e23538SJia He return pte_pmd(set_pte_bit(pmd_pte(pmd), __pgprot(PTE_DEVMAP))); 51630e23538SJia He } 51773b20c84SRobin Murphy 51875387b92SKristina Martsenko #define __pmd_to_phys(pmd) __pte_to_phys(pmd_pte(pmd)) 51975387b92SKristina Martsenko #define __phys_to_pmd_val(phys) __phys_to_pte_val(phys) 52075387b92SKristina Martsenko #define pmd_pfn(pmd) ((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT) 52175387b92SKristina Martsenko #define pfn_pmd(pfn,prot) __pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) 522af074848SSteve Capper #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot) 523af074848SSteve Capper 52435a63966SPunit Agrawal #define pud_young(pud) pte_young(pud_pte(pud)) 525eb3f0624SPunit Agrawal #define pud_mkyoung(pud) pte_pud(pte_mkyoung(pud_pte(pud))) 52629e56940SSteve Capper #define pud_write(pud) pte_write(pud_pte(pud)) 52775387b92SKristina Martsenko 528b8e0ba7cSPunit Agrawal #define pud_mkhuge(pud) (__pud(pud_val(pud) & ~PUD_TABLE_BIT)) 529b8e0ba7cSPunit Agrawal 53075387b92SKristina Martsenko #define __pud_to_phys(pud) __pte_to_phys(pud_pte(pud)) 53175387b92SKristina Martsenko #define __phys_to_pud_val(phys) __phys_to_pte_val(phys) 53275387b92SKristina Martsenko #define pud_pfn(pud) ((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT) 53375387b92SKristina Martsenko #define pfn_pud(pfn,prot) __pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)) 534af074848SSteve Capper 535dba2ff49SCatalin Marinas static inline void __set_pte_at(struct mm_struct *mm, 536dba2ff49SCatalin Marinas unsigned long __always_unused addr, 5373425cec4SRyan Roberts pte_t *ptep, pte_t pte, unsigned int nr) 5383425cec4SRyan Roberts { 5393425cec4SRyan Roberts __sync_cache_and_tags(pte, nr); 5403425cec4SRyan Roberts __check_safe_pte_update(mm, ptep, pte); 5413425cec4SRyan Roberts set_pte(ptep, pte); 5423425cec4SRyan Roberts } 5433425cec4SRyan Roberts 54442b25471SKefeng Wang static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr, 54542b25471SKefeng Wang pmd_t *pmdp, pmd_t pmd) 54642b25471SKefeng Wang { 547a3b83713SKemeng Shi page_table_check_pmd_set(mm, pmdp, pmd); 5483425cec4SRyan Roberts return __set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd), 5493425cec4SRyan Roberts PMD_SIZE >> PAGE_SHIFT); 55042b25471SKefeng Wang } 55142b25471SKefeng Wang 55242b25471SKefeng Wang static inline void set_pud_at(struct mm_struct *mm, unsigned long addr, 55342b25471SKefeng Wang pud_t *pudp, pud_t pud) 55442b25471SKefeng Wang { 5556d144436SKemeng Shi page_table_check_pud_set(mm, pudp, pud); 5563425cec4SRyan Roberts return __set_pte_at(mm, addr, (pte_t *)pudp, pud_pte(pud), 5573425cec4SRyan Roberts PUD_SIZE >> PAGE_SHIFT); 55842b25471SKefeng Wang } 559af074848SSteve Capper 560e9f63768SMike Rapoport #define __p4d_to_phys(p4d) __pte_to_phys(p4d_pte(p4d)) 561e9f63768SMike Rapoport #define __phys_to_p4d_val(phys) __phys_to_pte_val(phys) 562e9f63768SMike Rapoport 56375387b92SKristina Martsenko #define __pgd_to_phys(pgd) __pte_to_phys(pgd_pte(pgd)) 56475387b92SKristina Martsenko #define __phys_to_pgd_val(phys) __phys_to_pte_val(phys) 56575387b92SKristina Martsenko 566a501e324SCatalin Marinas #define __pgprot_modify(prot,mask,bits) \ 567a501e324SCatalin Marinas __pgprot((pgprot_val(prot) & ~(mask)) | (bits)) 568a501e324SCatalin Marinas 569cca98e9fSChristoph Hellwig #define pgprot_nx(prot) \ 570034aa9cdSWill Deacon __pgprot_modify(prot, PTE_MAYBE_GP, PTE_PXN) 571cca98e9fSChristoph Hellwig 572af074848SSteve Capper /* 5734f04d8f0SCatalin Marinas * Mark the prot value as uncacheable and unbufferable. 5744f04d8f0SCatalin Marinas */ 5754f04d8f0SCatalin Marinas #define pgprot_noncached(prot) \ 576de2db743SCatalin Marinas __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN) 5774f04d8f0SCatalin Marinas #define pgprot_writecombine(prot) \ 578de2db743SCatalin Marinas __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN) 579d1e6dc91SLiviu Dudau #define pgprot_device(prot) \ 580d1e6dc91SLiviu Dudau __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN) 581d15dfd31SCatalin Marinas #define pgprot_tagged(prot) \ 582d15dfd31SCatalin Marinas __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_TAGGED)) 583d15dfd31SCatalin Marinas #define pgprot_mhp pgprot_tagged 5843e4e1d3fSChristoph Hellwig /* 5853e4e1d3fSChristoph Hellwig * DMA allocations for non-coherent devices use what the Arm architecture calls 5863e4e1d3fSChristoph Hellwig * "Normal non-cacheable" memory, which permits speculation, unaligned accesses 5873e4e1d3fSChristoph Hellwig * and merging of writes. This is different from "Device-nGnR[nE]" memory which 5883e4e1d3fSChristoph Hellwig * is intended for MMIO and thus forbids speculation, preserves access size, 5893e4e1d3fSChristoph Hellwig * requires strict alignment and can also force write responses to come from the 5903e4e1d3fSChristoph Hellwig * endpoint. 5913e4e1d3fSChristoph Hellwig */ 592419e2f18SChristoph Hellwig #define pgprot_dmacoherent(prot) \ 593419e2f18SChristoph Hellwig __pgprot_modify(prot, PTE_ATTRINDX_MASK, \ 594419e2f18SChristoph Hellwig PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN) 595419e2f18SChristoph Hellwig 5964f04d8f0SCatalin Marinas #define __HAVE_PHYS_MEM_ACCESS_PROT 5974f04d8f0SCatalin Marinas struct file; 5984f04d8f0SCatalin Marinas extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, 5994f04d8f0SCatalin Marinas unsigned long size, pgprot_t vma_prot); 6004f04d8f0SCatalin Marinas 6014f04d8f0SCatalin Marinas #define pmd_none(pmd) (!pmd_val(pmd)) 6024f04d8f0SCatalin Marinas 60336311607SMarc Zyngier #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \ 60436311607SMarc Zyngier PMD_TYPE_TABLE) 60536311607SMarc Zyngier #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \ 60636311607SMarc Zyngier PMD_TYPE_SECT) 60723bc8f69SMuchun Song #define pmd_leaf(pmd) (pmd_present(pmd) && !pmd_table(pmd)) 608e377ab82SAnshuman Khandual #define pmd_bad(pmd) (!pmd_table(pmd)) 60936311607SMarc Zyngier 610d55863dbSPeter Zijlstra #define pmd_leaf_size(pmd) (pmd_cont(pmd) ? CONT_PMD_SIZE : PMD_SIZE) 611d55863dbSPeter Zijlstra #define pte_leaf_size(pte) (pte_cont(pte) ? CONT_PTE_SIZE : PAGE_SIZE) 612d55863dbSPeter Zijlstra 613cac4b8cdSCatalin Marinas #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3 6147d4e2dcfSQian Cai static inline bool pud_sect(pud_t pud) { return false; } 6157d4e2dcfSQian Cai static inline bool pud_table(pud_t pud) { return true; } 616206a2a73SSteve Capper #else 617206a2a73SSteve Capper #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \ 618206a2a73SSteve Capper PUD_TYPE_SECT) 619523d6e9fSzhichang.yuan #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \ 620523d6e9fSzhichang.yuan PUD_TYPE_TABLE) 621206a2a73SSteve Capper #endif 62236311607SMarc Zyngier 6232330b7caSJun Yao extern pgd_t init_pg_dir[PTRS_PER_PGD]; 6242330b7caSJun Yao extern pgd_t init_pg_end[]; 6252330b7caSJun Yao extern pgd_t swapper_pg_dir[PTRS_PER_PGD]; 6262330b7caSJun Yao extern pgd_t idmap_pg_dir[PTRS_PER_PGD]; 6272330b7caSJun Yao extern pgd_t tramp_pg_dir[PTRS_PER_PGD]; 628833be850SMark Rutland extern pgd_t reserved_pg_dir[PTRS_PER_PGD]; 6292330b7caSJun Yao 6302330b7caSJun Yao extern void set_swapper_pgd(pgd_t *pgdp, pgd_t pgd); 6312330b7caSJun Yao 6322330b7caSJun Yao static inline bool in_swapper_pgdir(void *addr) 6332330b7caSJun Yao { 6342330b7caSJun Yao return ((unsigned long)addr & PAGE_MASK) == 6352330b7caSJun Yao ((unsigned long)swapper_pg_dir & PAGE_MASK); 6362330b7caSJun Yao } 6372330b7caSJun Yao 6384f04d8f0SCatalin Marinas static inline void set_pmd(pmd_t *pmdp, pmd_t pmd) 6394f04d8f0SCatalin Marinas { 640e9ed821bSJames Morse #ifdef __PAGETABLE_PMD_FOLDED 641e9ed821bSJames Morse if (in_swapper_pgdir(pmdp)) { 6422330b7caSJun Yao set_swapper_pgd((pgd_t *)pmdp, __pgd(pmd_val(pmd))); 6432330b7caSJun Yao return; 6442330b7caSJun Yao } 645e9ed821bSJames Morse #endif /* __PAGETABLE_PMD_FOLDED */ 6462330b7caSJun Yao 64720a004e7SWill Deacon WRITE_ONCE(*pmdp, pmd); 6480795edafSWill Deacon 649d0b7a302SWill Deacon if (pmd_valid(pmd)) { 65098f7685eSWill Deacon dsb(ishst); 651d0b7a302SWill Deacon isb(); 652d0b7a302SWill Deacon } 6534f04d8f0SCatalin Marinas } 6544f04d8f0SCatalin Marinas 6554f04d8f0SCatalin Marinas static inline void pmd_clear(pmd_t *pmdp) 6564f04d8f0SCatalin Marinas { 6574f04d8f0SCatalin Marinas set_pmd(pmdp, __pmd(0)); 6584f04d8f0SCatalin Marinas } 6594f04d8f0SCatalin Marinas 660dca56dcaSMark Rutland static inline phys_addr_t pmd_page_paddr(pmd_t pmd) 6614f04d8f0SCatalin Marinas { 66275387b92SKristina Martsenko return __pmd_to_phys(pmd); 6634f04d8f0SCatalin Marinas } 6644f04d8f0SCatalin Marinas 665974b9b2cSMike Rapoport static inline unsigned long pmd_page_vaddr(pmd_t pmd) 666974b9b2cSMike Rapoport { 667974b9b2cSMike Rapoport return (unsigned long)__va(pmd_page_paddr(pmd)); 668974b9b2cSMike Rapoport } 66974dd022fSQian Cai 670053520f7SMark Rutland /* Find an entry in the third-level page table. */ 671f069fabaSWill Deacon #define pte_offset_phys(dir,addr) (pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t)) 672053520f7SMark Rutland 673961faac1SMark Rutland #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr)) 674961faac1SMark Rutland #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr)) 675961faac1SMark Rutland #define pte_clear_fixmap() clear_fixmap(FIX_PTE) 676961faac1SMark Rutland 67768ecabd0SGavin Shan #define pmd_page(pmd) phys_to_page(__pmd_to_phys(pmd)) 6784f04d8f0SCatalin Marinas 6796533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */ 6806533945aSArd Biesheuvel #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr)))) 6816533945aSArd Biesheuvel 6824f04d8f0SCatalin Marinas /* 6834f04d8f0SCatalin Marinas * Conversion functions: convert a page and protection to a page entry, 6844f04d8f0SCatalin Marinas * and a page entry and page directory to the page they refer to. 6854f04d8f0SCatalin Marinas */ 6864f04d8f0SCatalin Marinas #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot) 6874f04d8f0SCatalin Marinas 6889f25e6adSKirill A. Shutemov #if CONFIG_PGTABLE_LEVELS > 2 6894f04d8f0SCatalin Marinas 6902cf660ebSGavin Shan #define pmd_ERROR(e) \ 6912cf660ebSGavin Shan pr_err("%s:%d: bad pmd %016llx.\n", __FILE__, __LINE__, pmd_val(e)) 6927078db46SCatalin Marinas 6934f04d8f0SCatalin Marinas #define pud_none(pud) (!pud_val(pud)) 694e377ab82SAnshuman Khandual #define pud_bad(pud) (!pud_table(pud)) 695f02ab08aSPunit Agrawal #define pud_present(pud) pte_present(pud_pte(pud)) 69623bc8f69SMuchun Song #define pud_leaf(pud) (pud_present(pud) && !pud_table(pud)) 6970795edafSWill Deacon #define pud_valid(pud) pte_valid(pud_pte(pud)) 69842b25471SKefeng Wang #define pud_user(pud) pte_user(pud_pte(pud)) 699730a11f9SLiu Shixin #define pud_user_exec(pud) pte_user_exec(pud_pte(pud)) 7004f04d8f0SCatalin Marinas 7014f04d8f0SCatalin Marinas static inline void set_pud(pud_t *pudp, pud_t pud) 7024f04d8f0SCatalin Marinas { 703e9ed821bSJames Morse #ifdef __PAGETABLE_PUD_FOLDED 704e9ed821bSJames Morse if (in_swapper_pgdir(pudp)) { 7052330b7caSJun Yao set_swapper_pgd((pgd_t *)pudp, __pgd(pud_val(pud))); 7062330b7caSJun Yao return; 7072330b7caSJun Yao } 708e9ed821bSJames Morse #endif /* __PAGETABLE_PUD_FOLDED */ 7092330b7caSJun Yao 71020a004e7SWill Deacon WRITE_ONCE(*pudp, pud); 7110795edafSWill Deacon 712d0b7a302SWill Deacon if (pud_valid(pud)) { 71398f7685eSWill Deacon dsb(ishst); 714d0b7a302SWill Deacon isb(); 715d0b7a302SWill Deacon } 7164f04d8f0SCatalin Marinas } 7174f04d8f0SCatalin Marinas 7184f04d8f0SCatalin Marinas static inline void pud_clear(pud_t *pudp) 7194f04d8f0SCatalin Marinas { 7204f04d8f0SCatalin Marinas set_pud(pudp, __pud(0)); 7214f04d8f0SCatalin Marinas } 7224f04d8f0SCatalin Marinas 723dca56dcaSMark Rutland static inline phys_addr_t pud_page_paddr(pud_t pud) 7244f04d8f0SCatalin Marinas { 72575387b92SKristina Martsenko return __pud_to_phys(pud); 7264f04d8f0SCatalin Marinas } 7274f04d8f0SCatalin Marinas 7289cf6fa24SAneesh Kumar K.V static inline pmd_t *pud_pgtable(pud_t pud) 729974b9b2cSMike Rapoport { 7309cf6fa24SAneesh Kumar K.V return (pmd_t *)__va(pud_page_paddr(pud)); 731974b9b2cSMike Rapoport } 7327078db46SCatalin Marinas 733974b9b2cSMike Rapoport /* Find an entry in the second-level page table. */ 73420a004e7SWill Deacon #define pmd_offset_phys(dir, addr) (pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t)) 7357078db46SCatalin Marinas 736961faac1SMark Rutland #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr)) 737961faac1SMark Rutland #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr)) 738961faac1SMark Rutland #define pmd_clear_fixmap() clear_fixmap(FIX_PMD) 7394f04d8f0SCatalin Marinas 74068ecabd0SGavin Shan #define pud_page(pud) phys_to_page(__pud_to_phys(pud)) 74129e56940SSteve Capper 7426533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */ 7436533945aSArd Biesheuvel #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr)))) 7446533945aSArd Biesheuvel 745dca56dcaSMark Rutland #else 746dca56dcaSMark Rutland 747dca56dcaSMark Rutland #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; }) 7484e4ff23aSWill Deacon #define pud_user_exec(pud) pud_user(pud) /* Always 0 with folding */ 749dca56dcaSMark Rutland 750961faac1SMark Rutland /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */ 751961faac1SMark Rutland #define pmd_set_fixmap(addr) NULL 752961faac1SMark Rutland #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp) 753961faac1SMark Rutland #define pmd_clear_fixmap() 754961faac1SMark Rutland 7556533945aSArd Biesheuvel #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir) 7566533945aSArd Biesheuvel 7579f25e6adSKirill A. Shutemov #endif /* CONFIG_PGTABLE_LEVELS > 2 */ 7584f04d8f0SCatalin Marinas 7599f25e6adSKirill A. Shutemov #if CONFIG_PGTABLE_LEVELS > 3 760c79b954bSJungseok Lee 7612cf660ebSGavin Shan #define pud_ERROR(e) \ 7622cf660ebSGavin Shan pr_err("%s:%d: bad pud %016llx.\n", __FILE__, __LINE__, pud_val(e)) 7637078db46SCatalin Marinas 764e9f63768SMike Rapoport #define p4d_none(p4d) (!p4d_val(p4d)) 765e9f63768SMike Rapoport #define p4d_bad(p4d) (!(p4d_val(p4d) & 2)) 766e9f63768SMike Rapoport #define p4d_present(p4d) (p4d_val(p4d)) 767c79b954bSJungseok Lee 768e9f63768SMike Rapoport static inline void set_p4d(p4d_t *p4dp, p4d_t p4d) 769c79b954bSJungseok Lee { 770e9f63768SMike Rapoport if (in_swapper_pgdir(p4dp)) { 771e9f63768SMike Rapoport set_swapper_pgd((pgd_t *)p4dp, __pgd(p4d_val(p4d))); 7722330b7caSJun Yao return; 7732330b7caSJun Yao } 7742330b7caSJun Yao 775e9f63768SMike Rapoport WRITE_ONCE(*p4dp, p4d); 776c79b954bSJungseok Lee dsb(ishst); 777eb6a4dccSWill Deacon isb(); 778c79b954bSJungseok Lee } 779c79b954bSJungseok Lee 780e9f63768SMike Rapoport static inline void p4d_clear(p4d_t *p4dp) 781c79b954bSJungseok Lee { 782e9f63768SMike Rapoport set_p4d(p4dp, __p4d(0)); 783c79b954bSJungseok Lee } 784c79b954bSJungseok Lee 785e9f63768SMike Rapoport static inline phys_addr_t p4d_page_paddr(p4d_t p4d) 786c79b954bSJungseok Lee { 787e9f63768SMike Rapoport return __p4d_to_phys(p4d); 788c79b954bSJungseok Lee } 789c79b954bSJungseok Lee 790dc4875f0SAneesh Kumar K.V static inline pud_t *p4d_pgtable(p4d_t p4d) 791974b9b2cSMike Rapoport { 792dc4875f0SAneesh Kumar K.V return (pud_t *)__va(p4d_page_paddr(p4d)); 793974b9b2cSMike Rapoport } 7947078db46SCatalin Marinas 7955845e703SXujun Leng /* Find an entry in the first-level page table. */ 796e9f63768SMike Rapoport #define pud_offset_phys(dir, addr) (p4d_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t)) 7977078db46SCatalin Marinas 798961faac1SMark Rutland #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr)) 799e9f63768SMike Rapoport #define pud_set_fixmap_offset(p4d, addr) pud_set_fixmap(pud_offset_phys(p4d, addr)) 800961faac1SMark Rutland #define pud_clear_fixmap() clear_fixmap(FIX_PUD) 801c79b954bSJungseok Lee 802e9f63768SMike Rapoport #define p4d_page(p4d) pfn_to_page(__phys_to_pfn(__p4d_to_phys(p4d))) 8035d96e0cbSJungseok Lee 8046533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */ 8056533945aSArd Biesheuvel #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr)))) 8066533945aSArd Biesheuvel 807dca56dcaSMark Rutland #else 808dca56dcaSMark Rutland 809e9f63768SMike Rapoport #define p4d_page_paddr(p4d) ({ BUILD_BUG(); 0;}) 810dca56dcaSMark Rutland #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;}) 811dca56dcaSMark Rutland 812961faac1SMark Rutland /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */ 813961faac1SMark Rutland #define pud_set_fixmap(addr) NULL 814961faac1SMark Rutland #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp) 815961faac1SMark Rutland #define pud_clear_fixmap() 816961faac1SMark Rutland 8176533945aSArd Biesheuvel #define pud_offset_kimg(dir,addr) ((pud_t *)dir) 8186533945aSArd Biesheuvel 8199f25e6adSKirill A. Shutemov #endif /* CONFIG_PGTABLE_LEVELS > 3 */ 820c79b954bSJungseok Lee 8212cf660ebSGavin Shan #define pgd_ERROR(e) \ 8222cf660ebSGavin Shan pr_err("%s:%d: bad pgd %016llx.\n", __FILE__, __LINE__, pgd_val(e)) 8237078db46SCatalin Marinas 824961faac1SMark Rutland #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr)) 825961faac1SMark Rutland #define pgd_clear_fixmap() clear_fixmap(FIX_PGD) 826961faac1SMark Rutland 8274f04d8f0SCatalin Marinas static inline pte_t pte_modify(pte_t pte, pgprot_t newprot) 8284f04d8f0SCatalin Marinas { 8299f341931SCatalin Marinas /* 8309f341931SCatalin Marinas * Normal and Normal-Tagged are two different memory types and indices 8319f341931SCatalin Marinas * in MAIR_EL1. The mask below has to include PTE_ATTRINDX_MASK. 8329f341931SCatalin Marinas */ 833a6fadf7eSWill Deacon const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY | 8349f341931SCatalin Marinas PTE_PROT_NONE | PTE_VALID | PTE_WRITE | PTE_GP | 8359f341931SCatalin Marinas PTE_ATTRINDX_MASK; 8362f4b829cSCatalin Marinas /* preserve the hardware dirty information */ 8372f4b829cSCatalin Marinas if (pte_hw_dirty(pte)) 8386477c388SAnshuman Khandual pte = set_pte_bit(pte, __pgprot(PTE_DIRTY)); 8396477c388SAnshuman Khandual 8404f04d8f0SCatalin Marinas pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask); 8413c069607SJames Houghton /* 8423c069607SJames Houghton * If we end up clearing hw dirtiness for a sw-dirty PTE, set hardware 8433c069607SJames Houghton * dirtiness again. 8443c069607SJames Houghton */ 8453c069607SJames Houghton if (pte_sw_dirty(pte)) 8463c069607SJames Houghton pte = pte_mkdirty(pte); 8474f04d8f0SCatalin Marinas return pte; 8484f04d8f0SCatalin Marinas } 8494f04d8f0SCatalin Marinas 8509c7e535fSSteve Capper static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot) 8519c7e535fSSteve Capper { 8529c7e535fSSteve Capper return pte_pmd(pte_modify(pmd_pte(pmd), newprot)); 8539c7e535fSSteve Capper } 8549c7e535fSSteve Capper 85566dbd6e6SCatalin Marinas #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS 85666dbd6e6SCatalin Marinas extern int ptep_set_access_flags(struct vm_area_struct *vma, 85766dbd6e6SCatalin Marinas unsigned long address, pte_t *ptep, 85866dbd6e6SCatalin Marinas pte_t entry, int dirty); 85966dbd6e6SCatalin Marinas 860282aa705SCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE 861282aa705SCatalin Marinas #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS 862282aa705SCatalin Marinas static inline int pmdp_set_access_flags(struct vm_area_struct *vma, 863282aa705SCatalin Marinas unsigned long address, pmd_t *pmdp, 864282aa705SCatalin Marinas pmd_t entry, int dirty) 865282aa705SCatalin Marinas { 866282aa705SCatalin Marinas return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty); 867282aa705SCatalin Marinas } 86873b20c84SRobin Murphy 86973b20c84SRobin Murphy static inline int pud_devmap(pud_t pud) 87073b20c84SRobin Murphy { 87173b20c84SRobin Murphy return 0; 87273b20c84SRobin Murphy } 87373b20c84SRobin Murphy 87473b20c84SRobin Murphy static inline int pgd_devmap(pgd_t pgd) 87573b20c84SRobin Murphy { 87673b20c84SRobin Murphy return 0; 87773b20c84SRobin Murphy } 878282aa705SCatalin Marinas #endif 879282aa705SCatalin Marinas 880ed928a34STong Tiangen #ifdef CONFIG_PAGE_TABLE_CHECK 881ed928a34STong Tiangen static inline bool pte_user_accessible_page(pte_t pte) 882ed928a34STong Tiangen { 883ed928a34STong Tiangen return pte_present(pte) && (pte_user(pte) || pte_user_exec(pte)); 884ed928a34STong Tiangen } 885ed928a34STong Tiangen 886ed928a34STong Tiangen static inline bool pmd_user_accessible_page(pmd_t pmd) 887ed928a34STong Tiangen { 88874c2f810SLiu Shixin return pmd_leaf(pmd) && !pmd_present_invalid(pmd) && (pmd_user(pmd) || pmd_user_exec(pmd)); 889ed928a34STong Tiangen } 890ed928a34STong Tiangen 891ed928a34STong Tiangen static inline bool pud_user_accessible_page(pud_t pud) 892ed928a34STong Tiangen { 893730a11f9SLiu Shixin return pud_leaf(pud) && (pud_user(pud) || pud_user_exec(pud)); 894ed928a34STong Tiangen } 895ed928a34STong Tiangen #endif 896ed928a34STong Tiangen 8972f4b829cSCatalin Marinas /* 8982f4b829cSCatalin Marinas * Atomic pte/pmd modifications. 8992f4b829cSCatalin Marinas */ 9002f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG 90106485053SCatalin Marinas static inline int __ptep_test_and_clear_young(pte_t *ptep) 9022f4b829cSCatalin Marinas { 9033bbf7157SCatalin Marinas pte_t old_pte, pte; 9042f4b829cSCatalin Marinas 9053bbf7157SCatalin Marinas pte = READ_ONCE(*ptep); 9063bbf7157SCatalin Marinas do { 9073bbf7157SCatalin Marinas old_pte = pte; 9083bbf7157SCatalin Marinas pte = pte_mkold(pte); 9093bbf7157SCatalin Marinas pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep), 9103bbf7157SCatalin Marinas pte_val(old_pte), pte_val(pte)); 9113bbf7157SCatalin Marinas } while (pte_val(pte) != pte_val(old_pte)); 9122f4b829cSCatalin Marinas 9133bbf7157SCatalin Marinas return pte_young(pte); 9142f4b829cSCatalin Marinas } 9152f4b829cSCatalin Marinas 91606485053SCatalin Marinas static inline int ptep_test_and_clear_young(struct vm_area_struct *vma, 91706485053SCatalin Marinas unsigned long address, 91806485053SCatalin Marinas pte_t *ptep) 91906485053SCatalin Marinas { 92006485053SCatalin Marinas return __ptep_test_and_clear_young(ptep); 92106485053SCatalin Marinas } 92206485053SCatalin Marinas 9233403e56bSAlex Van Brunt #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH 9243403e56bSAlex Van Brunt static inline int ptep_clear_flush_young(struct vm_area_struct *vma, 9253403e56bSAlex Van Brunt unsigned long address, pte_t *ptep) 9263403e56bSAlex Van Brunt { 9273403e56bSAlex Van Brunt int young = ptep_test_and_clear_young(vma, address, ptep); 9283403e56bSAlex Van Brunt 9293403e56bSAlex Van Brunt if (young) { 9303403e56bSAlex Van Brunt /* 9313403e56bSAlex Van Brunt * We can elide the trailing DSB here since the worst that can 9323403e56bSAlex Van Brunt * happen is that a CPU continues to use the young entry in its 9333403e56bSAlex Van Brunt * TLB and we mistakenly reclaim the associated page. The 9343403e56bSAlex Van Brunt * window for such an event is bounded by the next 9353403e56bSAlex Van Brunt * context-switch, which provides a DSB to complete the TLB 9363403e56bSAlex Van Brunt * invalidation. 9373403e56bSAlex Van Brunt */ 9383403e56bSAlex Van Brunt flush_tlb_page_nosync(vma, address); 9393403e56bSAlex Van Brunt } 9403403e56bSAlex Van Brunt 9413403e56bSAlex Van Brunt return young; 9423403e56bSAlex Van Brunt } 9433403e56bSAlex Van Brunt 9442f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE 9452f4b829cSCatalin Marinas #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG 9462f4b829cSCatalin Marinas static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma, 9472f4b829cSCatalin Marinas unsigned long address, 9482f4b829cSCatalin Marinas pmd_t *pmdp) 9492f4b829cSCatalin Marinas { 9502f4b829cSCatalin Marinas return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp); 9512f4b829cSCatalin Marinas } 9522f4b829cSCatalin Marinas #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ 9532f4b829cSCatalin Marinas 9542f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_GET_AND_CLEAR 9552f4b829cSCatalin Marinas static inline pte_t ptep_get_and_clear(struct mm_struct *mm, 9562f4b829cSCatalin Marinas unsigned long address, pte_t *ptep) 9572f4b829cSCatalin Marinas { 95842b25471SKefeng Wang pte_t pte = __pte(xchg_relaxed(&pte_val(*ptep), 0)); 95942b25471SKefeng Wang 960aa232204SKemeng Shi page_table_check_pte_clear(mm, pte); 96142b25471SKefeng Wang 96242b25471SKefeng Wang return pte; 9632f4b829cSCatalin Marinas } 9642f4b829cSCatalin Marinas 9652f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE 966911f56eeSCatalin Marinas #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR 967911f56eeSCatalin Marinas static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm, 9682f4b829cSCatalin Marinas unsigned long address, pmd_t *pmdp) 9692f4b829cSCatalin Marinas { 97042b25471SKefeng Wang pmd_t pmd = __pmd(xchg_relaxed(&pmd_val(*pmdp), 0)); 97142b25471SKefeng Wang 9721831414cSKemeng Shi page_table_check_pmd_clear(mm, pmd); 97342b25471SKefeng Wang 97442b25471SKefeng Wang return pmd; 9752f4b829cSCatalin Marinas } 9762f4b829cSCatalin Marinas #endif /* CONFIG_TRANSPARENT_HUGEPAGE */ 9772f4b829cSCatalin Marinas 9782f4b829cSCatalin Marinas /* 9798781bcbcSSteve Capper * ptep_set_wrprotect - mark read-only while trasferring potential hardware 9808781bcbcSSteve Capper * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit. 9812f4b829cSCatalin Marinas */ 9822f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_SET_WRPROTECT 9832f4b829cSCatalin Marinas static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep) 9842f4b829cSCatalin Marinas { 9853bbf7157SCatalin Marinas pte_t old_pte, pte; 9862f4b829cSCatalin Marinas 9873bbf7157SCatalin Marinas pte = READ_ONCE(*ptep); 9883bbf7157SCatalin Marinas do { 9893bbf7157SCatalin Marinas old_pte = pte; 9903bbf7157SCatalin Marinas pte = pte_wrprotect(pte); 9913bbf7157SCatalin Marinas pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep), 9923bbf7157SCatalin Marinas pte_val(old_pte), pte_val(pte)); 9933bbf7157SCatalin Marinas } while (pte_val(pte) != pte_val(old_pte)); 9942f4b829cSCatalin Marinas } 9952f4b829cSCatalin Marinas 9962f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE 9972f4b829cSCatalin Marinas #define __HAVE_ARCH_PMDP_SET_WRPROTECT 9982f4b829cSCatalin Marinas static inline void pmdp_set_wrprotect(struct mm_struct *mm, 9992f4b829cSCatalin Marinas unsigned long address, pmd_t *pmdp) 10002f4b829cSCatalin Marinas { 10012f4b829cSCatalin Marinas ptep_set_wrprotect(mm, address, (pte_t *)pmdp); 10022f4b829cSCatalin Marinas } 10031d78a62cSCatalin Marinas 10041d78a62cSCatalin Marinas #define pmdp_establish pmdp_establish 10051d78a62cSCatalin Marinas static inline pmd_t pmdp_establish(struct vm_area_struct *vma, 10061d78a62cSCatalin Marinas unsigned long address, pmd_t *pmdp, pmd_t pmd) 10071d78a62cSCatalin Marinas { 1008a3b83713SKemeng Shi page_table_check_pmd_set(vma->vm_mm, pmdp, pmd); 10091d78a62cSCatalin Marinas return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd))); 10101d78a62cSCatalin Marinas } 10112f4b829cSCatalin Marinas #endif 10122f4b829cSCatalin Marinas 10134f04d8f0SCatalin Marinas /* 10144f04d8f0SCatalin Marinas * Encode and decode a swap entry: 10153676f9efSCatalin Marinas * bits 0-1: present (must be zero) 1016570ef363SDavid Hildenbrand * bits 2: remember PG_anon_exclusive 1017570ef363SDavid Hildenbrand * bits 3-7: swap type 10189b3e661eSKirill A. Shutemov * bits 8-57: swap offset 1019fdc69e7dSCatalin Marinas * bit 58: PTE_PROT_NONE (must be zero) 10204f04d8f0SCatalin Marinas */ 1021570ef363SDavid Hildenbrand #define __SWP_TYPE_SHIFT 3 1022570ef363SDavid Hildenbrand #define __SWP_TYPE_BITS 5 10239b3e661eSKirill A. Shutemov #define __SWP_OFFSET_BITS 50 10244f04d8f0SCatalin Marinas #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1) 10254f04d8f0SCatalin Marinas #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT) 10263676f9efSCatalin Marinas #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1) 10274f04d8f0SCatalin Marinas 10284f04d8f0SCatalin Marinas #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK) 10293676f9efSCatalin Marinas #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK) 10304f04d8f0SCatalin Marinas #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) }) 10314f04d8f0SCatalin Marinas 10324f04d8f0SCatalin Marinas #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) }) 10334f04d8f0SCatalin Marinas #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val }) 10344f04d8f0SCatalin Marinas 103553fa117bSAnshuman Khandual #ifdef CONFIG_ARCH_ENABLE_THP_MIGRATION 103653fa117bSAnshuman Khandual #define __pmd_to_swp_entry(pmd) ((swp_entry_t) { pmd_val(pmd) }) 103753fa117bSAnshuman Khandual #define __swp_entry_to_pmd(swp) __pmd((swp).val) 103853fa117bSAnshuman Khandual #endif /* CONFIG_ARCH_ENABLE_THP_MIGRATION */ 103953fa117bSAnshuman Khandual 10404f04d8f0SCatalin Marinas /* 10414f04d8f0SCatalin Marinas * Ensure that there are not more swap files than can be encoded in the kernel 1042aad9061bSGeert Uytterhoeven * PTEs. 10434f04d8f0SCatalin Marinas */ 10444f04d8f0SCatalin Marinas #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS) 10454f04d8f0SCatalin Marinas 104636943abaSSteven Price #ifdef CONFIG_ARM64_MTE 104736943abaSSteven Price 104836943abaSSteven Price #define __HAVE_ARCH_PREPARE_TO_SWAP 104936943abaSSteven Price static inline int arch_prepare_to_swap(struct page *page) 105036943abaSSteven Price { 105136943abaSSteven Price if (system_supports_mte()) 105236943abaSSteven Price return mte_save_tags(page); 105336943abaSSteven Price return 0; 105436943abaSSteven Price } 105536943abaSSteven Price 105636943abaSSteven Price #define __HAVE_ARCH_SWAP_INVALIDATE 105736943abaSSteven Price static inline void arch_swap_invalidate_page(int type, pgoff_t offset) 105836943abaSSteven Price { 105936943abaSSteven Price if (system_supports_mte()) 106036943abaSSteven Price mte_invalidate_tags(type, offset); 106136943abaSSteven Price } 106236943abaSSteven Price 106336943abaSSteven Price static inline void arch_swap_invalidate_area(int type) 106436943abaSSteven Price { 106536943abaSSteven Price if (system_supports_mte()) 106636943abaSSteven Price mte_invalidate_tags_area(type); 106736943abaSSteven Price } 106836943abaSSteven Price 106936943abaSSteven Price #define __HAVE_ARCH_SWAP_RESTORE 1070da08e9b7SMatthew Wilcox (Oracle) static inline void arch_swap_restore(swp_entry_t entry, struct folio *folio) 107136943abaSSteven Price { 1072d77e59a8SCatalin Marinas if (system_supports_mte()) 1073d77e59a8SCatalin Marinas mte_restore_tags(entry, &folio->page); 107436943abaSSteven Price } 107536943abaSSteven Price 107636943abaSSteven Price #endif /* CONFIG_ARM64_MTE */ 107736943abaSSteven Price 1078cba3574fSWill Deacon /* 1079cba3574fSWill Deacon * On AArch64, the cache coherency is handled via the set_pte_at() function. 1080cba3574fSWill Deacon */ 10814a169d61SMatthew Wilcox (Oracle) static inline void update_mmu_cache_range(struct vm_fault *vmf, 10824a169d61SMatthew Wilcox (Oracle) struct vm_area_struct *vma, unsigned long addr, pte_t *ptep, 10834a169d61SMatthew Wilcox (Oracle) unsigned int nr) 1084cba3574fSWill Deacon { 1085cba3574fSWill Deacon /* 1086120798d2SWill Deacon * We don't do anything here, so there's a very small chance of 1087120798d2SWill Deacon * us retaking a user fault which we just fixed up. The alternative 1088120798d2SWill Deacon * is doing a dsb(ishst), but that penalises the fastpath. 1089cba3574fSWill Deacon */ 1090cba3574fSWill Deacon } 1091cba3574fSWill Deacon 10924a169d61SMatthew Wilcox (Oracle) #define update_mmu_cache(vma, addr, ptep) \ 10934a169d61SMatthew Wilcox (Oracle) update_mmu_cache_range(NULL, vma, addr, ptep, 1) 1094cba3574fSWill Deacon #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0) 1095cba3574fSWill Deacon 1096529c4b05SKristina Martsenko #ifdef CONFIG_ARM64_PA_BITS_52 1097529c4b05SKristina Martsenko #define phys_to_ttbr(addr) (((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52) 1098529c4b05SKristina Martsenko #else 1099529c4b05SKristina Martsenko #define phys_to_ttbr(addr) (addr) 1100529c4b05SKristina Martsenko #endif 1101529c4b05SKristina Martsenko 11026af31226SJia He /* 11036af31226SJia He * On arm64 without hardware Access Flag, copying from user will fail because 11046af31226SJia He * the pte is old and cannot be marked young. So we always end up with zeroed 11056af31226SJia He * page after fork() + CoW for pfn mappings. We don't always have a 11066af31226SJia He * hardware-managed access flag on arm64. 11076af31226SJia He */ 1108e1fd09e3SYu Zhao #define arch_has_hw_pte_young cpu_has_hw_af 11090388f9c7SWill Deacon 11100388f9c7SWill Deacon /* 11110388f9c7SWill Deacon * Experimentally, it's cheap to set the access flag in hardware and we 11120388f9c7SWill Deacon * benefit from prefaulting mappings as 'old' to start with. 11130388f9c7SWill Deacon */ 1114e1fd09e3SYu Zhao #define arch_wants_old_prefaulted_pte cpu_has_hw_af 11156af31226SJia He 1116f8b46c4bSAnshuman Khandual static inline bool pud_sect_supported(void) 1117f8b46c4bSAnshuman Khandual { 1118f8b46c4bSAnshuman Khandual return PAGE_SIZE == SZ_4K; 1119f8b46c4bSAnshuman Khandual } 1120f8b46c4bSAnshuman Khandual 112118107f8aSVladimir Murzin 11225db568e7SAnshuman Khandual #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION 11235db568e7SAnshuman Khandual #define ptep_modify_prot_start ptep_modify_prot_start 11245db568e7SAnshuman Khandual extern pte_t ptep_modify_prot_start(struct vm_area_struct *vma, 11255db568e7SAnshuman Khandual unsigned long addr, pte_t *ptep); 11265db568e7SAnshuman Khandual 11275db568e7SAnshuman Khandual #define ptep_modify_prot_commit ptep_modify_prot_commit 11285db568e7SAnshuman Khandual extern void ptep_modify_prot_commit(struct vm_area_struct *vma, 11295db568e7SAnshuman Khandual unsigned long addr, pte_t *ptep, 11305db568e7SAnshuman Khandual pte_t old_pte, pte_t new_pte); 11314f04d8f0SCatalin Marinas #endif /* !__ASSEMBLY__ */ 11324f04d8f0SCatalin Marinas 11334f04d8f0SCatalin Marinas #endif /* __ASM_PGTABLE_H */ 1134