xref: /linux/arch/arm64/include/asm/pgtable.h (revision 07509e10dcc77627f8b6a57381e878fe269958d3)
1caab277bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
24f04d8f0SCatalin Marinas /*
34f04d8f0SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
44f04d8f0SCatalin Marinas  */
54f04d8f0SCatalin Marinas #ifndef __ASM_PGTABLE_H
64f04d8f0SCatalin Marinas #define __ASM_PGTABLE_H
74f04d8f0SCatalin Marinas 
82f4b829cSCatalin Marinas #include <asm/bug.h>
94f04d8f0SCatalin Marinas #include <asm/proc-fns.h>
104f04d8f0SCatalin Marinas 
114f04d8f0SCatalin Marinas #include <asm/memory.h>
1234bfeea4SCatalin Marinas #include <asm/mte.h>
134f04d8f0SCatalin Marinas #include <asm/pgtable-hwdef.h>
143eca86e7SMark Rutland #include <asm/pgtable-prot.h>
153403e56bSAlex Van Brunt #include <asm/tlbflush.h>
164f04d8f0SCatalin Marinas 
174f04d8f0SCatalin Marinas /*
183e1907d5SArd Biesheuvel  * VMALLOC range.
1908375198SCatalin Marinas  *
20f9040773SArd Biesheuvel  * VMALLOC_START: beginning of the kernel vmalloc space
21a5315819SMark Brown  * VMALLOC_END: extends to the available space below vmemmap, PCI I/O space
223e1907d5SArd Biesheuvel  *	and fixed mappings
234f04d8f0SCatalin Marinas  */
24f9040773SArd Biesheuvel #define VMALLOC_START		(MODULES_END)
2514c127c9SSteve Capper #define VMALLOC_END		(- PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
264f04d8f0SCatalin Marinas 
277bc1a0f9SArd Biesheuvel #define vmemmap			((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
287bc1a0f9SArd Biesheuvel 
29d016bf7eSKirill A. Shutemov #define FIRST_USER_ADDRESS	0UL
304f04d8f0SCatalin Marinas 
314f04d8f0SCatalin Marinas #ifndef __ASSEMBLY__
322f4b829cSCatalin Marinas 
333bbf7157SCatalin Marinas #include <asm/cmpxchg.h>
34961faac1SMark Rutland #include <asm/fixmap.h>
352f4b829cSCatalin Marinas #include <linux/mmdebug.h>
3686c9e812SWill Deacon #include <linux/mm_types.h>
3786c9e812SWill Deacon #include <linux/sched.h>
382f4b829cSCatalin Marinas 
39a7ac1cfaSZhenyu Ye #ifdef CONFIG_TRANSPARENT_HUGEPAGE
40a7ac1cfaSZhenyu Ye #define __HAVE_ARCH_FLUSH_PMD_TLB_RANGE
41a7ac1cfaSZhenyu Ye 
42a7ac1cfaSZhenyu Ye /* Set stride and tlb_level in flush_*_tlb_range */
43a7ac1cfaSZhenyu Ye #define flush_pmd_tlb_range(vma, addr, end)	\
44a7ac1cfaSZhenyu Ye 	__flush_tlb_range(vma, addr, end, PMD_SIZE, false, 2)
45a7ac1cfaSZhenyu Ye #define flush_pud_tlb_range(vma, addr, end)	\
46a7ac1cfaSZhenyu Ye 	__flush_tlb_range(vma, addr, end, PUD_SIZE, false, 1)
47a7ac1cfaSZhenyu Ye #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
48a7ac1cfaSZhenyu Ye 
494f04d8f0SCatalin Marinas /*
506a1bdb17SWill Deacon  * Outside of a few very special situations (e.g. hibernation), we always
516a1bdb17SWill Deacon  * use broadcast TLB invalidation instructions, therefore a spurious page
526a1bdb17SWill Deacon  * fault on one CPU which has been handled concurrently by another CPU
536a1bdb17SWill Deacon  * does not need to perform additional invalidation.
546a1bdb17SWill Deacon  */
556a1bdb17SWill Deacon #define flush_tlb_fix_spurious_fault(vma, address) do { } while (0)
566a1bdb17SWill Deacon 
576a1bdb17SWill Deacon /*
584f04d8f0SCatalin Marinas  * ZERO_PAGE is a global shared page that is always zero: used
594f04d8f0SCatalin Marinas  * for zero-mapped memory areas etc..
604f04d8f0SCatalin Marinas  */
615227cfa7SMark Rutland extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
622077be67SLaura Abbott #define ZERO_PAGE(vaddr)	phys_to_page(__pa_symbol(empty_zero_page))
634f04d8f0SCatalin Marinas 
642cf660ebSGavin Shan #define pte_ERROR(e)	\
652cf660ebSGavin Shan 	pr_err("%s:%d: bad pte %016llx.\n", __FILE__, __LINE__, pte_val(e))
667078db46SCatalin Marinas 
6775387b92SKristina Martsenko /*
6875387b92SKristina Martsenko  * Macros to convert between a physical address and its placement in a
6975387b92SKristina Martsenko  * page table entry, taking care of 52-bit addresses.
7075387b92SKristina Martsenko  */
7175387b92SKristina Martsenko #ifdef CONFIG_ARM64_PA_BITS_52
7275387b92SKristina Martsenko #define __pte_to_phys(pte)	\
7375387b92SKristina Martsenko 	((pte_val(pte) & PTE_ADDR_LOW) | ((pte_val(pte) & PTE_ADDR_HIGH) << 36))
7475387b92SKristina Martsenko #define __phys_to_pte_val(phys)	(((phys) | ((phys) >> 36)) & PTE_ADDR_MASK)
7575387b92SKristina Martsenko #else
7675387b92SKristina Martsenko #define __pte_to_phys(pte)	(pte_val(pte) & PTE_ADDR_MASK)
7775387b92SKristina Martsenko #define __phys_to_pte_val(phys)	(phys)
7875387b92SKristina Martsenko #endif
794f04d8f0SCatalin Marinas 
8075387b92SKristina Martsenko #define pte_pfn(pte)		(__pte_to_phys(pte) >> PAGE_SHIFT)
8175387b92SKristina Martsenko #define pfn_pte(pfn,prot)	\
8275387b92SKristina Martsenko 	__pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
834f04d8f0SCatalin Marinas 
844f04d8f0SCatalin Marinas #define pte_none(pte)		(!pte_val(pte))
854f04d8f0SCatalin Marinas #define pte_clear(mm,addr,ptep)	set_pte(ptep, __pte(0))
864f04d8f0SCatalin Marinas #define pte_page(pte)		(pfn_to_page(pte_pfn(pte)))
877078db46SCatalin Marinas 
884f04d8f0SCatalin Marinas /*
894f04d8f0SCatalin Marinas  * The following only work if pte_present(). Undefined behaviour otherwise.
904f04d8f0SCatalin Marinas  */
9184fe6826SSteve Capper #define pte_present(pte)	(!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
9284fe6826SSteve Capper #define pte_young(pte)		(!!(pte_val(pte) & PTE_AF))
9384fe6826SSteve Capper #define pte_special(pte)	(!!(pte_val(pte) & PTE_SPECIAL))
9484fe6826SSteve Capper #define pte_write(pte)		(!!(pte_val(pte) & PTE_WRITE))
95ec663d96SCatalin Marinas #define pte_user_exec(pte)	(!(pte_val(pte) & PTE_UXN))
9693ef666aSJeremy Linton #define pte_cont(pte)		(!!(pte_val(pte) & PTE_CONT))
9773b20c84SRobin Murphy #define pte_devmap(pte)		(!!(pte_val(pte) & PTE_DEVMAP))
9834bfeea4SCatalin Marinas #define pte_tagged(pte)		((pte_val(pte) & PTE_ATTRINDX_MASK) == \
9934bfeea4SCatalin Marinas 				 PTE_ATTRINDX(MT_NORMAL_TAGGED))
1004f04d8f0SCatalin Marinas 
101d27cfa1fSArd Biesheuvel #define pte_cont_addr_end(addr, end)						\
102d27cfa1fSArd Biesheuvel ({	unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK;	\
103d27cfa1fSArd Biesheuvel 	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
104d27cfa1fSArd Biesheuvel })
105d27cfa1fSArd Biesheuvel 
106d27cfa1fSArd Biesheuvel #define pmd_cont_addr_end(addr, end)						\
107d27cfa1fSArd Biesheuvel ({	unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK;	\
108d27cfa1fSArd Biesheuvel 	(__boundary - 1 < (end) - 1) ? __boundary : (end);			\
109d27cfa1fSArd Biesheuvel })
110d27cfa1fSArd Biesheuvel 
111b847415cSCatalin Marinas #define pte_hw_dirty(pte)	(pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
1122f4b829cSCatalin Marinas #define pte_sw_dirty(pte)	(!!(pte_val(pte) & PTE_DIRTY))
1132f4b829cSCatalin Marinas #define pte_dirty(pte)		(pte_sw_dirty(pte) || pte_hw_dirty(pte))
1142f4b829cSCatalin Marinas 
115766ffb69SWill Deacon #define pte_valid(pte)		(!!(pte_val(pte) & PTE_VALID))
116ec663d96SCatalin Marinas #define pte_valid_not_user(pte) \
11724cecc37SCatalin Marinas 	((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
1186218f96cSCatalin Marinas #define pte_valid_user(pte) \
1196218f96cSCatalin Marinas 	((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
12076c714beSWill Deacon 
12176c714beSWill Deacon /*
12276c714beSWill Deacon  * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
12376c714beSWill Deacon  * so that we don't erroneously return false for pages that have been
12476c714beSWill Deacon  * remapped as PROT_NONE but are yet to be flushed from the TLB.
125*07509e10SWill Deacon  * Note that we can't make any assumptions based on the state of the access
126*07509e10SWill Deacon  * flag, since ptep_clear_flush_young() elides a DSB when invalidating the
127*07509e10SWill Deacon  * TLB.
12876c714beSWill Deacon  */
12976c714beSWill Deacon #define pte_accessible(mm, pte)	\
130*07509e10SWill Deacon 	(mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid(pte))
1314f04d8f0SCatalin Marinas 
1326218f96cSCatalin Marinas /*
1336218f96cSCatalin Marinas  * p??_access_permitted() is true for valid user mappings (subject to the
13424cecc37SCatalin Marinas  * write permission check). PROT_NONE mappings do not have the PTE_VALID bit
13524cecc37SCatalin Marinas  * set.
1366218f96cSCatalin Marinas  */
1376218f96cSCatalin Marinas #define pte_access_permitted(pte, write) \
1386218f96cSCatalin Marinas 	(pte_valid_user(pte) && (!(write) || pte_write(pte)))
1396218f96cSCatalin Marinas #define pmd_access_permitted(pmd, write) \
1406218f96cSCatalin Marinas 	(pte_access_permitted(pmd_pte(pmd), (write)))
1416218f96cSCatalin Marinas #define pud_access_permitted(pud, write) \
1426218f96cSCatalin Marinas 	(pte_access_permitted(pud_pte(pud), (write)))
1436218f96cSCatalin Marinas 
144b6d4f280SLaura Abbott static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
145b6d4f280SLaura Abbott {
146b6d4f280SLaura Abbott 	pte_val(pte) &= ~pgprot_val(prot);
147b6d4f280SLaura Abbott 	return pte;
148b6d4f280SLaura Abbott }
149b6d4f280SLaura Abbott 
150b6d4f280SLaura Abbott static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
151b6d4f280SLaura Abbott {
152b6d4f280SLaura Abbott 	pte_val(pte) |= pgprot_val(prot);
153b6d4f280SLaura Abbott 	return pte;
154b6d4f280SLaura Abbott }
155b6d4f280SLaura Abbott 
156b65399f6SAnshuman Khandual static inline pmd_t clear_pmd_bit(pmd_t pmd, pgprot_t prot)
157b65399f6SAnshuman Khandual {
158b65399f6SAnshuman Khandual 	pmd_val(pmd) &= ~pgprot_val(prot);
159b65399f6SAnshuman Khandual 	return pmd;
160b65399f6SAnshuman Khandual }
161b65399f6SAnshuman Khandual 
162b65399f6SAnshuman Khandual static inline pmd_t set_pmd_bit(pmd_t pmd, pgprot_t prot)
163b65399f6SAnshuman Khandual {
164b65399f6SAnshuman Khandual 	pmd_val(pmd) |= pgprot_val(prot);
165b65399f6SAnshuman Khandual 	return pmd;
166b65399f6SAnshuman Khandual }
167b65399f6SAnshuman Khandual 
16844b6dfc5SSteve Capper static inline pte_t pte_wrprotect(pte_t pte)
16944b6dfc5SSteve Capper {
17073e86cb0SCatalin Marinas 	pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
17173e86cb0SCatalin Marinas 	pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
17273e86cb0SCatalin Marinas 	return pte;
17344b6dfc5SSteve Capper }
1744f04d8f0SCatalin Marinas 
17544b6dfc5SSteve Capper static inline pte_t pte_mkwrite(pte_t pte)
17644b6dfc5SSteve Capper {
17773e86cb0SCatalin Marinas 	pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
17873e86cb0SCatalin Marinas 	pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
17973e86cb0SCatalin Marinas 	return pte;
18044b6dfc5SSteve Capper }
18144b6dfc5SSteve Capper 
18244b6dfc5SSteve Capper static inline pte_t pte_mkclean(pte_t pte)
18344b6dfc5SSteve Capper {
1848781bcbcSSteve Capper 	pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY));
1858781bcbcSSteve Capper 	pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
1868781bcbcSSteve Capper 
1878781bcbcSSteve Capper 	return pte;
18844b6dfc5SSteve Capper }
18944b6dfc5SSteve Capper 
19044b6dfc5SSteve Capper static inline pte_t pte_mkdirty(pte_t pte)
19144b6dfc5SSteve Capper {
1928781bcbcSSteve Capper 	pte = set_pte_bit(pte, __pgprot(PTE_DIRTY));
1938781bcbcSSteve Capper 
1948781bcbcSSteve Capper 	if (pte_write(pte))
1958781bcbcSSteve Capper 		pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
1968781bcbcSSteve Capper 
1978781bcbcSSteve Capper 	return pte;
19844b6dfc5SSteve Capper }
19944b6dfc5SSteve Capper 
20044b6dfc5SSteve Capper static inline pte_t pte_mkold(pte_t pte)
20144b6dfc5SSteve Capper {
202b6d4f280SLaura Abbott 	return clear_pte_bit(pte, __pgprot(PTE_AF));
20344b6dfc5SSteve Capper }
20444b6dfc5SSteve Capper 
20544b6dfc5SSteve Capper static inline pte_t pte_mkyoung(pte_t pte)
20644b6dfc5SSteve Capper {
207b6d4f280SLaura Abbott 	return set_pte_bit(pte, __pgprot(PTE_AF));
20844b6dfc5SSteve Capper }
20944b6dfc5SSteve Capper 
21044b6dfc5SSteve Capper static inline pte_t pte_mkspecial(pte_t pte)
21144b6dfc5SSteve Capper {
212b6d4f280SLaura Abbott 	return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
21344b6dfc5SSteve Capper }
2144f04d8f0SCatalin Marinas 
21593ef666aSJeremy Linton static inline pte_t pte_mkcont(pte_t pte)
21693ef666aSJeremy Linton {
21766b3923aSDavid Woods 	pte = set_pte_bit(pte, __pgprot(PTE_CONT));
21866b3923aSDavid Woods 	return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
21993ef666aSJeremy Linton }
22093ef666aSJeremy Linton 
22193ef666aSJeremy Linton static inline pte_t pte_mknoncont(pte_t pte)
22293ef666aSJeremy Linton {
22393ef666aSJeremy Linton 	return clear_pte_bit(pte, __pgprot(PTE_CONT));
22493ef666aSJeremy Linton }
22593ef666aSJeremy Linton 
2265ebe3a44SJames Morse static inline pte_t pte_mkpresent(pte_t pte)
2275ebe3a44SJames Morse {
2285ebe3a44SJames Morse 	return set_pte_bit(pte, __pgprot(PTE_VALID));
2295ebe3a44SJames Morse }
2305ebe3a44SJames Morse 
23166b3923aSDavid Woods static inline pmd_t pmd_mkcont(pmd_t pmd)
23266b3923aSDavid Woods {
23366b3923aSDavid Woods 	return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
23466b3923aSDavid Woods }
23566b3923aSDavid Woods 
23673b20c84SRobin Murphy static inline pte_t pte_mkdevmap(pte_t pte)
23773b20c84SRobin Murphy {
23830e23538SJia He 	return set_pte_bit(pte, __pgprot(PTE_DEVMAP | PTE_SPECIAL));
23973b20c84SRobin Murphy }
24073b20c84SRobin Murphy 
2414f04d8f0SCatalin Marinas static inline void set_pte(pte_t *ptep, pte_t pte)
2424f04d8f0SCatalin Marinas {
24320a004e7SWill Deacon 	WRITE_ONCE(*ptep, pte);
2447f0b1bf0SCatalin Marinas 
2457f0b1bf0SCatalin Marinas 	/*
2467f0b1bf0SCatalin Marinas 	 * Only if the new pte is valid and kernel, otherwise TLB maintenance
2477f0b1bf0SCatalin Marinas 	 * or update_mmu_cache() have the necessary barriers.
2487f0b1bf0SCatalin Marinas 	 */
249d0b7a302SWill Deacon 	if (pte_valid_not_user(pte)) {
2507f0b1bf0SCatalin Marinas 		dsb(ishst);
251d0b7a302SWill Deacon 		isb();
252d0b7a302SWill Deacon 	}
2534f04d8f0SCatalin Marinas }
2544f04d8f0SCatalin Marinas 
255907e21c1SShaokun Zhang extern void __sync_icache_dcache(pte_t pteval);
2564f04d8f0SCatalin Marinas 
2572f4b829cSCatalin Marinas /*
2582f4b829cSCatalin Marinas  * PTE bits configuration in the presence of hardware Dirty Bit Management
2592f4b829cSCatalin Marinas  * (PTE_WRITE == PTE_DBM):
2602f4b829cSCatalin Marinas  *
2612f4b829cSCatalin Marinas  * Dirty  Writable | PTE_RDONLY  PTE_WRITE  PTE_DIRTY (sw)
2622f4b829cSCatalin Marinas  *   0      0      |   1           0          0
2632f4b829cSCatalin Marinas  *   0      1      |   1           1          0
2642f4b829cSCatalin Marinas  *   1      0      |   1           0          1
2652f4b829cSCatalin Marinas  *   1      1      |   0           1          x
2662f4b829cSCatalin Marinas  *
2672f4b829cSCatalin Marinas  * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
2682f4b829cSCatalin Marinas  * the page fault mechanism. Checking the dirty status of a pte becomes:
2692f4b829cSCatalin Marinas  *
270b847415cSCatalin Marinas  *   PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
2712f4b829cSCatalin Marinas  */
2729b604722SMark Rutland 
2739b604722SMark Rutland static inline void __check_racy_pte_update(struct mm_struct *mm, pte_t *ptep,
2749b604722SMark Rutland 					   pte_t pte)
2754f04d8f0SCatalin Marinas {
27620a004e7SWill Deacon 	pte_t old_pte;
27720a004e7SWill Deacon 
2789b604722SMark Rutland 	if (!IS_ENABLED(CONFIG_DEBUG_VM))
2799b604722SMark Rutland 		return;
2809b604722SMark Rutland 
2819b604722SMark Rutland 	old_pte = READ_ONCE(*ptep);
2829b604722SMark Rutland 
2839b604722SMark Rutland 	if (!pte_valid(old_pte) || !pte_valid(pte))
2849b604722SMark Rutland 		return;
2859b604722SMark Rutland 	if (mm != current->active_mm && atomic_read(&mm->mm_users) <= 1)
2869b604722SMark Rutland 		return;
28702522463SWill Deacon 
2882f4b829cSCatalin Marinas 	/*
2899b604722SMark Rutland 	 * Check for potential race with hardware updates of the pte
2909b604722SMark Rutland 	 * (ptep_set_access_flags safely changes valid ptes without going
2919b604722SMark Rutland 	 * through an invalid entry).
2922f4b829cSCatalin Marinas 	 */
29382d34008SCatalin Marinas 	VM_WARN_ONCE(!pte_young(pte),
29482d34008SCatalin Marinas 		     "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
29520a004e7SWill Deacon 		     __func__, pte_val(old_pte), pte_val(pte));
29620a004e7SWill Deacon 	VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte),
29782d34008SCatalin Marinas 		     "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
29820a004e7SWill Deacon 		     __func__, pte_val(old_pte), pte_val(pte));
2992f4b829cSCatalin Marinas }
3002f4b829cSCatalin Marinas 
3019b604722SMark Rutland static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
3029b604722SMark Rutland 			      pte_t *ptep, pte_t pte)
3039b604722SMark Rutland {
3049b604722SMark Rutland 	if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
3059b604722SMark Rutland 		__sync_icache_dcache(pte);
3069b604722SMark Rutland 
30734bfeea4SCatalin Marinas 	if (system_supports_mte() &&
30834bfeea4SCatalin Marinas 	    pte_present(pte) && pte_tagged(pte) && !pte_special(pte))
30934bfeea4SCatalin Marinas 		mte_sync_tags(ptep, pte);
31034bfeea4SCatalin Marinas 
3119b604722SMark Rutland 	__check_racy_pte_update(mm, ptep, pte);
3129b604722SMark Rutland 
3134f04d8f0SCatalin Marinas 	set_pte(ptep, pte);
3144f04d8f0SCatalin Marinas }
3154f04d8f0SCatalin Marinas 
3164f04d8f0SCatalin Marinas /*
3174f04d8f0SCatalin Marinas  * Huge pte definitions.
3184f04d8f0SCatalin Marinas  */
319084bd298SSteve Capper #define pte_mkhuge(pte)		(__pte(pte_val(pte) & ~PTE_TABLE_BIT))
320084bd298SSteve Capper 
321084bd298SSteve Capper /*
322084bd298SSteve Capper  * Hugetlb definitions.
323084bd298SSteve Capper  */
32466b3923aSDavid Woods #define HUGE_MAX_HSTATE		4
325084bd298SSteve Capper #define HPAGE_SHIFT		PMD_SHIFT
326084bd298SSteve Capper #define HPAGE_SIZE		(_AC(1, UL) << HPAGE_SHIFT)
327084bd298SSteve Capper #define HPAGE_MASK		(~(HPAGE_SIZE - 1))
328084bd298SSteve Capper #define HUGETLB_PAGE_ORDER	(HPAGE_SHIFT - PAGE_SHIFT)
3294f04d8f0SCatalin Marinas 
33075387b92SKristina Martsenko static inline pte_t pgd_pte(pgd_t pgd)
33175387b92SKristina Martsenko {
33275387b92SKristina Martsenko 	return __pte(pgd_val(pgd));
33375387b92SKristina Martsenko }
33475387b92SKristina Martsenko 
335e9f63768SMike Rapoport static inline pte_t p4d_pte(p4d_t p4d)
336e9f63768SMike Rapoport {
337e9f63768SMike Rapoport 	return __pte(p4d_val(p4d));
338e9f63768SMike Rapoport }
339e9f63768SMike Rapoport 
34029e56940SSteve Capper static inline pte_t pud_pte(pud_t pud)
34129e56940SSteve Capper {
34229e56940SSteve Capper 	return __pte(pud_val(pud));
34329e56940SSteve Capper }
34429e56940SSteve Capper 
345eb3f0624SPunit Agrawal static inline pud_t pte_pud(pte_t pte)
346eb3f0624SPunit Agrawal {
347eb3f0624SPunit Agrawal 	return __pud(pte_val(pte));
348eb3f0624SPunit Agrawal }
349eb3f0624SPunit Agrawal 
35029e56940SSteve Capper static inline pmd_t pud_pmd(pud_t pud)
35129e56940SSteve Capper {
35229e56940SSteve Capper 	return __pmd(pud_val(pud));
35329e56940SSteve Capper }
35429e56940SSteve Capper 
3559c7e535fSSteve Capper static inline pte_t pmd_pte(pmd_t pmd)
3569c7e535fSSteve Capper {
3579c7e535fSSteve Capper 	return __pte(pmd_val(pmd));
3589c7e535fSSteve Capper }
359af074848SSteve Capper 
3609c7e535fSSteve Capper static inline pmd_t pte_pmd(pte_t pte)
3619c7e535fSSteve Capper {
3629c7e535fSSteve Capper 	return __pmd(pte_val(pte));
3639c7e535fSSteve Capper }
364af074848SSteve Capper 
365f7f0097aSAnshuman Khandual static inline pgprot_t mk_pud_sect_prot(pgprot_t prot)
3668ce837ceSArd Biesheuvel {
367f7f0097aSAnshuman Khandual 	return __pgprot((pgprot_val(prot) & ~PUD_TABLE_BIT) | PUD_TYPE_SECT);
368f7f0097aSAnshuman Khandual }
369f7f0097aSAnshuman Khandual 
370f7f0097aSAnshuman Khandual static inline pgprot_t mk_pmd_sect_prot(pgprot_t prot)
371f7f0097aSAnshuman Khandual {
372f7f0097aSAnshuman Khandual 	return __pgprot((pgprot_val(prot) & ~PMD_TABLE_BIT) | PMD_TYPE_SECT);
3738ce837ceSArd Biesheuvel }
3748ce837ceSArd Biesheuvel 
37556166230SGanapatrao Kulkarni #ifdef CONFIG_NUMA_BALANCING
37656166230SGanapatrao Kulkarni /*
377ca5999fdSMike Rapoport  * See the comment in include/linux/pgtable.h
37856166230SGanapatrao Kulkarni  */
37956166230SGanapatrao Kulkarni static inline int pte_protnone(pte_t pte)
38056166230SGanapatrao Kulkarni {
38156166230SGanapatrao Kulkarni 	return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
38256166230SGanapatrao Kulkarni }
38356166230SGanapatrao Kulkarni 
38456166230SGanapatrao Kulkarni static inline int pmd_protnone(pmd_t pmd)
38556166230SGanapatrao Kulkarni {
38656166230SGanapatrao Kulkarni 	return pte_protnone(pmd_pte(pmd));
38756166230SGanapatrao Kulkarni }
38856166230SGanapatrao Kulkarni #endif
38956166230SGanapatrao Kulkarni 
390b65399f6SAnshuman Khandual #define pmd_present_invalid(pmd)     (!!(pmd_val(pmd) & PMD_PRESENT_INVALID))
391b65399f6SAnshuman Khandual 
392b65399f6SAnshuman Khandual static inline int pmd_present(pmd_t pmd)
393b65399f6SAnshuman Khandual {
394b65399f6SAnshuman Khandual 	return pte_present(pmd_pte(pmd)) || pmd_present_invalid(pmd);
395b65399f6SAnshuman Khandual }
396b65399f6SAnshuman Khandual 
397af074848SSteve Capper /*
398af074848SSteve Capper  * THP definitions.
399af074848SSteve Capper  */
400af074848SSteve Capper 
401af074848SSteve Capper #ifdef CONFIG_TRANSPARENT_HUGEPAGE
402b65399f6SAnshuman Khandual static inline int pmd_trans_huge(pmd_t pmd)
403b65399f6SAnshuman Khandual {
404b65399f6SAnshuman Khandual 	return pmd_val(pmd) && pmd_present(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT);
405b65399f6SAnshuman Khandual }
40629e56940SSteve Capper #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
407af074848SSteve Capper 
408c164e038SKirill A. Shutemov #define pmd_dirty(pmd)		pte_dirty(pmd_pte(pmd))
4099c7e535fSSteve Capper #define pmd_young(pmd)		pte_young(pmd_pte(pmd))
4100795edafSWill Deacon #define pmd_valid(pmd)		pte_valid(pmd_pte(pmd))
4119c7e535fSSteve Capper #define pmd_wrprotect(pmd)	pte_pmd(pte_wrprotect(pmd_pte(pmd)))
4129c7e535fSSteve Capper #define pmd_mkold(pmd)		pte_pmd(pte_mkold(pmd_pte(pmd)))
4139c7e535fSSteve Capper #define pmd_mkwrite(pmd)	pte_pmd(pte_mkwrite(pmd_pte(pmd)))
41405ee26d9SMinchan Kim #define pmd_mkclean(pmd)	pte_pmd(pte_mkclean(pmd_pte(pmd)))
4159c7e535fSSteve Capper #define pmd_mkdirty(pmd)	pte_pmd(pte_mkdirty(pmd_pte(pmd)))
4169c7e535fSSteve Capper #define pmd_mkyoung(pmd)	pte_pmd(pte_mkyoung(pmd_pte(pmd)))
417b65399f6SAnshuman Khandual 
418b65399f6SAnshuman Khandual static inline pmd_t pmd_mkinvalid(pmd_t pmd)
419b65399f6SAnshuman Khandual {
420b65399f6SAnshuman Khandual 	pmd = set_pmd_bit(pmd, __pgprot(PMD_PRESENT_INVALID));
421b65399f6SAnshuman Khandual 	pmd = clear_pmd_bit(pmd, __pgprot(PMD_SECT_VALID));
422b65399f6SAnshuman Khandual 
423b65399f6SAnshuman Khandual 	return pmd;
424b65399f6SAnshuman Khandual }
425af074848SSteve Capper 
4260dbd3b18SSuzuki K Poulose #define pmd_thp_or_huge(pmd)	(pmd_huge(pmd) || pmd_trans_huge(pmd))
4270dbd3b18SSuzuki K Poulose 
4289c7e535fSSteve Capper #define pmd_write(pmd)		pte_write(pmd_pte(pmd))
429af074848SSteve Capper 
430af074848SSteve Capper #define pmd_mkhuge(pmd)		(__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
431af074848SSteve Capper 
43273b20c84SRobin Murphy #ifdef CONFIG_TRANSPARENT_HUGEPAGE
43373b20c84SRobin Murphy #define pmd_devmap(pmd)		pte_devmap(pmd_pte(pmd))
43473b20c84SRobin Murphy #endif
43530e23538SJia He static inline pmd_t pmd_mkdevmap(pmd_t pmd)
43630e23538SJia He {
43730e23538SJia He 	return pte_pmd(set_pte_bit(pmd_pte(pmd), __pgprot(PTE_DEVMAP)));
43830e23538SJia He }
43973b20c84SRobin Murphy 
44075387b92SKristina Martsenko #define __pmd_to_phys(pmd)	__pte_to_phys(pmd_pte(pmd))
44175387b92SKristina Martsenko #define __phys_to_pmd_val(phys)	__phys_to_pte_val(phys)
44275387b92SKristina Martsenko #define pmd_pfn(pmd)		((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT)
44375387b92SKristina Martsenko #define pfn_pmd(pfn,prot)	__pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
444af074848SSteve Capper #define mk_pmd(page,prot)	pfn_pmd(page_to_pfn(page),prot)
445af074848SSteve Capper 
44635a63966SPunit Agrawal #define pud_young(pud)		pte_young(pud_pte(pud))
447eb3f0624SPunit Agrawal #define pud_mkyoung(pud)	pte_pud(pte_mkyoung(pud_pte(pud)))
44829e56940SSteve Capper #define pud_write(pud)		pte_write(pud_pte(pud))
44975387b92SKristina Martsenko 
450b8e0ba7cSPunit Agrawal #define pud_mkhuge(pud)		(__pud(pud_val(pud) & ~PUD_TABLE_BIT))
451b8e0ba7cSPunit Agrawal 
45275387b92SKristina Martsenko #define __pud_to_phys(pud)	__pte_to_phys(pud_pte(pud))
45375387b92SKristina Martsenko #define __phys_to_pud_val(phys)	__phys_to_pte_val(phys)
45475387b92SKristina Martsenko #define pud_pfn(pud)		((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT)
45575387b92SKristina Martsenko #define pfn_pud(pfn,prot)	__pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
456af074848SSteve Capper 
457ceb21835SWill Deacon #define set_pmd_at(mm, addr, pmdp, pmd)	set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
458af074848SSteve Capper 
459e9f63768SMike Rapoport #define __p4d_to_phys(p4d)	__pte_to_phys(p4d_pte(p4d))
460e9f63768SMike Rapoport #define __phys_to_p4d_val(phys)	__phys_to_pte_val(phys)
461e9f63768SMike Rapoport 
46275387b92SKristina Martsenko #define __pgd_to_phys(pgd)	__pte_to_phys(pgd_pte(pgd))
46375387b92SKristina Martsenko #define __phys_to_pgd_val(phys)	__phys_to_pte_val(phys)
46475387b92SKristina Martsenko 
465a501e324SCatalin Marinas #define __pgprot_modify(prot,mask,bits) \
466a501e324SCatalin Marinas 	__pgprot((pgprot_val(prot) & ~(mask)) | (bits))
467a501e324SCatalin Marinas 
468cca98e9fSChristoph Hellwig #define pgprot_nx(prot) \
469034aa9cdSWill Deacon 	__pgprot_modify(prot, PTE_MAYBE_GP, PTE_PXN)
470cca98e9fSChristoph Hellwig 
471af074848SSteve Capper /*
4724f04d8f0SCatalin Marinas  * Mark the prot value as uncacheable and unbufferable.
4734f04d8f0SCatalin Marinas  */
4744f04d8f0SCatalin Marinas #define pgprot_noncached(prot) \
475de2db743SCatalin Marinas 	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
4764f04d8f0SCatalin Marinas #define pgprot_writecombine(prot) \
477de2db743SCatalin Marinas 	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
478d1e6dc91SLiviu Dudau #define pgprot_device(prot) \
479d1e6dc91SLiviu Dudau 	__pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
4803e4e1d3fSChristoph Hellwig /*
4813e4e1d3fSChristoph Hellwig  * DMA allocations for non-coherent devices use what the Arm architecture calls
4823e4e1d3fSChristoph Hellwig  * "Normal non-cacheable" memory, which permits speculation, unaligned accesses
4833e4e1d3fSChristoph Hellwig  * and merging of writes.  This is different from "Device-nGnR[nE]" memory which
4843e4e1d3fSChristoph Hellwig  * is intended for MMIO and thus forbids speculation, preserves access size,
4853e4e1d3fSChristoph Hellwig  * requires strict alignment and can also force write responses to come from the
4863e4e1d3fSChristoph Hellwig  * endpoint.
4873e4e1d3fSChristoph Hellwig  */
488419e2f18SChristoph Hellwig #define pgprot_dmacoherent(prot) \
489419e2f18SChristoph Hellwig 	__pgprot_modify(prot, PTE_ATTRINDX_MASK, \
490419e2f18SChristoph Hellwig 			PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
491419e2f18SChristoph Hellwig 
4924f04d8f0SCatalin Marinas #define __HAVE_PHYS_MEM_ACCESS_PROT
4934f04d8f0SCatalin Marinas struct file;
4944f04d8f0SCatalin Marinas extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
4954f04d8f0SCatalin Marinas 				     unsigned long size, pgprot_t vma_prot);
4964f04d8f0SCatalin Marinas 
4974f04d8f0SCatalin Marinas #define pmd_none(pmd)		(!pmd_val(pmd))
4984f04d8f0SCatalin Marinas 
499ab4db1f2SCatalin Marinas #define pmd_bad(pmd)		(!(pmd_val(pmd) & PMD_TABLE_BIT))
5004f04d8f0SCatalin Marinas 
50136311607SMarc Zyngier #define pmd_table(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
50236311607SMarc Zyngier 				 PMD_TYPE_TABLE)
50336311607SMarc Zyngier #define pmd_sect(pmd)		((pmd_val(pmd) & PMD_TYPE_MASK) == \
50436311607SMarc Zyngier 				 PMD_TYPE_SECT)
5058aa82df3SSteven Price #define pmd_leaf(pmd)		pmd_sect(pmd)
50636311607SMarc Zyngier 
507cac4b8cdSCatalin Marinas #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
5087d4e2dcfSQian Cai static inline bool pud_sect(pud_t pud) { return false; }
5097d4e2dcfSQian Cai static inline bool pud_table(pud_t pud) { return true; }
510206a2a73SSteve Capper #else
511206a2a73SSteve Capper #define pud_sect(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
512206a2a73SSteve Capper 				 PUD_TYPE_SECT)
513523d6e9fSzhichang.yuan #define pud_table(pud)		((pud_val(pud) & PUD_TYPE_MASK) == \
514523d6e9fSzhichang.yuan 				 PUD_TYPE_TABLE)
515206a2a73SSteve Capper #endif
51636311607SMarc Zyngier 
5172330b7caSJun Yao extern pgd_t init_pg_dir[PTRS_PER_PGD];
5182330b7caSJun Yao extern pgd_t init_pg_end[];
5192330b7caSJun Yao extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
5202330b7caSJun Yao extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
5219d2d75edSGavin Shan extern pgd_t idmap_pg_end[];
5222330b7caSJun Yao extern pgd_t tramp_pg_dir[PTRS_PER_PGD];
5232330b7caSJun Yao 
5242330b7caSJun Yao extern void set_swapper_pgd(pgd_t *pgdp, pgd_t pgd);
5252330b7caSJun Yao 
5262330b7caSJun Yao static inline bool in_swapper_pgdir(void *addr)
5272330b7caSJun Yao {
5282330b7caSJun Yao 	return ((unsigned long)addr & PAGE_MASK) ==
5292330b7caSJun Yao 	        ((unsigned long)swapper_pg_dir & PAGE_MASK);
5302330b7caSJun Yao }
5312330b7caSJun Yao 
5324f04d8f0SCatalin Marinas static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
5334f04d8f0SCatalin Marinas {
534e9ed821bSJames Morse #ifdef __PAGETABLE_PMD_FOLDED
535e9ed821bSJames Morse 	if (in_swapper_pgdir(pmdp)) {
5362330b7caSJun Yao 		set_swapper_pgd((pgd_t *)pmdp, __pgd(pmd_val(pmd)));
5372330b7caSJun Yao 		return;
5382330b7caSJun Yao 	}
539e9ed821bSJames Morse #endif /* __PAGETABLE_PMD_FOLDED */
5402330b7caSJun Yao 
54120a004e7SWill Deacon 	WRITE_ONCE(*pmdp, pmd);
5420795edafSWill Deacon 
543d0b7a302SWill Deacon 	if (pmd_valid(pmd)) {
54498f7685eSWill Deacon 		dsb(ishst);
545d0b7a302SWill Deacon 		isb();
546d0b7a302SWill Deacon 	}
5474f04d8f0SCatalin Marinas }
5484f04d8f0SCatalin Marinas 
5494f04d8f0SCatalin Marinas static inline void pmd_clear(pmd_t *pmdp)
5504f04d8f0SCatalin Marinas {
5514f04d8f0SCatalin Marinas 	set_pmd(pmdp, __pmd(0));
5524f04d8f0SCatalin Marinas }
5534f04d8f0SCatalin Marinas 
554dca56dcaSMark Rutland static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
5554f04d8f0SCatalin Marinas {
55675387b92SKristina Martsenko 	return __pmd_to_phys(pmd);
5574f04d8f0SCatalin Marinas }
5584f04d8f0SCatalin Marinas 
559974b9b2cSMike Rapoport static inline unsigned long pmd_page_vaddr(pmd_t pmd)
560974b9b2cSMike Rapoport {
561974b9b2cSMike Rapoport 	return (unsigned long)__va(pmd_page_paddr(pmd));
562974b9b2cSMike Rapoport }
56374dd022fSQian Cai 
564053520f7SMark Rutland /* Find an entry in the third-level page table. */
565f069fabaSWill Deacon #define pte_offset_phys(dir,addr)	(pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t))
566053520f7SMark Rutland 
567961faac1SMark Rutland #define pte_set_fixmap(addr)		((pte_t *)set_fixmap_offset(FIX_PTE, addr))
568961faac1SMark Rutland #define pte_set_fixmap_offset(pmd, addr)	pte_set_fixmap(pte_offset_phys(pmd, addr))
569961faac1SMark Rutland #define pte_clear_fixmap()		clear_fixmap(FIX_PTE)
570961faac1SMark Rutland 
57168ecabd0SGavin Shan #define pmd_page(pmd)			phys_to_page(__pmd_to_phys(pmd))
5724f04d8f0SCatalin Marinas 
5736533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */
5746533945aSArd Biesheuvel #define pte_offset_kimg(dir,addr)	((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
5756533945aSArd Biesheuvel 
5764f04d8f0SCatalin Marinas /*
5774f04d8f0SCatalin Marinas  * Conversion functions: convert a page and protection to a page entry,
5784f04d8f0SCatalin Marinas  * and a page entry and page directory to the page they refer to.
5794f04d8f0SCatalin Marinas  */
5804f04d8f0SCatalin Marinas #define mk_pte(page,prot)	pfn_pte(page_to_pfn(page),prot)
5814f04d8f0SCatalin Marinas 
5829f25e6adSKirill A. Shutemov #if CONFIG_PGTABLE_LEVELS > 2
5834f04d8f0SCatalin Marinas 
5842cf660ebSGavin Shan #define pmd_ERROR(e)	\
5852cf660ebSGavin Shan 	pr_err("%s:%d: bad pmd %016llx.\n", __FILE__, __LINE__, pmd_val(e))
5867078db46SCatalin Marinas 
5874f04d8f0SCatalin Marinas #define pud_none(pud)		(!pud_val(pud))
588ab4db1f2SCatalin Marinas #define pud_bad(pud)		(!(pud_val(pud) & PUD_TABLE_BIT))
589f02ab08aSPunit Agrawal #define pud_present(pud)	pte_present(pud_pte(pud))
5908aa82df3SSteven Price #define pud_leaf(pud)		pud_sect(pud)
5910795edafSWill Deacon #define pud_valid(pud)		pte_valid(pud_pte(pud))
5924f04d8f0SCatalin Marinas 
5934f04d8f0SCatalin Marinas static inline void set_pud(pud_t *pudp, pud_t pud)
5944f04d8f0SCatalin Marinas {
595e9ed821bSJames Morse #ifdef __PAGETABLE_PUD_FOLDED
596e9ed821bSJames Morse 	if (in_swapper_pgdir(pudp)) {
5972330b7caSJun Yao 		set_swapper_pgd((pgd_t *)pudp, __pgd(pud_val(pud)));
5982330b7caSJun Yao 		return;
5992330b7caSJun Yao 	}
600e9ed821bSJames Morse #endif /* __PAGETABLE_PUD_FOLDED */
6012330b7caSJun Yao 
60220a004e7SWill Deacon 	WRITE_ONCE(*pudp, pud);
6030795edafSWill Deacon 
604d0b7a302SWill Deacon 	if (pud_valid(pud)) {
60598f7685eSWill Deacon 		dsb(ishst);
606d0b7a302SWill Deacon 		isb();
607d0b7a302SWill Deacon 	}
6084f04d8f0SCatalin Marinas }
6094f04d8f0SCatalin Marinas 
6104f04d8f0SCatalin Marinas static inline void pud_clear(pud_t *pudp)
6114f04d8f0SCatalin Marinas {
6124f04d8f0SCatalin Marinas 	set_pud(pudp, __pud(0));
6134f04d8f0SCatalin Marinas }
6144f04d8f0SCatalin Marinas 
615dca56dcaSMark Rutland static inline phys_addr_t pud_page_paddr(pud_t pud)
6164f04d8f0SCatalin Marinas {
61775387b92SKristina Martsenko 	return __pud_to_phys(pud);
6184f04d8f0SCatalin Marinas }
6194f04d8f0SCatalin Marinas 
620974b9b2cSMike Rapoport static inline unsigned long pud_page_vaddr(pud_t pud)
621974b9b2cSMike Rapoport {
622974b9b2cSMike Rapoport 	return (unsigned long)__va(pud_page_paddr(pud));
623974b9b2cSMike Rapoport }
6247078db46SCatalin Marinas 
625974b9b2cSMike Rapoport /* Find an entry in the second-level page table. */
62620a004e7SWill Deacon #define pmd_offset_phys(dir, addr)	(pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t))
6277078db46SCatalin Marinas 
628961faac1SMark Rutland #define pmd_set_fixmap(addr)		((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
629961faac1SMark Rutland #define pmd_set_fixmap_offset(pud, addr)	pmd_set_fixmap(pmd_offset_phys(pud, addr))
630961faac1SMark Rutland #define pmd_clear_fixmap()		clear_fixmap(FIX_PMD)
6314f04d8f0SCatalin Marinas 
63268ecabd0SGavin Shan #define pud_page(pud)			phys_to_page(__pud_to_phys(pud))
63329e56940SSteve Capper 
6346533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */
6356533945aSArd Biesheuvel #define pmd_offset_kimg(dir,addr)	((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
6366533945aSArd Biesheuvel 
637dca56dcaSMark Rutland #else
638dca56dcaSMark Rutland 
639dca56dcaSMark Rutland #define pud_page_paddr(pud)	({ BUILD_BUG(); 0; })
640dca56dcaSMark Rutland 
641961faac1SMark Rutland /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
642961faac1SMark Rutland #define pmd_set_fixmap(addr)		NULL
643961faac1SMark Rutland #define pmd_set_fixmap_offset(pudp, addr)	((pmd_t *)pudp)
644961faac1SMark Rutland #define pmd_clear_fixmap()
645961faac1SMark Rutland 
6466533945aSArd Biesheuvel #define pmd_offset_kimg(dir,addr)	((pmd_t *)dir)
6476533945aSArd Biesheuvel 
6489f25e6adSKirill A. Shutemov #endif	/* CONFIG_PGTABLE_LEVELS > 2 */
6494f04d8f0SCatalin Marinas 
6509f25e6adSKirill A. Shutemov #if CONFIG_PGTABLE_LEVELS > 3
651c79b954bSJungseok Lee 
6522cf660ebSGavin Shan #define pud_ERROR(e)	\
6532cf660ebSGavin Shan 	pr_err("%s:%d: bad pud %016llx.\n", __FILE__, __LINE__, pud_val(e))
6547078db46SCatalin Marinas 
655e9f63768SMike Rapoport #define p4d_none(p4d)		(!p4d_val(p4d))
656e9f63768SMike Rapoport #define p4d_bad(p4d)		(!(p4d_val(p4d) & 2))
657e9f63768SMike Rapoport #define p4d_present(p4d)	(p4d_val(p4d))
658c79b954bSJungseok Lee 
659e9f63768SMike Rapoport static inline void set_p4d(p4d_t *p4dp, p4d_t p4d)
660c79b954bSJungseok Lee {
661e9f63768SMike Rapoport 	if (in_swapper_pgdir(p4dp)) {
662e9f63768SMike Rapoport 		set_swapper_pgd((pgd_t *)p4dp, __pgd(p4d_val(p4d)));
6632330b7caSJun Yao 		return;
6642330b7caSJun Yao 	}
6652330b7caSJun Yao 
666e9f63768SMike Rapoport 	WRITE_ONCE(*p4dp, p4d);
667c79b954bSJungseok Lee 	dsb(ishst);
668eb6a4dccSWill Deacon 	isb();
669c79b954bSJungseok Lee }
670c79b954bSJungseok Lee 
671e9f63768SMike Rapoport static inline void p4d_clear(p4d_t *p4dp)
672c79b954bSJungseok Lee {
673e9f63768SMike Rapoport 	set_p4d(p4dp, __p4d(0));
674c79b954bSJungseok Lee }
675c79b954bSJungseok Lee 
676e9f63768SMike Rapoport static inline phys_addr_t p4d_page_paddr(p4d_t p4d)
677c79b954bSJungseok Lee {
678e9f63768SMike Rapoport 	return __p4d_to_phys(p4d);
679c79b954bSJungseok Lee }
680c79b954bSJungseok Lee 
681974b9b2cSMike Rapoport static inline unsigned long p4d_page_vaddr(p4d_t p4d)
682974b9b2cSMike Rapoport {
683974b9b2cSMike Rapoport 	return (unsigned long)__va(p4d_page_paddr(p4d));
684974b9b2cSMike Rapoport }
6857078db46SCatalin Marinas 
686974b9b2cSMike Rapoport /* Find an entry in the frst-level page table. */
687e9f63768SMike Rapoport #define pud_offset_phys(dir, addr)	(p4d_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t))
6887078db46SCatalin Marinas 
689961faac1SMark Rutland #define pud_set_fixmap(addr)		((pud_t *)set_fixmap_offset(FIX_PUD, addr))
690e9f63768SMike Rapoport #define pud_set_fixmap_offset(p4d, addr)	pud_set_fixmap(pud_offset_phys(p4d, addr))
691961faac1SMark Rutland #define pud_clear_fixmap()		clear_fixmap(FIX_PUD)
692c79b954bSJungseok Lee 
693e9f63768SMike Rapoport #define p4d_page(p4d)		pfn_to_page(__phys_to_pfn(__p4d_to_phys(p4d)))
6945d96e0cbSJungseok Lee 
6956533945aSArd Biesheuvel /* use ONLY for statically allocated translation tables */
6966533945aSArd Biesheuvel #define pud_offset_kimg(dir,addr)	((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
6976533945aSArd Biesheuvel 
698dca56dcaSMark Rutland #else
699dca56dcaSMark Rutland 
700e9f63768SMike Rapoport #define p4d_page_paddr(p4d)	({ BUILD_BUG(); 0;})
701dca56dcaSMark Rutland #define pgd_page_paddr(pgd)	({ BUILD_BUG(); 0;})
702dca56dcaSMark Rutland 
703961faac1SMark Rutland /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
704961faac1SMark Rutland #define pud_set_fixmap(addr)		NULL
705961faac1SMark Rutland #define pud_set_fixmap_offset(pgdp, addr)	((pud_t *)pgdp)
706961faac1SMark Rutland #define pud_clear_fixmap()
707961faac1SMark Rutland 
7086533945aSArd Biesheuvel #define pud_offset_kimg(dir,addr)	((pud_t *)dir)
7096533945aSArd Biesheuvel 
7109f25e6adSKirill A. Shutemov #endif  /* CONFIG_PGTABLE_LEVELS > 3 */
711c79b954bSJungseok Lee 
7122cf660ebSGavin Shan #define pgd_ERROR(e)	\
7132cf660ebSGavin Shan 	pr_err("%s:%d: bad pgd %016llx.\n", __FILE__, __LINE__, pgd_val(e))
7147078db46SCatalin Marinas 
715961faac1SMark Rutland #define pgd_set_fixmap(addr)	((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
716961faac1SMark Rutland #define pgd_clear_fixmap()	clear_fixmap(FIX_PGD)
717961faac1SMark Rutland 
7184f04d8f0SCatalin Marinas static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
7194f04d8f0SCatalin Marinas {
7209f341931SCatalin Marinas 	/*
7219f341931SCatalin Marinas 	 * Normal and Normal-Tagged are two different memory types and indices
7229f341931SCatalin Marinas 	 * in MAIR_EL1. The mask below has to include PTE_ATTRINDX_MASK.
7239f341931SCatalin Marinas 	 */
724a6fadf7eSWill Deacon 	const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
7259f341931SCatalin Marinas 			      PTE_PROT_NONE | PTE_VALID | PTE_WRITE | PTE_GP |
7269f341931SCatalin Marinas 			      PTE_ATTRINDX_MASK;
7272f4b829cSCatalin Marinas 	/* preserve the hardware dirty information */
7282f4b829cSCatalin Marinas 	if (pte_hw_dirty(pte))
72962d96c71SCatalin Marinas 		pte = pte_mkdirty(pte);
7304f04d8f0SCatalin Marinas 	pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
7314f04d8f0SCatalin Marinas 	return pte;
7324f04d8f0SCatalin Marinas }
7334f04d8f0SCatalin Marinas 
7349c7e535fSSteve Capper static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
7359c7e535fSSteve Capper {
7369c7e535fSSteve Capper 	return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
7379c7e535fSSteve Capper }
7389c7e535fSSteve Capper 
73966dbd6e6SCatalin Marinas #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
74066dbd6e6SCatalin Marinas extern int ptep_set_access_flags(struct vm_area_struct *vma,
74166dbd6e6SCatalin Marinas 				 unsigned long address, pte_t *ptep,
74266dbd6e6SCatalin Marinas 				 pte_t entry, int dirty);
74366dbd6e6SCatalin Marinas 
744282aa705SCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE
745282aa705SCatalin Marinas #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
746282aa705SCatalin Marinas static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
747282aa705SCatalin Marinas 					unsigned long address, pmd_t *pmdp,
748282aa705SCatalin Marinas 					pmd_t entry, int dirty)
749282aa705SCatalin Marinas {
750282aa705SCatalin Marinas 	return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
751282aa705SCatalin Marinas }
75273b20c84SRobin Murphy 
75373b20c84SRobin Murphy static inline int pud_devmap(pud_t pud)
75473b20c84SRobin Murphy {
75573b20c84SRobin Murphy 	return 0;
75673b20c84SRobin Murphy }
75773b20c84SRobin Murphy 
75873b20c84SRobin Murphy static inline int pgd_devmap(pgd_t pgd)
75973b20c84SRobin Murphy {
76073b20c84SRobin Murphy 	return 0;
76173b20c84SRobin Murphy }
762282aa705SCatalin Marinas #endif
763282aa705SCatalin Marinas 
7642f4b829cSCatalin Marinas /*
7652f4b829cSCatalin Marinas  * Atomic pte/pmd modifications.
7662f4b829cSCatalin Marinas  */
7672f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
76806485053SCatalin Marinas static inline int __ptep_test_and_clear_young(pte_t *ptep)
7692f4b829cSCatalin Marinas {
7703bbf7157SCatalin Marinas 	pte_t old_pte, pte;
7712f4b829cSCatalin Marinas 
7723bbf7157SCatalin Marinas 	pte = READ_ONCE(*ptep);
7733bbf7157SCatalin Marinas 	do {
7743bbf7157SCatalin Marinas 		old_pte = pte;
7753bbf7157SCatalin Marinas 		pte = pte_mkold(pte);
7763bbf7157SCatalin Marinas 		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
7773bbf7157SCatalin Marinas 					       pte_val(old_pte), pte_val(pte));
7783bbf7157SCatalin Marinas 	} while (pte_val(pte) != pte_val(old_pte));
7792f4b829cSCatalin Marinas 
7803bbf7157SCatalin Marinas 	return pte_young(pte);
7812f4b829cSCatalin Marinas }
7822f4b829cSCatalin Marinas 
78306485053SCatalin Marinas static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
78406485053SCatalin Marinas 					    unsigned long address,
78506485053SCatalin Marinas 					    pte_t *ptep)
78606485053SCatalin Marinas {
78706485053SCatalin Marinas 	return __ptep_test_and_clear_young(ptep);
78806485053SCatalin Marinas }
78906485053SCatalin Marinas 
7903403e56bSAlex Van Brunt #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
7913403e56bSAlex Van Brunt static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
7923403e56bSAlex Van Brunt 					 unsigned long address, pte_t *ptep)
7933403e56bSAlex Van Brunt {
7943403e56bSAlex Van Brunt 	int young = ptep_test_and_clear_young(vma, address, ptep);
7953403e56bSAlex Van Brunt 
7963403e56bSAlex Van Brunt 	if (young) {
7973403e56bSAlex Van Brunt 		/*
7983403e56bSAlex Van Brunt 		 * We can elide the trailing DSB here since the worst that can
7993403e56bSAlex Van Brunt 		 * happen is that a CPU continues to use the young entry in its
8003403e56bSAlex Van Brunt 		 * TLB and we mistakenly reclaim the associated page. The
8013403e56bSAlex Van Brunt 		 * window for such an event is bounded by the next
8023403e56bSAlex Van Brunt 		 * context-switch, which provides a DSB to complete the TLB
8033403e56bSAlex Van Brunt 		 * invalidation.
8043403e56bSAlex Van Brunt 		 */
8053403e56bSAlex Van Brunt 		flush_tlb_page_nosync(vma, address);
8063403e56bSAlex Van Brunt 	}
8073403e56bSAlex Van Brunt 
8083403e56bSAlex Van Brunt 	return young;
8093403e56bSAlex Van Brunt }
8103403e56bSAlex Van Brunt 
8112f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE
8122f4b829cSCatalin Marinas #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
8132f4b829cSCatalin Marinas static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
8142f4b829cSCatalin Marinas 					    unsigned long address,
8152f4b829cSCatalin Marinas 					    pmd_t *pmdp)
8162f4b829cSCatalin Marinas {
8172f4b829cSCatalin Marinas 	return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
8182f4b829cSCatalin Marinas }
8192f4b829cSCatalin Marinas #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
8202f4b829cSCatalin Marinas 
8212f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
8222f4b829cSCatalin Marinas static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
8232f4b829cSCatalin Marinas 				       unsigned long address, pte_t *ptep)
8242f4b829cSCatalin Marinas {
8253bbf7157SCatalin Marinas 	return __pte(xchg_relaxed(&pte_val(*ptep), 0));
8262f4b829cSCatalin Marinas }
8272f4b829cSCatalin Marinas 
8282f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE
829911f56eeSCatalin Marinas #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
830911f56eeSCatalin Marinas static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
8312f4b829cSCatalin Marinas 					    unsigned long address, pmd_t *pmdp)
8322f4b829cSCatalin Marinas {
8332f4b829cSCatalin Marinas 	return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
8342f4b829cSCatalin Marinas }
8352f4b829cSCatalin Marinas #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
8362f4b829cSCatalin Marinas 
8372f4b829cSCatalin Marinas /*
8388781bcbcSSteve Capper  * ptep_set_wrprotect - mark read-only while trasferring potential hardware
8398781bcbcSSteve Capper  * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
8402f4b829cSCatalin Marinas  */
8412f4b829cSCatalin Marinas #define __HAVE_ARCH_PTEP_SET_WRPROTECT
8422f4b829cSCatalin Marinas static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
8432f4b829cSCatalin Marinas {
8443bbf7157SCatalin Marinas 	pte_t old_pte, pte;
8452f4b829cSCatalin Marinas 
8463bbf7157SCatalin Marinas 	pte = READ_ONCE(*ptep);
8473bbf7157SCatalin Marinas 	do {
8483bbf7157SCatalin Marinas 		old_pte = pte;
8498781bcbcSSteve Capper 		/*
8508781bcbcSSteve Capper 		 * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY
8518781bcbcSSteve Capper 		 * clear), set the PTE_DIRTY bit.
8528781bcbcSSteve Capper 		 */
8538781bcbcSSteve Capper 		if (pte_hw_dirty(pte))
8548781bcbcSSteve Capper 			pte = pte_mkdirty(pte);
8553bbf7157SCatalin Marinas 		pte = pte_wrprotect(pte);
8563bbf7157SCatalin Marinas 		pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
8573bbf7157SCatalin Marinas 					       pte_val(old_pte), pte_val(pte));
8583bbf7157SCatalin Marinas 	} while (pte_val(pte) != pte_val(old_pte));
8592f4b829cSCatalin Marinas }
8602f4b829cSCatalin Marinas 
8612f4b829cSCatalin Marinas #ifdef CONFIG_TRANSPARENT_HUGEPAGE
8622f4b829cSCatalin Marinas #define __HAVE_ARCH_PMDP_SET_WRPROTECT
8632f4b829cSCatalin Marinas static inline void pmdp_set_wrprotect(struct mm_struct *mm,
8642f4b829cSCatalin Marinas 				      unsigned long address, pmd_t *pmdp)
8652f4b829cSCatalin Marinas {
8662f4b829cSCatalin Marinas 	ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
8672f4b829cSCatalin Marinas }
8681d78a62cSCatalin Marinas 
8691d78a62cSCatalin Marinas #define pmdp_establish pmdp_establish
8701d78a62cSCatalin Marinas static inline pmd_t pmdp_establish(struct vm_area_struct *vma,
8711d78a62cSCatalin Marinas 		unsigned long address, pmd_t *pmdp, pmd_t pmd)
8721d78a62cSCatalin Marinas {
8731d78a62cSCatalin Marinas 	return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd)));
8741d78a62cSCatalin Marinas }
8752f4b829cSCatalin Marinas #endif
8762f4b829cSCatalin Marinas 
8774f04d8f0SCatalin Marinas /*
8784f04d8f0SCatalin Marinas  * Encode and decode a swap entry:
8793676f9efSCatalin Marinas  *	bits 0-1:	present (must be zero)
8809b3e661eSKirill A. Shutemov  *	bits 2-7:	swap type
8819b3e661eSKirill A. Shutemov  *	bits 8-57:	swap offset
882fdc69e7dSCatalin Marinas  *	bit  58:	PTE_PROT_NONE (must be zero)
8834f04d8f0SCatalin Marinas  */
8849b3e661eSKirill A. Shutemov #define __SWP_TYPE_SHIFT	2
8854f04d8f0SCatalin Marinas #define __SWP_TYPE_BITS		6
8869b3e661eSKirill A. Shutemov #define __SWP_OFFSET_BITS	50
8874f04d8f0SCatalin Marinas #define __SWP_TYPE_MASK		((1 << __SWP_TYPE_BITS) - 1)
8884f04d8f0SCatalin Marinas #define __SWP_OFFSET_SHIFT	(__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
8893676f9efSCatalin Marinas #define __SWP_OFFSET_MASK	((1UL << __SWP_OFFSET_BITS) - 1)
8904f04d8f0SCatalin Marinas 
8914f04d8f0SCatalin Marinas #define __swp_type(x)		(((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
8923676f9efSCatalin Marinas #define __swp_offset(x)		(((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
8934f04d8f0SCatalin Marinas #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
8944f04d8f0SCatalin Marinas 
8954f04d8f0SCatalin Marinas #define __pte_to_swp_entry(pte)	((swp_entry_t) { pte_val(pte) })
8964f04d8f0SCatalin Marinas #define __swp_entry_to_pte(swp)	((pte_t) { (swp).val })
8974f04d8f0SCatalin Marinas 
89853fa117bSAnshuman Khandual #ifdef CONFIG_ARCH_ENABLE_THP_MIGRATION
89953fa117bSAnshuman Khandual #define __pmd_to_swp_entry(pmd)		((swp_entry_t) { pmd_val(pmd) })
90053fa117bSAnshuman Khandual #define __swp_entry_to_pmd(swp)		__pmd((swp).val)
90153fa117bSAnshuman Khandual #endif /* CONFIG_ARCH_ENABLE_THP_MIGRATION */
90253fa117bSAnshuman Khandual 
9034f04d8f0SCatalin Marinas /*
9044f04d8f0SCatalin Marinas  * Ensure that there are not more swap files than can be encoded in the kernel
905aad9061bSGeert Uytterhoeven  * PTEs.
9064f04d8f0SCatalin Marinas  */
9074f04d8f0SCatalin Marinas #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
9084f04d8f0SCatalin Marinas 
9094f04d8f0SCatalin Marinas extern int kern_addr_valid(unsigned long addr);
9104f04d8f0SCatalin Marinas 
91136943abaSSteven Price #ifdef CONFIG_ARM64_MTE
91236943abaSSteven Price 
91336943abaSSteven Price #define __HAVE_ARCH_PREPARE_TO_SWAP
91436943abaSSteven Price static inline int arch_prepare_to_swap(struct page *page)
91536943abaSSteven Price {
91636943abaSSteven Price 	if (system_supports_mte())
91736943abaSSteven Price 		return mte_save_tags(page);
91836943abaSSteven Price 	return 0;
91936943abaSSteven Price }
92036943abaSSteven Price 
92136943abaSSteven Price #define __HAVE_ARCH_SWAP_INVALIDATE
92236943abaSSteven Price static inline void arch_swap_invalidate_page(int type, pgoff_t offset)
92336943abaSSteven Price {
92436943abaSSteven Price 	if (system_supports_mte())
92536943abaSSteven Price 		mte_invalidate_tags(type, offset);
92636943abaSSteven Price }
92736943abaSSteven Price 
92836943abaSSteven Price static inline void arch_swap_invalidate_area(int type)
92936943abaSSteven Price {
93036943abaSSteven Price 	if (system_supports_mte())
93136943abaSSteven Price 		mte_invalidate_tags_area(type);
93236943abaSSteven Price }
93336943abaSSteven Price 
93436943abaSSteven Price #define __HAVE_ARCH_SWAP_RESTORE
93536943abaSSteven Price static inline void arch_swap_restore(swp_entry_t entry, struct page *page)
93636943abaSSteven Price {
93736943abaSSteven Price 	if (system_supports_mte() && mte_restore_tags(entry, page))
93836943abaSSteven Price 		set_bit(PG_mte_tagged, &page->flags);
93936943abaSSteven Price }
94036943abaSSteven Price 
94136943abaSSteven Price #endif /* CONFIG_ARM64_MTE */
94236943abaSSteven Price 
943cba3574fSWill Deacon /*
944cba3574fSWill Deacon  * On AArch64, the cache coherency is handled via the set_pte_at() function.
945cba3574fSWill Deacon  */
946cba3574fSWill Deacon static inline void update_mmu_cache(struct vm_area_struct *vma,
947cba3574fSWill Deacon 				    unsigned long addr, pte_t *ptep)
948cba3574fSWill Deacon {
949cba3574fSWill Deacon 	/*
950120798d2SWill Deacon 	 * We don't do anything here, so there's a very small chance of
951120798d2SWill Deacon 	 * us retaking a user fault which we just fixed up. The alternative
952120798d2SWill Deacon 	 * is doing a dsb(ishst), but that penalises the fastpath.
953cba3574fSWill Deacon 	 */
954cba3574fSWill Deacon }
955cba3574fSWill Deacon 
956cba3574fSWill Deacon #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
957cba3574fSWill Deacon 
958529c4b05SKristina Martsenko #ifdef CONFIG_ARM64_PA_BITS_52
959529c4b05SKristina Martsenko #define phys_to_ttbr(addr)	(((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52)
960529c4b05SKristina Martsenko #else
961529c4b05SKristina Martsenko #define phys_to_ttbr(addr)	(addr)
962529c4b05SKristina Martsenko #endif
963529c4b05SKristina Martsenko 
9646af31226SJia He /*
9656af31226SJia He  * On arm64 without hardware Access Flag, copying from user will fail because
9666af31226SJia He  * the pte is old and cannot be marked young. So we always end up with zeroed
9676af31226SJia He  * page after fork() + CoW for pfn mappings. We don't always have a
9686af31226SJia He  * hardware-managed access flag on arm64.
9696af31226SJia He  */
9706af31226SJia He static inline bool arch_faults_on_old_pte(void)
9716af31226SJia He {
9726af31226SJia He 	WARN_ON(preemptible());
9736af31226SJia He 
9746af31226SJia He 	return !cpu_has_hw_af();
9756af31226SJia He }
9766af31226SJia He #define arch_faults_on_old_pte arch_faults_on_old_pte
9776af31226SJia He 
9784f04d8f0SCatalin Marinas #endif /* !__ASSEMBLY__ */
9794f04d8f0SCatalin Marinas 
9804f04d8f0SCatalin Marinas #endif /* __ASM_PGTABLE_H */
981