xref: /linux/arch/arm/boot/dts/nxp/imx/imx6qdl-ts4900.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring/*
2*724ba675SRob Herring * Copyright 2015 Technologic Systems
3*724ba675SRob Herring *
4*724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms
5*724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual
6*724ba675SRob Herring * licensing only applies to this file, and not this project as a
7*724ba675SRob Herring * whole.
8*724ba675SRob Herring *
9*724ba675SRob Herring *  a) This file is free software; you can redistribute it and/or
10*724ba675SRob Herring *     modify it under the terms of the GNU General Public License
11*724ba675SRob Herring *     version 2 as published by the Free Software Foundation.
12*724ba675SRob Herring *
13*724ba675SRob Herring *     This file is distributed in the hope that it will be useful,
14*724ba675SRob Herring *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15*724ba675SRob Herring *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*724ba675SRob Herring *     GNU General Public License for more details.
17*724ba675SRob Herring *
18*724ba675SRob Herring * Or, alternatively,
19*724ba675SRob Herring *
20*724ba675SRob Herring *  b) Permission is hereby granted, free of charge, to any person
21*724ba675SRob Herring *     obtaining a copy of this software and associated documentation
22*724ba675SRob Herring *     files (the "Software"), to deal in the Software without
23*724ba675SRob Herring *     restriction, including without limitation the rights to use,
24*724ba675SRob Herring *     copy, modify, merge, publish, distribute, sublicense, and/or
25*724ba675SRob Herring *     sell copies of the Software, and to permit persons to whom the
26*724ba675SRob Herring *     Software is furnished to do so, subject to the following
27*724ba675SRob Herring *     conditions:
28*724ba675SRob Herring *
29*724ba675SRob Herring *     The above copyright notice and this permission notice shall be
30*724ba675SRob Herring *     included in all copies or substantial portions of the Software.
31*724ba675SRob Herring *
32*724ba675SRob Herring *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33*724ba675SRob Herring *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34*724ba675SRob Herring *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35*724ba675SRob Herring *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36*724ba675SRob Herring *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37*724ba675SRob Herring *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38*724ba675SRob Herring *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39*724ba675SRob Herring *     OTHER DEALINGS IN THE SOFTWARE.
40*724ba675SRob Herring */
41*724ba675SRob Herring
42*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
43*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
44*724ba675SRob Herring
45*724ba675SRob Herring/ {
46*724ba675SRob Herring	aliases {
47*724ba675SRob Herring		ethernet0 = &fec;
48*724ba675SRob Herring	};
49*724ba675SRob Herring
50*724ba675SRob Herring	leds {
51*724ba675SRob Herring		pinctrl-names = "default";
52*724ba675SRob Herring		pinctrl-0 = <&pinctrl_leds1>;
53*724ba675SRob Herring		compatible = "gpio-leds";
54*724ba675SRob Herring
55*724ba675SRob Herring		green-led {
56*724ba675SRob Herring			label = "green-led";
57*724ba675SRob Herring			gpios = <&gpio2 24 GPIO_ACTIVE_LOW>;
58*724ba675SRob Herring			default-state = "on";
59*724ba675SRob Herring		};
60*724ba675SRob Herring
61*724ba675SRob Herring		red-led {
62*724ba675SRob Herring			label = "red-led";
63*724ba675SRob Herring			gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
64*724ba675SRob Herring			default-state = "off";
65*724ba675SRob Herring		};
66*724ba675SRob Herring	};
67*724ba675SRob Herring
68*724ba675SRob Herring	reg_3p3v: regulator-3p3v {
69*724ba675SRob Herring		compatible = "regulator-fixed";
70*724ba675SRob Herring		regulator-name = "3p3v";
71*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
72*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
73*724ba675SRob Herring	};
74*724ba675SRob Herring
75*724ba675SRob Herring	reg_usb_otg_vbus: regulator-usb-otg-vbus {
76*724ba675SRob Herring		compatible = "regulator-fixed";
77*724ba675SRob Herring		regulator-name = "usb_otg_vbus";
78*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
79*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
80*724ba675SRob Herring		gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
81*724ba675SRob Herring		enable-active-high;
82*724ba675SRob Herring	};
83*724ba675SRob Herring};
84*724ba675SRob Herring
85*724ba675SRob Herring&can1 {
86*724ba675SRob Herring	pinctrl-names = "default";
87*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan1>;
88*724ba675SRob Herring	status = "okay";
89*724ba675SRob Herring};
90*724ba675SRob Herring
91*724ba675SRob Herring&can2 {
92*724ba675SRob Herring	pinctrl-names = "default";
93*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
94*724ba675SRob Herring	status = "okay";
95*724ba675SRob Herring};
96*724ba675SRob Herring
97*724ba675SRob Herring&ecspi1 {
98*724ba675SRob Herring	cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>;
99*724ba675SRob Herring	pinctrl-names = "default";
100*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi1>;
101*724ba675SRob Herring	status = "okay";
102*724ba675SRob Herring
103*724ba675SRob Herring	n25q064: flash@0 {
104*724ba675SRob Herring		compatible = "micron,n25q064", "jedec,spi-nor";
105*724ba675SRob Herring		reg = <0>;
106*724ba675SRob Herring		spi-max-frequency = <20000000>;
107*724ba675SRob Herring	};
108*724ba675SRob Herring};
109*724ba675SRob Herring
110*724ba675SRob Herring&ecspi2 {
111*724ba675SRob Herring	cs-gpios = <&gpio6 2 GPIO_ACTIVE_LOW>;
112*724ba675SRob Herring	pinctrl-names = "default";
113*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi2>;
114*724ba675SRob Herring	status = "okay";
115*724ba675SRob Herring};
116*724ba675SRob Herring
117*724ba675SRob Herring&fec {
118*724ba675SRob Herring	pinctrl-names = "default";
119*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet>;
120*724ba675SRob Herring	phy-mode = "rgmii";
121*724ba675SRob Herring	status = "okay";
122*724ba675SRob Herring};
123*724ba675SRob Herring
124*724ba675SRob Herring&i2c1 {
125*724ba675SRob Herring	clock-frequency = <100000>;
126*724ba675SRob Herring	pinctrl-names = "default", "gpio";
127*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
128*724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c1_gpio>;
129*724ba675SRob Herring	scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>;
130*724ba675SRob Herring	sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
131*724ba675SRob Herring	status = "okay";
132*724ba675SRob Herring
133*724ba675SRob Herring	isl12022: rtc@6f {
134*724ba675SRob Herring		compatible = "isil,isl12022";
135*724ba675SRob Herring		reg = <0x6f>;
136*724ba675SRob Herring	};
137*724ba675SRob Herring
138*724ba675SRob Herring	gpio8: gpio@28 {
139*724ba675SRob Herring		compatible = "technologic,ts4900-gpio";
140*724ba675SRob Herring		reg = <0x28>;
141*724ba675SRob Herring		#gpio-cells = <2>;
142*724ba675SRob Herring		gpio-controller;
143*724ba675SRob Herring		ngpio = <32>;
144*724ba675SRob Herring	};
145*724ba675SRob Herring};
146*724ba675SRob Herring
147*724ba675SRob Herring&i2c2 {
148*724ba675SRob Herring	clock-frequency = <100000>;
149*724ba675SRob Herring	pinctrl-names = "default", "gpio";
150*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c2>;
151*724ba675SRob Herring	pinctrl-1 = <&pinctrl_i2c2_gpio>;
152*724ba675SRob Herring	scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>;
153*724ba675SRob Herring	sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>;
154*724ba675SRob Herring	status = "okay";
155*724ba675SRob Herring};
156*724ba675SRob Herring
157*724ba675SRob Herring&iomuxc {
158*724ba675SRob Herring	pinctrl-names = "default";
159*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog>;
160*724ba675SRob Herring
161*724ba675SRob Herring	pinctrl_ecspi1: ecspi1grp {
162*724ba675SRob Herring		fsl,pins = <
163*724ba675SRob Herring			MX6QDL_PAD_EIM_D17__ECSPI1_MISO		0x100b1
164*724ba675SRob Herring			MX6QDL_PAD_EIM_D18__ECSPI1_MOSI		0x100b1
165*724ba675SRob Herring			MX6QDL_PAD_EIM_D16__ECSPI1_SCLK		0x100b1
166*724ba675SRob Herring			MX6QDL_PAD_EIM_D19__GPIO3_IO19		0x100b1 /* Onboard flash CS1# */
167*724ba675SRob Herring		>;
168*724ba675SRob Herring	};
169*724ba675SRob Herring
170*724ba675SRob Herring	pinctrl_ecspi2: ecspi2grp {
171*724ba675SRob Herring		fsl,pins = <
172*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK	0x100b1
173*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI	0x100b1
174*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO	0x100b1
175*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT11__GPIO5_IO29	0x100b1 /* Offboard CS0# */
176*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT16__GPIO6_IO02	0x100b1 /* FPGA CS1# */
177*724ba675SRob Herring			MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21	0x1b0b1 /* FPGA_RESET# */
178*724ba675SRob Herring			MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20	0x1b0b1 /* FPGA_DONE */
179*724ba675SRob Herring			MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M	0x10    /* FPGA 24MHZ */
180*724ba675SRob Herring			MX6QDL_PAD_GPIO_4__GPIO1_IO04		0x1b0b1 /* FPGA_IRQ */
181*724ba675SRob Herring		>;
182*724ba675SRob Herring	};
183*724ba675SRob Herring
184*724ba675SRob Herring	pinctrl_enet: enetgrp {
185*724ba675SRob Herring		fsl,pins = <
186*724ba675SRob Herring			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
187*724ba675SRob Herring			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
188*724ba675SRob Herring			MX6QDL_PAD_RGMII_TXC__RGMII_TXC		0x1b030
189*724ba675SRob Herring			MX6QDL_PAD_RGMII_TD0__RGMII_TD0		0x1b030
190*724ba675SRob Herring			MX6QDL_PAD_RGMII_TD1__RGMII_TD1		0x1b030
191*724ba675SRob Herring			MX6QDL_PAD_RGMII_TD2__RGMII_TD2		0x1b030
192*724ba675SRob Herring			MX6QDL_PAD_RGMII_TD3__RGMII_TD3		0x1b030
193*724ba675SRob Herring			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL	0x1b030
194*724ba675SRob Herring			MX6QDL_PAD_RGMII_RXC__RGMII_RXC		0x1b030
195*724ba675SRob Herring			MX6QDL_PAD_RGMII_RD0__RGMII_RD0		0x1b030
196*724ba675SRob Herring			MX6QDL_PAD_RGMII_RD1__RGMII_RD1		0x1b030
197*724ba675SRob Herring			MX6QDL_PAD_RGMII_RD2__RGMII_RD2		0x1b030
198*724ba675SRob Herring			MX6QDL_PAD_RGMII_RD3__RGMII_RD3		0x1b030
199*724ba675SRob Herring			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL	0x1b030
200*724ba675SRob Herring			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK	0x4001b0a8
201*724ba675SRob Herring			MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28	0x1b0b1
202*724ba675SRob Herring			MX6QDL_PAD_DI0_PIN4__GPIO4_IO20		0x1b0b1 /* ETH_PHY_RESET */
203*724ba675SRob Herring		>;
204*724ba675SRob Herring	};
205*724ba675SRob Herring
206*724ba675SRob Herring	pinctrl_flexcan1: flexcan1grp {
207*724ba675SRob Herring		fsl,pins = <
208*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX	0x1b0b1
209*724ba675SRob Herring			MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX	0x1b0b1
210*724ba675SRob Herring		>;
211*724ba675SRob Herring	};
212*724ba675SRob Herring
213*724ba675SRob Herring	pinctrl_flexcan2: flexcan2grp {
214*724ba675SRob Herring		fsl,pins = <
215*724ba675SRob Herring			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX	0x1b0b1
216*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX	0x1b0b1
217*724ba675SRob Herring		>;
218*724ba675SRob Herring	};
219*724ba675SRob Herring
220*724ba675SRob Herring	pinctrl_hog: hoggrp {
221*724ba675SRob Herring		fsl,pins = <
222*724ba675SRob Herring			MX6QDL_PAD_EIM_A17__GPIO2_IO21		0x1b0b1 /* OFF_BD_RESET# */
223*724ba675SRob Herring			MX6QDL_PAD_EIM_A16__GPIO2_IO22		0x1b0b1 /* EN_USB_5V# */
224*724ba675SRob Herring			MX6QDL_PAD_EIM_A19__GPIO2_IO19		0x1b0b1 /* EN_LCD_3.3V */
225*724ba675SRob Herring			MX6QDL_PAD_GPIO_0__CCM_CLKO1		0x130b0 /* Audio CLK */
226*724ba675SRob Herring			MX6QDL_PAD_GPIO_5__GPIO1_IO05		0x1b0b1 /* DIO_1 */
227*724ba675SRob Herring			MX6QDL_PAD_GPIO_6__GPIO1_IO06		0x1b0b1 /* DIO_2 */
228*724ba675SRob Herring			MX6QDL_PAD_GPIO_9__GPIO1_IO09		0x1b0b1 /* DIO_3 */
229*724ba675SRob Herring			MX6QDL_PAD_GPIO_16__GPIO7_IO11		0x1b0b1 /* DIO_4 */
230*724ba675SRob Herring			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b1 /* DIO_5 */
231*724ba675SRob Herring			MX6QDL_PAD_GPIO_19__GPIO4_IO05		0x1b0b1 /* DIO_7 */
232*724ba675SRob Herring			MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19	0x1b0b1 /* DIO_8 */
233*724ba675SRob Herring			MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18	0x1b0b1 /* DIO_9 */
234*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT12__GPIO5_IO30	0x1b0b1 /* DIO_0 */
235*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31	0x1b0b1 /* DIO_6 */
236*724ba675SRob Herring			MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03	0x1b0b1 /* CPU_DIO_A */
237*724ba675SRob Herring			MX6QDL_PAD_SD4_DAT7__GPIO2_IO15		0x1b0b1 /* DIO_2 */
238*724ba675SRob Herring			MX6QDL_PAD_SD3_RST__GPIO7_IO08		0x1b0b1 /* CPU_DIO_B */
239*724ba675SRob Herring			MX6QDL_PAD_EIM_LBA__GPIO2_IO27		0x1b0b1 /* BUS_ALE# */
240*724ba675SRob Herring			MX6QDL_PAD_EIM_OE__GPIO2_IO25		0x1b0b1 /* DIO_15 */
241*724ba675SRob Herring			MX6QDL_PAD_EIM_RW__GPIO2_IO26		0x1b0b1 /* BUS_DIR */
242*724ba675SRob Herring			MX6QDL_PAD_EIM_CS0__GPIO2_IO23		0x1b0b1 /* BUS_CS# */
243*724ba675SRob Herring			MX6QDL_PAD_EIM_A18__GPIO2_IO20		0x1b0b1 /* DIO_14 */
244*724ba675SRob Herring			MX6QDL_PAD_EIM_A20__GPIO2_IO18		0x1b0b1 /* DIO_16 */
245*724ba675SRob Herring			MX6QDL_PAD_EIM_A21__GPIO2_IO17		0x1b0b1 /* DIO_12 */
246*724ba675SRob Herring			MX6QDL_PAD_EIM_A22__GPIO2_IO16		0x1b0b1 /* DIO_18 */
247*724ba675SRob Herring			MX6QDL_PAD_EIM_A23__GPIO6_IO06		0x1b0b1 /* DIO_19 */
248*724ba675SRob Herring			MX6QDL_PAD_EIM_A24__GPIO5_IO04		0x1b0b1 /* DIO_20 */
249*724ba675SRob Herring			MX6QDL_PAD_EIM_D31__GPIO3_IO31		0x1b0b1 /* BUS_BHE# */
250*724ba675SRob Herring			MX6QDL_PAD_EIM_BCLK__GPIO6_IO31		0x1b0b1 /* DIO_13 */
251*724ba675SRob Herring			MX6QDL_PAD_EIM_WAIT__GPIO5_IO00		0x1b0b1 /* EIM_WAIT# */
252*724ba675SRob Herring			MX6QDL_PAD_EIM_EB1__GPIO2_IO29		0x1b0b1 /* DIO_10 */
253*724ba675SRob Herring			MX6QDL_PAD_EIM_DA0__GPIO3_IO00		0x1b0b1 /* MUX_AD_00 */
254*724ba675SRob Herring			MX6QDL_PAD_EIM_DA1__GPIO3_IO01		0x1b0b1 /* MUX_AD_01 */
255*724ba675SRob Herring			MX6QDL_PAD_EIM_DA2__GPIO3_IO02		0x1b0b1 /* MUX_AD_02 */
256*724ba675SRob Herring			MX6QDL_PAD_EIM_DA3__GPIO3_IO03		0x1b0b1 /* MUX_AD_03 */
257*724ba675SRob Herring			MX6QDL_PAD_EIM_DA4__GPIO3_IO04		0x1b0b1 /* MUX_AD_04 */
258*724ba675SRob Herring			MX6QDL_PAD_EIM_DA5__GPIO3_IO05		0x1b0b1 /* MUX_AD_05 */
259*724ba675SRob Herring			MX6QDL_PAD_EIM_DA6__GPIO3_IO06		0x1b0b1 /* MUX_AD_06 */
260*724ba675SRob Herring			MX6QDL_PAD_EIM_DA7__GPIO3_IO07		0x1b0b1 /* MUX_AD_07 */
261*724ba675SRob Herring			MX6QDL_PAD_EIM_DA8__GPIO3_IO08		0x1b0b1 /* MUX_AD_08 */
262*724ba675SRob Herring			MX6QDL_PAD_EIM_DA9__GPIO3_IO09		0x1b0b1 /* MUX_AD_09 */
263*724ba675SRob Herring			MX6QDL_PAD_EIM_DA10__GPIO3_IO10		0x1b0b1 /* MUX_AD_10 */
264*724ba675SRob Herring			MX6QDL_PAD_EIM_DA11__GPIO3_IO11		0x1b0b1 /* MUX_AD_11 */
265*724ba675SRob Herring			MX6QDL_PAD_EIM_DA12__GPIO3_IO12		0x1b0b1 /* MUX_AD_12 */
266*724ba675SRob Herring			MX6QDL_PAD_EIM_DA13__GPIO3_IO13		0x1b0b1 /* MUX_AD_13 */
267*724ba675SRob Herring			MX6QDL_PAD_EIM_DA14__GPIO3_IO14		0x1b0b1 /* MUX_AD_14 */
268*724ba675SRob Herring			MX6QDL_PAD_EIM_DA15__GPIO3_IO15		0x1b0b1 /* MUX_AD_15 */
269*724ba675SRob Herring			MX6QDL_PAD_DI0_DISP_CLK__GPIO4_IO16	0x1b0b1 /* LCD_CLK */
270*724ba675SRob Herring			MX6QDL_PAD_DI0_PIN15__GPIO4_IO17	0x1b0b1 /* DE */
271*724ba675SRob Herring			MX6QDL_PAD_DI0_PIN2__GPIO4_IO18		0x1b0b1 /* Hsync */
272*724ba675SRob Herring			MX6QDL_PAD_DI0_PIN3__GPIO4_IO19		0x1b0b1 /* Vsync */
273*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21	0x1b0b1
274*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT1__GPIO4_IO22	0x1b0b1
275*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT2__GPIO4_IO23	0x1b0b1
276*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24	0x1b0b1
277*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25	0x1b0b1
278*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26	0x1b0b1
279*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27	0x1b0b1
280*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28	0x1b0b1
281*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT8__GPIO4_IO29	0x1b0b1
282*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30	0x1b0b1
283*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31	0x1b0b1
284*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05	0x1b0b1
285*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT12__GPIO5_IO06	0x1b0b1
286*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT13__GPIO5_IO07	0x1b0b1
287*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08	0x1b0b1
288*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT15__GPIO5_IO09	0x1b0b1
289*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT16__GPIO5_IO10	0x1b0b1
290*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11	0x1b0b1
291*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12	0x1b0b1
292*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13	0x1b0b1
293*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14	0x1b0b1
294*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15	0x1b0b1
295*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16	0x1b0b1
296*724ba675SRob Herring			MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17	0x1b0b1
297*724ba675SRob Herring		>;
298*724ba675SRob Herring	};
299*724ba675SRob Herring
300*724ba675SRob Herring	pinctrl_i2c1: i2c1grp {
301*724ba675SRob Herring		fsl,pins = <
302*724ba675SRob Herring			MX6QDL_PAD_EIM_D21__I2C1_SCL		0x4001b8b1
303*724ba675SRob Herring			MX6QDL_PAD_EIM_D28__I2C1_SDA		0x4001b8b1
304*724ba675SRob Herring		>;
305*724ba675SRob Herring	};
306*724ba675SRob Herring
307*724ba675SRob Herring	pinctrl_i2c1_gpio: i2c1gpiogrp {
308*724ba675SRob Herring		fsl,pins = <
309*724ba675SRob Herring			MX6QDL_PAD_EIM_D21__GPIO3_IO21		0x4001b8b1
310*724ba675SRob Herring			MX6QDL_PAD_EIM_D28__GPIO3_IO28		0x4001b8b1
311*724ba675SRob Herring		>;
312*724ba675SRob Herring	};
313*724ba675SRob Herring
314*724ba675SRob Herring	pinctrl_i2c2: i2c2grp {
315*724ba675SRob Herring		fsl,pins = <
316*724ba675SRob Herring			MX6QDL_PAD_KEY_COL3__I2C2_SCL		0x4001b8b1
317*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW3__I2C2_SDA		0x4001b8b1
318*724ba675SRob Herring		>;
319*724ba675SRob Herring	};
320*724ba675SRob Herring
321*724ba675SRob Herring	pinctrl_i2c2_gpio: i2c2gpiogrp {
322*724ba675SRob Herring		fsl,pins = <
323*724ba675SRob Herring			MX6QDL_PAD_KEY_COL3__GPIO4_IO12		0x4001b8b1
324*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW3__GPIO4_IO13		0x4001b8b1
325*724ba675SRob Herring		>;
326*724ba675SRob Herring	};
327*724ba675SRob Herring
328*724ba675SRob Herring	pinctrl_leds1: leds1grp {
329*724ba675SRob Herring		fsl,pins = <
330*724ba675SRob Herring			MX6QDL_PAD_GPIO_2__GPIO1_IO02		0x1b0b1 /* RED_LED# */
331*724ba675SRob Herring			MX6QDL_PAD_EIM_CS1__GPIO2_IO24		0x1b0b1 /* GREEN_LED# */
332*724ba675SRob Herring		>;
333*724ba675SRob Herring	};
334*724ba675SRob Herring
335*724ba675SRob Herring	pinctrl_uart1: uart1grp {
336*724ba675SRob Herring		fsl,pins = <
337*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA	0x1b0b1
338*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA	0x1b0b1
339*724ba675SRob Herring		>;
340*724ba675SRob Herring	};
341*724ba675SRob Herring
342*724ba675SRob Herring	pinctrl_uart2: uart2grp {
343*724ba675SRob Herring		fsl,pins = <
344*724ba675SRob Herring			MX6QDL_PAD_GPIO_7__UART2_TX_DATA	0x1b0b1
345*724ba675SRob Herring			MX6QDL_PAD_GPIO_8__UART2_RX_DATA	0x1b0b1
346*724ba675SRob Herring			MX6QDL_PAD_SD4_DAT6__UART2_CTS_B	0x1b0b1
347*724ba675SRob Herring			MX6QDL_PAD_SD4_DAT5__UART2_RTS_B	0x1b0b1
348*724ba675SRob Herring		>;
349*724ba675SRob Herring	};
350*724ba675SRob Herring
351*724ba675SRob Herring	pinctrl_uart3: uart3grp {
352*724ba675SRob Herring		fsl,pins = <
353*724ba675SRob Herring			MX6QDL_PAD_EIM_D24__UART3_TX_DATA	0x1b0b1
354*724ba675SRob Herring			MX6QDL_PAD_EIM_D25__UART3_RX_DATA	0x1b0b1
355*724ba675SRob Herring		>;
356*724ba675SRob Herring	};
357*724ba675SRob Herring
358*724ba675SRob Herring	pinctrl_uart4: uart4grp {
359*724ba675SRob Herring		fsl,pins = <
360*724ba675SRob Herring			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA	0x1b0b1
361*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA	0x1b0b1
362*724ba675SRob Herring		>;
363*724ba675SRob Herring	};
364*724ba675SRob Herring
365*724ba675SRob Herring	pinctrl_uart5: uart5grp {
366*724ba675SRob Herring		fsl,pins = <
367*724ba675SRob Herring			MX6QDL_PAD_KEY_COL1__UART5_TX_DATA	0x1b0b1
368*724ba675SRob Herring			MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA	0x1b0b1
369*724ba675SRob Herring		>;
370*724ba675SRob Herring	};
371*724ba675SRob Herring
372*724ba675SRob Herring	pinctrl_usbotg: usbotggrp {
373*724ba675SRob Herring		fsl,pins = <
374*724ba675SRob Herring			MX6QDL_PAD_GPIO_1__USB_OTG_ID		0x17059
375*724ba675SRob Herring		>;
376*724ba675SRob Herring	};
377*724ba675SRob Herring
378*724ba675SRob Herring	pinctrl_usdhc1: usdhc1grp {
379*724ba675SRob Herring		fsl,pins = <
380*724ba675SRob Herring			MX6QDL_PAD_SD1_CMD__SD1_CMD		0x17059
381*724ba675SRob Herring			MX6QDL_PAD_SD1_CLK__SD1_CLK		0x10059
382*724ba675SRob Herring			MX6QDL_PAD_SD1_DAT0__SD1_DATA0		0x17059
383*724ba675SRob Herring			MX6QDL_PAD_SD1_DAT1__SD1_DATA1		0x17059
384*724ba675SRob Herring			MX6QDL_PAD_SD1_DAT2__SD1_DATA2		0x17059
385*724ba675SRob Herring			MX6QDL_PAD_SD1_DAT3__SD1_DATA3		0x17059
386*724ba675SRob Herring			MX6QDL_PAD_ENET_RXD1__GPIO1_IO26	0x17059 /* WIFI IRQ */
387*724ba675SRob Herring		>;
388*724ba675SRob Herring	};
389*724ba675SRob Herring
390*724ba675SRob Herring	pinctrl_usdhc2: usdhc2grp {
391*724ba675SRob Herring		fsl,pins = <
392*724ba675SRob Herring			MX6QDL_PAD_SD2_CMD__SD2_CMD		0x17059
393*724ba675SRob Herring			MX6QDL_PAD_SD2_CLK__SD2_CLK		0x10059
394*724ba675SRob Herring			MX6QDL_PAD_SD2_DAT0__SD2_DATA0		0x17059
395*724ba675SRob Herring			MX6QDL_PAD_SD2_DAT1__SD2_DATA1		0x17059
396*724ba675SRob Herring			MX6QDL_PAD_SD2_DAT2__SD2_DATA2		0x17059
397*724ba675SRob Herring			MX6QDL_PAD_SD2_DAT3__SD2_DATA3		0x17059
398*724ba675SRob Herring			MX6QDL_PAD_EIM_EB0__GPIO2_IO28		0x1b0b1 /* EN_SD_POWER# */
399*724ba675SRob Herring		>;
400*724ba675SRob Herring	};
401*724ba675SRob Herring
402*724ba675SRob Herring	pinctrl_usdhc3: usdhc3grp {
403*724ba675SRob Herring		fsl,pins = <
404*724ba675SRob Herring			MX6QDL_PAD_SD3_CMD__SD3_CMD		0x17059
405*724ba675SRob Herring			MX6QDL_PAD_SD3_CLK__SD3_CLK		0x10059
406*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT0__SD3_DATA0		0x17059
407*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT1__SD3_DATA1		0x17059
408*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT2__SD3_DATA2		0x17059
409*724ba675SRob Herring			MX6QDL_PAD_SD3_DAT3__SD3_DATA3		0x17059
410*724ba675SRob Herring		>;
411*724ba675SRob Herring	};
412*724ba675SRob Herring};
413*724ba675SRob Herring
414*724ba675SRob Herring&pcie {
415*724ba675SRob Herring	status = "okay";
416*724ba675SRob Herring};
417*724ba675SRob Herring
418*724ba675SRob Herring&uart1 {
419*724ba675SRob Herring	pinctrl-names = "default";
420*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart1>;
421*724ba675SRob Herring	status = "okay";
422*724ba675SRob Herring};
423*724ba675SRob Herring
424*724ba675SRob Herring&uart2 {
425*724ba675SRob Herring	pinctrl-names = "default";
426*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2>;
427*724ba675SRob Herring	uart-has-rtscts;
428*724ba675SRob Herring	status = "okay";
429*724ba675SRob Herring};
430*724ba675SRob Herring
431*724ba675SRob Herring&uart3 {
432*724ba675SRob Herring	pinctrl-names = "default";
433*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart3>;
434*724ba675SRob Herring	status = "okay";
435*724ba675SRob Herring};
436*724ba675SRob Herring
437*724ba675SRob Herring&uart4 {
438*724ba675SRob Herring	pinctrl-names = "default";
439*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart4>;
440*724ba675SRob Herring	status = "okay";
441*724ba675SRob Herring};
442*724ba675SRob Herring
443*724ba675SRob Herring&uart5 {
444*724ba675SRob Herring	pinctrl-names = "default";
445*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart5>;
446*724ba675SRob Herring	status = "okay";
447*724ba675SRob Herring};
448*724ba675SRob Herring
449*724ba675SRob Herring&usbh1 {
450*724ba675SRob Herring	status = "okay";
451*724ba675SRob Herring};
452*724ba675SRob Herring
453*724ba675SRob Herring&usbotg {
454*724ba675SRob Herring	vbus-supply = <&reg_usb_otg_vbus>;
455*724ba675SRob Herring	pinctrl-names = "default";
456*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg>;
457*724ba675SRob Herring	disable-over-current;
458*724ba675SRob Herring	status = "okay";
459*724ba675SRob Herring};
460*724ba675SRob Herring
461*724ba675SRob Herring/* SD */
462*724ba675SRob Herring&usdhc2 {
463*724ba675SRob Herring	pinctrl-names = "default";
464*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
465*724ba675SRob Herring	vmmc-supply = <&reg_3p3v>;
466*724ba675SRob Herring	bus-width = <4>;
467*724ba675SRob Herring	fsl,wp-controller;
468*724ba675SRob Herring	status = "okay";
469*724ba675SRob Herring};
470*724ba675SRob Herring
471*724ba675SRob Herring/* eMMC */
472*724ba675SRob Herring&usdhc3 {
473*724ba675SRob Herring	pinctrl-names = "default";
474*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc3>;
475*724ba675SRob Herring	vmmc-supply = <&reg_3p3v>;
476*724ba675SRob Herring	bus-width = <4>;
477*724ba675SRob Herring	non-removable;
478*724ba675SRob Herring	status = "okay";
479*724ba675SRob Herring};
480