1// SPDX-License-Identifier: GPL-2.0 OR X11 2/* 3 * Copyright 2013 Boundary Devices, Inc. 4 * Copyright 2011 Freescale Semiconductor, Inc. 5 * Copyright 2011 Linaro Ltd. 6 */ 7#include <dt-bindings/gpio/gpio.h> 8#include <dt-bindings/input/input.h> 9 10/ { 11 chosen { 12 stdout-path = &uart2; 13 }; 14 15 memory@10000000 { 16 device_type = "memory"; 17 reg = <0x10000000 0x40000000>; 18 }; 19 20 reg_2p5v: regulator-2p5v { 21 compatible = "regulator-fixed"; 22 regulator-name = "2P5V"; 23 regulator-min-microvolt = <2500000>; 24 regulator-max-microvolt = <2500000>; 25 regulator-always-on; 26 }; 27 28 reg_3p3v: regulator-3p3v { 29 compatible = "regulator-fixed"; 30 regulator-name = "3P3V"; 31 regulator-min-microvolt = <3300000>; 32 regulator-max-microvolt = <3300000>; 33 regulator-always-on; 34 }; 35 36 reg_usb_otg_vbus: regulator-usb-otg-vbus { 37 compatible = "regulator-fixed"; 38 regulator-name = "usb_otg_vbus"; 39 regulator-min-microvolt = <5000000>; 40 regulator-max-microvolt = <5000000>; 41 gpio = <&gpio3 22 0>; 42 enable-active-high; 43 }; 44 45 reg_can_xcvr: regulator-can-xcvr { 46 compatible = "regulator-fixed"; 47 regulator-name = "CAN XCVR"; 48 regulator-min-microvolt = <3300000>; 49 regulator-max-microvolt = <3300000>; 50 pinctrl-names = "default"; 51 pinctrl-0 = <&pinctrl_can_xcvr>; 52 gpio = <&gpio1 2 GPIO_ACTIVE_LOW>; 53 }; 54 55 reg_wlan_vmmc: regulator-wlan-vmmc { 56 compatible = "regulator-fixed"; 57 pinctrl-names = "default"; 58 pinctrl-0 = <&pinctrl_wlan_vmmc>; 59 regulator-name = "reg_wlan_vmmc"; 60 regulator-min-microvolt = <3300000>; 61 regulator-max-microvolt = <3300000>; 62 gpio = <&gpio6 15 GPIO_ACTIVE_HIGH>; 63 startup-delay-us = <70000>; 64 enable-active-high; 65 }; 66 67 reg_usb_h1_vbus: regulator-usb-h1-vbus { 68 compatible = "regulator-fixed"; 69 pinctrl-names = "default"; 70 pinctrl-0 = <&pinctrl_usbh1>; 71 regulator-name = "usb_h1_vbus"; 72 regulator-min-microvolt = <3300000>; 73 regulator-max-microvolt = <3300000>; 74 gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>; 75 enable-active-high; 76 }; 77 78 gpio-keys { 79 compatible = "gpio-keys"; 80 pinctrl-names = "default"; 81 pinctrl-0 = <&pinctrl_gpio_keys>; 82 83 power { 84 label = "Power Button"; 85 gpios = <&gpio2 3 GPIO_ACTIVE_LOW>; 86 linux,code = <KEY_POWER>; 87 wakeup-source; 88 }; 89 90 menu { 91 label = "Menu"; 92 gpios = <&gpio2 1 GPIO_ACTIVE_LOW>; 93 linux,code = <KEY_MENU>; 94 }; 95 96 home { 97 label = "Home"; 98 gpios = <&gpio2 4 GPIO_ACTIVE_LOW>; 99 linux,code = <KEY_HOME>; 100 }; 101 102 back { 103 label = "Back"; 104 gpios = <&gpio2 2 GPIO_ACTIVE_LOW>; 105 linux,code = <KEY_BACK>; 106 }; 107 108 volume-up { 109 label = "Volume Up"; 110 gpios = <&gpio7 13 GPIO_ACTIVE_LOW>; 111 linux,code = <KEY_VOLUMEUP>; 112 }; 113 114 volume-down { 115 label = "Volume Down"; 116 gpios = <&gpio4 5 GPIO_ACTIVE_LOW>; 117 linux,code = <KEY_VOLUMEDOWN>; 118 }; 119 }; 120 121 sound { 122 compatible = "fsl,imx6q-nitrogen6x-sgtl5000", 123 "fsl,imx-audio-sgtl5000"; 124 model = "imx6q-nitrogen6x-sgtl5000"; 125 ssi-controller = <&ssi1>; 126 audio-codec = <&codec>; 127 audio-routing = 128 "MIC_IN", "Mic Jack", 129 "Mic Jack", "Mic Bias", 130 "Headphone Jack", "HP_OUT"; 131 mux-int-port = <1>; 132 mux-ext-port = <3>; 133 }; 134 135 backlight_lcd: backlight-lcd { 136 compatible = "pwm-backlight"; 137 pwms = <&pwm1 0 5000000 0>; 138 brightness-levels = <0 4 8 16 32 64 128 255>; 139 default-brightness-level = <7>; 140 power-supply = <®_3p3v>; 141 status = "okay"; 142 }; 143 144 backlight_lvds: backlight-lvds { 145 compatible = "pwm-backlight"; 146 pwms = <&pwm4 0 5000000 0>; 147 brightness-levels = <0 4 8 16 32 64 128 255>; 148 default-brightness-level = <7>; 149 power-supply = <®_3p3v>; 150 status = "okay"; 151 }; 152 153 lcd_display: disp0 { 154 compatible = "fsl,imx-parallel-display"; 155 #address-cells = <1>; 156 #size-cells = <0>; 157 interface-pix-fmt = "bgr666"; 158 pinctrl-names = "default"; 159 pinctrl-0 = <&pinctrl_j15>; 160 status = "okay"; 161 162 port@0 { 163 reg = <0>; 164 165 lcd_display_in: endpoint { 166 remote-endpoint = <&ipu1_di0_disp0>; 167 }; 168 }; 169 170 port@1 { 171 reg = <1>; 172 173 lcd_display_out: endpoint { 174 remote-endpoint = <&lcd_panel_in>; 175 }; 176 }; 177 }; 178 179 panel-lcd { 180 compatible = "okaya,rs800480t-7x0gp"; 181 backlight = <&backlight_lcd>; 182 183 port { 184 lcd_panel_in: endpoint { 185 remote-endpoint = <&lcd_display_out>; 186 }; 187 }; 188 }; 189 190 panel-lvds0 { 191 compatible = "hannstar,hsd100pxn1"; 192 backlight = <&backlight_lvds>; 193 194 port { 195 panel_in: endpoint { 196 remote-endpoint = <&lvds0_out>; 197 }; 198 }; 199 }; 200}; 201 202&audmux { 203 pinctrl-names = "default"; 204 pinctrl-0 = <&pinctrl_audmux>; 205 status = "okay"; 206}; 207 208&can1 { 209 pinctrl-names = "default"; 210 pinctrl-0 = <&pinctrl_can1>; 211 xceiver-supply = <®_can_xcvr>; 212 status = "okay"; 213}; 214 215&clks { 216 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 217 <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 218 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>, 219 <&clks IMX6QDL_CLK_PLL3_USB_OTG>; 220}; 221 222&ecspi1 { 223 cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 224 pinctrl-names = "default"; 225 pinctrl-0 = <&pinctrl_ecspi1>; 226 status = "okay"; 227 228 flash: flash@0 { 229 compatible = "sst,sst25vf016b", "jedec,spi-nor"; 230 spi-max-frequency = <20000000>; 231 reg = <0>; 232 #address-cells = <1>; 233 #size-cells = <1>; 234 235 partition@0 { 236 label = "bootloader"; 237 reg = <0x0 0xc0000>; 238 }; 239 240 partition@c0000 { 241 label = "env"; 242 reg = <0xc0000 0x2000>; 243 }; 244 245 partition@c2000 { 246 label = "splash"; 247 reg = <0xc2000 0x13e000>; 248 }; 249 }; 250}; 251 252&fec { 253 pinctrl-names = "default"; 254 pinctrl-0 = <&pinctrl_enet>; 255 phy-mode = "rgmii"; 256 phy-handle = <ðphy>; 257 phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>; 258 /delete-property/ interrupts; 259 interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>, 260 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>; 261 fsl,err006687-workaround-present; 262 status = "okay"; 263 264 mdio { 265 #address-cells = <1>; 266 #size-cells = <0>; 267 268 ethphy: ethernet-phy { 269 compatible = "ethernet-phy-ieee802.3-c22"; 270 txen-skew-ps = <0>; 271 txc-skew-ps = <3000>; 272 rxdv-skew-ps = <0>; 273 rxc-skew-ps = <3000>; 274 rxd0-skew-ps = <0>; 275 rxd1-skew-ps = <0>; 276 rxd2-skew-ps = <0>; 277 rxd3-skew-ps = <0>; 278 txd0-skew-ps = <0>; 279 txd1-skew-ps = <0>; 280 txd2-skew-ps = <0>; 281 txd3-skew-ps = <0>; 282 }; 283 }; 284}; 285 286&hdmi { 287 ddc-i2c-bus = <&i2c2>; 288 status = "okay"; 289}; 290 291&i2c1 { 292 clock-frequency = <100000>; 293 pinctrl-names = "default"; 294 pinctrl-0 = <&pinctrl_i2c1>; 295 status = "okay"; 296 297 codec: sgtl5000@a { 298 compatible = "fsl,sgtl5000"; 299 reg = <0x0a>; 300 #sound-dai-cells = <0>; 301 clocks = <&clks IMX6QDL_CLK_CKO>; 302 VDDA-supply = <®_2p5v>; 303 VDDIO-supply = <®_3p3v>; 304 }; 305 306 rtc: rtc@6f { 307 compatible = "isil,isl1208"; 308 reg = <0x6f>; 309 }; 310}; 311 312&i2c2 { 313 clock-frequency = <100000>; 314 pinctrl-names = "default"; 315 pinctrl-0 = <&pinctrl_i2c2>; 316 status = "okay"; 317}; 318 319&i2c3 { 320 clock-frequency = <100000>; 321 pinctrl-names = "default"; 322 pinctrl-0 = <&pinctrl_i2c3>; 323 status = "okay"; 324 325 touchscreen@4 { 326 compatible = "eeti,egalax_ts"; 327 reg = <0x04>; 328 interrupt-parent = <&gpio1>; 329 interrupts = <9 IRQ_TYPE_EDGE_FALLING>; 330 wakeup-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 331 }; 332 333 touchscreen@38 { 334 compatible = "edt,edt-ft5x06"; 335 reg = <0x38>; 336 interrupt-parent = <&gpio1>; 337 interrupts = <9 IRQ_TYPE_EDGE_FALLING>; 338 wakeup-source; 339 }; 340}; 341 342&iomuxc { 343 pinctrl-names = "default"; 344 pinctrl-0 = <&pinctrl_hog>; 345 346 pinctrl_hog: hoggrp { 347 fsl,pins = < 348 /* SGTL5000 sys_mclk */ 349 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x030b0 350 MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b0b0 351 >; 352 }; 353 354 pinctrl_audmux: audmuxgrp { 355 fsl,pins = < 356 MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 357 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 358 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 359 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 360 >; 361 }; 362 363 pinctrl_can1: can1grp { 364 fsl,pins = < 365 MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0 366 MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0 367 >; 368 }; 369 370 pinctrl_can_xcvr: can-xcvrgrp { 371 fsl,pins = < 372 /* Flexcan XCVR enable */ 373 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 374 >; 375 }; 376 377 pinctrl_ecspi1: ecspi1grp { 378 fsl,pins = < 379 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 380 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 381 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 382 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x000b1 /* CS */ 383 >; 384 }; 385 386 pinctrl_enet: enetgrp { 387 fsl,pins = < 388 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b0 389 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x100b0 390 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x10030 391 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x10030 392 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x10030 393 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x10030 394 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x10030 395 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x10030 396 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x100b0 397 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 398 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 399 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 400 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 401 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 402 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 403 /* Phy reset */ 404 MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x000b0 405 MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 406 >; 407 }; 408 409 pinctrl_gpio_keys: gpio-keysgrp { 410 fsl,pins = < 411 /* Power Button */ 412 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0 413 /* Menu Button */ 414 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0 415 /* Home Button */ 416 MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x1b0b0 417 /* Back Button */ 418 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0 419 /* Volume Up Button */ 420 MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x1b0b0 421 /* Volume Down Button */ 422 MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0 423 >; 424 }; 425 426 pinctrl_i2c1: i2c1grp { 427 fsl,pins = < 428 MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 429 MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 430 >; 431 }; 432 433 pinctrl_i2c2: i2c2grp { 434 fsl,pins = < 435 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 436 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 437 >; 438 }; 439 440 pinctrl_i2c3: i2c3grp { 441 fsl,pins = < 442 MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1 443 MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1 444 >; 445 }; 446 447 pinctrl_j15: j15grp { 448 fsl,pins = < 449 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 450 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 451 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 452 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 453 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10 454 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 455 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 456 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 457 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 458 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 459 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 460 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 461 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 462 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 463 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 464 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 465 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 466 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 467 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 468 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 469 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 470 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 471 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 472 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 473 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 474 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 475 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 476 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 477 >; 478 }; 479 480 pinctrl_pwm1: pwm1grp { 481 fsl,pins = < 482 MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1 483 >; 484 }; 485 486 pinctrl_pwm3: pwm3grp { 487 fsl,pins = < 488 MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1 489 >; 490 }; 491 492 pinctrl_pwm4: pwm4grp { 493 fsl,pins = < 494 MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 495 >; 496 }; 497 498 pinctrl_uart1: uart1grp { 499 fsl,pins = < 500 MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 501 MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 502 >; 503 }; 504 505 pinctrl_uart2: uart2grp { 506 fsl,pins = < 507 MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 508 MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 509 >; 510 }; 511 512 pinctrl_usbh1: usbh1grp { 513 fsl,pins = < 514 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x030b0 515 >; 516 }; 517 518 pinctrl_usbotg: usbotggrp { 519 fsl,pins = < 520 MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 521 MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x1b0b0 522 /* power enable, high active */ 523 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x000b0 524 >; 525 }; 526 527 pinctrl_usdhc2: usdhc2grp { 528 fsl,pins = < 529 MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17071 530 MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10071 531 MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17071 532 MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17071 533 MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17071 534 MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17071 535 >; 536 }; 537 538 pinctrl_usdhc3: usdhc3grp { 539 fsl,pins = < 540 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 541 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 542 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 543 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 544 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 545 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 546 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */ 547 >; 548 }; 549 550 pinctrl_usdhc4: usdhc4grp { 551 fsl,pins = < 552 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 553 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059 554 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 555 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 556 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 557 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 558 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0 /* CD */ 559 >; 560 }; 561 562 pinctrl_wlan_vmmc: wlan-vmmcgrp { 563 fsl,pins = < 564 MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x100b0 565 MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x000b0 566 MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x000b0 567 MX6QDL_PAD_SD1_CLK__OSC32K_32K_OUT 0x000b0 568 >; 569 }; 570}; 571 572&ipu1_di0_disp0 { 573 remote-endpoint = <&lcd_display_in>; 574}; 575 576&ldb { 577 status = "okay"; 578 579 lvds-channel@0 { 580 status = "okay"; 581 582 port@4 { 583 reg = <4>; 584 585 lvds0_out: endpoint { 586 remote-endpoint = <&panel_in>; 587 }; 588 }; 589 }; 590}; 591 592&pcie { 593 status = "okay"; 594}; 595 596&pwm1 { 597 pinctrl-names = "default"; 598 pinctrl-0 = <&pinctrl_pwm1>; 599 status = "okay"; 600}; 601 602&pwm3 { 603 pinctrl-names = "default"; 604 pinctrl-0 = <&pinctrl_pwm3>; 605 status = "okay"; 606}; 607 608&pwm4 { 609 pinctrl-names = "default"; 610 pinctrl-0 = <&pinctrl_pwm4>; 611 status = "okay"; 612}; 613 614&ssi1 { 615 status = "okay"; 616}; 617 618&uart1 { 619 pinctrl-names = "default"; 620 pinctrl-0 = <&pinctrl_uart1>; 621 status = "okay"; 622}; 623 624&uart2 { 625 pinctrl-names = "default"; 626 pinctrl-0 = <&pinctrl_uart2>; 627 status = "okay"; 628}; 629 630&usbh1 { 631 vbus-supply = <®_usb_h1_vbus>; 632 status = "okay"; 633}; 634 635&usbotg { 636 vbus-supply = <®_usb_otg_vbus>; 637 pinctrl-names = "default"; 638 pinctrl-0 = <&pinctrl_usbotg>; 639 disable-over-current; 640 status = "okay"; 641}; 642 643&usdhc2 { 644 pinctrl-names = "default"; 645 pinctrl-0 = <&pinctrl_usdhc2>; 646 bus-width = <4>; 647 non-removable; 648 vmmc-supply = <®_wlan_vmmc>; 649 cap-power-off-card; 650 keep-power-in-suspend; 651 status = "okay"; 652 653 #address-cells = <1>; 654 #size-cells = <0>; 655 wlcore: wlcore@2 { 656 compatible = "ti,wl1271"; 657 reg = <2>; 658 interrupt-parent = <&gpio6>; 659 interrupts = <14 IRQ_TYPE_LEVEL_HIGH>; 660 ref-clock-frequency = <38400000>; 661 }; 662}; 663 664&usdhc3 { 665 pinctrl-names = "default"; 666 pinctrl-0 = <&pinctrl_usdhc3>; 667 cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 668 vmmc-supply = <®_3p3v>; 669 status = "okay"; 670}; 671 672&usdhc4 { 673 pinctrl-names = "default"; 674 pinctrl-0 = <&pinctrl_usdhc4>; 675 cd-gpios = <&gpio2 6 GPIO_ACTIVE_LOW>; 676 vmmc-supply = <®_3p3v>; 677 status = "okay"; 678}; 679