1config ARM 2 bool 3 default y 4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE 5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7 select ARCH_HAVE_CUSTOM_GPIO_H 8 select ARCH_WANT_IPC_PARSE_VERSION 9 select BUILDTIME_EXTABLE_SORT if MMU 10 select CLONE_BACKWARDS 11 select CPU_PM if (SUSPEND || CPU_IDLE) 12 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 13 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 14 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 15 select GENERIC_IDLE_POLL_SETUP 16 select GENERIC_IRQ_PROBE 17 select GENERIC_IRQ_SHOW 18 select GENERIC_PCI_IOMAP 19 select GENERIC_SCHED_CLOCK 20 select GENERIC_SMP_IDLE_THREAD 21 select GENERIC_STRNCPY_FROM_USER 22 select GENERIC_STRNLEN_USER 23 select HARDIRQS_SW_RESEND 24 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 25 select HAVE_ARCH_KGDB 26 select HAVE_ARCH_SECCOMP_FILTER 27 select HAVE_ARCH_TRACEHOOK 28 select HAVE_BPF_JIT 29 select HAVE_CONTEXT_TRACKING 30 select HAVE_C_RECORDMCOUNT 31 select HAVE_DEBUG_KMEMLEAK 32 select HAVE_DMA_API_DEBUG 33 select HAVE_DMA_ATTRS 34 select HAVE_DMA_CONTIGUOUS if MMU 35 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 36 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 37 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 38 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 39 select HAVE_GENERIC_DMA_COHERENT 40 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 41 select HAVE_IDE if PCI || ISA || PCMCIA 42 select HAVE_IRQ_TIME_ACCOUNTING 43 select HAVE_KERNEL_GZIP 44 select HAVE_KERNEL_LZ4 45 select HAVE_KERNEL_LZMA 46 select HAVE_KERNEL_LZO 47 select HAVE_KERNEL_XZ 48 select HAVE_KPROBES if !XIP_KERNEL 49 select HAVE_KRETPROBES if (HAVE_KPROBES) 50 select HAVE_MEMBLOCK 51 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 52 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 53 select HAVE_PERF_EVENTS 54 select HAVE_REGS_AND_STACK_ACCESS_API 55 select HAVE_SYSCALL_TRACEPOINTS 56 select HAVE_UID16 57 select IRQ_FORCED_THREADING 58 select KTIME_SCALAR 59 select MODULES_USE_ELF_REL 60 select OLD_SIGACTION 61 select OLD_SIGSUSPEND3 62 select PERF_USE_VMALLOC 63 select RTC_LIB 64 select SYS_SUPPORTS_APM_EMULATION 65 # Above selects are sorted alphabetically; please add new ones 66 # according to that. Thanks. 67 help 68 The ARM series is a line of low-power-consumption RISC chip designs 69 licensed by ARM Ltd and targeted at embedded applications and 70 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 71 manufactured, but legacy ARM-based PC hardware remains popular in 72 Europe. There is an ARM Linux project with a web page at 73 <http://www.arm.linux.org.uk/>. 74 75config ARM_HAS_SG_CHAIN 76 bool 77 78config NEED_SG_DMA_LENGTH 79 bool 80 81config ARM_DMA_USE_IOMMU 82 bool 83 select ARM_HAS_SG_CHAIN 84 select NEED_SG_DMA_LENGTH 85 86if ARM_DMA_USE_IOMMU 87 88config ARM_DMA_IOMMU_ALIGNMENT 89 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 90 range 4 9 91 default 8 92 help 93 DMA mapping framework by default aligns all buffers to the smallest 94 PAGE_SIZE order which is greater than or equal to the requested buffer 95 size. This works well for buffers up to a few hundreds kilobytes, but 96 for larger buffers it just a waste of address space. Drivers which has 97 relatively small addressing window (like 64Mib) might run out of 98 virtual space with just a few allocations. 99 100 With this parameter you can specify the maximum PAGE_SIZE order for 101 DMA IOMMU buffers. Larger buffers will be aligned only to this 102 specified order. The order is expressed as a power of two multiplied 103 by the PAGE_SIZE. 104 105endif 106 107config HAVE_PWM 108 bool 109 110config MIGHT_HAVE_PCI 111 bool 112 113config SYS_SUPPORTS_APM_EMULATION 114 bool 115 116config HAVE_TCM 117 bool 118 select GENERIC_ALLOCATOR 119 120config HAVE_PROC_CPU 121 bool 122 123config NO_IOPORT 124 bool 125 126config EISA 127 bool 128 ---help--- 129 The Extended Industry Standard Architecture (EISA) bus was 130 developed as an open alternative to the IBM MicroChannel bus. 131 132 The EISA bus provided some of the features of the IBM MicroChannel 133 bus while maintaining backward compatibility with cards made for 134 the older ISA bus. The EISA bus saw limited use between 1988 and 135 1995 when it was made obsolete by the PCI bus. 136 137 Say Y here if you are building a kernel for an EISA-based machine. 138 139 Otherwise, say N. 140 141config SBUS 142 bool 143 144config STACKTRACE_SUPPORT 145 bool 146 default y 147 148config HAVE_LATENCYTOP_SUPPORT 149 bool 150 depends on !SMP 151 default y 152 153config LOCKDEP_SUPPORT 154 bool 155 default y 156 157config TRACE_IRQFLAGS_SUPPORT 158 bool 159 default y 160 161config RWSEM_GENERIC_SPINLOCK 162 bool 163 default y 164 165config RWSEM_XCHGADD_ALGORITHM 166 bool 167 168config ARCH_HAS_ILOG2_U32 169 bool 170 171config ARCH_HAS_ILOG2_U64 172 bool 173 174config ARCH_HAS_CPUFREQ 175 bool 176 help 177 Internal node to signify that the ARCH has CPUFREQ support 178 and that the relevant menu configurations are displayed for 179 it. 180 181config ARCH_HAS_BANDGAP 182 bool 183 184config GENERIC_HWEIGHT 185 bool 186 default y 187 188config GENERIC_CALIBRATE_DELAY 189 bool 190 default y 191 192config ARCH_MAY_HAVE_PC_FDC 193 bool 194 195config ZONE_DMA 196 bool 197 198config NEED_DMA_MAP_STATE 199 def_bool y 200 201config ARCH_HAS_DMA_SET_COHERENT_MASK 202 bool 203 204config GENERIC_ISA_DMA 205 bool 206 207config FIQ 208 bool 209 210config NEED_RET_TO_USER 211 bool 212 213config ARCH_MTD_XIP 214 bool 215 216config VECTORS_BASE 217 hex 218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 219 default DRAM_BASE if REMAP_VECTORS_TO_RAM 220 default 0x00000000 221 help 222 The base address of exception vectors. This must be two pages 223 in size. 224 225config ARM_PATCH_PHYS_VIRT 226 bool "Patch physical to virtual translations at runtime" if EMBEDDED 227 default y 228 depends on !XIP_KERNEL && MMU 229 depends on !ARCH_REALVIEW || !SPARSEMEM 230 help 231 Patch phys-to-virt and virt-to-phys translation functions at 232 boot and module load time according to the position of the 233 kernel in system memory. 234 235 This can only be used with non-XIP MMU kernels where the base 236 of physical memory is at a 16MB boundary. 237 238 Only disable this option if you know that you do not require 239 this feature (eg, building a kernel for a single machine) and 240 you need to shrink the kernel to the minimal size. 241 242config NEED_MACH_GPIO_H 243 bool 244 help 245 Select this when mach/gpio.h is required to provide special 246 definitions for this platform. The need for mach/gpio.h should 247 be avoided when possible. 248 249config NEED_MACH_IO_H 250 bool 251 help 252 Select this when mach/io.h is required to provide special 253 definitions for this platform. The need for mach/io.h should 254 be avoided when possible. 255 256config NEED_MACH_MEMORY_H 257 bool 258 help 259 Select this when mach/memory.h is required to provide special 260 definitions for this platform. The need for mach/memory.h should 261 be avoided when possible. 262 263config PHYS_OFFSET 264 hex "Physical address of main memory" if MMU 265 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 266 default DRAM_BASE if !MMU 267 help 268 Please provide the physical address corresponding to the 269 location of main memory in your system. 270 271config GENERIC_BUG 272 def_bool y 273 depends on BUG 274 275source "init/Kconfig" 276 277source "kernel/Kconfig.freezer" 278 279menu "System Type" 280 281config MMU 282 bool "MMU-based Paged Memory Management Support" 283 default y 284 help 285 Select if you want MMU-based virtualised addressing space 286 support by paged memory management. If unsure, say 'Y'. 287 288# 289# The "ARM system type" choice list is ordered alphabetically by option 290# text. Please add new entries in the option alphabetic order. 291# 292choice 293 prompt "ARM system type" 294 default ARCH_VERSATILE if !MMU 295 default ARCH_MULTIPLATFORM if MMU 296 297config ARCH_MULTIPLATFORM 298 bool "Allow multiple platforms to be selected" 299 depends on MMU 300 select ARM_PATCH_PHYS_VIRT 301 select AUTO_ZRELADDR 302 select COMMON_CLK 303 select MULTI_IRQ_HANDLER 304 select SPARSE_IRQ 305 select USE_OF 306 307config ARCH_INTEGRATOR 308 bool "ARM Ltd. Integrator family" 309 select ARCH_HAS_CPUFREQ 310 select ARM_AMBA 311 select COMMON_CLK 312 select COMMON_CLK_VERSATILE 313 select GENERIC_CLOCKEVENTS 314 select HAVE_TCM 315 select ICST 316 select MULTI_IRQ_HANDLER 317 select NEED_MACH_MEMORY_H 318 select PLAT_VERSATILE 319 select SPARSE_IRQ 320 select VERSATILE_FPGA_IRQ 321 help 322 Support for ARM's Integrator platform. 323 324config ARCH_REALVIEW 325 bool "ARM Ltd. RealView family" 326 select ARCH_WANT_OPTIONAL_GPIOLIB 327 select ARM_AMBA 328 select ARM_TIMER_SP804 329 select COMMON_CLK 330 select COMMON_CLK_VERSATILE 331 select GENERIC_CLOCKEVENTS 332 select GPIO_PL061 if GPIOLIB 333 select ICST 334 select NEED_MACH_MEMORY_H 335 select PLAT_VERSATILE 336 select PLAT_VERSATILE_CLCD 337 help 338 This enables support for ARM Ltd RealView boards. 339 340config ARCH_VERSATILE 341 bool "ARM Ltd. Versatile family" 342 select ARCH_WANT_OPTIONAL_GPIOLIB 343 select ARM_AMBA 344 select ARM_TIMER_SP804 345 select ARM_VIC 346 select CLKDEV_LOOKUP 347 select GENERIC_CLOCKEVENTS 348 select HAVE_MACH_CLKDEV 349 select ICST 350 select PLAT_VERSATILE 351 select PLAT_VERSATILE_CLCD 352 select PLAT_VERSATILE_CLOCK 353 select VERSATILE_FPGA_IRQ 354 help 355 This enables support for ARM Ltd Versatile board. 356 357config ARCH_AT91 358 bool "Atmel AT91" 359 select ARCH_REQUIRE_GPIOLIB 360 select CLKDEV_LOOKUP 361 select HAVE_CLK 362 select IRQ_DOMAIN 363 select NEED_MACH_GPIO_H 364 select NEED_MACH_IO_H if PCCARD 365 select PINCTRL 366 select PINCTRL_AT91 if USE_OF 367 help 368 This enables support for systems based on Atmel 369 AT91RM9200 and AT91SAM9* processors. 370 371config ARCH_CLPS711X 372 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 373 select ARCH_REQUIRE_GPIOLIB 374 select AUTO_ZRELADDR 375 select CLKDEV_LOOKUP 376 select CLKSRC_MMIO 377 select COMMON_CLK 378 select CPU_ARM720T 379 select GENERIC_CLOCKEVENTS 380 select MFD_SYSCON 381 select MULTI_IRQ_HANDLER 382 select SPARSE_IRQ 383 help 384 Support for Cirrus Logic 711x/721x/731x based boards. 385 386config ARCH_GEMINI 387 bool "Cortina Systems Gemini" 388 select ARCH_REQUIRE_GPIOLIB 389 select ARCH_USES_GETTIMEOFFSET 390 select CPU_FA526 391 select NEED_MACH_GPIO_H 392 help 393 Support for the Cortina Systems Gemini family SoCs 394 395config ARCH_EBSA110 396 bool "EBSA-110" 397 select ARCH_USES_GETTIMEOFFSET 398 select CPU_SA110 399 select ISA 400 select NEED_MACH_IO_H 401 select NEED_MACH_MEMORY_H 402 select NO_IOPORT 403 help 404 This is an evaluation board for the StrongARM processor available 405 from Digital. It has limited hardware on-board, including an 406 Ethernet interface, two PCMCIA sockets, two serial ports and a 407 parallel port. 408 409config ARCH_EP93XX 410 bool "EP93xx-based" 411 select ARCH_HAS_HOLES_MEMORYMODEL 412 select ARCH_REQUIRE_GPIOLIB 413 select ARCH_USES_GETTIMEOFFSET 414 select ARM_AMBA 415 select ARM_VIC 416 select CLKDEV_LOOKUP 417 select CPU_ARM920T 418 select NEED_MACH_MEMORY_H 419 help 420 This enables support for the Cirrus EP93xx series of CPUs. 421 422config ARCH_FOOTBRIDGE 423 bool "FootBridge" 424 select CPU_SA110 425 select FOOTBRIDGE 426 select GENERIC_CLOCKEVENTS 427 select HAVE_IDE 428 select NEED_MACH_IO_H if !MMU 429 select NEED_MACH_MEMORY_H 430 help 431 Support for systems based on the DC21285 companion chip 432 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 433 434config ARCH_NETX 435 bool "Hilscher NetX based" 436 select ARM_VIC 437 select CLKSRC_MMIO 438 select CPU_ARM926T 439 select GENERIC_CLOCKEVENTS 440 help 441 This enables support for systems based on the Hilscher NetX Soc 442 443config ARCH_IOP13XX 444 bool "IOP13xx-based" 445 depends on MMU 446 select CPU_XSC3 447 select NEED_MACH_MEMORY_H 448 select NEED_RET_TO_USER 449 select PCI 450 select PLAT_IOP 451 select VMSPLIT_1G 452 help 453 Support for Intel's IOP13XX (XScale) family of processors. 454 455config ARCH_IOP32X 456 bool "IOP32x-based" 457 depends on MMU 458 select ARCH_REQUIRE_GPIOLIB 459 select CPU_XSCALE 460 select GPIO_IOP 461 select NEED_MACH_GPIO_H 462 select NEED_RET_TO_USER 463 select PCI 464 select PLAT_IOP 465 help 466 Support for Intel's 80219 and IOP32X (XScale) family of 467 processors. 468 469config ARCH_IOP33X 470 bool "IOP33x-based" 471 depends on MMU 472 select ARCH_REQUIRE_GPIOLIB 473 select CPU_XSCALE 474 select GPIO_IOP 475 select NEED_MACH_GPIO_H 476 select NEED_RET_TO_USER 477 select PCI 478 select PLAT_IOP 479 help 480 Support for Intel's IOP33X (XScale) family of processors. 481 482config ARCH_IXP4XX 483 bool "IXP4xx-based" 484 depends on MMU 485 select ARCH_HAS_DMA_SET_COHERENT_MASK 486 select ARCH_REQUIRE_GPIOLIB 487 select CLKSRC_MMIO 488 select CPU_XSCALE 489 select DMABOUNCE if PCI 490 select GENERIC_CLOCKEVENTS 491 select MIGHT_HAVE_PCI 492 select NEED_MACH_IO_H 493 select USB_EHCI_BIG_ENDIAN_DESC 494 select USB_EHCI_BIG_ENDIAN_MMIO 495 help 496 Support for Intel's IXP4XX (XScale) family of processors. 497 498config ARCH_DOVE 499 bool "Marvell Dove" 500 select ARCH_REQUIRE_GPIOLIB 501 select CPU_PJ4 502 select GENERIC_CLOCKEVENTS 503 select MIGHT_HAVE_PCI 504 select MVEBU_MBUS 505 select PINCTRL 506 select PINCTRL_DOVE 507 select PLAT_ORION_LEGACY 508 select USB_ARCH_HAS_EHCI 509 help 510 Support for the Marvell Dove SoC 88AP510 511 512config ARCH_KIRKWOOD 513 bool "Marvell Kirkwood" 514 select ARCH_HAS_CPUFREQ 515 select ARCH_REQUIRE_GPIOLIB 516 select CPU_FEROCEON 517 select GENERIC_CLOCKEVENTS 518 select MVEBU_MBUS 519 select PCI 520 select PCI_QUIRKS 521 select PINCTRL 522 select PINCTRL_KIRKWOOD 523 select PLAT_ORION_LEGACY 524 help 525 Support for the following Marvell Kirkwood series SoCs: 526 88F6180, 88F6192 and 88F6281. 527 528config ARCH_MV78XX0 529 bool "Marvell MV78xx0" 530 select ARCH_REQUIRE_GPIOLIB 531 select CPU_FEROCEON 532 select GENERIC_CLOCKEVENTS 533 select MVEBU_MBUS 534 select PCI 535 select PLAT_ORION_LEGACY 536 help 537 Support for the following Marvell MV78xx0 series SoCs: 538 MV781x0, MV782x0. 539 540config ARCH_ORION5X 541 bool "Marvell Orion" 542 depends on MMU 543 select ARCH_REQUIRE_GPIOLIB 544 select CPU_FEROCEON 545 select GENERIC_CLOCKEVENTS 546 select MVEBU_MBUS 547 select PCI 548 select PLAT_ORION_LEGACY 549 help 550 Support for the following Marvell Orion 5x series SoCs: 551 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 552 Orion-2 (5281), Orion-1-90 (6183). 553 554config ARCH_MMP 555 bool "Marvell PXA168/910/MMP2" 556 depends on MMU 557 select ARCH_REQUIRE_GPIOLIB 558 select CLKDEV_LOOKUP 559 select GENERIC_ALLOCATOR 560 select GENERIC_CLOCKEVENTS 561 select GPIO_PXA 562 select IRQ_DOMAIN 563 select MULTI_IRQ_HANDLER 564 select NEED_MACH_GPIO_H 565 select PINCTRL 566 select PLAT_PXA 567 select SPARSE_IRQ 568 help 569 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 570 571config ARCH_KS8695 572 bool "Micrel/Kendin KS8695" 573 select ARCH_REQUIRE_GPIOLIB 574 select CLKSRC_MMIO 575 select CPU_ARM922T 576 select GENERIC_CLOCKEVENTS 577 select NEED_MACH_MEMORY_H 578 help 579 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 580 System-on-Chip devices. 581 582config ARCH_W90X900 583 bool "Nuvoton W90X900 CPU" 584 select ARCH_REQUIRE_GPIOLIB 585 select CLKDEV_LOOKUP 586 select CLKSRC_MMIO 587 select CPU_ARM926T 588 select GENERIC_CLOCKEVENTS 589 help 590 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 591 At present, the w90x900 has been renamed nuc900, regarding 592 the ARM series product line, you can login the following 593 link address to know more. 594 595 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 596 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 597 598config ARCH_LPC32XX 599 bool "NXP LPC32XX" 600 select ARCH_REQUIRE_GPIOLIB 601 select ARM_AMBA 602 select CLKDEV_LOOKUP 603 select CLKSRC_MMIO 604 select CPU_ARM926T 605 select GENERIC_CLOCKEVENTS 606 select HAVE_IDE 607 select HAVE_PWM 608 select USB_ARCH_HAS_OHCI 609 select USE_OF 610 help 611 Support for the NXP LPC32XX family of processors 612 613config ARCH_PXA 614 bool "PXA2xx/PXA3xx-based" 615 depends on MMU 616 select ARCH_HAS_CPUFREQ 617 select ARCH_MTD_XIP 618 select ARCH_REQUIRE_GPIOLIB 619 select ARM_CPU_SUSPEND if PM 620 select AUTO_ZRELADDR 621 select CLKDEV_LOOKUP 622 select CLKSRC_MMIO 623 select GENERIC_CLOCKEVENTS 624 select GPIO_PXA 625 select HAVE_IDE 626 select MULTI_IRQ_HANDLER 627 select NEED_MACH_GPIO_H 628 select PLAT_PXA 629 select SPARSE_IRQ 630 help 631 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 632 633config ARCH_MSM 634 bool "Qualcomm MSM" 635 select ARCH_REQUIRE_GPIOLIB 636 select CLKDEV_LOOKUP 637 select CLKSRC_OF if OF 638 select COMMON_CLK 639 select GENERIC_CLOCKEVENTS 640 help 641 Support for Qualcomm MSM/QSD based systems. This runs on the 642 apps processor of the MSM/QSD and depends on a shared memory 643 interface to the modem processor which runs the baseband 644 stack and controls some vital subsystems 645 (clock and power control, etc). 646 647config ARCH_SHMOBILE 648 bool "Renesas SH-Mobile / R-Mobile" 649 select ARM_PATCH_PHYS_VIRT 650 select CLKDEV_LOOKUP 651 select GENERIC_CLOCKEVENTS 652 select HAVE_ARM_SCU if SMP 653 select HAVE_ARM_TWD if SMP 654 select HAVE_CLK 655 select HAVE_MACH_CLKDEV 656 select HAVE_SMP 657 select MIGHT_HAVE_CACHE_L2X0 658 select MULTI_IRQ_HANDLER 659 select NO_IOPORT 660 select PINCTRL 661 select PM_GENERIC_DOMAINS if PM 662 select SPARSE_IRQ 663 help 664 Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 665 666config ARCH_RPC 667 bool "RiscPC" 668 select ARCH_ACORN 669 select ARCH_MAY_HAVE_PC_FDC 670 select ARCH_SPARSEMEM_ENABLE 671 select ARCH_USES_GETTIMEOFFSET 672 select FIQ 673 select HAVE_IDE 674 select HAVE_PATA_PLATFORM 675 select ISA_DMA_API 676 select NEED_MACH_IO_H 677 select NEED_MACH_MEMORY_H 678 select NO_IOPORT 679 select VIRT_TO_BUS 680 help 681 On the Acorn Risc-PC, Linux can support the internal IDE disk and 682 CD-ROM interface, serial and parallel port, and the floppy drive. 683 684config ARCH_SA1100 685 bool "SA1100-based" 686 select ARCH_HAS_CPUFREQ 687 select ARCH_MTD_XIP 688 select ARCH_REQUIRE_GPIOLIB 689 select ARCH_SPARSEMEM_ENABLE 690 select CLKDEV_LOOKUP 691 select CLKSRC_MMIO 692 select CPU_FREQ 693 select CPU_SA1100 694 select GENERIC_CLOCKEVENTS 695 select HAVE_IDE 696 select ISA 697 select NEED_MACH_GPIO_H 698 select NEED_MACH_MEMORY_H 699 select SPARSE_IRQ 700 help 701 Support for StrongARM 11x0 based boards. 702 703config ARCH_S3C24XX 704 bool "Samsung S3C24XX SoCs" 705 select ARCH_HAS_CPUFREQ 706 select ARCH_REQUIRE_GPIOLIB 707 select CLKDEV_LOOKUP 708 select CLKSRC_SAMSUNG_PWM 709 select GENERIC_CLOCKEVENTS 710 select GPIO_SAMSUNG 711 select HAVE_CLK 712 select HAVE_S3C2410_I2C if I2C 713 select HAVE_S3C2410_WATCHDOG if WATCHDOG 714 select HAVE_S3C_RTC if RTC_CLASS 715 select MULTI_IRQ_HANDLER 716 select NEED_MACH_GPIO_H 717 select NEED_MACH_IO_H 718 select SAMSUNG_ATAGS 719 help 720 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 721 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 722 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 723 Samsung SMDK2410 development board (and derivatives). 724 725config ARCH_S3C64XX 726 bool "Samsung S3C64XX" 727 select ARCH_HAS_CPUFREQ 728 select ARCH_REQUIRE_GPIOLIB 729 select ARM_VIC 730 select CLKDEV_LOOKUP 731 select CLKSRC_SAMSUNG_PWM 732 select CPU_V6 733 select GENERIC_CLOCKEVENTS 734 select GPIO_SAMSUNG 735 select HAVE_CLK 736 select HAVE_S3C2410_I2C if I2C 737 select HAVE_S3C2410_WATCHDOG if WATCHDOG 738 select HAVE_TCM 739 select NEED_MACH_GPIO_H 740 select NO_IOPORT 741 select PLAT_SAMSUNG 742 select S3C_DEV_NAND 743 select S3C_GPIO_TRACK 744 select SAMSUNG_ATAGS 745 select SAMSUNG_CLKSRC 746 select SAMSUNG_GPIOLIB_4BIT 747 select SAMSUNG_WDT_RESET 748 select USB_ARCH_HAS_OHCI 749 help 750 Samsung S3C64XX series based systems 751 752config ARCH_S5P64X0 753 bool "Samsung S5P6440 S5P6450" 754 select CLKDEV_LOOKUP 755 select CLKSRC_SAMSUNG_PWM 756 select CPU_V6 757 select GENERIC_CLOCKEVENTS 758 select GPIO_SAMSUNG 759 select HAVE_CLK 760 select HAVE_S3C2410_I2C if I2C 761 select HAVE_S3C2410_WATCHDOG if WATCHDOG 762 select HAVE_S3C_RTC if RTC_CLASS 763 select NEED_MACH_GPIO_H 764 select SAMSUNG_ATAGS 765 select SAMSUNG_WDT_RESET 766 help 767 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 768 SMDK6450. 769 770config ARCH_S5PC100 771 bool "Samsung S5PC100" 772 select ARCH_REQUIRE_GPIOLIB 773 select CLKDEV_LOOKUP 774 select CLKSRC_SAMSUNG_PWM 775 select CPU_V7 776 select GENERIC_CLOCKEVENTS 777 select GPIO_SAMSUNG 778 select HAVE_CLK 779 select HAVE_S3C2410_I2C if I2C 780 select HAVE_S3C2410_WATCHDOG if WATCHDOG 781 select HAVE_S3C_RTC if RTC_CLASS 782 select NEED_MACH_GPIO_H 783 select SAMSUNG_ATAGS 784 select SAMSUNG_WDT_RESET 785 help 786 Samsung S5PC100 series based systems 787 788config ARCH_S5PV210 789 bool "Samsung S5PV210/S5PC110" 790 select ARCH_HAS_CPUFREQ 791 select ARCH_HAS_HOLES_MEMORYMODEL 792 select ARCH_SPARSEMEM_ENABLE 793 select CLKDEV_LOOKUP 794 select CLKSRC_SAMSUNG_PWM 795 select CPU_V7 796 select GENERIC_CLOCKEVENTS 797 select GPIO_SAMSUNG 798 select HAVE_CLK 799 select HAVE_S3C2410_I2C if I2C 800 select HAVE_S3C2410_WATCHDOG if WATCHDOG 801 select HAVE_S3C_RTC if RTC_CLASS 802 select NEED_MACH_GPIO_H 803 select NEED_MACH_MEMORY_H 804 select SAMSUNG_ATAGS 805 help 806 Samsung S5PV210/S5PC110 series based systems 807 808config ARCH_EXYNOS 809 bool "Samsung EXYNOS" 810 select ARCH_HAS_CPUFREQ 811 select ARCH_HAS_HOLES_MEMORYMODEL 812 select ARCH_REQUIRE_GPIOLIB 813 select ARCH_SPARSEMEM_ENABLE 814 select ARM_GIC 815 select CLKDEV_LOOKUP 816 select COMMON_CLK 817 select CPU_V7 818 select GENERIC_CLOCKEVENTS 819 select HAVE_CLK 820 select HAVE_S3C2410_I2C if I2C 821 select HAVE_S3C2410_WATCHDOG if WATCHDOG 822 select HAVE_S3C_RTC if RTC_CLASS 823 select NEED_MACH_MEMORY_H 824 select SPARSE_IRQ 825 select USE_OF 826 help 827 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 828 829config ARCH_SHARK 830 bool "Shark" 831 select ARCH_USES_GETTIMEOFFSET 832 select CPU_SA110 833 select ISA 834 select ISA_DMA 835 select NEED_MACH_MEMORY_H 836 select PCI 837 select VIRT_TO_BUS 838 select ZONE_DMA 839 help 840 Support for the StrongARM based Digital DNARD machine, also known 841 as "Shark" (<http://www.shark-linux.de/shark.html>). 842 843config ARCH_DAVINCI 844 bool "TI DaVinci" 845 select ARCH_HAS_HOLES_MEMORYMODEL 846 select ARCH_REQUIRE_GPIOLIB 847 select CLKDEV_LOOKUP 848 select GENERIC_ALLOCATOR 849 select GENERIC_CLOCKEVENTS 850 select GENERIC_IRQ_CHIP 851 select HAVE_IDE 852 select NEED_MACH_GPIO_H 853 select TI_PRIV_EDMA 854 select USE_OF 855 select ZONE_DMA 856 help 857 Support for TI's DaVinci platform. 858 859config ARCH_OMAP1 860 bool "TI OMAP1" 861 depends on MMU 862 select ARCH_HAS_CPUFREQ 863 select ARCH_HAS_HOLES_MEMORYMODEL 864 select ARCH_OMAP 865 select ARCH_REQUIRE_GPIOLIB 866 select CLKDEV_LOOKUP 867 select CLKSRC_MMIO 868 select GENERIC_CLOCKEVENTS 869 select GENERIC_IRQ_CHIP 870 select HAVE_CLK 871 select HAVE_IDE 872 select IRQ_DOMAIN 873 select NEED_MACH_IO_H if PCCARD 874 select NEED_MACH_MEMORY_H 875 help 876 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 877 878endchoice 879 880menu "Multiple platform selection" 881 depends on ARCH_MULTIPLATFORM 882 883comment "CPU Core family selection" 884 885config ARCH_MULTI_V4T 886 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 887 depends on !ARCH_MULTI_V6_V7 888 select ARCH_MULTI_V4_V5 889 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 890 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 891 CPU_ARM925T || CPU_ARM940T) 892 893config ARCH_MULTI_V5 894 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 895 depends on !ARCH_MULTI_V6_V7 896 select ARCH_MULTI_V4_V5 897 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \ 898 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 899 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 900 901config ARCH_MULTI_V4_V5 902 bool 903 904config ARCH_MULTI_V6 905 bool "ARMv6 based platforms (ARM11)" 906 select ARCH_MULTI_V6_V7 907 select CPU_V6 908 909config ARCH_MULTI_V7 910 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 911 default y 912 select ARCH_MULTI_V6_V7 913 select CPU_V7 914 915config ARCH_MULTI_V6_V7 916 bool 917 918config ARCH_MULTI_CPU_AUTO 919 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 920 select ARCH_MULTI_V5 921 922endmenu 923 924# 925# This is sorted alphabetically by mach-* pathname. However, plat-* 926# Kconfigs may be included either alphabetically (according to the 927# plat- suffix) or along side the corresponding mach-* source. 928# 929source "arch/arm/mach-mvebu/Kconfig" 930 931source "arch/arm/mach-at91/Kconfig" 932 933source "arch/arm/mach-bcm/Kconfig" 934 935source "arch/arm/mach-bcm2835/Kconfig" 936 937source "arch/arm/mach-clps711x/Kconfig" 938 939source "arch/arm/mach-cns3xxx/Kconfig" 940 941source "arch/arm/mach-davinci/Kconfig" 942 943source "arch/arm/mach-dove/Kconfig" 944 945source "arch/arm/mach-ep93xx/Kconfig" 946 947source "arch/arm/mach-footbridge/Kconfig" 948 949source "arch/arm/mach-gemini/Kconfig" 950 951source "arch/arm/mach-highbank/Kconfig" 952 953source "arch/arm/mach-integrator/Kconfig" 954 955source "arch/arm/mach-iop32x/Kconfig" 956 957source "arch/arm/mach-iop33x/Kconfig" 958 959source "arch/arm/mach-iop13xx/Kconfig" 960 961source "arch/arm/mach-ixp4xx/Kconfig" 962 963source "arch/arm/mach-keystone/Kconfig" 964 965source "arch/arm/mach-kirkwood/Kconfig" 966 967source "arch/arm/mach-ks8695/Kconfig" 968 969source "arch/arm/mach-msm/Kconfig" 970 971source "arch/arm/mach-mv78xx0/Kconfig" 972 973source "arch/arm/mach-imx/Kconfig" 974 975source "arch/arm/mach-mxs/Kconfig" 976 977source "arch/arm/mach-netx/Kconfig" 978 979source "arch/arm/mach-nomadik/Kconfig" 980 981source "arch/arm/mach-nspire/Kconfig" 982 983source "arch/arm/plat-omap/Kconfig" 984 985source "arch/arm/mach-omap1/Kconfig" 986 987source "arch/arm/mach-omap2/Kconfig" 988 989source "arch/arm/mach-orion5x/Kconfig" 990 991source "arch/arm/mach-picoxcell/Kconfig" 992 993source "arch/arm/mach-pxa/Kconfig" 994source "arch/arm/plat-pxa/Kconfig" 995 996source "arch/arm/mach-mmp/Kconfig" 997 998source "arch/arm/mach-realview/Kconfig" 999 1000source "arch/arm/mach-rockchip/Kconfig" 1001 1002source "arch/arm/mach-sa1100/Kconfig" 1003 1004source "arch/arm/plat-samsung/Kconfig" 1005 1006source "arch/arm/mach-socfpga/Kconfig" 1007 1008source "arch/arm/mach-spear/Kconfig" 1009 1010source "arch/arm/mach-sti/Kconfig" 1011 1012source "arch/arm/mach-s3c24xx/Kconfig" 1013 1014if ARCH_S3C64XX 1015source "arch/arm/mach-s3c64xx/Kconfig" 1016endif 1017 1018source "arch/arm/mach-s5p64x0/Kconfig" 1019 1020source "arch/arm/mach-s5pc100/Kconfig" 1021 1022source "arch/arm/mach-s5pv210/Kconfig" 1023 1024source "arch/arm/mach-exynos/Kconfig" 1025 1026source "arch/arm/mach-shmobile/Kconfig" 1027 1028source "arch/arm/mach-sunxi/Kconfig" 1029 1030source "arch/arm/mach-prima2/Kconfig" 1031 1032source "arch/arm/mach-tegra/Kconfig" 1033 1034source "arch/arm/mach-u300/Kconfig" 1035 1036source "arch/arm/mach-ux500/Kconfig" 1037 1038source "arch/arm/mach-versatile/Kconfig" 1039 1040source "arch/arm/mach-vexpress/Kconfig" 1041source "arch/arm/plat-versatile/Kconfig" 1042 1043source "arch/arm/mach-virt/Kconfig" 1044 1045source "arch/arm/mach-vt8500/Kconfig" 1046 1047source "arch/arm/mach-w90x900/Kconfig" 1048 1049source "arch/arm/mach-zynq/Kconfig" 1050 1051# Definitions to make life easier 1052config ARCH_ACORN 1053 bool 1054 1055config PLAT_IOP 1056 bool 1057 select GENERIC_CLOCKEVENTS 1058 1059config PLAT_ORION 1060 bool 1061 select CLKSRC_MMIO 1062 select COMMON_CLK 1063 select GENERIC_IRQ_CHIP 1064 select IRQ_DOMAIN 1065 1066config PLAT_ORION_LEGACY 1067 bool 1068 select PLAT_ORION 1069 1070config PLAT_PXA 1071 bool 1072 1073config PLAT_VERSATILE 1074 bool 1075 1076config ARM_TIMER_SP804 1077 bool 1078 select CLKSRC_MMIO 1079 select CLKSRC_OF if OF 1080 1081source arch/arm/mm/Kconfig 1082 1083config ARM_NR_BANKS 1084 int 1085 default 16 if ARCH_EP93XX 1086 default 8 1087 1088config IWMMXT 1089 bool "Enable iWMMXt support" if !CPU_PJ4 1090 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1091 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1092 help 1093 Enable support for iWMMXt context switching at run time if 1094 running on a CPU that supports it. 1095 1096config XSCALE_PMU 1097 bool 1098 depends on CPU_XSCALE 1099 default y 1100 1101config MULTI_IRQ_HANDLER 1102 bool 1103 help 1104 Allow each machine to specify it's own IRQ handler at run time. 1105 1106if !MMU 1107source "arch/arm/Kconfig-nommu" 1108endif 1109 1110config PJ4B_ERRATA_4742 1111 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 1112 depends on CPU_PJ4B && MACH_ARMADA_370 1113 default y 1114 help 1115 When coming out of either a Wait for Interrupt (WFI) or a Wait for 1116 Event (WFE) IDLE states, a specific timing sensitivity exists between 1117 the retiring WFI/WFE instructions and the newly issued subsequent 1118 instructions. This sensitivity can result in a CPU hang scenario. 1119 Workaround: 1120 The software must insert either a Data Synchronization Barrier (DSB) 1121 or Data Memory Barrier (DMB) command immediately after the WFI/WFE 1122 instruction 1123 1124config ARM_ERRATA_326103 1125 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1126 depends on CPU_V6 1127 help 1128 Executing a SWP instruction to read-only memory does not set bit 11 1129 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1130 treat the access as a read, preventing a COW from occurring and 1131 causing the faulting task to livelock. 1132 1133config ARM_ERRATA_411920 1134 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1135 depends on CPU_V6 || CPU_V6K 1136 help 1137 Invalidation of the Instruction Cache operation can 1138 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 1139 It does not affect the MPCore. This option enables the ARM Ltd. 1140 recommended workaround. 1141 1142config ARM_ERRATA_430973 1143 bool "ARM errata: Stale prediction on replaced interworking branch" 1144 depends on CPU_V7 1145 help 1146 This option enables the workaround for the 430973 Cortex-A8 1147 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 1148 interworking branch is replaced with another code sequence at the 1149 same virtual address, whether due to self-modifying code or virtual 1150 to physical address re-mapping, Cortex-A8 does not recover from the 1151 stale interworking branch prediction. This results in Cortex-A8 1152 executing the new code sequence in the incorrect ARM or Thumb state. 1153 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 1154 and also flushes the branch target cache at every context switch. 1155 Note that setting specific bits in the ACTLR register may not be 1156 available in non-secure mode. 1157 1158config ARM_ERRATA_458693 1159 bool "ARM errata: Processor deadlock when a false hazard is created" 1160 depends on CPU_V7 1161 depends on !ARCH_MULTIPLATFORM 1162 help 1163 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1164 erratum. For very specific sequences of memory operations, it is 1165 possible for a hazard condition intended for a cache line to instead 1166 be incorrectly associated with a different cache line. This false 1167 hazard might then cause a processor deadlock. The workaround enables 1168 the L1 caching of the NEON accesses and disables the PLD instruction 1169 in the ACTLR register. Note that setting specific bits in the ACTLR 1170 register may not be available in non-secure mode. 1171 1172config ARM_ERRATA_460075 1173 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 1174 depends on CPU_V7 1175 depends on !ARCH_MULTIPLATFORM 1176 help 1177 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 1178 erratum. Any asynchronous access to the L2 cache may encounter a 1179 situation in which recent store transactions to the L2 cache are lost 1180 and overwritten with stale memory contents from external memory. The 1181 workaround disables the write-allocate mode for the L2 cache via the 1182 ACTLR register. Note that setting specific bits in the ACTLR register 1183 may not be available in non-secure mode. 1184 1185config ARM_ERRATA_742230 1186 bool "ARM errata: DMB operation may be faulty" 1187 depends on CPU_V7 && SMP 1188 depends on !ARCH_MULTIPLATFORM 1189 help 1190 This option enables the workaround for the 742230 Cortex-A9 1191 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1192 between two write operations may not ensure the correct visibility 1193 ordering of the two writes. This workaround sets a specific bit in 1194 the diagnostic register of the Cortex-A9 which causes the DMB 1195 instruction to behave as a DSB, ensuring the correct behaviour of 1196 the two writes. 1197 1198config ARM_ERRATA_742231 1199 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1200 depends on CPU_V7 && SMP 1201 depends on !ARCH_MULTIPLATFORM 1202 help 1203 This option enables the workaround for the 742231 Cortex-A9 1204 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1205 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1206 accessing some data located in the same cache line, may get corrupted 1207 data due to bad handling of the address hazard when the line gets 1208 replaced from one of the CPUs at the same time as another CPU is 1209 accessing it. This workaround sets specific bits in the diagnostic 1210 register of the Cortex-A9 which reduces the linefill issuing 1211 capabilities of the processor. 1212 1213config PL310_ERRATA_588369 1214 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 1215 depends on CACHE_L2X0 1216 help 1217 The PL310 L2 cache controller implements three types of Clean & 1218 Invalidate maintenance operations: by Physical Address 1219 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 1220 They are architecturally defined to behave as the execution of a 1221 clean operation followed immediately by an invalidate operation, 1222 both performing to the same memory location. This functionality 1223 is not correctly implemented in PL310 as clean lines are not 1224 invalidated as a result of these operations. 1225 1226config ARM_ERRATA_643719 1227 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 1228 depends on CPU_V7 && SMP 1229 help 1230 This option enables the workaround for the 643719 Cortex-A9 (prior to 1231 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 1232 register returns zero when it should return one. The workaround 1233 corrects this value, ensuring cache maintenance operations which use 1234 it behave as intended and avoiding data corruption. 1235 1236config ARM_ERRATA_720789 1237 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1238 depends on CPU_V7 1239 help 1240 This option enables the workaround for the 720789 Cortex-A9 (prior to 1241 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1242 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1243 As a consequence of this erratum, some TLB entries which should be 1244 invalidated are not, resulting in an incoherency in the system page 1245 tables. The workaround changes the TLB flushing routines to invalidate 1246 entries regardless of the ASID. 1247 1248config PL310_ERRATA_727915 1249 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 1250 depends on CACHE_L2X0 1251 help 1252 PL310 implements the Clean & Invalidate by Way L2 cache maintenance 1253 operation (offset 0x7FC). This operation runs in background so that 1254 PL310 can handle normal accesses while it is in progress. Under very 1255 rare circumstances, due to this erratum, write data can be lost when 1256 PL310 treats a cacheable write transaction during a Clean & 1257 Invalidate by Way operation. 1258 1259config ARM_ERRATA_743622 1260 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1261 depends on CPU_V7 1262 depends on !ARCH_MULTIPLATFORM 1263 help 1264 This option enables the workaround for the 743622 Cortex-A9 1265 (r2p*) erratum. Under very rare conditions, a faulty 1266 optimisation in the Cortex-A9 Store Buffer may lead to data 1267 corruption. This workaround sets a specific bit in the diagnostic 1268 register of the Cortex-A9 which disables the Store Buffer 1269 optimisation, preventing the defect from occurring. This has no 1270 visible impact on the overall performance or power consumption of the 1271 processor. 1272 1273config ARM_ERRATA_751472 1274 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1275 depends on CPU_V7 1276 depends on !ARCH_MULTIPLATFORM 1277 help 1278 This option enables the workaround for the 751472 Cortex-A9 (prior 1279 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1280 completion of a following broadcasted operation if the second 1281 operation is received by a CPU before the ICIALLUIS has completed, 1282 potentially leading to corrupted entries in the cache or TLB. 1283 1284config PL310_ERRATA_753970 1285 bool "PL310 errata: cache sync operation may be faulty" 1286 depends on CACHE_PL310 1287 help 1288 This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1289 1290 Under some condition the effect of cache sync operation on 1291 the store buffer still remains when the operation completes. 1292 This means that the store buffer is always asked to drain and 1293 this prevents it from merging any further writes. The workaround 1294 is to replace the normal offset of cache sync operation (0x730) 1295 by another offset targeting an unmapped PL310 register 0x740. 1296 This has the same effect as the cache sync operation: store buffer 1297 drain and waiting for all buffers empty. 1298 1299config ARM_ERRATA_754322 1300 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1301 depends on CPU_V7 1302 help 1303 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1304 r3p*) erratum. A speculative memory access may cause a page table walk 1305 which starts prior to an ASID switch but completes afterwards. This 1306 can populate the micro-TLB with a stale entry which may be hit with 1307 the new ASID. This workaround places two dsb instructions in the mm 1308 switching code so that no page table walks can cross the ASID switch. 1309 1310config ARM_ERRATA_754327 1311 bool "ARM errata: no automatic Store Buffer drain" 1312 depends on CPU_V7 && SMP 1313 help 1314 This option enables the workaround for the 754327 Cortex-A9 (prior to 1315 r2p0) erratum. The Store Buffer does not have any automatic draining 1316 mechanism and therefore a livelock may occur if an external agent 1317 continuously polls a memory location waiting to observe an update. 1318 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1319 written polling loops from denying visibility of updates to memory. 1320 1321config ARM_ERRATA_364296 1322 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1323 depends on CPU_V6 1324 help 1325 This options enables the workaround for the 364296 ARM1136 1326 r0p2 erratum (possible cache data corruption with 1327 hit-under-miss enabled). It sets the undocumented bit 31 in 1328 the auxiliary control register and the FI bit in the control 1329 register, thus disabling hit-under-miss without putting the 1330 processor into full low interrupt latency mode. ARM11MPCore 1331 is not affected. 1332 1333config ARM_ERRATA_764369 1334 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1335 depends on CPU_V7 && SMP 1336 help 1337 This option enables the workaround for erratum 764369 1338 affecting Cortex-A9 MPCore with two or more processors (all 1339 current revisions). Under certain timing circumstances, a data 1340 cache line maintenance operation by MVA targeting an Inner 1341 Shareable memory region may fail to proceed up to either the 1342 Point of Coherency or to the Point of Unification of the 1343 system. This workaround adds a DSB instruction before the 1344 relevant cache maintenance functions and sets a specific bit 1345 in the diagnostic control register of the SCU. 1346 1347config PL310_ERRATA_769419 1348 bool "PL310 errata: no automatic Store Buffer drain" 1349 depends on CACHE_L2X0 1350 help 1351 On revisions of the PL310 prior to r3p2, the Store Buffer does 1352 not automatically drain. This can cause normal, non-cacheable 1353 writes to be retained when the memory system is idle, leading 1354 to suboptimal I/O performance for drivers using coherent DMA. 1355 This option adds a write barrier to the cpu_idle loop so that, 1356 on systems with an outer cache, the store buffer is drained 1357 explicitly. 1358 1359config ARM_ERRATA_775420 1360 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1361 depends on CPU_V7 1362 help 1363 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1364 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1365 operation aborts with MMU exception, it might cause the processor 1366 to deadlock. This workaround puts DSB before executing ISB if 1367 an abort may occur on cache maintenance. 1368 1369config ARM_ERRATA_798181 1370 bool "ARM errata: TLBI/DSB failure on Cortex-A15" 1371 depends on CPU_V7 && SMP 1372 help 1373 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 1374 adequately shooting down all use of the old entries. This 1375 option enables the Linux kernel workaround for this erratum 1376 which sends an IPI to the CPUs that are running the same ASID 1377 as the one being invalidated. 1378 1379config ARM_ERRATA_773022 1380 bool "ARM errata: incorrect instructions may be executed from loop buffer" 1381 depends on CPU_V7 1382 help 1383 This option enables the workaround for the 773022 Cortex-A15 1384 (up to r0p4) erratum. In certain rare sequences of code, the 1385 loop buffer may deliver incorrect instructions. This 1386 workaround disables the loop buffer to avoid the erratum. 1387 1388endmenu 1389 1390source "arch/arm/common/Kconfig" 1391 1392menu "Bus support" 1393 1394config ARM_AMBA 1395 bool 1396 1397config ISA 1398 bool 1399 help 1400 Find out whether you have ISA slots on your motherboard. ISA is the 1401 name of a bus system, i.e. the way the CPU talks to the other stuff 1402 inside your box. Other bus systems are PCI, EISA, MicroChannel 1403 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1404 newer boards don't support it. If you have ISA, say Y, otherwise N. 1405 1406# Select ISA DMA controller support 1407config ISA_DMA 1408 bool 1409 select ISA_DMA_API 1410 1411# Select ISA DMA interface 1412config ISA_DMA_API 1413 bool 1414 1415config PCI 1416 bool "PCI support" if MIGHT_HAVE_PCI 1417 help 1418 Find out whether you have a PCI motherboard. PCI is the name of a 1419 bus system, i.e. the way the CPU talks to the other stuff inside 1420 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1421 VESA. If you have PCI, say Y, otherwise N. 1422 1423config PCI_DOMAINS 1424 bool 1425 depends on PCI 1426 1427config PCI_NANOENGINE 1428 bool "BSE nanoEngine PCI support" 1429 depends on SA1100_NANOENGINE 1430 help 1431 Enable PCI on the BSE nanoEngine board. 1432 1433config PCI_SYSCALL 1434 def_bool PCI 1435 1436# Select the host bridge type 1437config PCI_HOST_VIA82C505 1438 bool 1439 depends on PCI && ARCH_SHARK 1440 default y 1441 1442config PCI_HOST_ITE8152 1443 bool 1444 depends on PCI && MACH_ARMCORE 1445 default y 1446 select DMABOUNCE 1447 1448source "drivers/pci/Kconfig" 1449source "drivers/pci/pcie/Kconfig" 1450 1451source "drivers/pcmcia/Kconfig" 1452 1453endmenu 1454 1455menu "Kernel Features" 1456 1457config HAVE_SMP 1458 bool 1459 help 1460 This option should be selected by machines which have an SMP- 1461 capable CPU. 1462 1463 The only effect of this option is to make the SMP-related 1464 options available to the user for configuration. 1465 1466config SMP 1467 bool "Symmetric Multi-Processing" 1468 depends on CPU_V6K || CPU_V7 1469 depends on GENERIC_CLOCKEVENTS 1470 depends on HAVE_SMP 1471 depends on MMU || ARM_MPU 1472 select USE_GENERIC_SMP_HELPERS 1473 help 1474 This enables support for systems with more than one CPU. If you have 1475 a system with only one CPU, like most personal computers, say N. If 1476 you have a system with more than one CPU, say Y. 1477 1478 If you say N here, the kernel will run on single and multiprocessor 1479 machines, but will use only one CPU of a multiprocessor machine. If 1480 you say Y here, the kernel will run on many, but not all, single 1481 processor machines. On a single processor machine, the kernel will 1482 run faster if you say N here. 1483 1484 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1485 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1486 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1487 1488 If you don't know what to do here, say N. 1489 1490config SMP_ON_UP 1491 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1492 depends on SMP && !XIP_KERNEL && MMU 1493 default y 1494 help 1495 SMP kernels contain instructions which fail on non-SMP processors. 1496 Enabling this option allows the kernel to modify itself to make 1497 these instructions safe. Disabling it allows about 1K of space 1498 savings. 1499 1500 If you don't know what to do here, say Y. 1501 1502config ARM_CPU_TOPOLOGY 1503 bool "Support cpu topology definition" 1504 depends on SMP && CPU_V7 1505 default y 1506 help 1507 Support ARM cpu topology definition. The MPIDR register defines 1508 affinity between processors which is then used to describe the cpu 1509 topology of an ARM System. 1510 1511config SCHED_MC 1512 bool "Multi-core scheduler support" 1513 depends on ARM_CPU_TOPOLOGY 1514 help 1515 Multi-core scheduler support improves the CPU scheduler's decision 1516 making when dealing with multi-core CPU chips at a cost of slightly 1517 increased overhead in some places. If unsure say N here. 1518 1519config SCHED_SMT 1520 bool "SMT scheduler support" 1521 depends on ARM_CPU_TOPOLOGY 1522 help 1523 Improves the CPU scheduler's decision making when dealing with 1524 MultiThreading at a cost of slightly increased overhead in some 1525 places. If unsure say N here. 1526 1527config HAVE_ARM_SCU 1528 bool 1529 help 1530 This option enables support for the ARM system coherency unit 1531 1532config HAVE_ARM_ARCH_TIMER 1533 bool "Architected timer support" 1534 depends on CPU_V7 1535 select ARM_ARCH_TIMER 1536 help 1537 This option enables support for the ARM architected timer 1538 1539config HAVE_ARM_TWD 1540 bool 1541 depends on SMP 1542 select CLKSRC_OF if OF 1543 help 1544 This options enables support for the ARM timer and watchdog unit 1545 1546config MCPM 1547 bool "Multi-Cluster Power Management" 1548 depends on CPU_V7 && SMP 1549 help 1550 This option provides the common power management infrastructure 1551 for (multi-)cluster based systems, such as big.LITTLE based 1552 systems. 1553 1554choice 1555 prompt "Memory split" 1556 default VMSPLIT_3G 1557 help 1558 Select the desired split between kernel and user memory. 1559 1560 If you are not absolutely sure what you are doing, leave this 1561 option alone! 1562 1563 config VMSPLIT_3G 1564 bool "3G/1G user/kernel split" 1565 config VMSPLIT_2G 1566 bool "2G/2G user/kernel split" 1567 config VMSPLIT_1G 1568 bool "1G/3G user/kernel split" 1569endchoice 1570 1571config PAGE_OFFSET 1572 hex 1573 default 0x40000000 if VMSPLIT_1G 1574 default 0x80000000 if VMSPLIT_2G 1575 default 0xC0000000 1576 1577config NR_CPUS 1578 int "Maximum number of CPUs (2-32)" 1579 range 2 32 1580 depends on SMP 1581 default "4" 1582 1583config HOTPLUG_CPU 1584 bool "Support for hot-pluggable CPUs" 1585 depends on SMP 1586 help 1587 Say Y here to experiment with turning CPUs off and on. CPUs 1588 can be controlled through /sys/devices/system/cpu. 1589 1590config ARM_PSCI 1591 bool "Support for the ARM Power State Coordination Interface (PSCI)" 1592 depends on CPU_V7 1593 help 1594 Say Y here if you want Linux to communicate with system firmware 1595 implementing the PSCI specification for CPU-centric power 1596 management operations described in ARM document number ARM DEN 1597 0022A ("Power State Coordination Interface System Software on 1598 ARM processors"). 1599 1600# The GPIO number here must be sorted by descending number. In case of 1601# a multiplatform kernel, we just want the highest value required by the 1602# selected platforms. 1603config ARCH_NR_GPIO 1604 int 1605 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1606 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX 1607 default 392 if ARCH_U8500 1608 default 352 if ARCH_VT8500 1609 default 288 if ARCH_SUNXI 1610 default 264 if MACH_H4700 1611 default 0 1612 help 1613 Maximum number of GPIOs in the system. 1614 1615 If unsure, leave the default value. 1616 1617source kernel/Kconfig.preempt 1618 1619config HZ_FIXED 1620 int 1621 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1622 ARCH_S5PV210 || ARCH_EXYNOS4 1623 default AT91_TIMER_HZ if ARCH_AT91 1624 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1625 default 0 1626 1627choice 1628 depends on HZ_FIXED = 0 1629 prompt "Timer frequency" 1630 1631config HZ_100 1632 bool "100 Hz" 1633 1634config HZ_200 1635 bool "200 Hz" 1636 1637config HZ_250 1638 bool "250 Hz" 1639 1640config HZ_300 1641 bool "300 Hz" 1642 1643config HZ_500 1644 bool "500 Hz" 1645 1646config HZ_1000 1647 bool "1000 Hz" 1648 1649endchoice 1650 1651config HZ 1652 int 1653 default HZ_FIXED if HZ_FIXED != 0 1654 default 100 if HZ_100 1655 default 200 if HZ_200 1656 default 250 if HZ_250 1657 default 300 if HZ_300 1658 default 500 if HZ_500 1659 default 1000 1660 1661config SCHED_HRTICK 1662 def_bool HIGH_RES_TIMERS 1663 1664config SCHED_HRTICK 1665 def_bool HIGH_RES_TIMERS 1666 1667config THUMB2_KERNEL 1668 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1669 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1670 default y if CPU_THUMBONLY 1671 select AEABI 1672 select ARM_ASM_UNIFIED 1673 select ARM_UNWIND 1674 help 1675 By enabling this option, the kernel will be compiled in 1676 Thumb-2 mode. A compiler/assembler that understand the unified 1677 ARM-Thumb syntax is needed. 1678 1679 If unsure, say N. 1680 1681config THUMB2_AVOID_R_ARM_THM_JUMP11 1682 bool "Work around buggy Thumb-2 short branch relocations in gas" 1683 depends on THUMB2_KERNEL && MODULES 1684 default y 1685 help 1686 Various binutils versions can resolve Thumb-2 branches to 1687 locally-defined, preemptible global symbols as short-range "b.n" 1688 branch instructions. 1689 1690 This is a problem, because there's no guarantee the final 1691 destination of the symbol, or any candidate locations for a 1692 trampoline, are within range of the branch. For this reason, the 1693 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1694 relocation in modules at all, and it makes little sense to add 1695 support. 1696 1697 The symptom is that the kernel fails with an "unsupported 1698 relocation" error when loading some modules. 1699 1700 Until fixed tools are available, passing 1701 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1702 code which hits this problem, at the cost of a bit of extra runtime 1703 stack usage in some cases. 1704 1705 The problem is described in more detail at: 1706 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1707 1708 Only Thumb-2 kernels are affected. 1709 1710 Unless you are sure your tools don't have this problem, say Y. 1711 1712config ARM_ASM_UNIFIED 1713 bool 1714 1715config AEABI 1716 bool "Use the ARM EABI to compile the kernel" 1717 help 1718 This option allows for the kernel to be compiled using the latest 1719 ARM ABI (aka EABI). This is only useful if you are using a user 1720 space environment that is also compiled with EABI. 1721 1722 Since there are major incompatibilities between the legacy ABI and 1723 EABI, especially with regard to structure member alignment, this 1724 option also changes the kernel syscall calling convention to 1725 disambiguate both ABIs and allow for backward compatibility support 1726 (selected with CONFIG_OABI_COMPAT). 1727 1728 To use this you need GCC version 4.0.0 or later. 1729 1730config OABI_COMPAT 1731 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1732 depends on AEABI && !THUMB2_KERNEL 1733 default y 1734 help 1735 This option preserves the old syscall interface along with the 1736 new (ARM EABI) one. It also provides a compatibility layer to 1737 intercept syscalls that have structure arguments which layout 1738 in memory differs between the legacy ABI and the new ARM EABI 1739 (only for non "thumb" binaries). This option adds a tiny 1740 overhead to all syscalls and produces a slightly larger kernel. 1741 If you know you'll be using only pure EABI user space then you 1742 can say N here. If this option is not selected and you attempt 1743 to execute a legacy ABI binary then the result will be 1744 UNPREDICTABLE (in fact it can be predicted that it won't work 1745 at all). If in doubt say Y. 1746 1747config ARCH_HAS_HOLES_MEMORYMODEL 1748 bool 1749 1750config ARCH_SPARSEMEM_ENABLE 1751 bool 1752 1753config ARCH_SPARSEMEM_DEFAULT 1754 def_bool ARCH_SPARSEMEM_ENABLE 1755 1756config ARCH_SELECT_MEMORY_MODEL 1757 def_bool ARCH_SPARSEMEM_ENABLE 1758 1759config HAVE_ARCH_PFN_VALID 1760 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1761 1762config HIGHMEM 1763 bool "High Memory Support" 1764 depends on MMU 1765 help 1766 The address space of ARM processors is only 4 Gigabytes large 1767 and it has to accommodate user address space, kernel address 1768 space as well as some memory mapped IO. That means that, if you 1769 have a large amount of physical memory and/or IO, not all of the 1770 memory can be "permanently mapped" by the kernel. The physical 1771 memory that is not permanently mapped is called "high memory". 1772 1773 Depending on the selected kernel/user memory split, minimum 1774 vmalloc space and actual amount of RAM, you may not need this 1775 option which should result in a slightly faster kernel. 1776 1777 If unsure, say n. 1778 1779config HIGHPTE 1780 bool "Allocate 2nd-level pagetables from highmem" 1781 depends on HIGHMEM 1782 1783config HW_PERF_EVENTS 1784 bool "Enable hardware performance counter support for perf events" 1785 depends on PERF_EVENTS 1786 default y 1787 help 1788 Enable hardware performance counter support for perf events. If 1789 disabled, perf events will use software events only. 1790 1791config SYS_SUPPORTS_HUGETLBFS 1792 def_bool y 1793 depends on ARM_LPAE 1794 1795config HAVE_ARCH_TRANSPARENT_HUGEPAGE 1796 def_bool y 1797 depends on ARM_LPAE 1798 1799config ARCH_WANT_GENERAL_HUGETLB 1800 def_bool y 1801 1802source "mm/Kconfig" 1803 1804config FORCE_MAX_ZONEORDER 1805 int "Maximum zone order" if ARCH_SHMOBILE 1806 range 11 64 if ARCH_SHMOBILE 1807 default "12" if SOC_AM33XX 1808 default "9" if SA1111 1809 default "11" 1810 help 1811 The kernel memory allocator divides physically contiguous memory 1812 blocks into "zones", where each zone is a power of two number of 1813 pages. This option selects the largest power of two that the kernel 1814 keeps in the memory allocator. If you need to allocate very large 1815 blocks of physically contiguous memory, then you may need to 1816 increase this value. 1817 1818 This config option is actually maximum order plus one. For example, 1819 a value of 11 means that the largest free memory block is 2^10 pages. 1820 1821config ALIGNMENT_TRAP 1822 bool 1823 depends on CPU_CP15_MMU 1824 default y if !ARCH_EBSA110 1825 select HAVE_PROC_CPU if PROC_FS 1826 help 1827 ARM processors cannot fetch/store information which is not 1828 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1829 address divisible by 4. On 32-bit ARM processors, these non-aligned 1830 fetch/store instructions will be emulated in software if you say 1831 here, which has a severe performance impact. This is necessary for 1832 correct operation of some network protocols. With an IP-only 1833 configuration it is safe to say N, otherwise say Y. 1834 1835config UACCESS_WITH_MEMCPY 1836 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1837 depends on MMU 1838 default y if CPU_FEROCEON 1839 help 1840 Implement faster copy_to_user and clear_user methods for CPU 1841 cores where a 8-word STM instruction give significantly higher 1842 memory write throughput than a sequence of individual 32bit stores. 1843 1844 A possible side effect is a slight increase in scheduling latency 1845 between threads sharing the same address space if they invoke 1846 such copy operations with large buffers. 1847 1848 However, if the CPU data cache is using a write-allocate mode, 1849 this option is unlikely to provide any performance gain. 1850 1851config SECCOMP 1852 bool 1853 prompt "Enable seccomp to safely compute untrusted bytecode" 1854 ---help--- 1855 This kernel feature is useful for number crunching applications 1856 that may need to compute untrusted bytecode during their 1857 execution. By using pipes or other transports made available to 1858 the process as file descriptors supporting the read/write 1859 syscalls, it's possible to isolate those applications in 1860 their own address space using seccomp. Once seccomp is 1861 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1862 and the task is only allowed to execute a few safe syscalls 1863 defined by each seccomp mode. 1864 1865config CC_STACKPROTECTOR 1866 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1867 help 1868 This option turns on the -fstack-protector GCC feature. This 1869 feature puts, at the beginning of functions, a canary value on 1870 the stack just before the return address, and validates 1871 the value just before actually returning. Stack based buffer 1872 overflows (that need to overwrite this return address) now also 1873 overwrite the canary, which gets detected and the attack is then 1874 neutralized via a kernel panic. 1875 This feature requires gcc version 4.2 or above. 1876 1877config XEN_DOM0 1878 def_bool y 1879 depends on XEN 1880 1881config XEN 1882 bool "Xen guest support on ARM (EXPERIMENTAL)" 1883 depends on ARM && AEABI && OF 1884 depends on CPU_V7 && !CPU_V6 1885 depends on !GENERIC_ATOMIC64 1886 select ARM_PSCI 1887 help 1888 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1889 1890endmenu 1891 1892menu "Boot options" 1893 1894config USE_OF 1895 bool "Flattened Device Tree support" 1896 select IRQ_DOMAIN 1897 select OF 1898 select OF_EARLY_FLATTREE 1899 help 1900 Include support for flattened device tree machine descriptions. 1901 1902config ATAGS 1903 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1904 default y 1905 help 1906 This is the traditional way of passing data to the kernel at boot 1907 time. If you are solely relying on the flattened device tree (or 1908 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1909 to remove ATAGS support from your kernel binary. If unsure, 1910 leave this to y. 1911 1912config DEPRECATED_PARAM_STRUCT 1913 bool "Provide old way to pass kernel parameters" 1914 depends on ATAGS 1915 help 1916 This was deprecated in 2001 and announced to live on for 5 years. 1917 Some old boot loaders still use this way. 1918 1919# Compressed boot loader in ROM. Yes, we really want to ask about 1920# TEXT and BSS so we preserve their values in the config files. 1921config ZBOOT_ROM_TEXT 1922 hex "Compressed ROM boot loader base address" 1923 default "0" 1924 help 1925 The physical address at which the ROM-able zImage is to be 1926 placed in the target. Platforms which normally make use of 1927 ROM-able zImage formats normally set this to a suitable 1928 value in their defconfig file. 1929 1930 If ZBOOT_ROM is not enabled, this has no effect. 1931 1932config ZBOOT_ROM_BSS 1933 hex "Compressed ROM boot loader BSS address" 1934 default "0" 1935 help 1936 The base address of an area of read/write memory in the target 1937 for the ROM-able zImage which must be available while the 1938 decompressor is running. It must be large enough to hold the 1939 entire decompressed kernel plus an additional 128 KiB. 1940 Platforms which normally make use of ROM-able zImage formats 1941 normally set this to a suitable value in their defconfig file. 1942 1943 If ZBOOT_ROM is not enabled, this has no effect. 1944 1945config ZBOOT_ROM 1946 bool "Compressed boot loader in ROM/flash" 1947 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1948 help 1949 Say Y here if you intend to execute your compressed kernel image 1950 (zImage) directly from ROM or flash. If unsure, say N. 1951 1952choice 1953 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1954 depends on ZBOOT_ROM && ARCH_SH7372 1955 default ZBOOT_ROM_NONE 1956 help 1957 Include experimental SD/MMC loading code in the ROM-able zImage. 1958 With this enabled it is possible to write the ROM-able zImage 1959 kernel image to an MMC or SD card and boot the kernel straight 1960 from the reset vector. At reset the processor Mask ROM will load 1961 the first part of the ROM-able zImage which in turn loads the 1962 rest the kernel image to RAM. 1963 1964config ZBOOT_ROM_NONE 1965 bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1966 help 1967 Do not load image from SD or MMC 1968 1969config ZBOOT_ROM_MMCIF 1970 bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1971 help 1972 Load image from MMCIF hardware block. 1973 1974config ZBOOT_ROM_SH_MOBILE_SDHI 1975 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1976 help 1977 Load image from SDHI hardware block 1978 1979endchoice 1980 1981config ARM_APPENDED_DTB 1982 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1983 depends on OF && !ZBOOT_ROM 1984 help 1985 With this option, the boot code will look for a device tree binary 1986 (DTB) appended to zImage 1987 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1988 1989 This is meant as a backward compatibility convenience for those 1990 systems with a bootloader that can't be upgraded to accommodate 1991 the documented boot protocol using a device tree. 1992 1993 Beware that there is very little in terms of protection against 1994 this option being confused by leftover garbage in memory that might 1995 look like a DTB header after a reboot if no actual DTB is appended 1996 to zImage. Do not leave this option active in a production kernel 1997 if you don't intend to always append a DTB. Proper passing of the 1998 location into r2 of a bootloader provided DTB is always preferable 1999 to this option. 2000 2001config ARM_ATAG_DTB_COMPAT 2002 bool "Supplement the appended DTB with traditional ATAG information" 2003 depends on ARM_APPENDED_DTB 2004 help 2005 Some old bootloaders can't be updated to a DTB capable one, yet 2006 they provide ATAGs with memory configuration, the ramdisk address, 2007 the kernel cmdline string, etc. Such information is dynamically 2008 provided by the bootloader and can't always be stored in a static 2009 DTB. To allow a device tree enabled kernel to be used with such 2010 bootloaders, this option allows zImage to extract the information 2011 from the ATAG list and store it at run time into the appended DTB. 2012 2013choice 2014 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2015 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2016 2017config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2018 bool "Use bootloader kernel arguments if available" 2019 help 2020 Uses the command-line options passed by the boot loader instead of 2021 the device tree bootargs property. If the boot loader doesn't provide 2022 any, the device tree bootargs property will be used. 2023 2024config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2025 bool "Extend with bootloader kernel arguments" 2026 help 2027 The command-line arguments provided by the boot loader will be 2028 appended to the the device tree bootargs property. 2029 2030endchoice 2031 2032config CMDLINE 2033 string "Default kernel command string" 2034 default "" 2035 help 2036 On some architectures (EBSA110 and CATS), there is currently no way 2037 for the boot loader to pass arguments to the kernel. For these 2038 architectures, you should supply some command-line options at build 2039 time by entering them here. As a minimum, you should specify the 2040 memory size and the root device (e.g., mem=64M root=/dev/nfs). 2041 2042choice 2043 prompt "Kernel command line type" if CMDLINE != "" 2044 default CMDLINE_FROM_BOOTLOADER 2045 depends on ATAGS 2046 2047config CMDLINE_FROM_BOOTLOADER 2048 bool "Use bootloader kernel arguments if available" 2049 help 2050 Uses the command-line options passed by the boot loader. If 2051 the boot loader doesn't provide any, the default kernel command 2052 string provided in CMDLINE will be used. 2053 2054config CMDLINE_EXTEND 2055 bool "Extend bootloader kernel arguments" 2056 help 2057 The command-line arguments provided by the boot loader will be 2058 appended to the default kernel command string. 2059 2060config CMDLINE_FORCE 2061 bool "Always use the default kernel command string" 2062 help 2063 Always use the default kernel command string, even if the boot 2064 loader passes other arguments to the kernel. 2065 This is useful if you cannot or don't want to change the 2066 command-line options your boot loader passes to the kernel. 2067endchoice 2068 2069config XIP_KERNEL 2070 bool "Kernel Execute-In-Place from ROM" 2071 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 2072 help 2073 Execute-In-Place allows the kernel to run from non-volatile storage 2074 directly addressable by the CPU, such as NOR flash. This saves RAM 2075 space since the text section of the kernel is not loaded from flash 2076 to RAM. Read-write sections, such as the data section and stack, 2077 are still copied to RAM. The XIP kernel is not compressed since 2078 it has to run directly from flash, so it will take more space to 2079 store it. The flash address used to link the kernel object files, 2080 and for storing it, is configuration dependent. Therefore, if you 2081 say Y here, you must know the proper physical address where to 2082 store the kernel image depending on your own flash memory usage. 2083 2084 Also note that the make target becomes "make xipImage" rather than 2085 "make zImage" or "make Image". The final kernel binary to put in 2086 ROM memory will be arch/arm/boot/xipImage. 2087 2088 If unsure, say N. 2089 2090config XIP_PHYS_ADDR 2091 hex "XIP Kernel Physical Location" 2092 depends on XIP_KERNEL 2093 default "0x00080000" 2094 help 2095 This is the physical address in your flash memory the kernel will 2096 be linked for and stored to. This address is dependent on your 2097 own flash usage. 2098 2099config KEXEC 2100 bool "Kexec system call (EXPERIMENTAL)" 2101 depends on (!SMP || PM_SLEEP_SMP) 2102 help 2103 kexec is a system call that implements the ability to shutdown your 2104 current kernel, and to start another kernel. It is like a reboot 2105 but it is independent of the system firmware. And like a reboot 2106 you can start any kernel with it, not just Linux. 2107 2108 It is an ongoing process to be certain the hardware in a machine 2109 is properly shutdown, so do not be surprised if this code does not 2110 initially work for you. 2111 2112config ATAGS_PROC 2113 bool "Export atags in procfs" 2114 depends on ATAGS && KEXEC 2115 default y 2116 help 2117 Should the atags used to boot the kernel be exported in an "atags" 2118 file in procfs. Useful with kexec. 2119 2120config CRASH_DUMP 2121 bool "Build kdump crash kernel (EXPERIMENTAL)" 2122 help 2123 Generate crash dump after being started by kexec. This should 2124 be normally only set in special crash dump kernels which are 2125 loaded in the main kernel with kexec-tools into a specially 2126 reserved region and then later executed after a crash by 2127 kdump/kexec. The crash dump kernel must be compiled to a 2128 memory address not used by the main kernel 2129 2130 For more details see Documentation/kdump/kdump.txt 2131 2132config AUTO_ZRELADDR 2133 bool "Auto calculation of the decompressed kernel image address" 2134 depends on !ZBOOT_ROM 2135 help 2136 ZRELADDR is the physical address where the decompressed kernel 2137 image will be placed. If AUTO_ZRELADDR is selected, the address 2138 will be determined at run-time by masking the current IP with 2139 0xf8000000. This assumes the zImage being placed in the first 128MB 2140 from start of memory. 2141 2142endmenu 2143 2144menu "CPU Power Management" 2145 2146if ARCH_HAS_CPUFREQ 2147source "drivers/cpufreq/Kconfig" 2148endif 2149 2150source "drivers/cpuidle/Kconfig" 2151 2152endmenu 2153 2154menu "Floating point emulation" 2155 2156comment "At least one emulation must be selected" 2157 2158config FPE_NWFPE 2159 bool "NWFPE math emulation" 2160 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2161 ---help--- 2162 Say Y to include the NWFPE floating point emulator in the kernel. 2163 This is necessary to run most binaries. Linux does not currently 2164 support floating point hardware so you need to say Y here even if 2165 your machine has an FPA or floating point co-processor podule. 2166 2167 You may say N here if you are going to load the Acorn FPEmulator 2168 early in the bootup. 2169 2170config FPE_NWFPE_XP 2171 bool "Support extended precision" 2172 depends on FPE_NWFPE 2173 help 2174 Say Y to include 80-bit support in the kernel floating-point 2175 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2176 Note that gcc does not generate 80-bit operations by default, 2177 so in most cases this option only enlarges the size of the 2178 floating point emulator without any good reason. 2179 2180 You almost surely want to say N here. 2181 2182config FPE_FASTFPE 2183 bool "FastFPE math emulation (EXPERIMENTAL)" 2184 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2185 ---help--- 2186 Say Y here to include the FAST floating point emulator in the kernel. 2187 This is an experimental much faster emulator which now also has full 2188 precision for the mantissa. It does not support any exceptions. 2189 It is very simple, and approximately 3-6 times faster than NWFPE. 2190 2191 It should be sufficient for most programs. It may be not suitable 2192 for scientific calculations, but you have to check this for yourself. 2193 If you do not feel you need a faster FP emulation you should better 2194 choose NWFPE. 2195 2196config VFP 2197 bool "VFP-format floating point maths" 2198 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2199 help 2200 Say Y to include VFP support code in the kernel. This is needed 2201 if your hardware includes a VFP unit. 2202 2203 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2204 release notes and additional status information. 2205 2206 Say N if your target does not have VFP hardware. 2207 2208config VFPv3 2209 bool 2210 depends on VFP 2211 default y if CPU_V7 2212 2213config NEON 2214 bool "Advanced SIMD (NEON) Extension support" 2215 depends on VFPv3 && CPU_V7 2216 help 2217 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2218 Extension. 2219 2220config KERNEL_MODE_NEON 2221 bool "Support for NEON in kernel mode" 2222 default n 2223 depends on NEON 2224 help 2225 Say Y to include support for NEON in kernel mode. 2226 2227endmenu 2228 2229menu "Userspace binary formats" 2230 2231source "fs/Kconfig.binfmt" 2232 2233config ARTHUR 2234 tristate "RISC OS personality" 2235 depends on !AEABI 2236 help 2237 Say Y here to include the kernel code necessary if you want to run 2238 Acorn RISC OS/Arthur binaries under Linux. This code is still very 2239 experimental; if this sounds frightening, say N and sleep in peace. 2240 You can also say M here to compile this support as a module (which 2241 will be called arthur). 2242 2243endmenu 2244 2245menu "Power management options" 2246 2247source "kernel/power/Kconfig" 2248 2249config ARCH_SUSPEND_POSSIBLE 2250 depends on !ARCH_S5PC100 2251 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2252 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2253 def_bool y 2254 2255config ARM_CPU_SUSPEND 2256 def_bool PM_SLEEP 2257 2258endmenu 2259 2260source "net/Kconfig" 2261 2262source "drivers/Kconfig" 2263 2264source "fs/Kconfig" 2265 2266source "arch/arm/Kconfig.debug" 2267 2268source "security/Kconfig" 2269 2270source "crypto/Kconfig" 2271 2272source "lib/Kconfig" 2273 2274source "arch/arm/kvm/Kconfig" 2275