1config ARM 2 bool 3 default y 4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE 5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6 select ARCH_HAVE_CUSTOM_GPIO_H 7 select ARCH_WANT_IPC_PARSE_VERSION 8 select BUILDTIME_EXTABLE_SORT if MMU 9 select CPU_PM if (SUSPEND || CPU_IDLE) 10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 13 select GENERIC_IRQ_PROBE 14 select GENERIC_IRQ_SHOW 15 select GENERIC_KERNEL_THREAD 16 select GENERIC_KERNEL_EXECVE 17 select GENERIC_PCI_IOMAP 18 select GENERIC_SMP_IDLE_THREAD 19 select GENERIC_STRNCPY_FROM_USER 20 select GENERIC_STRNLEN_USER 21 select HARDIRQS_SW_RESEND 22 select HAVE_AOUT 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 24 select HAVE_ARCH_KGDB 25 select HAVE_ARCH_SECCOMP_FILTER 26 select HAVE_ARCH_TRACEHOOK 27 select HAVE_BPF_JIT 28 select HAVE_C_RECORDMCOUNT 29 select HAVE_DEBUG_KMEMLEAK 30 select HAVE_DMA_API_DEBUG 31 select HAVE_DMA_ATTRS 32 select HAVE_DMA_CONTIGUOUS if MMU 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 37 select HAVE_GENERIC_DMA_COHERENT 38 select HAVE_GENERIC_HARDIRQS 39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 40 select HAVE_IDE if PCI || ISA || PCMCIA 41 select HAVE_IRQ_WORK 42 select HAVE_KERNEL_GZIP 43 select HAVE_KERNEL_LZMA 44 select HAVE_KERNEL_LZO 45 select HAVE_KERNEL_XZ 46 select HAVE_KPROBES if !XIP_KERNEL 47 select HAVE_KRETPROBES if (HAVE_KPROBES) 48 select HAVE_MEMBLOCK 49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 50 select HAVE_PERF_EVENTS 51 select HAVE_REGS_AND_STACK_ACCESS_API 52 select HAVE_SYSCALL_TRACEPOINTS 53 select HAVE_UID16 54 select KTIME_SCALAR 55 select PERF_USE_VMALLOC 56 select RTC_LIB 57 select SYS_SUPPORTS_APM_EMULATION 58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 59 select MODULES_USE_ELF_REL 60 select CLONE_BACKWARDS 61 help 62 The ARM series is a line of low-power-consumption RISC chip designs 63 licensed by ARM Ltd and targeted at embedded applications and 64 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 65 manufactured, but legacy ARM-based PC hardware remains popular in 66 Europe. There is an ARM Linux project with a web page at 67 <http://www.arm.linux.org.uk/>. 68 69config ARM_HAS_SG_CHAIN 70 bool 71 72config NEED_SG_DMA_LENGTH 73 bool 74 75config ARM_DMA_USE_IOMMU 76 bool 77 select ARM_HAS_SG_CHAIN 78 select NEED_SG_DMA_LENGTH 79 80config HAVE_PWM 81 bool 82 83config MIGHT_HAVE_PCI 84 bool 85 86config SYS_SUPPORTS_APM_EMULATION 87 bool 88 89config GENERIC_GPIO 90 bool 91 92config HAVE_TCM 93 bool 94 select GENERIC_ALLOCATOR 95 96config HAVE_PROC_CPU 97 bool 98 99config NO_IOPORT 100 bool 101 102config EISA 103 bool 104 ---help--- 105 The Extended Industry Standard Architecture (EISA) bus was 106 developed as an open alternative to the IBM MicroChannel bus. 107 108 The EISA bus provided some of the features of the IBM MicroChannel 109 bus while maintaining backward compatibility with cards made for 110 the older ISA bus. The EISA bus saw limited use between 1988 and 111 1995 when it was made obsolete by the PCI bus. 112 113 Say Y here if you are building a kernel for an EISA-based machine. 114 115 Otherwise, say N. 116 117config SBUS 118 bool 119 120config STACKTRACE_SUPPORT 121 bool 122 default y 123 124config HAVE_LATENCYTOP_SUPPORT 125 bool 126 depends on !SMP 127 default y 128 129config LOCKDEP_SUPPORT 130 bool 131 default y 132 133config TRACE_IRQFLAGS_SUPPORT 134 bool 135 default y 136 137config RWSEM_GENERIC_SPINLOCK 138 bool 139 default y 140 141config RWSEM_XCHGADD_ALGORITHM 142 bool 143 144config ARCH_HAS_ILOG2_U32 145 bool 146 147config ARCH_HAS_ILOG2_U64 148 bool 149 150config ARCH_HAS_CPUFREQ 151 bool 152 help 153 Internal node to signify that the ARCH has CPUFREQ support 154 and that the relevant menu configurations are displayed for 155 it. 156 157config GENERIC_HWEIGHT 158 bool 159 default y 160 161config GENERIC_CALIBRATE_DELAY 162 bool 163 default y 164 165config ARCH_MAY_HAVE_PC_FDC 166 bool 167 168config ZONE_DMA 169 bool 170 171config NEED_DMA_MAP_STATE 172 def_bool y 173 174config ARCH_HAS_DMA_SET_COHERENT_MASK 175 bool 176 177config GENERIC_ISA_DMA 178 bool 179 180config FIQ 181 bool 182 183config NEED_RET_TO_USER 184 bool 185 186config ARCH_MTD_XIP 187 bool 188 189config VECTORS_BASE 190 hex 191 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 192 default DRAM_BASE if REMAP_VECTORS_TO_RAM 193 default 0x00000000 194 help 195 The base address of exception vectors. 196 197config ARM_PATCH_PHYS_VIRT 198 bool "Patch physical to virtual translations at runtime" if EMBEDDED 199 default y 200 depends on !XIP_KERNEL && MMU 201 depends on !ARCH_REALVIEW || !SPARSEMEM 202 help 203 Patch phys-to-virt and virt-to-phys translation functions at 204 boot and module load time according to the position of the 205 kernel in system memory. 206 207 This can only be used with non-XIP MMU kernels where the base 208 of physical memory is at a 16MB boundary. 209 210 Only disable this option if you know that you do not require 211 this feature (eg, building a kernel for a single machine) and 212 you need to shrink the kernel to the minimal size. 213 214config NEED_MACH_GPIO_H 215 bool 216 help 217 Select this when mach/gpio.h is required to provide special 218 definitions for this platform. The need for mach/gpio.h should 219 be avoided when possible. 220 221config NEED_MACH_IO_H 222 bool 223 help 224 Select this when mach/io.h is required to provide special 225 definitions for this platform. The need for mach/io.h should 226 be avoided when possible. 227 228config NEED_MACH_MEMORY_H 229 bool 230 help 231 Select this when mach/memory.h is required to provide special 232 definitions for this platform. The need for mach/memory.h should 233 be avoided when possible. 234 235config PHYS_OFFSET 236 hex "Physical address of main memory" if MMU 237 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 238 default DRAM_BASE if !MMU 239 help 240 Please provide the physical address corresponding to the 241 location of main memory in your system. 242 243config GENERIC_BUG 244 def_bool y 245 depends on BUG 246 247source "init/Kconfig" 248 249source "kernel/Kconfig.freezer" 250 251menu "System Type" 252 253config MMU 254 bool "MMU-based Paged Memory Management Support" 255 default y 256 help 257 Select if you want MMU-based virtualised addressing space 258 support by paged memory management. If unsure, say 'Y'. 259 260# 261# The "ARM system type" choice list is ordered alphabetically by option 262# text. Please add new entries in the option alphabetic order. 263# 264choice 265 prompt "ARM system type" 266 default ARCH_MULTIPLATFORM 267 268config ARCH_MULTIPLATFORM 269 bool "Allow multiple platforms to be selected" 270 depends on MMU 271 select ARM_PATCH_PHYS_VIRT 272 select AUTO_ZRELADDR 273 select COMMON_CLK 274 select MULTI_IRQ_HANDLER 275 select SPARSE_IRQ 276 select USE_OF 277 278config ARCH_INTEGRATOR 279 bool "ARM Ltd. Integrator family" 280 select ARCH_HAS_CPUFREQ 281 select ARM_AMBA 282 select COMMON_CLK 283 select COMMON_CLK_VERSATILE 284 select GENERIC_CLOCKEVENTS 285 select HAVE_TCM 286 select ICST 287 select MULTI_IRQ_HANDLER 288 select NEED_MACH_MEMORY_H 289 select PLAT_VERSATILE 290 select SPARSE_IRQ 291 select VERSATILE_FPGA_IRQ 292 help 293 Support for ARM's Integrator platform. 294 295config ARCH_REALVIEW 296 bool "ARM Ltd. RealView family" 297 select ARCH_WANT_OPTIONAL_GPIOLIB 298 select ARM_AMBA 299 select ARM_TIMER_SP804 300 select COMMON_CLK 301 select COMMON_CLK_VERSATILE 302 select GENERIC_CLOCKEVENTS 303 select GPIO_PL061 if GPIOLIB 304 select ICST 305 select NEED_MACH_MEMORY_H 306 select PLAT_VERSATILE 307 select PLAT_VERSATILE_CLCD 308 help 309 This enables support for ARM Ltd RealView boards. 310 311config ARCH_VERSATILE 312 bool "ARM Ltd. Versatile family" 313 select ARCH_WANT_OPTIONAL_GPIOLIB 314 select ARM_AMBA 315 select ARM_TIMER_SP804 316 select ARM_VIC 317 select CLKDEV_LOOKUP 318 select GENERIC_CLOCKEVENTS 319 select HAVE_MACH_CLKDEV 320 select ICST 321 select PLAT_VERSATILE 322 select PLAT_VERSATILE_CLCD 323 select PLAT_VERSATILE_CLOCK 324 select VERSATILE_FPGA_IRQ 325 help 326 This enables support for ARM Ltd Versatile board. 327 328config ARCH_AT91 329 bool "Atmel AT91" 330 select ARCH_REQUIRE_GPIOLIB 331 select CLKDEV_LOOKUP 332 select HAVE_CLK 333 select IRQ_DOMAIN 334 select NEED_MACH_GPIO_H 335 select NEED_MACH_IO_H if PCCARD 336 select PINCTRL 337 select PINCTRL_AT91 if USE_OF 338 help 339 This enables support for systems based on Atmel 340 AT91RM9200 and AT91SAM9* processors. 341 342config ARCH_BCM2835 343 bool "Broadcom BCM2835 family" 344 select ARCH_REQUIRE_GPIOLIB 345 select ARM_AMBA 346 select ARM_ERRATA_411920 347 select ARM_TIMER_SP804 348 select CLKDEV_LOOKUP 349 select COMMON_CLK 350 select CPU_V6 351 select GENERIC_CLOCKEVENTS 352 select GENERIC_GPIO 353 select MULTI_IRQ_HANDLER 354 select PINCTRL 355 select PINCTRL_BCM2835 356 select SPARSE_IRQ 357 select USE_OF 358 help 359 This enables support for the Broadcom BCM2835 SoC. This SoC is 360 use in the Raspberry Pi, and Roku 2 devices. 361 362config ARCH_CNS3XXX 363 bool "Cavium Networks CNS3XXX family" 364 select ARM_GIC 365 select CPU_V6K 366 select GENERIC_CLOCKEVENTS 367 select MIGHT_HAVE_CACHE_L2X0 368 select MIGHT_HAVE_PCI 369 select PCI_DOMAINS if PCI 370 help 371 Support for Cavium Networks CNS3XXX platform. 372 373config ARCH_CLPS711X 374 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 375 select ARCH_REQUIRE_GPIOLIB 376 select ARCH_USES_GETTIMEOFFSET 377 select AUTO_ZRELADDR 378 select CLKDEV_LOOKUP 379 select COMMON_CLK 380 select CPU_ARM720T 381 select GENERIC_CLOCKEVENTS 382 select MULTI_IRQ_HANDLER 383 select NEED_MACH_MEMORY_H 384 select SPARSE_IRQ 385 help 386 Support for Cirrus Logic 711x/721x/731x based boards. 387 388config ARCH_GEMINI 389 bool "Cortina Systems Gemini" 390 select ARCH_REQUIRE_GPIOLIB 391 select ARCH_USES_GETTIMEOFFSET 392 select CPU_FA526 393 help 394 Support for the Cortina Systems Gemini family SoCs 395 396config ARCH_SIRF 397 bool "CSR SiRF" 398 select ARCH_REQUIRE_GPIOLIB 399 select COMMON_CLK 400 select GENERIC_CLOCKEVENTS 401 select GENERIC_IRQ_CHIP 402 select MIGHT_HAVE_CACHE_L2X0 403 select NO_IOPORT 404 select PINCTRL 405 select PINCTRL_SIRF 406 select USE_OF 407 help 408 Support for CSR SiRFprimaII/Marco/Polo platforms 409 410config ARCH_EBSA110 411 bool "EBSA-110" 412 select ARCH_USES_GETTIMEOFFSET 413 select CPU_SA110 414 select ISA 415 select NEED_MACH_IO_H 416 select NEED_MACH_MEMORY_H 417 select NO_IOPORT 418 help 419 This is an evaluation board for the StrongARM processor available 420 from Digital. It has limited hardware on-board, including an 421 Ethernet interface, two PCMCIA sockets, two serial ports and a 422 parallel port. 423 424config ARCH_EP93XX 425 bool "EP93xx-based" 426 select ARCH_HAS_HOLES_MEMORYMODEL 427 select ARCH_REQUIRE_GPIOLIB 428 select ARCH_USES_GETTIMEOFFSET 429 select ARM_AMBA 430 select ARM_VIC 431 select CLKDEV_LOOKUP 432 select CPU_ARM920T 433 select NEED_MACH_MEMORY_H 434 help 435 This enables support for the Cirrus EP93xx series of CPUs. 436 437config ARCH_FOOTBRIDGE 438 bool "FootBridge" 439 select CPU_SA110 440 select FOOTBRIDGE 441 select GENERIC_CLOCKEVENTS 442 select HAVE_IDE 443 select NEED_MACH_IO_H if !MMU 444 select NEED_MACH_MEMORY_H 445 help 446 Support for systems based on the DC21285 companion chip 447 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 448 449config ARCH_MXS 450 bool "Freescale MXS-based" 451 select ARCH_REQUIRE_GPIOLIB 452 select CLKDEV_LOOKUP 453 select CLKSRC_MMIO 454 select COMMON_CLK 455 select GENERIC_CLOCKEVENTS 456 select HAVE_CLK_PREPARE 457 select MULTI_IRQ_HANDLER 458 select PINCTRL 459 select SPARSE_IRQ 460 select USE_OF 461 help 462 Support for Freescale MXS-based family of processors 463 464config ARCH_NETX 465 bool "Hilscher NetX based" 466 select ARM_VIC 467 select CLKSRC_MMIO 468 select CPU_ARM926T 469 select GENERIC_CLOCKEVENTS 470 help 471 This enables support for systems based on the Hilscher NetX Soc 472 473config ARCH_H720X 474 bool "Hynix HMS720x-based" 475 select ARCH_USES_GETTIMEOFFSET 476 select CPU_ARM720T 477 select ISA_DMA_API 478 help 479 This enables support for systems based on the Hynix HMS720x 480 481config ARCH_IOP13XX 482 bool "IOP13xx-based" 483 depends on MMU 484 select ARCH_SUPPORTS_MSI 485 select CPU_XSC3 486 select NEED_MACH_MEMORY_H 487 select NEED_RET_TO_USER 488 select PCI 489 select PLAT_IOP 490 select VMSPLIT_1G 491 help 492 Support for Intel's IOP13XX (XScale) family of processors. 493 494config ARCH_IOP32X 495 bool "IOP32x-based" 496 depends on MMU 497 select ARCH_REQUIRE_GPIOLIB 498 select CPU_XSCALE 499 select NEED_MACH_GPIO_H 500 select NEED_RET_TO_USER 501 select PCI 502 select PLAT_IOP 503 help 504 Support for Intel's 80219 and IOP32X (XScale) family of 505 processors. 506 507config ARCH_IOP33X 508 bool "IOP33x-based" 509 depends on MMU 510 select ARCH_REQUIRE_GPIOLIB 511 select CPU_XSCALE 512 select NEED_MACH_GPIO_H 513 select NEED_RET_TO_USER 514 select PCI 515 select PLAT_IOP 516 help 517 Support for Intel's IOP33X (XScale) family of processors. 518 519config ARCH_IXP4XX 520 bool "IXP4xx-based" 521 depends on MMU 522 select ARCH_HAS_DMA_SET_COHERENT_MASK 523 select ARCH_REQUIRE_GPIOLIB 524 select CLKSRC_MMIO 525 select CPU_XSCALE 526 select DMABOUNCE if PCI 527 select GENERIC_CLOCKEVENTS 528 select MIGHT_HAVE_PCI 529 select NEED_MACH_IO_H 530 help 531 Support for Intel's IXP4XX (XScale) family of processors. 532 533config ARCH_DOVE 534 bool "Marvell Dove" 535 select ARCH_REQUIRE_GPIOLIB 536 select COMMON_CLK_DOVE 537 select CPU_V7 538 select GENERIC_CLOCKEVENTS 539 select MIGHT_HAVE_PCI 540 select PINCTRL 541 select PINCTRL_DOVE 542 select PLAT_ORION_LEGACY 543 select USB_ARCH_HAS_EHCI 544 help 545 Support for the Marvell Dove SoC 88AP510 546 547config ARCH_KIRKWOOD 548 bool "Marvell Kirkwood" 549 select ARCH_REQUIRE_GPIOLIB 550 select CPU_FEROCEON 551 select GENERIC_CLOCKEVENTS 552 select PCI 553 select PCI_QUIRKS 554 select PINCTRL 555 select PINCTRL_KIRKWOOD 556 select PLAT_ORION_LEGACY 557 help 558 Support for the following Marvell Kirkwood series SoCs: 559 88F6180, 88F6192 and 88F6281. 560 561config ARCH_MV78XX0 562 bool "Marvell MV78xx0" 563 select ARCH_REQUIRE_GPIOLIB 564 select CPU_FEROCEON 565 select GENERIC_CLOCKEVENTS 566 select PCI 567 select PLAT_ORION_LEGACY 568 help 569 Support for the following Marvell MV78xx0 series SoCs: 570 MV781x0, MV782x0. 571 572config ARCH_ORION5X 573 bool "Marvell Orion" 574 depends on MMU 575 select ARCH_REQUIRE_GPIOLIB 576 select CPU_FEROCEON 577 select GENERIC_CLOCKEVENTS 578 select PCI 579 select PLAT_ORION_LEGACY 580 help 581 Support for the following Marvell Orion 5x series SoCs: 582 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 583 Orion-2 (5281), Orion-1-90 (6183). 584 585config ARCH_MMP 586 bool "Marvell PXA168/910/MMP2" 587 depends on MMU 588 select ARCH_REQUIRE_GPIOLIB 589 select CLKDEV_LOOKUP 590 select GENERIC_ALLOCATOR 591 select GENERIC_CLOCKEVENTS 592 select GPIO_PXA 593 select IRQ_DOMAIN 594 select NEED_MACH_GPIO_H 595 select PINCTRL 596 select PLAT_PXA 597 select SPARSE_IRQ 598 help 599 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 600 601config ARCH_KS8695 602 bool "Micrel/Kendin KS8695" 603 select ARCH_REQUIRE_GPIOLIB 604 select CLKSRC_MMIO 605 select CPU_ARM922T 606 select GENERIC_CLOCKEVENTS 607 select NEED_MACH_MEMORY_H 608 help 609 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 610 System-on-Chip devices. 611 612config ARCH_W90X900 613 bool "Nuvoton W90X900 CPU" 614 select ARCH_REQUIRE_GPIOLIB 615 select CLKDEV_LOOKUP 616 select CLKSRC_MMIO 617 select CPU_ARM926T 618 select GENERIC_CLOCKEVENTS 619 help 620 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 621 At present, the w90x900 has been renamed nuc900, regarding 622 the ARM series product line, you can login the following 623 link address to know more. 624 625 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 626 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 627 628config ARCH_LPC32XX 629 bool "NXP LPC32XX" 630 select ARCH_REQUIRE_GPIOLIB 631 select ARM_AMBA 632 select CLKDEV_LOOKUP 633 select CLKSRC_MMIO 634 select CPU_ARM926T 635 select GENERIC_CLOCKEVENTS 636 select HAVE_IDE 637 select HAVE_PWM 638 select USB_ARCH_HAS_OHCI 639 select USE_OF 640 help 641 Support for the NXP LPC32XX family of processors 642 643config ARCH_TEGRA 644 bool "NVIDIA Tegra" 645 select ARCH_HAS_CPUFREQ 646 select CLKDEV_LOOKUP 647 select CLKSRC_MMIO 648 select COMMON_CLK 649 select GENERIC_CLOCKEVENTS 650 select GENERIC_GPIO 651 select HAVE_CLK 652 select HAVE_SMP 653 select MIGHT_HAVE_CACHE_L2X0 654 select SPARSE_IRQ 655 select USE_OF 656 help 657 This enables support for NVIDIA Tegra based systems (Tegra APX, 658 Tegra 6xx and Tegra 2 series). 659 660config ARCH_PXA 661 bool "PXA2xx/PXA3xx-based" 662 depends on MMU 663 select ARCH_HAS_CPUFREQ 664 select ARCH_MTD_XIP 665 select ARCH_REQUIRE_GPIOLIB 666 select ARM_CPU_SUSPEND if PM 667 select AUTO_ZRELADDR 668 select CLKDEV_LOOKUP 669 select CLKSRC_MMIO 670 select GENERIC_CLOCKEVENTS 671 select GPIO_PXA 672 select HAVE_IDE 673 select MULTI_IRQ_HANDLER 674 select NEED_MACH_GPIO_H 675 select PLAT_PXA 676 select SPARSE_IRQ 677 help 678 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 679 680config ARCH_MSM 681 bool "Qualcomm MSM" 682 select ARCH_REQUIRE_GPIOLIB 683 select CLKDEV_LOOKUP 684 select GENERIC_CLOCKEVENTS 685 select HAVE_CLK 686 help 687 Support for Qualcomm MSM/QSD based systems. This runs on the 688 apps processor of the MSM/QSD and depends on a shared memory 689 interface to the modem processor which runs the baseband 690 stack and controls some vital subsystems 691 (clock and power control, etc). 692 693config ARCH_SHMOBILE 694 bool "Renesas SH-Mobile / R-Mobile" 695 select CLKDEV_LOOKUP 696 select GENERIC_CLOCKEVENTS 697 select HAVE_CLK 698 select HAVE_MACH_CLKDEV 699 select HAVE_SMP 700 select MIGHT_HAVE_CACHE_L2X0 701 select MULTI_IRQ_HANDLER 702 select NEED_MACH_MEMORY_H 703 select NO_IOPORT 704 select PM_GENERIC_DOMAINS if PM 705 select SPARSE_IRQ 706 help 707 Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 708 709config ARCH_RPC 710 bool "RiscPC" 711 select ARCH_ACORN 712 select ARCH_MAY_HAVE_PC_FDC 713 select ARCH_SPARSEMEM_ENABLE 714 select ARCH_USES_GETTIMEOFFSET 715 select FIQ 716 select HAVE_IDE 717 select HAVE_PATA_PLATFORM 718 select ISA_DMA_API 719 select NEED_MACH_IO_H 720 select NEED_MACH_MEMORY_H 721 select NO_IOPORT 722 help 723 On the Acorn Risc-PC, Linux can support the internal IDE disk and 724 CD-ROM interface, serial and parallel port, and the floppy drive. 725 726config ARCH_SA1100 727 bool "SA1100-based" 728 select ARCH_HAS_CPUFREQ 729 select ARCH_MTD_XIP 730 select ARCH_REQUIRE_GPIOLIB 731 select ARCH_SPARSEMEM_ENABLE 732 select CLKDEV_LOOKUP 733 select CLKSRC_MMIO 734 select CPU_FREQ 735 select CPU_SA1100 736 select GENERIC_CLOCKEVENTS 737 select HAVE_IDE 738 select ISA 739 select NEED_MACH_GPIO_H 740 select NEED_MACH_MEMORY_H 741 select SPARSE_IRQ 742 help 743 Support for StrongARM 11x0 based boards. 744 745config ARCH_S3C24XX 746 bool "Samsung S3C24XX SoCs" 747 select ARCH_HAS_CPUFREQ 748 select ARCH_USES_GETTIMEOFFSET 749 select CLKDEV_LOOKUP 750 select GENERIC_GPIO 751 select HAVE_CLK 752 select HAVE_S3C2410_I2C if I2C 753 select HAVE_S3C2410_WATCHDOG if WATCHDOG 754 select HAVE_S3C_RTC if RTC_CLASS 755 select NEED_MACH_GPIO_H 756 select NEED_MACH_IO_H 757 help 758 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 759 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 760 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 761 Samsung SMDK2410 development board (and derivatives). 762 763config ARCH_S3C64XX 764 bool "Samsung S3C64XX" 765 select ARCH_HAS_CPUFREQ 766 select ARCH_REQUIRE_GPIOLIB 767 select ARCH_USES_GETTIMEOFFSET 768 select ARM_VIC 769 select CLKDEV_LOOKUP 770 select CPU_V6 771 select HAVE_CLK 772 select HAVE_S3C2410_I2C if I2C 773 select HAVE_S3C2410_WATCHDOG if WATCHDOG 774 select HAVE_TCM 775 select NEED_MACH_GPIO_H 776 select NO_IOPORT 777 select PLAT_SAMSUNG 778 select S3C_DEV_NAND 779 select S3C_GPIO_TRACK 780 select SAMSUNG_CLKSRC 781 select SAMSUNG_GPIOLIB_4BIT 782 select SAMSUNG_IRQ_VIC_TIMER 783 select USB_ARCH_HAS_OHCI 784 help 785 Samsung S3C64XX series based systems 786 787config ARCH_S5P64X0 788 bool "Samsung S5P6440 S5P6450" 789 select CLKDEV_LOOKUP 790 select CLKSRC_MMIO 791 select CPU_V6 792 select GENERIC_CLOCKEVENTS 793 select GENERIC_GPIO 794 select HAVE_CLK 795 select HAVE_S3C2410_I2C if I2C 796 select HAVE_S3C2410_WATCHDOG if WATCHDOG 797 select HAVE_S3C_RTC if RTC_CLASS 798 select NEED_MACH_GPIO_H 799 help 800 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 801 SMDK6450. 802 803config ARCH_S5PC100 804 bool "Samsung S5PC100" 805 select ARCH_USES_GETTIMEOFFSET 806 select CLKDEV_LOOKUP 807 select CPU_V7 808 select GENERIC_GPIO 809 select HAVE_CLK 810 select HAVE_S3C2410_I2C if I2C 811 select HAVE_S3C2410_WATCHDOG if WATCHDOG 812 select HAVE_S3C_RTC if RTC_CLASS 813 select NEED_MACH_GPIO_H 814 help 815 Samsung S5PC100 series based systems 816 817config ARCH_S5PV210 818 bool "Samsung S5PV210/S5PC110" 819 select ARCH_HAS_CPUFREQ 820 select ARCH_HAS_HOLES_MEMORYMODEL 821 select ARCH_SPARSEMEM_ENABLE 822 select CLKDEV_LOOKUP 823 select CLKSRC_MMIO 824 select CPU_V7 825 select GENERIC_CLOCKEVENTS 826 select GENERIC_GPIO 827 select HAVE_CLK 828 select HAVE_S3C2410_I2C if I2C 829 select HAVE_S3C2410_WATCHDOG if WATCHDOG 830 select HAVE_S3C_RTC if RTC_CLASS 831 select NEED_MACH_GPIO_H 832 select NEED_MACH_MEMORY_H 833 help 834 Samsung S5PV210/S5PC110 series based systems 835 836config ARCH_EXYNOS 837 bool "Samsung EXYNOS" 838 select ARCH_HAS_CPUFREQ 839 select ARCH_HAS_HOLES_MEMORYMODEL 840 select ARCH_SPARSEMEM_ENABLE 841 select CLKDEV_LOOKUP 842 select CPU_V7 843 select GENERIC_CLOCKEVENTS 844 select GENERIC_GPIO 845 select HAVE_CLK 846 select HAVE_S3C2410_I2C if I2C 847 select HAVE_S3C2410_WATCHDOG if WATCHDOG 848 select HAVE_S3C_RTC if RTC_CLASS 849 select NEED_MACH_GPIO_H 850 select NEED_MACH_MEMORY_H 851 help 852 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 853 854config ARCH_SHARK 855 bool "Shark" 856 select ARCH_USES_GETTIMEOFFSET 857 select CPU_SA110 858 select ISA 859 select ISA_DMA 860 select NEED_MACH_MEMORY_H 861 select PCI 862 select ZONE_DMA 863 help 864 Support for the StrongARM based Digital DNARD machine, also known 865 as "Shark" (<http://www.shark-linux.de/shark.html>). 866 867config ARCH_U300 868 bool "ST-Ericsson U300 Series" 869 depends on MMU 870 select ARCH_REQUIRE_GPIOLIB 871 select ARM_AMBA 872 select ARM_PATCH_PHYS_VIRT 873 select ARM_VIC 874 select CLKDEV_LOOKUP 875 select CLKSRC_MMIO 876 select COMMON_CLK 877 select CPU_ARM926T 878 select GENERIC_CLOCKEVENTS 879 select GENERIC_GPIO 880 select HAVE_TCM 881 select SPARSE_IRQ 882 help 883 Support for ST-Ericsson U300 series mobile platforms. 884 885config ARCH_U8500 886 bool "ST-Ericsson U8500 Series" 887 depends on MMU 888 select ARCH_HAS_CPUFREQ 889 select ARCH_REQUIRE_GPIOLIB 890 select ARM_AMBA 891 select CLKDEV_LOOKUP 892 select CPU_V7 893 select GENERIC_CLOCKEVENTS 894 select HAVE_SMP 895 select MIGHT_HAVE_CACHE_L2X0 896 select SPARSE_IRQ 897 help 898 Support for ST-Ericsson's Ux500 architecture 899 900config ARCH_NOMADIK 901 bool "STMicroelectronics Nomadik" 902 select ARCH_REQUIRE_GPIOLIB 903 select ARM_AMBA 904 select ARM_VIC 905 select COMMON_CLK 906 select CPU_ARM926T 907 select GENERIC_CLOCKEVENTS 908 select MIGHT_HAVE_CACHE_L2X0 909 select PINCTRL 910 select PINCTRL_STN8815 911 select SPARSE_IRQ 912 help 913 Support for the Nomadik platform by ST-Ericsson 914 915config PLAT_SPEAR 916 bool "ST SPEAr" 917 select ARCH_HAS_CPUFREQ 918 select ARCH_REQUIRE_GPIOLIB 919 select ARM_AMBA 920 select CLKDEV_LOOKUP 921 select CLKSRC_MMIO 922 select COMMON_CLK 923 select GENERIC_CLOCKEVENTS 924 select HAVE_CLK 925 help 926 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 927 928config ARCH_DAVINCI 929 bool "TI DaVinci" 930 select ARCH_HAS_HOLES_MEMORYMODEL 931 select ARCH_REQUIRE_GPIOLIB 932 select CLKDEV_LOOKUP 933 select GENERIC_ALLOCATOR 934 select GENERIC_CLOCKEVENTS 935 select GENERIC_IRQ_CHIP 936 select HAVE_IDE 937 select NEED_MACH_GPIO_H 938 select USE_OF 939 select ZONE_DMA 940 help 941 Support for TI's DaVinci platform. 942 943config ARCH_OMAP 944 bool "TI OMAP" 945 depends on MMU 946 select ARCH_HAS_CPUFREQ 947 select ARCH_HAS_HOLES_MEMORYMODEL 948 select ARCH_REQUIRE_GPIOLIB 949 select CLKSRC_MMIO 950 select GENERIC_CLOCKEVENTS 951 select HAVE_CLK 952 help 953 Support for TI's OMAP platform (OMAP1/2/3/4). 954 955config ARCH_VT8500_SINGLE 956 bool "VIA/WonderMedia 85xx" 957 select ARCH_HAS_CPUFREQ 958 select ARCH_REQUIRE_GPIOLIB 959 select CLKDEV_LOOKUP 960 select COMMON_CLK 961 select CPU_ARM926T 962 select GENERIC_CLOCKEVENTS 963 select GENERIC_GPIO 964 select HAVE_CLK 965 select MULTI_IRQ_HANDLER 966 select SPARSE_IRQ 967 select USE_OF 968 help 969 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 970 971endchoice 972 973menu "Multiple platform selection" 974 depends on ARCH_MULTIPLATFORM 975 976comment "CPU Core family selection" 977 978config ARCH_MULTI_V4 979 bool "ARMv4 based platforms (FA526, StrongARM)" 980 depends on !ARCH_MULTI_V6_V7 981 select ARCH_MULTI_V4_V5 982 983config ARCH_MULTI_V4T 984 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 985 depends on !ARCH_MULTI_V6_V7 986 select ARCH_MULTI_V4_V5 987 988config ARCH_MULTI_V5 989 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 990 depends on !ARCH_MULTI_V6_V7 991 select ARCH_MULTI_V4_V5 992 993config ARCH_MULTI_V4_V5 994 bool 995 996config ARCH_MULTI_V6 997 bool "ARMv6 based platforms (ARM11, Scorpion, ...)" 998 select ARCH_MULTI_V6_V7 999 select CPU_V6 1000 1001config ARCH_MULTI_V7 1002 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)" 1003 default y 1004 select ARCH_MULTI_V6_V7 1005 select ARCH_VEXPRESS 1006 select CPU_V7 1007 1008config ARCH_MULTI_V6_V7 1009 bool 1010 1011config ARCH_MULTI_CPU_AUTO 1012 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 1013 select ARCH_MULTI_V5 1014 1015endmenu 1016 1017# 1018# This is sorted alphabetically by mach-* pathname. However, plat-* 1019# Kconfigs may be included either alphabetically (according to the 1020# plat- suffix) or along side the corresponding mach-* source. 1021# 1022source "arch/arm/mach-mvebu/Kconfig" 1023 1024source "arch/arm/mach-at91/Kconfig" 1025 1026source "arch/arm/mach-bcm/Kconfig" 1027 1028source "arch/arm/mach-clps711x/Kconfig" 1029 1030source "arch/arm/mach-cns3xxx/Kconfig" 1031 1032source "arch/arm/mach-davinci/Kconfig" 1033 1034source "arch/arm/mach-dove/Kconfig" 1035 1036source "arch/arm/mach-ep93xx/Kconfig" 1037 1038source "arch/arm/mach-footbridge/Kconfig" 1039 1040source "arch/arm/mach-gemini/Kconfig" 1041 1042source "arch/arm/mach-h720x/Kconfig" 1043 1044source "arch/arm/mach-highbank/Kconfig" 1045 1046source "arch/arm/mach-integrator/Kconfig" 1047 1048source "arch/arm/mach-iop32x/Kconfig" 1049 1050source "arch/arm/mach-iop33x/Kconfig" 1051 1052source "arch/arm/mach-iop13xx/Kconfig" 1053 1054source "arch/arm/mach-ixp4xx/Kconfig" 1055 1056source "arch/arm/mach-kirkwood/Kconfig" 1057 1058source "arch/arm/mach-ks8695/Kconfig" 1059 1060source "arch/arm/mach-msm/Kconfig" 1061 1062source "arch/arm/mach-mv78xx0/Kconfig" 1063 1064source "arch/arm/mach-imx/Kconfig" 1065 1066source "arch/arm/mach-mxs/Kconfig" 1067 1068source "arch/arm/mach-netx/Kconfig" 1069 1070source "arch/arm/mach-nomadik/Kconfig" 1071 1072source "arch/arm/plat-omap/Kconfig" 1073 1074source "arch/arm/mach-omap1/Kconfig" 1075 1076source "arch/arm/mach-omap2/Kconfig" 1077 1078source "arch/arm/mach-orion5x/Kconfig" 1079 1080source "arch/arm/mach-picoxcell/Kconfig" 1081 1082source "arch/arm/mach-pxa/Kconfig" 1083source "arch/arm/plat-pxa/Kconfig" 1084 1085source "arch/arm/mach-mmp/Kconfig" 1086 1087source "arch/arm/mach-realview/Kconfig" 1088 1089source "arch/arm/mach-sa1100/Kconfig" 1090 1091source "arch/arm/plat-samsung/Kconfig" 1092source "arch/arm/plat-s3c24xx/Kconfig" 1093 1094source "arch/arm/mach-socfpga/Kconfig" 1095 1096source "arch/arm/plat-spear/Kconfig" 1097 1098source "arch/arm/mach-s3c24xx/Kconfig" 1099if ARCH_S3C24XX 1100source "arch/arm/mach-s3c2412/Kconfig" 1101source "arch/arm/mach-s3c2440/Kconfig" 1102endif 1103 1104if ARCH_S3C64XX 1105source "arch/arm/mach-s3c64xx/Kconfig" 1106endif 1107 1108source "arch/arm/mach-s5p64x0/Kconfig" 1109 1110source "arch/arm/mach-s5pc100/Kconfig" 1111 1112source "arch/arm/mach-s5pv210/Kconfig" 1113 1114source "arch/arm/mach-exynos/Kconfig" 1115 1116source "arch/arm/mach-shmobile/Kconfig" 1117 1118source "arch/arm/mach-sunxi/Kconfig" 1119 1120source "arch/arm/mach-prima2/Kconfig" 1121 1122source "arch/arm/mach-tegra/Kconfig" 1123 1124source "arch/arm/mach-u300/Kconfig" 1125 1126source "arch/arm/mach-ux500/Kconfig" 1127 1128source "arch/arm/mach-versatile/Kconfig" 1129 1130source "arch/arm/mach-vexpress/Kconfig" 1131source "arch/arm/plat-versatile/Kconfig" 1132 1133source "arch/arm/mach-vt8500/Kconfig" 1134 1135source "arch/arm/mach-w90x900/Kconfig" 1136 1137source "arch/arm/mach-zynq/Kconfig" 1138 1139# Definitions to make life easier 1140config ARCH_ACORN 1141 bool 1142 1143config PLAT_IOP 1144 bool 1145 select GENERIC_CLOCKEVENTS 1146 1147config PLAT_ORION 1148 bool 1149 select CLKSRC_MMIO 1150 select COMMON_CLK 1151 select GENERIC_IRQ_CHIP 1152 select IRQ_DOMAIN 1153 1154config PLAT_ORION_LEGACY 1155 bool 1156 select PLAT_ORION 1157 1158config PLAT_PXA 1159 bool 1160 1161config PLAT_VERSATILE 1162 bool 1163 1164config ARM_TIMER_SP804 1165 bool 1166 select CLKSRC_MMIO 1167 select HAVE_SCHED_CLOCK 1168 1169source arch/arm/mm/Kconfig 1170 1171config ARM_NR_BANKS 1172 int 1173 default 16 if ARCH_EP93XX 1174 default 8 1175 1176config IWMMXT 1177 bool "Enable iWMMXt support" 1178 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1179 default y if PXA27x || PXA3xx || ARCH_MMP 1180 help 1181 Enable support for iWMMXt context switching at run time if 1182 running on a CPU that supports it. 1183 1184config XSCALE_PMU 1185 bool 1186 depends on CPU_XSCALE 1187 default y 1188 1189config MULTI_IRQ_HANDLER 1190 bool 1191 help 1192 Allow each machine to specify it's own IRQ handler at run time. 1193 1194if !MMU 1195source "arch/arm/Kconfig-nommu" 1196endif 1197 1198config ARM_ERRATA_326103 1199 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1200 depends on CPU_V6 1201 help 1202 Executing a SWP instruction to read-only memory does not set bit 11 1203 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1204 treat the access as a read, preventing a COW from occurring and 1205 causing the faulting task to livelock. 1206 1207config ARM_ERRATA_411920 1208 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1209 depends on CPU_V6 || CPU_V6K 1210 help 1211 Invalidation of the Instruction Cache operation can 1212 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 1213 It does not affect the MPCore. This option enables the ARM Ltd. 1214 recommended workaround. 1215 1216config ARM_ERRATA_430973 1217 bool "ARM errata: Stale prediction on replaced interworking branch" 1218 depends on CPU_V7 1219 help 1220 This option enables the workaround for the 430973 Cortex-A8 1221 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 1222 interworking branch is replaced with another code sequence at the 1223 same virtual address, whether due to self-modifying code or virtual 1224 to physical address re-mapping, Cortex-A8 does not recover from the 1225 stale interworking branch prediction. This results in Cortex-A8 1226 executing the new code sequence in the incorrect ARM or Thumb state. 1227 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 1228 and also flushes the branch target cache at every context switch. 1229 Note that setting specific bits in the ACTLR register may not be 1230 available in non-secure mode. 1231 1232config ARM_ERRATA_458693 1233 bool "ARM errata: Processor deadlock when a false hazard is created" 1234 depends on CPU_V7 1235 help 1236 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1237 erratum. For very specific sequences of memory operations, it is 1238 possible for a hazard condition intended for a cache line to instead 1239 be incorrectly associated with a different cache line. This false 1240 hazard might then cause a processor deadlock. The workaround enables 1241 the L1 caching of the NEON accesses and disables the PLD instruction 1242 in the ACTLR register. Note that setting specific bits in the ACTLR 1243 register may not be available in non-secure mode. 1244 1245config ARM_ERRATA_460075 1246 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 1247 depends on CPU_V7 1248 help 1249 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 1250 erratum. Any asynchronous access to the L2 cache may encounter a 1251 situation in which recent store transactions to the L2 cache are lost 1252 and overwritten with stale memory contents from external memory. The 1253 workaround disables the write-allocate mode for the L2 cache via the 1254 ACTLR register. Note that setting specific bits in the ACTLR register 1255 may not be available in non-secure mode. 1256 1257config ARM_ERRATA_742230 1258 bool "ARM errata: DMB operation may be faulty" 1259 depends on CPU_V7 && SMP 1260 help 1261 This option enables the workaround for the 742230 Cortex-A9 1262 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1263 between two write operations may not ensure the correct visibility 1264 ordering of the two writes. This workaround sets a specific bit in 1265 the diagnostic register of the Cortex-A9 which causes the DMB 1266 instruction to behave as a DSB, ensuring the correct behaviour of 1267 the two writes. 1268 1269config ARM_ERRATA_742231 1270 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1271 depends on CPU_V7 && SMP 1272 help 1273 This option enables the workaround for the 742231 Cortex-A9 1274 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1275 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1276 accessing some data located in the same cache line, may get corrupted 1277 data due to bad handling of the address hazard when the line gets 1278 replaced from one of the CPUs at the same time as another CPU is 1279 accessing it. This workaround sets specific bits in the diagnostic 1280 register of the Cortex-A9 which reduces the linefill issuing 1281 capabilities of the processor. 1282 1283config PL310_ERRATA_588369 1284 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 1285 depends on CACHE_L2X0 1286 help 1287 The PL310 L2 cache controller implements three types of Clean & 1288 Invalidate maintenance operations: by Physical Address 1289 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 1290 They are architecturally defined to behave as the execution of a 1291 clean operation followed immediately by an invalidate operation, 1292 both performing to the same memory location. This functionality 1293 is not correctly implemented in PL310 as clean lines are not 1294 invalidated as a result of these operations. 1295 1296config ARM_ERRATA_720789 1297 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1298 depends on CPU_V7 1299 help 1300 This option enables the workaround for the 720789 Cortex-A9 (prior to 1301 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1302 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1303 As a consequence of this erratum, some TLB entries which should be 1304 invalidated are not, resulting in an incoherency in the system page 1305 tables. The workaround changes the TLB flushing routines to invalidate 1306 entries regardless of the ASID. 1307 1308config PL310_ERRATA_727915 1309 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 1310 depends on CACHE_L2X0 1311 help 1312 PL310 implements the Clean & Invalidate by Way L2 cache maintenance 1313 operation (offset 0x7FC). This operation runs in background so that 1314 PL310 can handle normal accesses while it is in progress. Under very 1315 rare circumstances, due to this erratum, write data can be lost when 1316 PL310 treats a cacheable write transaction during a Clean & 1317 Invalidate by Way operation. 1318 1319config ARM_ERRATA_743622 1320 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1321 depends on CPU_V7 1322 help 1323 This option enables the workaround for the 743622 Cortex-A9 1324 (r2p*) erratum. Under very rare conditions, a faulty 1325 optimisation in the Cortex-A9 Store Buffer may lead to data 1326 corruption. This workaround sets a specific bit in the diagnostic 1327 register of the Cortex-A9 which disables the Store Buffer 1328 optimisation, preventing the defect from occurring. This has no 1329 visible impact on the overall performance or power consumption of the 1330 processor. 1331 1332config ARM_ERRATA_751472 1333 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1334 depends on CPU_V7 1335 help 1336 This option enables the workaround for the 751472 Cortex-A9 (prior 1337 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1338 completion of a following broadcasted operation if the second 1339 operation is received by a CPU before the ICIALLUIS has completed, 1340 potentially leading to corrupted entries in the cache or TLB. 1341 1342config PL310_ERRATA_753970 1343 bool "PL310 errata: cache sync operation may be faulty" 1344 depends on CACHE_PL310 1345 help 1346 This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1347 1348 Under some condition the effect of cache sync operation on 1349 the store buffer still remains when the operation completes. 1350 This means that the store buffer is always asked to drain and 1351 this prevents it from merging any further writes. The workaround 1352 is to replace the normal offset of cache sync operation (0x730) 1353 by another offset targeting an unmapped PL310 register 0x740. 1354 This has the same effect as the cache sync operation: store buffer 1355 drain and waiting for all buffers empty. 1356 1357config ARM_ERRATA_754322 1358 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1359 depends on CPU_V7 1360 help 1361 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1362 r3p*) erratum. A speculative memory access may cause a page table walk 1363 which starts prior to an ASID switch but completes afterwards. This 1364 can populate the micro-TLB with a stale entry which may be hit with 1365 the new ASID. This workaround places two dsb instructions in the mm 1366 switching code so that no page table walks can cross the ASID switch. 1367 1368config ARM_ERRATA_754327 1369 bool "ARM errata: no automatic Store Buffer drain" 1370 depends on CPU_V7 && SMP 1371 help 1372 This option enables the workaround for the 754327 Cortex-A9 (prior to 1373 r2p0) erratum. The Store Buffer does not have any automatic draining 1374 mechanism and therefore a livelock may occur if an external agent 1375 continuously polls a memory location waiting to observe an update. 1376 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1377 written polling loops from denying visibility of updates to memory. 1378 1379config ARM_ERRATA_364296 1380 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1381 depends on CPU_V6 && !SMP 1382 help 1383 This options enables the workaround for the 364296 ARM1136 1384 r0p2 erratum (possible cache data corruption with 1385 hit-under-miss enabled). It sets the undocumented bit 31 in 1386 the auxiliary control register and the FI bit in the control 1387 register, thus disabling hit-under-miss without putting the 1388 processor into full low interrupt latency mode. ARM11MPCore 1389 is not affected. 1390 1391config ARM_ERRATA_764369 1392 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1393 depends on CPU_V7 && SMP 1394 help 1395 This option enables the workaround for erratum 764369 1396 affecting Cortex-A9 MPCore with two or more processors (all 1397 current revisions). Under certain timing circumstances, a data 1398 cache line maintenance operation by MVA targeting an Inner 1399 Shareable memory region may fail to proceed up to either the 1400 Point of Coherency or to the Point of Unification of the 1401 system. This workaround adds a DSB instruction before the 1402 relevant cache maintenance functions and sets a specific bit 1403 in the diagnostic control register of the SCU. 1404 1405config PL310_ERRATA_769419 1406 bool "PL310 errata: no automatic Store Buffer drain" 1407 depends on CACHE_L2X0 1408 help 1409 On revisions of the PL310 prior to r3p2, the Store Buffer does 1410 not automatically drain. This can cause normal, non-cacheable 1411 writes to be retained when the memory system is idle, leading 1412 to suboptimal I/O performance for drivers using coherent DMA. 1413 This option adds a write barrier to the cpu_idle loop so that, 1414 on systems with an outer cache, the store buffer is drained 1415 explicitly. 1416 1417config ARM_ERRATA_775420 1418 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1419 depends on CPU_V7 1420 help 1421 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1422 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1423 operation aborts with MMU exception, it might cause the processor 1424 to deadlock. This workaround puts DSB before executing ISB if 1425 an abort may occur on cache maintenance. 1426 1427endmenu 1428 1429source "arch/arm/common/Kconfig" 1430 1431menu "Bus support" 1432 1433config ARM_AMBA 1434 bool 1435 1436config ISA 1437 bool 1438 help 1439 Find out whether you have ISA slots on your motherboard. ISA is the 1440 name of a bus system, i.e. the way the CPU talks to the other stuff 1441 inside your box. Other bus systems are PCI, EISA, MicroChannel 1442 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1443 newer boards don't support it. If you have ISA, say Y, otherwise N. 1444 1445# Select ISA DMA controller support 1446config ISA_DMA 1447 bool 1448 select ISA_DMA_API 1449 1450# Select ISA DMA interface 1451config ISA_DMA_API 1452 bool 1453 1454config PCI 1455 bool "PCI support" if MIGHT_HAVE_PCI 1456 help 1457 Find out whether you have a PCI motherboard. PCI is the name of a 1458 bus system, i.e. the way the CPU talks to the other stuff inside 1459 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1460 VESA. If you have PCI, say Y, otherwise N. 1461 1462config PCI_DOMAINS 1463 bool 1464 depends on PCI 1465 1466config PCI_NANOENGINE 1467 bool "BSE nanoEngine PCI support" 1468 depends on SA1100_NANOENGINE 1469 help 1470 Enable PCI on the BSE nanoEngine board. 1471 1472config PCI_SYSCALL 1473 def_bool PCI 1474 1475# Select the host bridge type 1476config PCI_HOST_VIA82C505 1477 bool 1478 depends on PCI && ARCH_SHARK 1479 default y 1480 1481config PCI_HOST_ITE8152 1482 bool 1483 depends on PCI && MACH_ARMCORE 1484 default y 1485 select DMABOUNCE 1486 1487source "drivers/pci/Kconfig" 1488 1489source "drivers/pcmcia/Kconfig" 1490 1491endmenu 1492 1493menu "Kernel Features" 1494 1495config HAVE_SMP 1496 bool 1497 help 1498 This option should be selected by machines which have an SMP- 1499 capable CPU. 1500 1501 The only effect of this option is to make the SMP-related 1502 options available to the user for configuration. 1503 1504config SMP 1505 bool "Symmetric Multi-Processing" 1506 depends on CPU_V6K || CPU_V7 1507 depends on GENERIC_CLOCKEVENTS 1508 depends on HAVE_SMP 1509 depends on MMU 1510 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 1511 select USE_GENERIC_SMP_HELPERS 1512 help 1513 This enables support for systems with more than one CPU. If you have 1514 a system with only one CPU, like most personal computers, say N. If 1515 you have a system with more than one CPU, say Y. 1516 1517 If you say N here, the kernel will run on single and multiprocessor 1518 machines, but will use only one CPU of a multiprocessor machine. If 1519 you say Y here, the kernel will run on many, but not all, single 1520 processor machines. On a single processor machine, the kernel will 1521 run faster if you say N here. 1522 1523 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1524 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1525 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1526 1527 If you don't know what to do here, say N. 1528 1529config SMP_ON_UP 1530 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1531 depends on EXPERIMENTAL 1532 depends on SMP && !XIP_KERNEL 1533 default y 1534 help 1535 SMP kernels contain instructions which fail on non-SMP processors. 1536 Enabling this option allows the kernel to modify itself to make 1537 these instructions safe. Disabling it allows about 1K of space 1538 savings. 1539 1540 If you don't know what to do here, say Y. 1541 1542config ARM_CPU_TOPOLOGY 1543 bool "Support cpu topology definition" 1544 depends on SMP && CPU_V7 1545 default y 1546 help 1547 Support ARM cpu topology definition. The MPIDR register defines 1548 affinity between processors which is then used to describe the cpu 1549 topology of an ARM System. 1550 1551config SCHED_MC 1552 bool "Multi-core scheduler support" 1553 depends on ARM_CPU_TOPOLOGY 1554 help 1555 Multi-core scheduler support improves the CPU scheduler's decision 1556 making when dealing with multi-core CPU chips at a cost of slightly 1557 increased overhead in some places. If unsure say N here. 1558 1559config SCHED_SMT 1560 bool "SMT scheduler support" 1561 depends on ARM_CPU_TOPOLOGY 1562 help 1563 Improves the CPU scheduler's decision making when dealing with 1564 MultiThreading at a cost of slightly increased overhead in some 1565 places. If unsure say N here. 1566 1567config HAVE_ARM_SCU 1568 bool 1569 help 1570 This option enables support for the ARM system coherency unit 1571 1572config ARM_ARCH_TIMER 1573 bool "Architected timer support" 1574 depends on CPU_V7 1575 help 1576 This option enables support for the ARM architected timer 1577 1578config HAVE_ARM_TWD 1579 bool 1580 depends on SMP 1581 help 1582 This options enables support for the ARM timer and watchdog unit 1583 1584choice 1585 prompt "Memory split" 1586 default VMSPLIT_3G 1587 help 1588 Select the desired split between kernel and user memory. 1589 1590 If you are not absolutely sure what you are doing, leave this 1591 option alone! 1592 1593 config VMSPLIT_3G 1594 bool "3G/1G user/kernel split" 1595 config VMSPLIT_2G 1596 bool "2G/2G user/kernel split" 1597 config VMSPLIT_1G 1598 bool "1G/3G user/kernel split" 1599endchoice 1600 1601config PAGE_OFFSET 1602 hex 1603 default 0x40000000 if VMSPLIT_1G 1604 default 0x80000000 if VMSPLIT_2G 1605 default 0xC0000000 1606 1607config NR_CPUS 1608 int "Maximum number of CPUs (2-32)" 1609 range 2 32 1610 depends on SMP 1611 default "4" 1612 1613config HOTPLUG_CPU 1614 bool "Support for hot-pluggable CPUs" 1615 depends on SMP && HOTPLUG 1616 help 1617 Say Y here to experiment with turning CPUs off and on. CPUs 1618 can be controlled through /sys/devices/system/cpu. 1619 1620config LOCAL_TIMERS 1621 bool "Use local timer interrupts" 1622 depends on SMP 1623 default y 1624 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 1625 help 1626 Enable support for local timers on SMP platforms, rather then the 1627 legacy IPI broadcast method. Local timers allows the system 1628 accounting to be spread across the timer interval, preventing a 1629 "thundering herd" at every timer tick. 1630 1631config ARCH_NR_GPIO 1632 int 1633 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1634 default 355 if ARCH_U8500 1635 default 264 if MACH_H4700 1636 default 512 if SOC_OMAP5 1637 default 288 if ARCH_VT8500 1638 default 0 1639 help 1640 Maximum number of GPIOs in the system. 1641 1642 If unsure, leave the default value. 1643 1644source kernel/Kconfig.preempt 1645 1646config HZ 1647 int 1648 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1649 ARCH_S5PV210 || ARCH_EXYNOS4 1650 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 1651 default AT91_TIMER_HZ if ARCH_AT91 1652 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1653 default 100 1654 1655config THUMB2_KERNEL 1656 bool "Compile the kernel in Thumb-2 mode" 1657 depends on CPU_V7 && !CPU_V6 && !CPU_V6K 1658 select AEABI 1659 select ARM_ASM_UNIFIED 1660 select ARM_UNWIND 1661 help 1662 By enabling this option, the kernel will be compiled in 1663 Thumb-2 mode. A compiler/assembler that understand the unified 1664 ARM-Thumb syntax is needed. 1665 1666 If unsure, say N. 1667 1668config THUMB2_AVOID_R_ARM_THM_JUMP11 1669 bool "Work around buggy Thumb-2 short branch relocations in gas" 1670 depends on THUMB2_KERNEL && MODULES 1671 default y 1672 help 1673 Various binutils versions can resolve Thumb-2 branches to 1674 locally-defined, preemptible global symbols as short-range "b.n" 1675 branch instructions. 1676 1677 This is a problem, because there's no guarantee the final 1678 destination of the symbol, or any candidate locations for a 1679 trampoline, are within range of the branch. For this reason, the 1680 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1681 relocation in modules at all, and it makes little sense to add 1682 support. 1683 1684 The symptom is that the kernel fails with an "unsupported 1685 relocation" error when loading some modules. 1686 1687 Until fixed tools are available, passing 1688 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1689 code which hits this problem, at the cost of a bit of extra runtime 1690 stack usage in some cases. 1691 1692 The problem is described in more detail at: 1693 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1694 1695 Only Thumb-2 kernels are affected. 1696 1697 Unless you are sure your tools don't have this problem, say Y. 1698 1699config ARM_ASM_UNIFIED 1700 bool 1701 1702config AEABI 1703 bool "Use the ARM EABI to compile the kernel" 1704 help 1705 This option allows for the kernel to be compiled using the latest 1706 ARM ABI (aka EABI). This is only useful if you are using a user 1707 space environment that is also compiled with EABI. 1708 1709 Since there are major incompatibilities between the legacy ABI and 1710 EABI, especially with regard to structure member alignment, this 1711 option also changes the kernel syscall calling convention to 1712 disambiguate both ABIs and allow for backward compatibility support 1713 (selected with CONFIG_OABI_COMPAT). 1714 1715 To use this you need GCC version 4.0.0 or later. 1716 1717config OABI_COMPAT 1718 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1719 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 1720 default y 1721 help 1722 This option preserves the old syscall interface along with the 1723 new (ARM EABI) one. It also provides a compatibility layer to 1724 intercept syscalls that have structure arguments which layout 1725 in memory differs between the legacy ABI and the new ARM EABI 1726 (only for non "thumb" binaries). This option adds a tiny 1727 overhead to all syscalls and produces a slightly larger kernel. 1728 If you know you'll be using only pure EABI user space then you 1729 can say N here. If this option is not selected and you attempt 1730 to execute a legacy ABI binary then the result will be 1731 UNPREDICTABLE (in fact it can be predicted that it won't work 1732 at all). If in doubt say Y. 1733 1734config ARCH_HAS_HOLES_MEMORYMODEL 1735 bool 1736 1737config ARCH_SPARSEMEM_ENABLE 1738 bool 1739 1740config ARCH_SPARSEMEM_DEFAULT 1741 def_bool ARCH_SPARSEMEM_ENABLE 1742 1743config ARCH_SELECT_MEMORY_MODEL 1744 def_bool ARCH_SPARSEMEM_ENABLE 1745 1746config HAVE_ARCH_PFN_VALID 1747 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1748 1749config HIGHMEM 1750 bool "High Memory Support" 1751 depends on MMU 1752 help 1753 The address space of ARM processors is only 4 Gigabytes large 1754 and it has to accommodate user address space, kernel address 1755 space as well as some memory mapped IO. That means that, if you 1756 have a large amount of physical memory and/or IO, not all of the 1757 memory can be "permanently mapped" by the kernel. The physical 1758 memory that is not permanently mapped is called "high memory". 1759 1760 Depending on the selected kernel/user memory split, minimum 1761 vmalloc space and actual amount of RAM, you may not need this 1762 option which should result in a slightly faster kernel. 1763 1764 If unsure, say n. 1765 1766config HIGHPTE 1767 bool "Allocate 2nd-level pagetables from highmem" 1768 depends on HIGHMEM 1769 1770config HW_PERF_EVENTS 1771 bool "Enable hardware performance counter support for perf events" 1772 depends on PERF_EVENTS 1773 default y 1774 help 1775 Enable hardware performance counter support for perf events. If 1776 disabled, perf events will use software events only. 1777 1778source "mm/Kconfig" 1779 1780config FORCE_MAX_ZONEORDER 1781 int "Maximum zone order" if ARCH_SHMOBILE 1782 range 11 64 if ARCH_SHMOBILE 1783 default "12" if SOC_AM33XX 1784 default "9" if SA1111 1785 default "11" 1786 help 1787 The kernel memory allocator divides physically contiguous memory 1788 blocks into "zones", where each zone is a power of two number of 1789 pages. This option selects the largest power of two that the kernel 1790 keeps in the memory allocator. If you need to allocate very large 1791 blocks of physically contiguous memory, then you may need to 1792 increase this value. 1793 1794 This config option is actually maximum order plus one. For example, 1795 a value of 11 means that the largest free memory block is 2^10 pages. 1796 1797config ALIGNMENT_TRAP 1798 bool 1799 depends on CPU_CP15_MMU 1800 default y if !ARCH_EBSA110 1801 select HAVE_PROC_CPU if PROC_FS 1802 help 1803 ARM processors cannot fetch/store information which is not 1804 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1805 address divisible by 4. On 32-bit ARM processors, these non-aligned 1806 fetch/store instructions will be emulated in software if you say 1807 here, which has a severe performance impact. This is necessary for 1808 correct operation of some network protocols. With an IP-only 1809 configuration it is safe to say N, otherwise say Y. 1810 1811config UACCESS_WITH_MEMCPY 1812 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1813 depends on MMU 1814 default y if CPU_FEROCEON 1815 help 1816 Implement faster copy_to_user and clear_user methods for CPU 1817 cores where a 8-word STM instruction give significantly higher 1818 memory write throughput than a sequence of individual 32bit stores. 1819 1820 A possible side effect is a slight increase in scheduling latency 1821 between threads sharing the same address space if they invoke 1822 such copy operations with large buffers. 1823 1824 However, if the CPU data cache is using a write-allocate mode, 1825 this option is unlikely to provide any performance gain. 1826 1827config SECCOMP 1828 bool 1829 prompt "Enable seccomp to safely compute untrusted bytecode" 1830 ---help--- 1831 This kernel feature is useful for number crunching applications 1832 that may need to compute untrusted bytecode during their 1833 execution. By using pipes or other transports made available to 1834 the process as file descriptors supporting the read/write 1835 syscalls, it's possible to isolate those applications in 1836 their own address space using seccomp. Once seccomp is 1837 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1838 and the task is only allowed to execute a few safe syscalls 1839 defined by each seccomp mode. 1840 1841config CC_STACKPROTECTOR 1842 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1843 depends on EXPERIMENTAL 1844 help 1845 This option turns on the -fstack-protector GCC feature. This 1846 feature puts, at the beginning of functions, a canary value on 1847 the stack just before the return address, and validates 1848 the value just before actually returning. Stack based buffer 1849 overflows (that need to overwrite this return address) now also 1850 overwrite the canary, which gets detected and the attack is then 1851 neutralized via a kernel panic. 1852 This feature requires gcc version 4.2 or above. 1853 1854config XEN_DOM0 1855 def_bool y 1856 depends on XEN 1857 1858config XEN 1859 bool "Xen guest support on ARM (EXPERIMENTAL)" 1860 depends on EXPERIMENTAL && ARM && OF 1861 depends on CPU_V7 && !CPU_V6 1862 help 1863 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1864 1865endmenu 1866 1867menu "Boot options" 1868 1869config USE_OF 1870 bool "Flattened Device Tree support" 1871 select IRQ_DOMAIN 1872 select OF 1873 select OF_EARLY_FLATTREE 1874 help 1875 Include support for flattened device tree machine descriptions. 1876 1877config ATAGS 1878 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1879 default y 1880 help 1881 This is the traditional way of passing data to the kernel at boot 1882 time. If you are solely relying on the flattened device tree (or 1883 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1884 to remove ATAGS support from your kernel binary. If unsure, 1885 leave this to y. 1886 1887config DEPRECATED_PARAM_STRUCT 1888 bool "Provide old way to pass kernel parameters" 1889 depends on ATAGS 1890 help 1891 This was deprecated in 2001 and announced to live on for 5 years. 1892 Some old boot loaders still use this way. 1893 1894# Compressed boot loader in ROM. Yes, we really want to ask about 1895# TEXT and BSS so we preserve their values in the config files. 1896config ZBOOT_ROM_TEXT 1897 hex "Compressed ROM boot loader base address" 1898 default "0" 1899 help 1900 The physical address at which the ROM-able zImage is to be 1901 placed in the target. Platforms which normally make use of 1902 ROM-able zImage formats normally set this to a suitable 1903 value in their defconfig file. 1904 1905 If ZBOOT_ROM is not enabled, this has no effect. 1906 1907config ZBOOT_ROM_BSS 1908 hex "Compressed ROM boot loader BSS address" 1909 default "0" 1910 help 1911 The base address of an area of read/write memory in the target 1912 for the ROM-able zImage which must be available while the 1913 decompressor is running. It must be large enough to hold the 1914 entire decompressed kernel plus an additional 128 KiB. 1915 Platforms which normally make use of ROM-able zImage formats 1916 normally set this to a suitable value in their defconfig file. 1917 1918 If ZBOOT_ROM is not enabled, this has no effect. 1919 1920config ZBOOT_ROM 1921 bool "Compressed boot loader in ROM/flash" 1922 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1923 help 1924 Say Y here if you intend to execute your compressed kernel image 1925 (zImage) directly from ROM or flash. If unsure, say N. 1926 1927choice 1928 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1929 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1930 default ZBOOT_ROM_NONE 1931 help 1932 Include experimental SD/MMC loading code in the ROM-able zImage. 1933 With this enabled it is possible to write the ROM-able zImage 1934 kernel image to an MMC or SD card and boot the kernel straight 1935 from the reset vector. At reset the processor Mask ROM will load 1936 the first part of the ROM-able zImage which in turn loads the 1937 rest the kernel image to RAM. 1938 1939config ZBOOT_ROM_NONE 1940 bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1941 help 1942 Do not load image from SD or MMC 1943 1944config ZBOOT_ROM_MMCIF 1945 bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1946 help 1947 Load image from MMCIF hardware block. 1948 1949config ZBOOT_ROM_SH_MOBILE_SDHI 1950 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1951 help 1952 Load image from SDHI hardware block 1953 1954endchoice 1955 1956config ARM_APPENDED_DTB 1957 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1958 depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1959 help 1960 With this option, the boot code will look for a device tree binary 1961 (DTB) appended to zImage 1962 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1963 1964 This is meant as a backward compatibility convenience for those 1965 systems with a bootloader that can't be upgraded to accommodate 1966 the documented boot protocol using a device tree. 1967 1968 Beware that there is very little in terms of protection against 1969 this option being confused by leftover garbage in memory that might 1970 look like a DTB header after a reboot if no actual DTB is appended 1971 to zImage. Do not leave this option active in a production kernel 1972 if you don't intend to always append a DTB. Proper passing of the 1973 location into r2 of a bootloader provided DTB is always preferable 1974 to this option. 1975 1976config ARM_ATAG_DTB_COMPAT 1977 bool "Supplement the appended DTB with traditional ATAG information" 1978 depends on ARM_APPENDED_DTB 1979 help 1980 Some old bootloaders can't be updated to a DTB capable one, yet 1981 they provide ATAGs with memory configuration, the ramdisk address, 1982 the kernel cmdline string, etc. Such information is dynamically 1983 provided by the bootloader and can't always be stored in a static 1984 DTB. To allow a device tree enabled kernel to be used with such 1985 bootloaders, this option allows zImage to extract the information 1986 from the ATAG list and store it at run time into the appended DTB. 1987 1988choice 1989 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1990 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1991 1992config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1993 bool "Use bootloader kernel arguments if available" 1994 help 1995 Uses the command-line options passed by the boot loader instead of 1996 the device tree bootargs property. If the boot loader doesn't provide 1997 any, the device tree bootargs property will be used. 1998 1999config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2000 bool "Extend with bootloader kernel arguments" 2001 help 2002 The command-line arguments provided by the boot loader will be 2003 appended to the the device tree bootargs property. 2004 2005endchoice 2006 2007config CMDLINE 2008 string "Default kernel command string" 2009 default "" 2010 help 2011 On some architectures (EBSA110 and CATS), there is currently no way 2012 for the boot loader to pass arguments to the kernel. For these 2013 architectures, you should supply some command-line options at build 2014 time by entering them here. As a minimum, you should specify the 2015 memory size and the root device (e.g., mem=64M root=/dev/nfs). 2016 2017choice 2018 prompt "Kernel command line type" if CMDLINE != "" 2019 default CMDLINE_FROM_BOOTLOADER 2020 depends on ATAGS 2021 2022config CMDLINE_FROM_BOOTLOADER 2023 bool "Use bootloader kernel arguments if available" 2024 help 2025 Uses the command-line options passed by the boot loader. If 2026 the boot loader doesn't provide any, the default kernel command 2027 string provided in CMDLINE will be used. 2028 2029config CMDLINE_EXTEND 2030 bool "Extend bootloader kernel arguments" 2031 help 2032 The command-line arguments provided by the boot loader will be 2033 appended to the default kernel command string. 2034 2035config CMDLINE_FORCE 2036 bool "Always use the default kernel command string" 2037 help 2038 Always use the default kernel command string, even if the boot 2039 loader passes other arguments to the kernel. 2040 This is useful if you cannot or don't want to change the 2041 command-line options your boot loader passes to the kernel. 2042endchoice 2043 2044config XIP_KERNEL 2045 bool "Kernel Execute-In-Place from ROM" 2046 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 2047 help 2048 Execute-In-Place allows the kernel to run from non-volatile storage 2049 directly addressable by the CPU, such as NOR flash. This saves RAM 2050 space since the text section of the kernel is not loaded from flash 2051 to RAM. Read-write sections, such as the data section and stack, 2052 are still copied to RAM. The XIP kernel is not compressed since 2053 it has to run directly from flash, so it will take more space to 2054 store it. The flash address used to link the kernel object files, 2055 and for storing it, is configuration dependent. Therefore, if you 2056 say Y here, you must know the proper physical address where to 2057 store the kernel image depending on your own flash memory usage. 2058 2059 Also note that the make target becomes "make xipImage" rather than 2060 "make zImage" or "make Image". The final kernel binary to put in 2061 ROM memory will be arch/arm/boot/xipImage. 2062 2063 If unsure, say N. 2064 2065config XIP_PHYS_ADDR 2066 hex "XIP Kernel Physical Location" 2067 depends on XIP_KERNEL 2068 default "0x00080000" 2069 help 2070 This is the physical address in your flash memory the kernel will 2071 be linked for and stored to. This address is dependent on your 2072 own flash usage. 2073 2074config KEXEC 2075 bool "Kexec system call (EXPERIMENTAL)" 2076 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2077 help 2078 kexec is a system call that implements the ability to shutdown your 2079 current kernel, and to start another kernel. It is like a reboot 2080 but it is independent of the system firmware. And like a reboot 2081 you can start any kernel with it, not just Linux. 2082 2083 It is an ongoing process to be certain the hardware in a machine 2084 is properly shutdown, so do not be surprised if this code does not 2085 initially work for you. It may help to enable device hotplugging 2086 support. 2087 2088config ATAGS_PROC 2089 bool "Export atags in procfs" 2090 depends on ATAGS && KEXEC 2091 default y 2092 help 2093 Should the atags used to boot the kernel be exported in an "atags" 2094 file in procfs. Useful with kexec. 2095 2096config CRASH_DUMP 2097 bool "Build kdump crash kernel (EXPERIMENTAL)" 2098 depends on EXPERIMENTAL 2099 help 2100 Generate crash dump after being started by kexec. This should 2101 be normally only set in special crash dump kernels which are 2102 loaded in the main kernel with kexec-tools into a specially 2103 reserved region and then later executed after a crash by 2104 kdump/kexec. The crash dump kernel must be compiled to a 2105 memory address not used by the main kernel 2106 2107 For more details see Documentation/kdump/kdump.txt 2108 2109config AUTO_ZRELADDR 2110 bool "Auto calculation of the decompressed kernel image address" 2111 depends on !ZBOOT_ROM && !ARCH_U300 2112 help 2113 ZRELADDR is the physical address where the decompressed kernel 2114 image will be placed. If AUTO_ZRELADDR is selected, the address 2115 will be determined at run-time by masking the current IP with 2116 0xf8000000. This assumes the zImage being placed in the first 128MB 2117 from start of memory. 2118 2119endmenu 2120 2121menu "CPU Power Management" 2122 2123if ARCH_HAS_CPUFREQ 2124 2125source "drivers/cpufreq/Kconfig" 2126 2127config CPU_FREQ_IMX 2128 tristate "CPUfreq driver for i.MX CPUs" 2129 depends on ARCH_MXC && CPU_FREQ 2130 select CPU_FREQ_TABLE 2131 help 2132 This enables the CPUfreq driver for i.MX CPUs. 2133 2134config CPU_FREQ_SA1100 2135 bool 2136 2137config CPU_FREQ_SA1110 2138 bool 2139 2140config CPU_FREQ_INTEGRATOR 2141 tristate "CPUfreq driver for ARM Integrator CPUs" 2142 depends on ARCH_INTEGRATOR && CPU_FREQ 2143 default y 2144 help 2145 This enables the CPUfreq driver for ARM Integrator CPUs. 2146 2147 For details, take a look at <file:Documentation/cpu-freq>. 2148 2149 If in doubt, say Y. 2150 2151config CPU_FREQ_PXA 2152 bool 2153 depends on CPU_FREQ && ARCH_PXA && PXA25x 2154 default y 2155 select CPU_FREQ_DEFAULT_GOV_USERSPACE 2156 select CPU_FREQ_TABLE 2157 2158config CPU_FREQ_S3C 2159 bool 2160 help 2161 Internal configuration node for common cpufreq on Samsung SoC 2162 2163config CPU_FREQ_S3C24XX 2164 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2165 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 2166 select CPU_FREQ_S3C 2167 help 2168 This enables the CPUfreq driver for the Samsung S3C24XX family 2169 of CPUs. 2170 2171 For details, take a look at <file:Documentation/cpu-freq>. 2172 2173 If in doubt, say N. 2174 2175config CPU_FREQ_S3C24XX_PLL 2176 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2177 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 2178 help 2179 Compile in support for changing the PLL frequency from the 2180 S3C24XX series CPUfreq driver. The PLL takes time to settle 2181 after a frequency change, so by default it is not enabled. 2182 2183 This also means that the PLL tables for the selected CPU(s) will 2184 be built which may increase the size of the kernel image. 2185 2186config CPU_FREQ_S3C24XX_DEBUG 2187 bool "Debug CPUfreq Samsung driver core" 2188 depends on CPU_FREQ_S3C24XX 2189 help 2190 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 2191 2192config CPU_FREQ_S3C24XX_IODEBUG 2193 bool "Debug CPUfreq Samsung driver IO timing" 2194 depends on CPU_FREQ_S3C24XX 2195 help 2196 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 2197 2198config CPU_FREQ_S3C24XX_DEBUGFS 2199 bool "Export debugfs for CPUFreq" 2200 depends on CPU_FREQ_S3C24XX && DEBUG_FS 2201 help 2202 Export status information via debugfs. 2203 2204endif 2205 2206source "drivers/cpuidle/Kconfig" 2207 2208endmenu 2209 2210menu "Floating point emulation" 2211 2212comment "At least one emulation must be selected" 2213 2214config FPE_NWFPE 2215 bool "NWFPE math emulation" 2216 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2217 ---help--- 2218 Say Y to include the NWFPE floating point emulator in the kernel. 2219 This is necessary to run most binaries. Linux does not currently 2220 support floating point hardware so you need to say Y here even if 2221 your machine has an FPA or floating point co-processor podule. 2222 2223 You may say N here if you are going to load the Acorn FPEmulator 2224 early in the bootup. 2225 2226config FPE_NWFPE_XP 2227 bool "Support extended precision" 2228 depends on FPE_NWFPE 2229 help 2230 Say Y to include 80-bit support in the kernel floating-point 2231 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2232 Note that gcc does not generate 80-bit operations by default, 2233 so in most cases this option only enlarges the size of the 2234 floating point emulator without any good reason. 2235 2236 You almost surely want to say N here. 2237 2238config FPE_FASTFPE 2239 bool "FastFPE math emulation (EXPERIMENTAL)" 2240 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 2241 ---help--- 2242 Say Y here to include the FAST floating point emulator in the kernel. 2243 This is an experimental much faster emulator which now also has full 2244 precision for the mantissa. It does not support any exceptions. 2245 It is very simple, and approximately 3-6 times faster than NWFPE. 2246 2247 It should be sufficient for most programs. It may be not suitable 2248 for scientific calculations, but you have to check this for yourself. 2249 If you do not feel you need a faster FP emulation you should better 2250 choose NWFPE. 2251 2252config VFP 2253 bool "VFP-format floating point maths" 2254 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2255 help 2256 Say Y to include VFP support code in the kernel. This is needed 2257 if your hardware includes a VFP unit. 2258 2259 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2260 release notes and additional status information. 2261 2262 Say N if your target does not have VFP hardware. 2263 2264config VFPv3 2265 bool 2266 depends on VFP 2267 default y if CPU_V7 2268 2269config NEON 2270 bool "Advanced SIMD (NEON) Extension support" 2271 depends on VFPv3 && CPU_V7 2272 help 2273 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2274 Extension. 2275 2276endmenu 2277 2278menu "Userspace binary formats" 2279 2280source "fs/Kconfig.binfmt" 2281 2282config ARTHUR 2283 tristate "RISC OS personality" 2284 depends on !AEABI 2285 help 2286 Say Y here to include the kernel code necessary if you want to run 2287 Acorn RISC OS/Arthur binaries under Linux. This code is still very 2288 experimental; if this sounds frightening, say N and sleep in peace. 2289 You can also say M here to compile this support as a module (which 2290 will be called arthur). 2291 2292endmenu 2293 2294menu "Power management options" 2295 2296source "kernel/power/Kconfig" 2297 2298config ARCH_SUSPEND_POSSIBLE 2299 depends on !ARCH_S5PC100 2300 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 2301 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2302 def_bool y 2303 2304config ARM_CPU_SUSPEND 2305 def_bool PM_SLEEP 2306 2307endmenu 2308 2309source "net/Kconfig" 2310 2311source "drivers/Kconfig" 2312 2313source "fs/Kconfig" 2314 2315source "arch/arm/Kconfig.debug" 2316 2317source "security/Kconfig" 2318 2319source "crypto/Kconfig" 2320 2321source "lib/Kconfig" 2322