xref: /linux/arch/arm/Kconfig (revision 99ff1830426ed59cc722091eadffd17736bdf148)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAVE_CUSTOM_GPIO_H
7	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8	select ARCH_WANT_IPC_PARSE_VERSION
9	select BUILDTIME_EXTABLE_SORT if MMU
10	select CPU_PM if (SUSPEND || CPU_IDLE)
11	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14	select GENERIC_IRQ_PROBE
15	select GENERIC_IRQ_SHOW
16	select GENERIC_PCI_IOMAP
17	select GENERIC_SMP_IDLE_THREAD
18	select GENERIC_IDLE_POLL_SETUP
19	select GENERIC_STRNCPY_FROM_USER
20	select GENERIC_STRNLEN_USER
21	select HARDIRQS_SW_RESEND
22	select HAVE_AOUT
23	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24	select HAVE_ARCH_KGDB
25	select HAVE_ARCH_SECCOMP_FILTER
26	select HAVE_ARCH_TRACEHOOK
27	select HAVE_BPF_JIT
28	select HAVE_C_RECORDMCOUNT
29	select HAVE_DEBUG_KMEMLEAK
30	select HAVE_DMA_API_DEBUG
31	select HAVE_DMA_ATTRS
32	select HAVE_DMA_CONTIGUOUS if MMU
33	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37	select HAVE_GENERIC_DMA_COHERENT
38	select HAVE_GENERIC_HARDIRQS
39	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40	select HAVE_IDE if PCI || ISA || PCMCIA
41	select HAVE_IRQ_TIME_ACCOUNTING
42	select HAVE_KERNEL_GZIP
43	select HAVE_KERNEL_LZMA
44	select HAVE_KERNEL_LZO
45	select HAVE_KERNEL_XZ
46	select HAVE_KPROBES if !XIP_KERNEL
47	select HAVE_KRETPROBES if (HAVE_KPROBES)
48	select HAVE_MEMBLOCK
49	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
50	select HAVE_PERF_EVENTS
51	select HAVE_REGS_AND_STACK_ACCESS_API
52	select HAVE_SYSCALL_TRACEPOINTS
53	select HAVE_UID16
54	select KTIME_SCALAR
55	select PERF_USE_VMALLOC
56	select RTC_LIB
57	select SYS_SUPPORTS_APM_EMULATION
58	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59	select MODULES_USE_ELF_REL
60	select CLONE_BACKWARDS
61	select OLD_SIGSUSPEND3
62	select OLD_SIGACTION
63	select HAVE_CONTEXT_TRACKING
64	help
65	  The ARM series is a line of low-power-consumption RISC chip designs
66	  licensed by ARM Ltd and targeted at embedded applications and
67	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
68	  manufactured, but legacy ARM-based PC hardware remains popular in
69	  Europe.  There is an ARM Linux project with a web page at
70	  <http://www.arm.linux.org.uk/>.
71
72config ARM_HAS_SG_CHAIN
73	bool
74
75config NEED_SG_DMA_LENGTH
76	bool
77
78config ARM_DMA_USE_IOMMU
79	bool
80	select ARM_HAS_SG_CHAIN
81	select NEED_SG_DMA_LENGTH
82
83if ARM_DMA_USE_IOMMU
84
85config ARM_DMA_IOMMU_ALIGNMENT
86	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
87	range 4 9
88	default 8
89	help
90	  DMA mapping framework by default aligns all buffers to the smallest
91	  PAGE_SIZE order which is greater than or equal to the requested buffer
92	  size. This works well for buffers up to a few hundreds kilobytes, but
93	  for larger buffers it just a waste of address space. Drivers which has
94	  relatively small addressing window (like 64Mib) might run out of
95	  virtual space with just a few allocations.
96
97	  With this parameter you can specify the maximum PAGE_SIZE order for
98	  DMA IOMMU buffers. Larger buffers will be aligned only to this
99	  specified order. The order is expressed as a power of two multiplied
100	  by the PAGE_SIZE.
101
102endif
103
104config HAVE_PWM
105	bool
106
107config MIGHT_HAVE_PCI
108	bool
109
110config SYS_SUPPORTS_APM_EMULATION
111	bool
112
113config HAVE_TCM
114	bool
115	select GENERIC_ALLOCATOR
116
117config HAVE_PROC_CPU
118	bool
119
120config NO_IOPORT
121	bool
122
123config EISA
124	bool
125	---help---
126	  The Extended Industry Standard Architecture (EISA) bus was
127	  developed as an open alternative to the IBM MicroChannel bus.
128
129	  The EISA bus provided some of the features of the IBM MicroChannel
130	  bus while maintaining backward compatibility with cards made for
131	  the older ISA bus.  The EISA bus saw limited use between 1988 and
132	  1995 when it was made obsolete by the PCI bus.
133
134	  Say Y here if you are building a kernel for an EISA-based machine.
135
136	  Otherwise, say N.
137
138config SBUS
139	bool
140
141config STACKTRACE_SUPPORT
142	bool
143	default y
144
145config HAVE_LATENCYTOP_SUPPORT
146	bool
147	depends on !SMP
148	default y
149
150config LOCKDEP_SUPPORT
151	bool
152	default y
153
154config TRACE_IRQFLAGS_SUPPORT
155	bool
156	default y
157
158config RWSEM_GENERIC_SPINLOCK
159	bool
160	default y
161
162config RWSEM_XCHGADD_ALGORITHM
163	bool
164
165config ARCH_HAS_ILOG2_U32
166	bool
167
168config ARCH_HAS_ILOG2_U64
169	bool
170
171config ARCH_HAS_CPUFREQ
172	bool
173	help
174	  Internal node to signify that the ARCH has CPUFREQ support
175	  and that the relevant menu configurations are displayed for
176	  it.
177
178config GENERIC_HWEIGHT
179	bool
180	default y
181
182config GENERIC_CALIBRATE_DELAY
183	bool
184	default y
185
186config ARCH_MAY_HAVE_PC_FDC
187	bool
188
189config ZONE_DMA
190	bool
191
192config NEED_DMA_MAP_STATE
193       def_bool y
194
195config ARCH_HAS_DMA_SET_COHERENT_MASK
196	bool
197
198config GENERIC_ISA_DMA
199	bool
200
201config FIQ
202	bool
203
204config NEED_RET_TO_USER
205	bool
206
207config ARCH_MTD_XIP
208	bool
209
210config VECTORS_BASE
211	hex
212	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
213	default DRAM_BASE if REMAP_VECTORS_TO_RAM
214	default 0x00000000
215	help
216	  The base address of exception vectors.
217
218config ARM_PATCH_PHYS_VIRT
219	bool "Patch physical to virtual translations at runtime" if EMBEDDED
220	default y
221	depends on !XIP_KERNEL && MMU
222	depends on !ARCH_REALVIEW || !SPARSEMEM
223	help
224	  Patch phys-to-virt and virt-to-phys translation functions at
225	  boot and module load time according to the position of the
226	  kernel in system memory.
227
228	  This can only be used with non-XIP MMU kernels where the base
229	  of physical memory is at a 16MB boundary.
230
231	  Only disable this option if you know that you do not require
232	  this feature (eg, building a kernel for a single machine) and
233	  you need to shrink the kernel to the minimal size.
234
235config NEED_MACH_GPIO_H
236	bool
237	help
238	  Select this when mach/gpio.h is required to provide special
239	  definitions for this platform. The need for mach/gpio.h should
240	  be avoided when possible.
241
242config NEED_MACH_IO_H
243	bool
244	help
245	  Select this when mach/io.h is required to provide special
246	  definitions for this platform.  The need for mach/io.h should
247	  be avoided when possible.
248
249config NEED_MACH_MEMORY_H
250	bool
251	help
252	  Select this when mach/memory.h is required to provide special
253	  definitions for this platform.  The need for mach/memory.h should
254	  be avoided when possible.
255
256config PHYS_OFFSET
257	hex "Physical address of main memory" if MMU
258	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
259	default DRAM_BASE if !MMU
260	help
261	  Please provide the physical address corresponding to the
262	  location of main memory in your system.
263
264config GENERIC_BUG
265	def_bool y
266	depends on BUG
267
268source "init/Kconfig"
269
270source "kernel/Kconfig.freezer"
271
272menu "System Type"
273
274config MMU
275	bool "MMU-based Paged Memory Management Support"
276	default y
277	help
278	  Select if you want MMU-based virtualised addressing space
279	  support by paged memory management. If unsure, say 'Y'.
280
281#
282# The "ARM system type" choice list is ordered alphabetically by option
283# text.  Please add new entries in the option alphabetic order.
284#
285choice
286	prompt "ARM system type"
287	default ARCH_VERSATILE if !MMU
288	default ARCH_MULTIPLATFORM if MMU
289
290config ARCH_MULTIPLATFORM
291	bool "Allow multiple platforms to be selected"
292	depends on MMU
293	select ARM_PATCH_PHYS_VIRT
294	select AUTO_ZRELADDR
295	select COMMON_CLK
296	select MULTI_IRQ_HANDLER
297	select SPARSE_IRQ
298	select USE_OF
299
300config ARCH_INTEGRATOR
301	bool "ARM Ltd. Integrator family"
302	select ARCH_HAS_CPUFREQ
303	select ARM_AMBA
304	select COMMON_CLK
305	select COMMON_CLK_VERSATILE
306	select GENERIC_CLOCKEVENTS
307	select HAVE_TCM
308	select ICST
309	select MULTI_IRQ_HANDLER
310	select NEED_MACH_MEMORY_H
311	select PLAT_VERSATILE
312	select SPARSE_IRQ
313	select VERSATILE_FPGA_IRQ
314	help
315	  Support for ARM's Integrator platform.
316
317config ARCH_REALVIEW
318	bool "ARM Ltd. RealView family"
319	select ARCH_WANT_OPTIONAL_GPIOLIB
320	select ARM_AMBA
321	select ARM_TIMER_SP804
322	select COMMON_CLK
323	select COMMON_CLK_VERSATILE
324	select GENERIC_CLOCKEVENTS
325	select GPIO_PL061 if GPIOLIB
326	select ICST
327	select NEED_MACH_MEMORY_H
328	select PLAT_VERSATILE
329	select PLAT_VERSATILE_CLCD
330	help
331	  This enables support for ARM Ltd RealView boards.
332
333config ARCH_VERSATILE
334	bool "ARM Ltd. Versatile family"
335	select ARCH_WANT_OPTIONAL_GPIOLIB
336	select ARM_AMBA
337	select ARM_TIMER_SP804
338	select ARM_VIC
339	select CLKDEV_LOOKUP
340	select GENERIC_CLOCKEVENTS
341	select HAVE_MACH_CLKDEV
342	select ICST
343	select PLAT_VERSATILE
344	select PLAT_VERSATILE_CLCD
345	select PLAT_VERSATILE_CLOCK
346	select VERSATILE_FPGA_IRQ
347	help
348	  This enables support for ARM Ltd Versatile board.
349
350config ARCH_AT91
351	bool "Atmel AT91"
352	select ARCH_REQUIRE_GPIOLIB
353	select CLKDEV_LOOKUP
354	select HAVE_CLK
355	select IRQ_DOMAIN
356	select NEED_MACH_GPIO_H
357	select NEED_MACH_IO_H if PCCARD
358	select PINCTRL
359	select PINCTRL_AT91 if USE_OF
360	help
361	  This enables support for systems based on Atmel
362	  AT91RM9200 and AT91SAM9* processors.
363
364config ARCH_CLPS711X
365	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
366	select ARCH_REQUIRE_GPIOLIB
367	select AUTO_ZRELADDR
368	select CLKDEV_LOOKUP
369	select CLKSRC_MMIO
370	select COMMON_CLK
371	select CPU_ARM720T
372	select GENERIC_CLOCKEVENTS
373	select MFD_SYSCON
374	select MULTI_IRQ_HANDLER
375	select SPARSE_IRQ
376	help
377	  Support for Cirrus Logic 711x/721x/731x based boards.
378
379config ARCH_GEMINI
380	bool "Cortina Systems Gemini"
381	select ARCH_REQUIRE_GPIOLIB
382	select ARCH_USES_GETTIMEOFFSET
383	select NEED_MACH_GPIO_H
384	select CPU_FA526
385	help
386	  Support for the Cortina Systems Gemini family SoCs
387
388config ARCH_EBSA110
389	bool "EBSA-110"
390	select ARCH_USES_GETTIMEOFFSET
391	select CPU_SA110
392	select ISA
393	select NEED_MACH_IO_H
394	select NEED_MACH_MEMORY_H
395	select NO_IOPORT
396	help
397	  This is an evaluation board for the StrongARM processor available
398	  from Digital. It has limited hardware on-board, including an
399	  Ethernet interface, two PCMCIA sockets, two serial ports and a
400	  parallel port.
401
402config ARCH_EP93XX
403	bool "EP93xx-based"
404	select ARCH_HAS_HOLES_MEMORYMODEL
405	select ARCH_REQUIRE_GPIOLIB
406	select ARCH_USES_GETTIMEOFFSET
407	select ARM_AMBA
408	select ARM_VIC
409	select CLKDEV_LOOKUP
410	select CPU_ARM920T
411	select NEED_MACH_MEMORY_H
412	help
413	  This enables support for the Cirrus EP93xx series of CPUs.
414
415config ARCH_FOOTBRIDGE
416	bool "FootBridge"
417	select CPU_SA110
418	select FOOTBRIDGE
419	select GENERIC_CLOCKEVENTS
420	select HAVE_IDE
421	select NEED_MACH_IO_H if !MMU
422	select NEED_MACH_MEMORY_H
423	help
424	  Support for systems based on the DC21285 companion chip
425	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
426
427config ARCH_NETX
428	bool "Hilscher NetX based"
429	select ARM_VIC
430	select CLKSRC_MMIO
431	select CPU_ARM926T
432	select GENERIC_CLOCKEVENTS
433	help
434	  This enables support for systems based on the Hilscher NetX Soc
435
436config ARCH_IOP13XX
437	bool "IOP13xx-based"
438	depends on MMU
439	select ARCH_SUPPORTS_MSI
440	select CPU_XSC3
441	select NEED_MACH_MEMORY_H
442	select NEED_RET_TO_USER
443	select PCI
444	select PLAT_IOP
445	select VMSPLIT_1G
446	help
447	  Support for Intel's IOP13XX (XScale) family of processors.
448
449config ARCH_IOP32X
450	bool "IOP32x-based"
451	depends on MMU
452	select ARCH_REQUIRE_GPIOLIB
453	select CPU_XSCALE
454	select NEED_MACH_GPIO_H
455	select NEED_RET_TO_USER
456	select PCI
457	select PLAT_IOP
458	help
459	  Support for Intel's 80219 and IOP32X (XScale) family of
460	  processors.
461
462config ARCH_IOP33X
463	bool "IOP33x-based"
464	depends on MMU
465	select ARCH_REQUIRE_GPIOLIB
466	select CPU_XSCALE
467	select NEED_MACH_GPIO_H
468	select NEED_RET_TO_USER
469	select PCI
470	select PLAT_IOP
471	help
472	  Support for Intel's IOP33X (XScale) family of processors.
473
474config ARCH_IXP4XX
475	bool "IXP4xx-based"
476	depends on MMU
477	select ARCH_HAS_DMA_SET_COHERENT_MASK
478	select ARCH_REQUIRE_GPIOLIB
479	select CLKSRC_MMIO
480	select CPU_XSCALE
481	select DMABOUNCE if PCI
482	select GENERIC_CLOCKEVENTS
483	select MIGHT_HAVE_PCI
484	select NEED_MACH_IO_H
485	select USB_EHCI_BIG_ENDIAN_MMIO
486	select USB_EHCI_BIG_ENDIAN_DESC
487	help
488	  Support for Intel's IXP4XX (XScale) family of processors.
489
490config ARCH_DOVE
491	bool "Marvell Dove"
492	select ARCH_REQUIRE_GPIOLIB
493	select CPU_PJ4
494	select GENERIC_CLOCKEVENTS
495	select MIGHT_HAVE_PCI
496	select PINCTRL
497	select PINCTRL_DOVE
498	select PLAT_ORION_LEGACY
499	select USB_ARCH_HAS_EHCI
500	select MVEBU_MBUS
501	help
502	  Support for the Marvell Dove SoC 88AP510
503
504config ARCH_KIRKWOOD
505	bool "Marvell Kirkwood"
506	select ARCH_HAS_CPUFREQ
507	select ARCH_REQUIRE_GPIOLIB
508	select CPU_FEROCEON
509	select GENERIC_CLOCKEVENTS
510	select PCI
511	select PCI_QUIRKS
512	select PINCTRL
513	select PINCTRL_KIRKWOOD
514	select PLAT_ORION_LEGACY
515	select MVEBU_MBUS
516	help
517	  Support for the following Marvell Kirkwood series SoCs:
518	  88F6180, 88F6192 and 88F6281.
519
520config ARCH_MV78XX0
521	bool "Marvell MV78xx0"
522	select ARCH_REQUIRE_GPIOLIB
523	select CPU_FEROCEON
524	select GENERIC_CLOCKEVENTS
525	select PCI
526	select PLAT_ORION_LEGACY
527	select MVEBU_MBUS
528	help
529	  Support for the following Marvell MV78xx0 series SoCs:
530	  MV781x0, MV782x0.
531
532config ARCH_ORION5X
533	bool "Marvell Orion"
534	depends on MMU
535	select ARCH_REQUIRE_GPIOLIB
536	select CPU_FEROCEON
537	select GENERIC_CLOCKEVENTS
538	select PCI
539	select PLAT_ORION_LEGACY
540	select MVEBU_MBUS
541	help
542	  Support for the following Marvell Orion 5x series SoCs:
543	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
544	  Orion-2 (5281), Orion-1-90 (6183).
545
546config ARCH_MMP
547	bool "Marvell PXA168/910/MMP2"
548	depends on MMU
549	select ARCH_REQUIRE_GPIOLIB
550	select CLKDEV_LOOKUP
551	select GENERIC_ALLOCATOR
552	select GENERIC_CLOCKEVENTS
553	select GPIO_PXA
554	select IRQ_DOMAIN
555	select NEED_MACH_GPIO_H
556	select PINCTRL
557	select PLAT_PXA
558	select SPARSE_IRQ
559	help
560	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
561
562config ARCH_KS8695
563	bool "Micrel/Kendin KS8695"
564	select ARCH_REQUIRE_GPIOLIB
565	select CLKSRC_MMIO
566	select CPU_ARM922T
567	select GENERIC_CLOCKEVENTS
568	select NEED_MACH_MEMORY_H
569	help
570	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571	  System-on-Chip devices.
572
573config ARCH_W90X900
574	bool "Nuvoton W90X900 CPU"
575	select ARCH_REQUIRE_GPIOLIB
576	select CLKDEV_LOOKUP
577	select CLKSRC_MMIO
578	select CPU_ARM926T
579	select GENERIC_CLOCKEVENTS
580	help
581	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582	  At present, the w90x900 has been renamed nuc900, regarding
583	  the ARM series product line, you can login the following
584	  link address to know more.
585
586	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
588
589config ARCH_LPC32XX
590	bool "NXP LPC32XX"
591	select ARCH_REQUIRE_GPIOLIB
592	select ARM_AMBA
593	select CLKDEV_LOOKUP
594	select CLKSRC_MMIO
595	select CPU_ARM926T
596	select GENERIC_CLOCKEVENTS
597	select HAVE_IDE
598	select HAVE_PWM
599	select USB_ARCH_HAS_OHCI
600	select USE_OF
601	help
602	  Support for the NXP LPC32XX family of processors
603
604config ARCH_PXA
605	bool "PXA2xx/PXA3xx-based"
606	depends on MMU
607	select ARCH_HAS_CPUFREQ
608	select ARCH_MTD_XIP
609	select ARCH_REQUIRE_GPIOLIB
610	select ARM_CPU_SUSPEND if PM
611	select AUTO_ZRELADDR
612	select CLKDEV_LOOKUP
613	select CLKSRC_MMIO
614	select GENERIC_CLOCKEVENTS
615	select GPIO_PXA
616	select HAVE_IDE
617	select MULTI_IRQ_HANDLER
618	select NEED_MACH_GPIO_H
619	select PLAT_PXA
620	select SPARSE_IRQ
621	help
622	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
623
624config ARCH_MSM
625	bool "Qualcomm MSM"
626	select ARCH_REQUIRE_GPIOLIB
627	select CLKDEV_LOOKUP
628	select GENERIC_CLOCKEVENTS
629	select HAVE_CLK
630	help
631	  Support for Qualcomm MSM/QSD based systems.  This runs on the
632	  apps processor of the MSM/QSD and depends on a shared memory
633	  interface to the modem processor which runs the baseband
634	  stack and controls some vital subsystems
635	  (clock and power control, etc).
636
637config ARCH_SHMOBILE
638	bool "Renesas SH-Mobile / R-Mobile"
639	select CLKDEV_LOOKUP
640	select GENERIC_CLOCKEVENTS
641	select HAVE_ARM_SCU if SMP
642	select HAVE_ARM_TWD if LOCAL_TIMERS
643	select HAVE_CLK
644	select HAVE_MACH_CLKDEV
645	select HAVE_SMP
646	select MIGHT_HAVE_CACHE_L2X0
647	select MULTI_IRQ_HANDLER
648	select NEED_MACH_MEMORY_H
649	select NO_IOPORT
650	select PINCTRL
651	select PM_GENERIC_DOMAINS if PM
652	select SPARSE_IRQ
653	help
654	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
655
656config ARCH_RPC
657	bool "RiscPC"
658	select ARCH_ACORN
659	select ARCH_MAY_HAVE_PC_FDC
660	select ARCH_SPARSEMEM_ENABLE
661	select ARCH_USES_GETTIMEOFFSET
662	select FIQ
663	select HAVE_IDE
664	select HAVE_PATA_PLATFORM
665	select ISA_DMA_API
666	select NEED_MACH_IO_H
667	select NEED_MACH_MEMORY_H
668	select NO_IOPORT
669	select VIRT_TO_BUS
670	help
671	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
672	  CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675	bool "SA1100-based"
676	select ARCH_HAS_CPUFREQ
677	select ARCH_MTD_XIP
678	select ARCH_REQUIRE_GPIOLIB
679	select ARCH_SPARSEMEM_ENABLE
680	select CLKDEV_LOOKUP
681	select CLKSRC_MMIO
682	select CPU_FREQ
683	select CPU_SA1100
684	select GENERIC_CLOCKEVENTS
685	select HAVE_IDE
686	select ISA
687	select NEED_MACH_GPIO_H
688	select NEED_MACH_MEMORY_H
689	select SPARSE_IRQ
690	help
691	  Support for StrongARM 11x0 based boards.
692
693config ARCH_S3C24XX
694	bool "Samsung S3C24XX SoCs"
695	select ARCH_HAS_CPUFREQ
696	select ARCH_REQUIRE_GPIOLIB
697	select CLKDEV_LOOKUP
698	select CLKSRC_MMIO
699	select GENERIC_CLOCKEVENTS
700	select HAVE_CLK
701	select HAVE_S3C2410_I2C if I2C
702	select HAVE_S3C2410_WATCHDOG if WATCHDOG
703	select HAVE_S3C_RTC if RTC_CLASS
704	select MULTI_IRQ_HANDLER
705	select NEED_MACH_GPIO_H
706	select NEED_MACH_IO_H
707	help
708	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
709	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
710	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
711	  Samsung SMDK2410 development board (and derivatives).
712
713config ARCH_S3C64XX
714	bool "Samsung S3C64XX"
715	select ARCH_HAS_CPUFREQ
716	select ARCH_REQUIRE_GPIOLIB
717	select ARM_VIC
718	select CLKDEV_LOOKUP
719	select CLKSRC_MMIO
720	select CPU_V6
721	select GENERIC_CLOCKEVENTS
722	select HAVE_CLK
723	select HAVE_S3C2410_I2C if I2C
724	select HAVE_S3C2410_WATCHDOG if WATCHDOG
725	select HAVE_TCM
726	select NEED_MACH_GPIO_H
727	select NO_IOPORT
728	select PLAT_SAMSUNG
729	select S3C_DEV_NAND
730	select S3C_GPIO_TRACK
731	select SAMSUNG_CLKSRC
732	select SAMSUNG_GPIOLIB_4BIT
733	select SAMSUNG_IRQ_VIC_TIMER
734	select USB_ARCH_HAS_OHCI
735	help
736	  Samsung S3C64XX series based systems
737
738config ARCH_S5P64X0
739	bool "Samsung S5P6440 S5P6450"
740	select CLKDEV_LOOKUP
741	select CLKSRC_MMIO
742	select CPU_V6
743	select GENERIC_CLOCKEVENTS
744	select HAVE_CLK
745	select HAVE_S3C2410_I2C if I2C
746	select HAVE_S3C2410_WATCHDOG if WATCHDOG
747	select HAVE_S3C_RTC if RTC_CLASS
748	select NEED_MACH_GPIO_H
749	help
750	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
751	  SMDK6450.
752
753config ARCH_S5PC100
754	bool "Samsung S5PC100"
755	select ARCH_REQUIRE_GPIOLIB
756	select CLKDEV_LOOKUP
757	select CLKSRC_MMIO
758	select CPU_V7
759	select GENERIC_CLOCKEVENTS
760	select HAVE_CLK
761	select HAVE_S3C2410_I2C if I2C
762	select HAVE_S3C2410_WATCHDOG if WATCHDOG
763	select HAVE_S3C_RTC if RTC_CLASS
764	select NEED_MACH_GPIO_H
765	help
766	  Samsung S5PC100 series based systems
767
768config ARCH_S5PV210
769	bool "Samsung S5PV210/S5PC110"
770	select ARCH_HAS_CPUFREQ
771	select ARCH_HAS_HOLES_MEMORYMODEL
772	select ARCH_SPARSEMEM_ENABLE
773	select CLKDEV_LOOKUP
774	select CLKSRC_MMIO
775	select CPU_V7
776	select GENERIC_CLOCKEVENTS
777	select HAVE_CLK
778	select HAVE_S3C2410_I2C if I2C
779	select HAVE_S3C2410_WATCHDOG if WATCHDOG
780	select HAVE_S3C_RTC if RTC_CLASS
781	select NEED_MACH_GPIO_H
782	select NEED_MACH_MEMORY_H
783	help
784	  Samsung S5PV210/S5PC110 series based systems
785
786config ARCH_EXYNOS
787	bool "Samsung EXYNOS"
788	select ARCH_HAS_CPUFREQ
789	select ARCH_HAS_HOLES_MEMORYMODEL
790	select ARCH_SPARSEMEM_ENABLE
791	select CLKDEV_LOOKUP
792	select COMMON_CLK
793	select CPU_V7
794	select GENERIC_CLOCKEVENTS
795	select HAVE_CLK
796	select HAVE_S3C2410_I2C if I2C
797	select HAVE_S3C2410_WATCHDOG if WATCHDOG
798	select HAVE_S3C_RTC if RTC_CLASS
799	select NEED_MACH_GPIO_H
800	select NEED_MACH_MEMORY_H
801	help
802	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
803
804config ARCH_SHARK
805	bool "Shark"
806	select ARCH_USES_GETTIMEOFFSET
807	select CPU_SA110
808	select ISA
809	select ISA_DMA
810	select NEED_MACH_MEMORY_H
811	select PCI
812	select VIRT_TO_BUS
813	select ZONE_DMA
814	help
815	  Support for the StrongARM based Digital DNARD machine, also known
816	  as "Shark" (<http://www.shark-linux.de/shark.html>).
817
818config ARCH_U300
819	bool "ST-Ericsson U300 Series"
820	depends on MMU
821	select ARCH_REQUIRE_GPIOLIB
822	select ARM_AMBA
823	select ARM_PATCH_PHYS_VIRT
824	select ARM_VIC
825	select CLKDEV_LOOKUP
826	select CLKSRC_MMIO
827	select COMMON_CLK
828	select CPU_ARM926T
829	select GENERIC_CLOCKEVENTS
830	select HAVE_TCM
831	select SPARSE_IRQ
832	help
833	  Support for ST-Ericsson U300 series mobile platforms.
834
835config ARCH_DAVINCI
836	bool "TI DaVinci"
837	select ARCH_HAS_HOLES_MEMORYMODEL
838	select ARCH_REQUIRE_GPIOLIB
839	select CLKDEV_LOOKUP
840	select GENERIC_ALLOCATOR
841	select GENERIC_CLOCKEVENTS
842	select GENERIC_IRQ_CHIP
843	select HAVE_IDE
844	select NEED_MACH_GPIO_H
845	select USE_OF
846	select ZONE_DMA
847	help
848	  Support for TI's DaVinci platform.
849
850config ARCH_OMAP1
851	bool "TI OMAP1"
852	depends on MMU
853	select ARCH_HAS_CPUFREQ
854	select ARCH_HAS_HOLES_MEMORYMODEL
855	select ARCH_OMAP
856	select ARCH_REQUIRE_GPIOLIB
857	select CLKDEV_LOOKUP
858	select CLKSRC_MMIO
859	select GENERIC_CLOCKEVENTS
860	select GENERIC_IRQ_CHIP
861	select HAVE_CLK
862	select HAVE_IDE
863	select IRQ_DOMAIN
864	select NEED_MACH_IO_H if PCCARD
865	select NEED_MACH_MEMORY_H
866	help
867	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
868
869endchoice
870
871menu "Multiple platform selection"
872	depends on ARCH_MULTIPLATFORM
873
874comment "CPU Core family selection"
875
876config ARCH_MULTI_V4
877	bool "ARMv4 based platforms (FA526, StrongARM)"
878	depends on !ARCH_MULTI_V6_V7
879	select ARCH_MULTI_V4_V5
880
881config ARCH_MULTI_V4T
882	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
883	depends on !ARCH_MULTI_V6_V7
884	select ARCH_MULTI_V4_V5
885
886config ARCH_MULTI_V5
887	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
888	depends on !ARCH_MULTI_V6_V7
889	select ARCH_MULTI_V4_V5
890
891config ARCH_MULTI_V4_V5
892	bool
893
894config ARCH_MULTI_V6
895	bool "ARMv6 based platforms (ARM11)"
896	select ARCH_MULTI_V6_V7
897	select CPU_V6
898
899config ARCH_MULTI_V7
900	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
901	default y
902	select ARCH_MULTI_V6_V7
903	select CPU_V7
904
905config ARCH_MULTI_V6_V7
906	bool
907
908config ARCH_MULTI_CPU_AUTO
909	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
910	select ARCH_MULTI_V5
911
912endmenu
913
914#
915# This is sorted alphabetically by mach-* pathname.  However, plat-*
916# Kconfigs may be included either alphabetically (according to the
917# plat- suffix) or along side the corresponding mach-* source.
918#
919source "arch/arm/mach-mvebu/Kconfig"
920
921source "arch/arm/mach-at91/Kconfig"
922
923source "arch/arm/mach-bcm/Kconfig"
924
925source "arch/arm/mach-bcm2835/Kconfig"
926
927source "arch/arm/mach-clps711x/Kconfig"
928
929source "arch/arm/mach-cns3xxx/Kconfig"
930
931source "arch/arm/mach-davinci/Kconfig"
932
933source "arch/arm/mach-dove/Kconfig"
934
935source "arch/arm/mach-ep93xx/Kconfig"
936
937source "arch/arm/mach-footbridge/Kconfig"
938
939source "arch/arm/mach-gemini/Kconfig"
940
941source "arch/arm/mach-highbank/Kconfig"
942
943source "arch/arm/mach-integrator/Kconfig"
944
945source "arch/arm/mach-iop32x/Kconfig"
946
947source "arch/arm/mach-iop33x/Kconfig"
948
949source "arch/arm/mach-iop13xx/Kconfig"
950
951source "arch/arm/mach-ixp4xx/Kconfig"
952
953source "arch/arm/mach-keystone/Kconfig"
954
955source "arch/arm/mach-kirkwood/Kconfig"
956
957source "arch/arm/mach-ks8695/Kconfig"
958
959source "arch/arm/mach-msm/Kconfig"
960
961source "arch/arm/mach-mv78xx0/Kconfig"
962
963source "arch/arm/mach-imx/Kconfig"
964
965source "arch/arm/mach-mxs/Kconfig"
966
967source "arch/arm/mach-netx/Kconfig"
968
969source "arch/arm/mach-nomadik/Kconfig"
970
971source "arch/arm/plat-omap/Kconfig"
972
973source "arch/arm/mach-omap1/Kconfig"
974
975source "arch/arm/mach-omap2/Kconfig"
976
977source "arch/arm/mach-orion5x/Kconfig"
978
979source "arch/arm/mach-picoxcell/Kconfig"
980
981source "arch/arm/mach-pxa/Kconfig"
982source "arch/arm/plat-pxa/Kconfig"
983
984source "arch/arm/mach-mmp/Kconfig"
985
986source "arch/arm/mach-realview/Kconfig"
987
988source "arch/arm/mach-sa1100/Kconfig"
989
990source "arch/arm/plat-samsung/Kconfig"
991
992source "arch/arm/mach-socfpga/Kconfig"
993
994source "arch/arm/mach-spear/Kconfig"
995
996source "arch/arm/mach-s3c24xx/Kconfig"
997
998if ARCH_S3C64XX
999source "arch/arm/mach-s3c64xx/Kconfig"
1000endif
1001
1002source "arch/arm/mach-s5p64x0/Kconfig"
1003
1004source "arch/arm/mach-s5pc100/Kconfig"
1005
1006source "arch/arm/mach-s5pv210/Kconfig"
1007
1008source "arch/arm/mach-exynos/Kconfig"
1009
1010source "arch/arm/mach-shmobile/Kconfig"
1011
1012source "arch/arm/mach-sunxi/Kconfig"
1013
1014source "arch/arm/mach-prima2/Kconfig"
1015
1016source "arch/arm/mach-tegra/Kconfig"
1017
1018source "arch/arm/mach-u300/Kconfig"
1019
1020source "arch/arm/mach-ux500/Kconfig"
1021
1022source "arch/arm/mach-versatile/Kconfig"
1023
1024source "arch/arm/mach-vexpress/Kconfig"
1025source "arch/arm/plat-versatile/Kconfig"
1026
1027source "arch/arm/mach-virt/Kconfig"
1028
1029source "arch/arm/mach-vt8500/Kconfig"
1030
1031source "arch/arm/mach-w90x900/Kconfig"
1032
1033source "arch/arm/mach-zynq/Kconfig"
1034
1035# Definitions to make life easier
1036config ARCH_ACORN
1037	bool
1038
1039config PLAT_IOP
1040	bool
1041	select GENERIC_CLOCKEVENTS
1042
1043config PLAT_ORION
1044	bool
1045	select CLKSRC_MMIO
1046	select COMMON_CLK
1047	select GENERIC_IRQ_CHIP
1048	select IRQ_DOMAIN
1049
1050config PLAT_ORION_LEGACY
1051	bool
1052	select PLAT_ORION
1053
1054config PLAT_PXA
1055	bool
1056
1057config PLAT_VERSATILE
1058	bool
1059
1060config ARM_TIMER_SP804
1061	bool
1062	select CLKSRC_MMIO
1063	select CLKSRC_OF if OF
1064
1065source arch/arm/mm/Kconfig
1066
1067config ARM_NR_BANKS
1068	int
1069	default 16 if ARCH_EP93XX
1070	default 8
1071
1072config IWMMXT
1073	bool "Enable iWMMXt support" if !CPU_PJ4
1074	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1075	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1076	help
1077	  Enable support for iWMMXt context switching at run time if
1078	  running on a CPU that supports it.
1079
1080config XSCALE_PMU
1081	bool
1082	depends on CPU_XSCALE
1083	default y
1084
1085config MULTI_IRQ_HANDLER
1086	bool
1087	help
1088	  Allow each machine to specify it's own IRQ handler at run time.
1089
1090if !MMU
1091source "arch/arm/Kconfig-nommu"
1092endif
1093
1094config ARM_ERRATA_326103
1095	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1096	depends on CPU_V6
1097	help
1098	  Executing a SWP instruction to read-only memory does not set bit 11
1099	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1100	  treat the access as a read, preventing a COW from occurring and
1101	  causing the faulting task to livelock.
1102
1103config ARM_ERRATA_411920
1104	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1105	depends on CPU_V6 || CPU_V6K
1106	help
1107	  Invalidation of the Instruction Cache operation can
1108	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1109	  It does not affect the MPCore. This option enables the ARM Ltd.
1110	  recommended workaround.
1111
1112config ARM_ERRATA_430973
1113	bool "ARM errata: Stale prediction on replaced interworking branch"
1114	depends on CPU_V7
1115	help
1116	  This option enables the workaround for the 430973 Cortex-A8
1117	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1118	  interworking branch is replaced with another code sequence at the
1119	  same virtual address, whether due to self-modifying code or virtual
1120	  to physical address re-mapping, Cortex-A8 does not recover from the
1121	  stale interworking branch prediction. This results in Cortex-A8
1122	  executing the new code sequence in the incorrect ARM or Thumb state.
1123	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1124	  and also flushes the branch target cache at every context switch.
1125	  Note that setting specific bits in the ACTLR register may not be
1126	  available in non-secure mode.
1127
1128config ARM_ERRATA_458693
1129	bool "ARM errata: Processor deadlock when a false hazard is created"
1130	depends on CPU_V7
1131	depends on !ARCH_MULTIPLATFORM
1132	help
1133	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1134	  erratum. For very specific sequences of memory operations, it is
1135	  possible for a hazard condition intended for a cache line to instead
1136	  be incorrectly associated with a different cache line. This false
1137	  hazard might then cause a processor deadlock. The workaround enables
1138	  the L1 caching of the NEON accesses and disables the PLD instruction
1139	  in the ACTLR register. Note that setting specific bits in the ACTLR
1140	  register may not be available in non-secure mode.
1141
1142config ARM_ERRATA_460075
1143	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1144	depends on CPU_V7
1145	depends on !ARCH_MULTIPLATFORM
1146	help
1147	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1148	  erratum. Any asynchronous access to the L2 cache may encounter a
1149	  situation in which recent store transactions to the L2 cache are lost
1150	  and overwritten with stale memory contents from external memory. The
1151	  workaround disables the write-allocate mode for the L2 cache via the
1152	  ACTLR register. Note that setting specific bits in the ACTLR register
1153	  may not be available in non-secure mode.
1154
1155config ARM_ERRATA_742230
1156	bool "ARM errata: DMB operation may be faulty"
1157	depends on CPU_V7 && SMP
1158	depends on !ARCH_MULTIPLATFORM
1159	help
1160	  This option enables the workaround for the 742230 Cortex-A9
1161	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1162	  between two write operations may not ensure the correct visibility
1163	  ordering of the two writes. This workaround sets a specific bit in
1164	  the diagnostic register of the Cortex-A9 which causes the DMB
1165	  instruction to behave as a DSB, ensuring the correct behaviour of
1166	  the two writes.
1167
1168config ARM_ERRATA_742231
1169	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1170	depends on CPU_V7 && SMP
1171	depends on !ARCH_MULTIPLATFORM
1172	help
1173	  This option enables the workaround for the 742231 Cortex-A9
1174	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1175	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1176	  accessing some data located in the same cache line, may get corrupted
1177	  data due to bad handling of the address hazard when the line gets
1178	  replaced from one of the CPUs at the same time as another CPU is
1179	  accessing it. This workaround sets specific bits in the diagnostic
1180	  register of the Cortex-A9 which reduces the linefill issuing
1181	  capabilities of the processor.
1182
1183config PL310_ERRATA_588369
1184	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1185	depends on CACHE_L2X0
1186	help
1187	   The PL310 L2 cache controller implements three types of Clean &
1188	   Invalidate maintenance operations: by Physical Address
1189	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1190	   They are architecturally defined to behave as the execution of a
1191	   clean operation followed immediately by an invalidate operation,
1192	   both performing to the same memory location. This functionality
1193	   is not correctly implemented in PL310 as clean lines are not
1194	   invalidated as a result of these operations.
1195
1196config ARM_ERRATA_720789
1197	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1198	depends on CPU_V7
1199	help
1200	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1201	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1202	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1203	  As a consequence of this erratum, some TLB entries which should be
1204	  invalidated are not, resulting in an incoherency in the system page
1205	  tables. The workaround changes the TLB flushing routines to invalidate
1206	  entries regardless of the ASID.
1207
1208config PL310_ERRATA_727915
1209	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1210	depends on CACHE_L2X0
1211	help
1212	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1213	  operation (offset 0x7FC). This operation runs in background so that
1214	  PL310 can handle normal accesses while it is in progress. Under very
1215	  rare circumstances, due to this erratum, write data can be lost when
1216	  PL310 treats a cacheable write transaction during a Clean &
1217	  Invalidate by Way operation.
1218
1219config ARM_ERRATA_743622
1220	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1221	depends on CPU_V7
1222	depends on !ARCH_MULTIPLATFORM
1223	help
1224	  This option enables the workaround for the 743622 Cortex-A9
1225	  (r2p*) erratum. Under very rare conditions, a faulty
1226	  optimisation in the Cortex-A9 Store Buffer may lead to data
1227	  corruption. This workaround sets a specific bit in the diagnostic
1228	  register of the Cortex-A9 which disables the Store Buffer
1229	  optimisation, preventing the defect from occurring. This has no
1230	  visible impact on the overall performance or power consumption of the
1231	  processor.
1232
1233config ARM_ERRATA_751472
1234	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1235	depends on CPU_V7
1236	depends on !ARCH_MULTIPLATFORM
1237	help
1238	  This option enables the workaround for the 751472 Cortex-A9 (prior
1239	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1240	  completion of a following broadcasted operation if the second
1241	  operation is received by a CPU before the ICIALLUIS has completed,
1242	  potentially leading to corrupted entries in the cache or TLB.
1243
1244config PL310_ERRATA_753970
1245	bool "PL310 errata: cache sync operation may be faulty"
1246	depends on CACHE_PL310
1247	help
1248	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1249
1250	  Under some condition the effect of cache sync operation on
1251	  the store buffer still remains when the operation completes.
1252	  This means that the store buffer is always asked to drain and
1253	  this prevents it from merging any further writes. The workaround
1254	  is to replace the normal offset of cache sync operation (0x730)
1255	  by another offset targeting an unmapped PL310 register 0x740.
1256	  This has the same effect as the cache sync operation: store buffer
1257	  drain and waiting for all buffers empty.
1258
1259config ARM_ERRATA_754322
1260	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1261	depends on CPU_V7
1262	help
1263	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1264	  r3p*) erratum. A speculative memory access may cause a page table walk
1265	  which starts prior to an ASID switch but completes afterwards. This
1266	  can populate the micro-TLB with a stale entry which may be hit with
1267	  the new ASID. This workaround places two dsb instructions in the mm
1268	  switching code so that no page table walks can cross the ASID switch.
1269
1270config ARM_ERRATA_754327
1271	bool "ARM errata: no automatic Store Buffer drain"
1272	depends on CPU_V7 && SMP
1273	help
1274	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1275	  r2p0) erratum. The Store Buffer does not have any automatic draining
1276	  mechanism and therefore a livelock may occur if an external agent
1277	  continuously polls a memory location waiting to observe an update.
1278	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1279	  written polling loops from denying visibility of updates to memory.
1280
1281config ARM_ERRATA_364296
1282	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1283	depends on CPU_V6 && !SMP
1284	help
1285	  This options enables the workaround for the 364296 ARM1136
1286	  r0p2 erratum (possible cache data corruption with
1287	  hit-under-miss enabled). It sets the undocumented bit 31 in
1288	  the auxiliary control register and the FI bit in the control
1289	  register, thus disabling hit-under-miss without putting the
1290	  processor into full low interrupt latency mode. ARM11MPCore
1291	  is not affected.
1292
1293config ARM_ERRATA_764369
1294	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1295	depends on CPU_V7 && SMP
1296	help
1297	  This option enables the workaround for erratum 764369
1298	  affecting Cortex-A9 MPCore with two or more processors (all
1299	  current revisions). Under certain timing circumstances, a data
1300	  cache line maintenance operation by MVA targeting an Inner
1301	  Shareable memory region may fail to proceed up to either the
1302	  Point of Coherency or to the Point of Unification of the
1303	  system. This workaround adds a DSB instruction before the
1304	  relevant cache maintenance functions and sets a specific bit
1305	  in the diagnostic control register of the SCU.
1306
1307config PL310_ERRATA_769419
1308	bool "PL310 errata: no automatic Store Buffer drain"
1309	depends on CACHE_L2X0
1310	help
1311	  On revisions of the PL310 prior to r3p2, the Store Buffer does
1312	  not automatically drain. This can cause normal, non-cacheable
1313	  writes to be retained when the memory system is idle, leading
1314	  to suboptimal I/O performance for drivers using coherent DMA.
1315	  This option adds a write barrier to the cpu_idle loop so that,
1316	  on systems with an outer cache, the store buffer is drained
1317	  explicitly.
1318
1319config ARM_ERRATA_775420
1320       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1321       depends on CPU_V7
1322       help
1323	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1324	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1325	 operation aborts with MMU exception, it might cause the processor
1326	 to deadlock. This workaround puts DSB before executing ISB if
1327	 an abort may occur on cache maintenance.
1328
1329config ARM_ERRATA_798181
1330	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1331	depends on CPU_V7 && SMP
1332	help
1333	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1334	  adequately shooting down all use of the old entries. This
1335	  option enables the Linux kernel workaround for this erratum
1336	  which sends an IPI to the CPUs that are running the same ASID
1337	  as the one being invalidated.
1338
1339endmenu
1340
1341source "arch/arm/common/Kconfig"
1342
1343menu "Bus support"
1344
1345config ARM_AMBA
1346	bool
1347
1348config ISA
1349	bool
1350	help
1351	  Find out whether you have ISA slots on your motherboard.  ISA is the
1352	  name of a bus system, i.e. the way the CPU talks to the other stuff
1353	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1354	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1355	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1356
1357# Select ISA DMA controller support
1358config ISA_DMA
1359	bool
1360	select ISA_DMA_API
1361
1362# Select ISA DMA interface
1363config ISA_DMA_API
1364	bool
1365
1366config PCI
1367	bool "PCI support" if MIGHT_HAVE_PCI
1368	help
1369	  Find out whether you have a PCI motherboard. PCI is the name of a
1370	  bus system, i.e. the way the CPU talks to the other stuff inside
1371	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1372	  VESA. If you have PCI, say Y, otherwise N.
1373
1374config PCI_DOMAINS
1375	bool
1376	depends on PCI
1377
1378config PCI_NANOENGINE
1379	bool "BSE nanoEngine PCI support"
1380	depends on SA1100_NANOENGINE
1381	help
1382	  Enable PCI on the BSE nanoEngine board.
1383
1384config PCI_SYSCALL
1385	def_bool PCI
1386
1387# Select the host bridge type
1388config PCI_HOST_VIA82C505
1389	bool
1390	depends on PCI && ARCH_SHARK
1391	default y
1392
1393config PCI_HOST_ITE8152
1394	bool
1395	depends on PCI && MACH_ARMCORE
1396	default y
1397	select DMABOUNCE
1398
1399source "drivers/pci/Kconfig"
1400
1401source "drivers/pcmcia/Kconfig"
1402
1403endmenu
1404
1405menu "Kernel Features"
1406
1407config HAVE_SMP
1408	bool
1409	help
1410	  This option should be selected by machines which have an SMP-
1411	  capable CPU.
1412
1413	  The only effect of this option is to make the SMP-related
1414	  options available to the user for configuration.
1415
1416config SMP
1417	bool "Symmetric Multi-Processing"
1418	depends on CPU_V6K || CPU_V7
1419	depends on GENERIC_CLOCKEVENTS
1420	depends on HAVE_SMP
1421	depends on MMU
1422	select USE_GENERIC_SMP_HELPERS
1423	help
1424	  This enables support for systems with more than one CPU. If you have
1425	  a system with only one CPU, like most personal computers, say N. If
1426	  you have a system with more than one CPU, say Y.
1427
1428	  If you say N here, the kernel will run on single and multiprocessor
1429	  machines, but will use only one CPU of a multiprocessor machine. If
1430	  you say Y here, the kernel will run on many, but not all, single
1431	  processor machines. On a single processor machine, the kernel will
1432	  run faster if you say N here.
1433
1434	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1435	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1436	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1437
1438	  If you don't know what to do here, say N.
1439
1440config SMP_ON_UP
1441	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1442	depends on SMP && !XIP_KERNEL
1443	default y
1444	help
1445	  SMP kernels contain instructions which fail on non-SMP processors.
1446	  Enabling this option allows the kernel to modify itself to make
1447	  these instructions safe.  Disabling it allows about 1K of space
1448	  savings.
1449
1450	  If you don't know what to do here, say Y.
1451
1452config ARM_CPU_TOPOLOGY
1453	bool "Support cpu topology definition"
1454	depends on SMP && CPU_V7
1455	default y
1456	help
1457	  Support ARM cpu topology definition. The MPIDR register defines
1458	  affinity between processors which is then used to describe the cpu
1459	  topology of an ARM System.
1460
1461config SCHED_MC
1462	bool "Multi-core scheduler support"
1463	depends on ARM_CPU_TOPOLOGY
1464	help
1465	  Multi-core scheduler support improves the CPU scheduler's decision
1466	  making when dealing with multi-core CPU chips at a cost of slightly
1467	  increased overhead in some places. If unsure say N here.
1468
1469config SCHED_SMT
1470	bool "SMT scheduler support"
1471	depends on ARM_CPU_TOPOLOGY
1472	help
1473	  Improves the CPU scheduler's decision making when dealing with
1474	  MultiThreading at a cost of slightly increased overhead in some
1475	  places. If unsure say N here.
1476
1477config HAVE_ARM_SCU
1478	bool
1479	help
1480	  This option enables support for the ARM system coherency unit
1481
1482config HAVE_ARM_ARCH_TIMER
1483	bool "Architected timer support"
1484	depends on CPU_V7
1485	select ARM_ARCH_TIMER
1486	help
1487	  This option enables support for the ARM architected timer
1488
1489config HAVE_ARM_TWD
1490	bool
1491	depends on SMP
1492	select CLKSRC_OF if OF
1493	help
1494	  This options enables support for the ARM timer and watchdog unit
1495
1496config MCPM
1497	bool "Multi-Cluster Power Management"
1498	depends on CPU_V7 && SMP
1499	help
1500	  This option provides the common power management infrastructure
1501	  for (multi-)cluster based systems, such as big.LITTLE based
1502	  systems.
1503
1504choice
1505	prompt "Memory split"
1506	default VMSPLIT_3G
1507	help
1508	  Select the desired split between kernel and user memory.
1509
1510	  If you are not absolutely sure what you are doing, leave this
1511	  option alone!
1512
1513	config VMSPLIT_3G
1514		bool "3G/1G user/kernel split"
1515	config VMSPLIT_2G
1516		bool "2G/2G user/kernel split"
1517	config VMSPLIT_1G
1518		bool "1G/3G user/kernel split"
1519endchoice
1520
1521config PAGE_OFFSET
1522	hex
1523	default 0x40000000 if VMSPLIT_1G
1524	default 0x80000000 if VMSPLIT_2G
1525	default 0xC0000000
1526
1527config NR_CPUS
1528	int "Maximum number of CPUs (2-32)"
1529	range 2 32
1530	depends on SMP
1531	default "4"
1532
1533config HOTPLUG_CPU
1534	bool "Support for hot-pluggable CPUs"
1535	depends on SMP && HOTPLUG
1536	help
1537	  Say Y here to experiment with turning CPUs off and on.  CPUs
1538	  can be controlled through /sys/devices/system/cpu.
1539
1540config ARM_PSCI
1541	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1542	depends on CPU_V7
1543	help
1544	  Say Y here if you want Linux to communicate with system firmware
1545	  implementing the PSCI specification for CPU-centric power
1546	  management operations described in ARM document number ARM DEN
1547	  0022A ("Power State Coordination Interface System Software on
1548	  ARM processors").
1549
1550config LOCAL_TIMERS
1551	bool "Use local timer interrupts"
1552	depends on SMP
1553	default y
1554	help
1555	  Enable support for local timers on SMP platforms, rather then the
1556	  legacy IPI broadcast method.  Local timers allows the system
1557	  accounting to be spread across the timer interval, preventing a
1558	  "thundering herd" at every timer tick.
1559
1560# The GPIO number here must be sorted by descending number. In case of
1561# a multiplatform kernel, we just want the highest value required by the
1562# selected platforms.
1563config ARCH_NR_GPIO
1564	int
1565	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1566	default 512 if SOC_OMAP5
1567	default 512 if ARCH_KEYSTONE
1568	default 392 if ARCH_U8500
1569	default 352 if ARCH_VT8500
1570	default 288 if ARCH_SUNXI
1571	default 264 if MACH_H4700
1572	default 0
1573	help
1574	  Maximum number of GPIOs in the system.
1575
1576	  If unsure, leave the default value.
1577
1578source kernel/Kconfig.preempt
1579
1580config HZ
1581	int
1582	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1583		ARCH_S5PV210 || ARCH_EXYNOS4
1584	default AT91_TIMER_HZ if ARCH_AT91
1585	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1586	default 100
1587
1588config SCHED_HRTICK
1589	def_bool HIGH_RES_TIMERS
1590
1591config THUMB2_KERNEL
1592	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1593	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1594	default y if CPU_THUMBONLY
1595	select AEABI
1596	select ARM_ASM_UNIFIED
1597	select ARM_UNWIND
1598	help
1599	  By enabling this option, the kernel will be compiled in
1600	  Thumb-2 mode. A compiler/assembler that understand the unified
1601	  ARM-Thumb syntax is needed.
1602
1603	  If unsure, say N.
1604
1605config THUMB2_AVOID_R_ARM_THM_JUMP11
1606	bool "Work around buggy Thumb-2 short branch relocations in gas"
1607	depends on THUMB2_KERNEL && MODULES
1608	default y
1609	help
1610	  Various binutils versions can resolve Thumb-2 branches to
1611	  locally-defined, preemptible global symbols as short-range "b.n"
1612	  branch instructions.
1613
1614	  This is a problem, because there's no guarantee the final
1615	  destination of the symbol, or any candidate locations for a
1616	  trampoline, are within range of the branch.  For this reason, the
1617	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1618	  relocation in modules at all, and it makes little sense to add
1619	  support.
1620
1621	  The symptom is that the kernel fails with an "unsupported
1622	  relocation" error when loading some modules.
1623
1624	  Until fixed tools are available, passing
1625	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1626	  code which hits this problem, at the cost of a bit of extra runtime
1627	  stack usage in some cases.
1628
1629	  The problem is described in more detail at:
1630	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1631
1632	  Only Thumb-2 kernels are affected.
1633
1634	  Unless you are sure your tools don't have this problem, say Y.
1635
1636config ARM_ASM_UNIFIED
1637	bool
1638
1639config AEABI
1640	bool "Use the ARM EABI to compile the kernel"
1641	help
1642	  This option allows for the kernel to be compiled using the latest
1643	  ARM ABI (aka EABI).  This is only useful if you are using a user
1644	  space environment that is also compiled with EABI.
1645
1646	  Since there are major incompatibilities between the legacy ABI and
1647	  EABI, especially with regard to structure member alignment, this
1648	  option also changes the kernel syscall calling convention to
1649	  disambiguate both ABIs and allow for backward compatibility support
1650	  (selected with CONFIG_OABI_COMPAT).
1651
1652	  To use this you need GCC version 4.0.0 or later.
1653
1654config OABI_COMPAT
1655	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1656	depends on AEABI && !THUMB2_KERNEL
1657	default y
1658	help
1659	  This option preserves the old syscall interface along with the
1660	  new (ARM EABI) one. It also provides a compatibility layer to
1661	  intercept syscalls that have structure arguments which layout
1662	  in memory differs between the legacy ABI and the new ARM EABI
1663	  (only for non "thumb" binaries). This option adds a tiny
1664	  overhead to all syscalls and produces a slightly larger kernel.
1665	  If you know you'll be using only pure EABI user space then you
1666	  can say N here. If this option is not selected and you attempt
1667	  to execute a legacy ABI binary then the result will be
1668	  UNPREDICTABLE (in fact it can be predicted that it won't work
1669	  at all). If in doubt say Y.
1670
1671config ARCH_HAS_HOLES_MEMORYMODEL
1672	bool
1673
1674config ARCH_SPARSEMEM_ENABLE
1675	bool
1676
1677config ARCH_SPARSEMEM_DEFAULT
1678	def_bool ARCH_SPARSEMEM_ENABLE
1679
1680config ARCH_SELECT_MEMORY_MODEL
1681	def_bool ARCH_SPARSEMEM_ENABLE
1682
1683config HAVE_ARCH_PFN_VALID
1684	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1685
1686config HIGHMEM
1687	bool "High Memory Support"
1688	depends on MMU
1689	help
1690	  The address space of ARM processors is only 4 Gigabytes large
1691	  and it has to accommodate user address space, kernel address
1692	  space as well as some memory mapped IO. That means that, if you
1693	  have a large amount of physical memory and/or IO, not all of the
1694	  memory can be "permanently mapped" by the kernel. The physical
1695	  memory that is not permanently mapped is called "high memory".
1696
1697	  Depending on the selected kernel/user memory split, minimum
1698	  vmalloc space and actual amount of RAM, you may not need this
1699	  option which should result in a slightly faster kernel.
1700
1701	  If unsure, say n.
1702
1703config HIGHPTE
1704	bool "Allocate 2nd-level pagetables from highmem"
1705	depends on HIGHMEM
1706
1707config HW_PERF_EVENTS
1708	bool "Enable hardware performance counter support for perf events"
1709	depends on PERF_EVENTS
1710	default y
1711	help
1712	  Enable hardware performance counter support for perf events. If
1713	  disabled, perf events will use software events only.
1714
1715source "mm/Kconfig"
1716
1717config FORCE_MAX_ZONEORDER
1718	int "Maximum zone order" if ARCH_SHMOBILE
1719	range 11 64 if ARCH_SHMOBILE
1720	default "12" if SOC_AM33XX
1721	default "9" if SA1111
1722	default "11"
1723	help
1724	  The kernel memory allocator divides physically contiguous memory
1725	  blocks into "zones", where each zone is a power of two number of
1726	  pages.  This option selects the largest power of two that the kernel
1727	  keeps in the memory allocator.  If you need to allocate very large
1728	  blocks of physically contiguous memory, then you may need to
1729	  increase this value.
1730
1731	  This config option is actually maximum order plus one. For example,
1732	  a value of 11 means that the largest free memory block is 2^10 pages.
1733
1734config ALIGNMENT_TRAP
1735	bool
1736	depends on CPU_CP15_MMU
1737	default y if !ARCH_EBSA110
1738	select HAVE_PROC_CPU if PROC_FS
1739	help
1740	  ARM processors cannot fetch/store information which is not
1741	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1742	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1743	  fetch/store instructions will be emulated in software if you say
1744	  here, which has a severe performance impact. This is necessary for
1745	  correct operation of some network protocols. With an IP-only
1746	  configuration it is safe to say N, otherwise say Y.
1747
1748config UACCESS_WITH_MEMCPY
1749	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1750	depends on MMU
1751	default y if CPU_FEROCEON
1752	help
1753	  Implement faster copy_to_user and clear_user methods for CPU
1754	  cores where a 8-word STM instruction give significantly higher
1755	  memory write throughput than a sequence of individual 32bit stores.
1756
1757	  A possible side effect is a slight increase in scheduling latency
1758	  between threads sharing the same address space if they invoke
1759	  such copy operations with large buffers.
1760
1761	  However, if the CPU data cache is using a write-allocate mode,
1762	  this option is unlikely to provide any performance gain.
1763
1764config SECCOMP
1765	bool
1766	prompt "Enable seccomp to safely compute untrusted bytecode"
1767	---help---
1768	  This kernel feature is useful for number crunching applications
1769	  that may need to compute untrusted bytecode during their
1770	  execution. By using pipes or other transports made available to
1771	  the process as file descriptors supporting the read/write
1772	  syscalls, it's possible to isolate those applications in
1773	  their own address space using seccomp. Once seccomp is
1774	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1775	  and the task is only allowed to execute a few safe syscalls
1776	  defined by each seccomp mode.
1777
1778config CC_STACKPROTECTOR
1779	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1780	help
1781	  This option turns on the -fstack-protector GCC feature. This
1782	  feature puts, at the beginning of functions, a canary value on
1783	  the stack just before the return address, and validates
1784	  the value just before actually returning.  Stack based buffer
1785	  overflows (that need to overwrite this return address) now also
1786	  overwrite the canary, which gets detected and the attack is then
1787	  neutralized via a kernel panic.
1788	  This feature requires gcc version 4.2 or above.
1789
1790config XEN_DOM0
1791	def_bool y
1792	depends on XEN
1793
1794config XEN
1795	bool "Xen guest support on ARM (EXPERIMENTAL)"
1796	depends on ARM && AEABI && OF
1797	depends on CPU_V7 && !CPU_V6
1798	depends on !GENERIC_ATOMIC64
1799	select ARM_PSCI
1800	help
1801	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1802
1803endmenu
1804
1805menu "Boot options"
1806
1807config USE_OF
1808	bool "Flattened Device Tree support"
1809	select IRQ_DOMAIN
1810	select OF
1811	select OF_EARLY_FLATTREE
1812	help
1813	  Include support for flattened device tree machine descriptions.
1814
1815config ATAGS
1816	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1817	default y
1818	help
1819	  This is the traditional way of passing data to the kernel at boot
1820	  time. If you are solely relying on the flattened device tree (or
1821	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1822	  to remove ATAGS support from your kernel binary.  If unsure,
1823	  leave this to y.
1824
1825config DEPRECATED_PARAM_STRUCT
1826	bool "Provide old way to pass kernel parameters"
1827	depends on ATAGS
1828	help
1829	  This was deprecated in 2001 and announced to live on for 5 years.
1830	  Some old boot loaders still use this way.
1831
1832# Compressed boot loader in ROM.  Yes, we really want to ask about
1833# TEXT and BSS so we preserve their values in the config files.
1834config ZBOOT_ROM_TEXT
1835	hex "Compressed ROM boot loader base address"
1836	default "0"
1837	help
1838	  The physical address at which the ROM-able zImage is to be
1839	  placed in the target.  Platforms which normally make use of
1840	  ROM-able zImage formats normally set this to a suitable
1841	  value in their defconfig file.
1842
1843	  If ZBOOT_ROM is not enabled, this has no effect.
1844
1845config ZBOOT_ROM_BSS
1846	hex "Compressed ROM boot loader BSS address"
1847	default "0"
1848	help
1849	  The base address of an area of read/write memory in the target
1850	  for the ROM-able zImage which must be available while the
1851	  decompressor is running. It must be large enough to hold the
1852	  entire decompressed kernel plus an additional 128 KiB.
1853	  Platforms which normally make use of ROM-able zImage formats
1854	  normally set this to a suitable value in their defconfig file.
1855
1856	  If ZBOOT_ROM is not enabled, this has no effect.
1857
1858config ZBOOT_ROM
1859	bool "Compressed boot loader in ROM/flash"
1860	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1861	help
1862	  Say Y here if you intend to execute your compressed kernel image
1863	  (zImage) directly from ROM or flash.  If unsure, say N.
1864
1865choice
1866	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1867	depends on ZBOOT_ROM && ARCH_SH7372
1868	default ZBOOT_ROM_NONE
1869	help
1870	  Include experimental SD/MMC loading code in the ROM-able zImage.
1871	  With this enabled it is possible to write the ROM-able zImage
1872	  kernel image to an MMC or SD card and boot the kernel straight
1873	  from the reset vector. At reset the processor Mask ROM will load
1874	  the first part of the ROM-able zImage which in turn loads the
1875	  rest the kernel image to RAM.
1876
1877config ZBOOT_ROM_NONE
1878	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1879	help
1880	  Do not load image from SD or MMC
1881
1882config ZBOOT_ROM_MMCIF
1883	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1884	help
1885	  Load image from MMCIF hardware block.
1886
1887config ZBOOT_ROM_SH_MOBILE_SDHI
1888	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1889	help
1890	  Load image from SDHI hardware block
1891
1892endchoice
1893
1894config ARM_APPENDED_DTB
1895	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1896	depends on OF && !ZBOOT_ROM
1897	help
1898	  With this option, the boot code will look for a device tree binary
1899	  (DTB) appended to zImage
1900	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1901
1902	  This is meant as a backward compatibility convenience for those
1903	  systems with a bootloader that can't be upgraded to accommodate
1904	  the documented boot protocol using a device tree.
1905
1906	  Beware that there is very little in terms of protection against
1907	  this option being confused by leftover garbage in memory that might
1908	  look like a DTB header after a reboot if no actual DTB is appended
1909	  to zImage.  Do not leave this option active in a production kernel
1910	  if you don't intend to always append a DTB.  Proper passing of the
1911	  location into r2 of a bootloader provided DTB is always preferable
1912	  to this option.
1913
1914config ARM_ATAG_DTB_COMPAT
1915	bool "Supplement the appended DTB with traditional ATAG information"
1916	depends on ARM_APPENDED_DTB
1917	help
1918	  Some old bootloaders can't be updated to a DTB capable one, yet
1919	  they provide ATAGs with memory configuration, the ramdisk address,
1920	  the kernel cmdline string, etc.  Such information is dynamically
1921	  provided by the bootloader and can't always be stored in a static
1922	  DTB.  To allow a device tree enabled kernel to be used with such
1923	  bootloaders, this option allows zImage to extract the information
1924	  from the ATAG list and store it at run time into the appended DTB.
1925
1926choice
1927	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1928	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1929
1930config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1931	bool "Use bootloader kernel arguments if available"
1932	help
1933	  Uses the command-line options passed by the boot loader instead of
1934	  the device tree bootargs property. If the boot loader doesn't provide
1935	  any, the device tree bootargs property will be used.
1936
1937config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1938	bool "Extend with bootloader kernel arguments"
1939	help
1940	  The command-line arguments provided by the boot loader will be
1941	  appended to the the device tree bootargs property.
1942
1943endchoice
1944
1945config CMDLINE
1946	string "Default kernel command string"
1947	default ""
1948	help
1949	  On some architectures (EBSA110 and CATS), there is currently no way
1950	  for the boot loader to pass arguments to the kernel. For these
1951	  architectures, you should supply some command-line options at build
1952	  time by entering them here. As a minimum, you should specify the
1953	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
1954
1955choice
1956	prompt "Kernel command line type" if CMDLINE != ""
1957	default CMDLINE_FROM_BOOTLOADER
1958	depends on ATAGS
1959
1960config CMDLINE_FROM_BOOTLOADER
1961	bool "Use bootloader kernel arguments if available"
1962	help
1963	  Uses the command-line options passed by the boot loader. If
1964	  the boot loader doesn't provide any, the default kernel command
1965	  string provided in CMDLINE will be used.
1966
1967config CMDLINE_EXTEND
1968	bool "Extend bootloader kernel arguments"
1969	help
1970	  The command-line arguments provided by the boot loader will be
1971	  appended to the default kernel command string.
1972
1973config CMDLINE_FORCE
1974	bool "Always use the default kernel command string"
1975	help
1976	  Always use the default kernel command string, even if the boot
1977	  loader passes other arguments to the kernel.
1978	  This is useful if you cannot or don't want to change the
1979	  command-line options your boot loader passes to the kernel.
1980endchoice
1981
1982config XIP_KERNEL
1983	bool "Kernel Execute-In-Place from ROM"
1984	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1985	help
1986	  Execute-In-Place allows the kernel to run from non-volatile storage
1987	  directly addressable by the CPU, such as NOR flash. This saves RAM
1988	  space since the text section of the kernel is not loaded from flash
1989	  to RAM.  Read-write sections, such as the data section and stack,
1990	  are still copied to RAM.  The XIP kernel is not compressed since
1991	  it has to run directly from flash, so it will take more space to
1992	  store it.  The flash address used to link the kernel object files,
1993	  and for storing it, is configuration dependent. Therefore, if you
1994	  say Y here, you must know the proper physical address where to
1995	  store the kernel image depending on your own flash memory usage.
1996
1997	  Also note that the make target becomes "make xipImage" rather than
1998	  "make zImage" or "make Image".  The final kernel binary to put in
1999	  ROM memory will be arch/arm/boot/xipImage.
2000
2001	  If unsure, say N.
2002
2003config XIP_PHYS_ADDR
2004	hex "XIP Kernel Physical Location"
2005	depends on XIP_KERNEL
2006	default "0x00080000"
2007	help
2008	  This is the physical address in your flash memory the kernel will
2009	  be linked for and stored to.  This address is dependent on your
2010	  own flash usage.
2011
2012config KEXEC
2013	bool "Kexec system call (EXPERIMENTAL)"
2014	depends on (!SMP || HOTPLUG_CPU)
2015	help
2016	  kexec is a system call that implements the ability to shutdown your
2017	  current kernel, and to start another kernel.  It is like a reboot
2018	  but it is independent of the system firmware.   And like a reboot
2019	  you can start any kernel with it, not just Linux.
2020
2021	  It is an ongoing process to be certain the hardware in a machine
2022	  is properly shutdown, so do not be surprised if this code does not
2023	  initially work for you.  It may help to enable device hotplugging
2024	  support.
2025
2026config ATAGS_PROC
2027	bool "Export atags in procfs"
2028	depends on ATAGS && KEXEC
2029	default y
2030	help
2031	  Should the atags used to boot the kernel be exported in an "atags"
2032	  file in procfs. Useful with kexec.
2033
2034config CRASH_DUMP
2035	bool "Build kdump crash kernel (EXPERIMENTAL)"
2036	help
2037	  Generate crash dump after being started by kexec. This should
2038	  be normally only set in special crash dump kernels which are
2039	  loaded in the main kernel with kexec-tools into a specially
2040	  reserved region and then later executed after a crash by
2041	  kdump/kexec. The crash dump kernel must be compiled to a
2042	  memory address not used by the main kernel
2043
2044	  For more details see Documentation/kdump/kdump.txt
2045
2046config AUTO_ZRELADDR
2047	bool "Auto calculation of the decompressed kernel image address"
2048	depends on !ZBOOT_ROM && !ARCH_U300
2049	help
2050	  ZRELADDR is the physical address where the decompressed kernel
2051	  image will be placed. If AUTO_ZRELADDR is selected, the address
2052	  will be determined at run-time by masking the current IP with
2053	  0xf8000000. This assumes the zImage being placed in the first 128MB
2054	  from start of memory.
2055
2056endmenu
2057
2058menu "CPU Power Management"
2059
2060if ARCH_HAS_CPUFREQ
2061source "drivers/cpufreq/Kconfig"
2062
2063config CPU_FREQ_S3C
2064	bool
2065	help
2066	  Internal configuration node for common cpufreq on Samsung SoC
2067
2068config CPU_FREQ_S3C24XX
2069	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2070	depends on ARCH_S3C24XX && CPU_FREQ
2071	select CPU_FREQ_S3C
2072	help
2073	  This enables the CPUfreq driver for the Samsung S3C24XX family
2074	  of CPUs.
2075
2076	  For details, take a look at <file:Documentation/cpu-freq>.
2077
2078	  If in doubt, say N.
2079
2080config CPU_FREQ_S3C24XX_PLL
2081	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2082	depends on CPU_FREQ_S3C24XX
2083	help
2084	  Compile in support for changing the PLL frequency from the
2085	  S3C24XX series CPUfreq driver. The PLL takes time to settle
2086	  after a frequency change, so by default it is not enabled.
2087
2088	  This also means that the PLL tables for the selected CPU(s) will
2089	  be built which may increase the size of the kernel image.
2090
2091config CPU_FREQ_S3C24XX_DEBUG
2092	bool "Debug CPUfreq Samsung driver core"
2093	depends on CPU_FREQ_S3C24XX
2094	help
2095	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2096
2097config CPU_FREQ_S3C24XX_IODEBUG
2098	bool "Debug CPUfreq Samsung driver IO timing"
2099	depends on CPU_FREQ_S3C24XX
2100	help
2101	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2102
2103config CPU_FREQ_S3C24XX_DEBUGFS
2104	bool "Export debugfs for CPUFreq"
2105	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2106	help
2107	  Export status information via debugfs.
2108
2109endif
2110
2111source "drivers/cpuidle/Kconfig"
2112
2113endmenu
2114
2115menu "Floating point emulation"
2116
2117comment "At least one emulation must be selected"
2118
2119config FPE_NWFPE
2120	bool "NWFPE math emulation"
2121	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2122	---help---
2123	  Say Y to include the NWFPE floating point emulator in the kernel.
2124	  This is necessary to run most binaries. Linux does not currently
2125	  support floating point hardware so you need to say Y here even if
2126	  your machine has an FPA or floating point co-processor podule.
2127
2128	  You may say N here if you are going to load the Acorn FPEmulator
2129	  early in the bootup.
2130
2131config FPE_NWFPE_XP
2132	bool "Support extended precision"
2133	depends on FPE_NWFPE
2134	help
2135	  Say Y to include 80-bit support in the kernel floating-point
2136	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2137	  Note that gcc does not generate 80-bit operations by default,
2138	  so in most cases this option only enlarges the size of the
2139	  floating point emulator without any good reason.
2140
2141	  You almost surely want to say N here.
2142
2143config FPE_FASTFPE
2144	bool "FastFPE math emulation (EXPERIMENTAL)"
2145	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2146	---help---
2147	  Say Y here to include the FAST floating point emulator in the kernel.
2148	  This is an experimental much faster emulator which now also has full
2149	  precision for the mantissa.  It does not support any exceptions.
2150	  It is very simple, and approximately 3-6 times faster than NWFPE.
2151
2152	  It should be sufficient for most programs.  It may be not suitable
2153	  for scientific calculations, but you have to check this for yourself.
2154	  If you do not feel you need a faster FP emulation you should better
2155	  choose NWFPE.
2156
2157config VFP
2158	bool "VFP-format floating point maths"
2159	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2160	help
2161	  Say Y to include VFP support code in the kernel. This is needed
2162	  if your hardware includes a VFP unit.
2163
2164	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2165	  release notes and additional status information.
2166
2167	  Say N if your target does not have VFP hardware.
2168
2169config VFPv3
2170	bool
2171	depends on VFP
2172	default y if CPU_V7
2173
2174config NEON
2175	bool "Advanced SIMD (NEON) Extension support"
2176	depends on VFPv3 && CPU_V7
2177	help
2178	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2179	  Extension.
2180
2181endmenu
2182
2183menu "Userspace binary formats"
2184
2185source "fs/Kconfig.binfmt"
2186
2187config ARTHUR
2188	tristate "RISC OS personality"
2189	depends on !AEABI
2190	help
2191	  Say Y here to include the kernel code necessary if you want to run
2192	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2193	  experimental; if this sounds frightening, say N and sleep in peace.
2194	  You can also say M here to compile this support as a module (which
2195	  will be called arthur).
2196
2197endmenu
2198
2199menu "Power management options"
2200
2201source "kernel/power/Kconfig"
2202
2203config ARCH_SUSPEND_POSSIBLE
2204	depends on !ARCH_S5PC100
2205	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2206		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2207	def_bool y
2208
2209config ARM_CPU_SUSPEND
2210	def_bool PM_SLEEP
2211
2212endmenu
2213
2214source "net/Kconfig"
2215
2216source "drivers/Kconfig"
2217
2218source "fs/Kconfig"
2219
2220source "arch/arm/Kconfig.debug"
2221
2222source "security/Kconfig"
2223
2224source "crypto/Kconfig"
2225
2226source "lib/Kconfig"
2227
2228source "arch/arm/kvm/Kconfig"
2229