1config ARM 2 bool 3 default y 4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE 5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6 select ARCH_HAVE_CUSTOM_GPIO_H 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8 select ARCH_WANT_IPC_PARSE_VERSION 9 select BUILDTIME_EXTABLE_SORT if MMU 10 select CPU_PM if (SUSPEND || CPU_IDLE) 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14 select GENERIC_IRQ_PROBE 15 select GENERIC_IRQ_SHOW 16 select GENERIC_PCI_IOMAP 17 select GENERIC_SMP_IDLE_THREAD 18 select GENERIC_IDLE_POLL_SETUP 19 select GENERIC_STRNCPY_FROM_USER 20 select GENERIC_STRNLEN_USER 21 select HARDIRQS_SW_RESEND 22 select HAVE_AOUT 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 24 select HAVE_ARCH_KGDB 25 select HAVE_ARCH_SECCOMP_FILTER 26 select HAVE_ARCH_TRACEHOOK 27 select HAVE_BPF_JIT 28 select HAVE_C_RECORDMCOUNT 29 select HAVE_DEBUG_KMEMLEAK 30 select HAVE_DMA_API_DEBUG 31 select HAVE_DMA_ATTRS 32 select HAVE_DMA_CONTIGUOUS if MMU 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 37 select HAVE_GENERIC_DMA_COHERENT 38 select HAVE_GENERIC_HARDIRQS 39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 40 select HAVE_IDE if PCI || ISA || PCMCIA 41 select HAVE_IRQ_TIME_ACCOUNTING 42 select HAVE_KERNEL_GZIP 43 select HAVE_KERNEL_LZMA 44 select HAVE_KERNEL_LZO 45 select HAVE_KERNEL_XZ 46 select HAVE_KPROBES if !XIP_KERNEL 47 select HAVE_KRETPROBES if (HAVE_KPROBES) 48 select HAVE_MEMBLOCK 49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 50 select HAVE_PERF_EVENTS 51 select HAVE_REGS_AND_STACK_ACCESS_API 52 select HAVE_SYSCALL_TRACEPOINTS 53 select HAVE_UID16 54 select KTIME_SCALAR 55 select PERF_USE_VMALLOC 56 select RTC_LIB 57 select SYS_SUPPORTS_APM_EMULATION 58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 59 select MODULES_USE_ELF_REL 60 select CLONE_BACKWARDS 61 select OLD_SIGSUSPEND3 62 select OLD_SIGACTION 63 select HAVE_CONTEXT_TRACKING 64 help 65 The ARM series is a line of low-power-consumption RISC chip designs 66 licensed by ARM Ltd and targeted at embedded applications and 67 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 68 manufactured, but legacy ARM-based PC hardware remains popular in 69 Europe. There is an ARM Linux project with a web page at 70 <http://www.arm.linux.org.uk/>. 71 72config ARM_HAS_SG_CHAIN 73 bool 74 75config NEED_SG_DMA_LENGTH 76 bool 77 78config ARM_DMA_USE_IOMMU 79 bool 80 select ARM_HAS_SG_CHAIN 81 select NEED_SG_DMA_LENGTH 82 83if ARM_DMA_USE_IOMMU 84 85config ARM_DMA_IOMMU_ALIGNMENT 86 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 87 range 4 9 88 default 8 89 help 90 DMA mapping framework by default aligns all buffers to the smallest 91 PAGE_SIZE order which is greater than or equal to the requested buffer 92 size. This works well for buffers up to a few hundreds kilobytes, but 93 for larger buffers it just a waste of address space. Drivers which has 94 relatively small addressing window (like 64Mib) might run out of 95 virtual space with just a few allocations. 96 97 With this parameter you can specify the maximum PAGE_SIZE order for 98 DMA IOMMU buffers. Larger buffers will be aligned only to this 99 specified order. The order is expressed as a power of two multiplied 100 by the PAGE_SIZE. 101 102endif 103 104config HAVE_PWM 105 bool 106 107config MIGHT_HAVE_PCI 108 bool 109 110config SYS_SUPPORTS_APM_EMULATION 111 bool 112 113config HAVE_TCM 114 bool 115 select GENERIC_ALLOCATOR 116 117config HAVE_PROC_CPU 118 bool 119 120config NO_IOPORT 121 bool 122 123config EISA 124 bool 125 ---help--- 126 The Extended Industry Standard Architecture (EISA) bus was 127 developed as an open alternative to the IBM MicroChannel bus. 128 129 The EISA bus provided some of the features of the IBM MicroChannel 130 bus while maintaining backward compatibility with cards made for 131 the older ISA bus. The EISA bus saw limited use between 1988 and 132 1995 when it was made obsolete by the PCI bus. 133 134 Say Y here if you are building a kernel for an EISA-based machine. 135 136 Otherwise, say N. 137 138config SBUS 139 bool 140 141config STACKTRACE_SUPPORT 142 bool 143 default y 144 145config HAVE_LATENCYTOP_SUPPORT 146 bool 147 depends on !SMP 148 default y 149 150config LOCKDEP_SUPPORT 151 bool 152 default y 153 154config TRACE_IRQFLAGS_SUPPORT 155 bool 156 default y 157 158config RWSEM_GENERIC_SPINLOCK 159 bool 160 default y 161 162config RWSEM_XCHGADD_ALGORITHM 163 bool 164 165config ARCH_HAS_ILOG2_U32 166 bool 167 168config ARCH_HAS_ILOG2_U64 169 bool 170 171config ARCH_HAS_CPUFREQ 172 bool 173 help 174 Internal node to signify that the ARCH has CPUFREQ support 175 and that the relevant menu configurations are displayed for 176 it. 177 178config GENERIC_HWEIGHT 179 bool 180 default y 181 182config GENERIC_CALIBRATE_DELAY 183 bool 184 default y 185 186config ARCH_MAY_HAVE_PC_FDC 187 bool 188 189config ZONE_DMA 190 bool 191 192config NEED_DMA_MAP_STATE 193 def_bool y 194 195config ARCH_HAS_DMA_SET_COHERENT_MASK 196 bool 197 198config GENERIC_ISA_DMA 199 bool 200 201config FIQ 202 bool 203 204config NEED_RET_TO_USER 205 bool 206 207config ARCH_MTD_XIP 208 bool 209 210config VECTORS_BASE 211 hex 212 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 213 default DRAM_BASE if REMAP_VECTORS_TO_RAM 214 default 0x00000000 215 help 216 The base address of exception vectors. 217 218config ARM_PATCH_PHYS_VIRT 219 bool "Patch physical to virtual translations at runtime" if EMBEDDED 220 default y 221 depends on !XIP_KERNEL && MMU 222 depends on !ARCH_REALVIEW || !SPARSEMEM 223 help 224 Patch phys-to-virt and virt-to-phys translation functions at 225 boot and module load time according to the position of the 226 kernel in system memory. 227 228 This can only be used with non-XIP MMU kernels where the base 229 of physical memory is at a 16MB boundary. 230 231 Only disable this option if you know that you do not require 232 this feature (eg, building a kernel for a single machine) and 233 you need to shrink the kernel to the minimal size. 234 235config NEED_MACH_GPIO_H 236 bool 237 help 238 Select this when mach/gpio.h is required to provide special 239 definitions for this platform. The need for mach/gpio.h should 240 be avoided when possible. 241 242config NEED_MACH_IO_H 243 bool 244 help 245 Select this when mach/io.h is required to provide special 246 definitions for this platform. The need for mach/io.h should 247 be avoided when possible. 248 249config NEED_MACH_MEMORY_H 250 bool 251 help 252 Select this when mach/memory.h is required to provide special 253 definitions for this platform. The need for mach/memory.h should 254 be avoided when possible. 255 256config PHYS_OFFSET 257 hex "Physical address of main memory" if MMU 258 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 259 default DRAM_BASE if !MMU 260 help 261 Please provide the physical address corresponding to the 262 location of main memory in your system. 263 264config GENERIC_BUG 265 def_bool y 266 depends on BUG 267 268source "init/Kconfig" 269 270source "kernel/Kconfig.freezer" 271 272menu "System Type" 273 274config MMU 275 bool "MMU-based Paged Memory Management Support" 276 default y 277 help 278 Select if you want MMU-based virtualised addressing space 279 support by paged memory management. If unsure, say 'Y'. 280 281# 282# The "ARM system type" choice list is ordered alphabetically by option 283# text. Please add new entries in the option alphabetic order. 284# 285choice 286 prompt "ARM system type" 287 default ARCH_VERSATILE if !MMU 288 default ARCH_MULTIPLATFORM if MMU 289 290config ARCH_MULTIPLATFORM 291 bool "Allow multiple platforms to be selected" 292 depends on MMU 293 select ARM_PATCH_PHYS_VIRT 294 select AUTO_ZRELADDR 295 select COMMON_CLK 296 select MULTI_IRQ_HANDLER 297 select SPARSE_IRQ 298 select USE_OF 299 300config ARCH_INTEGRATOR 301 bool "ARM Ltd. Integrator family" 302 select ARCH_HAS_CPUFREQ 303 select ARM_AMBA 304 select COMMON_CLK 305 select COMMON_CLK_VERSATILE 306 select GENERIC_CLOCKEVENTS 307 select HAVE_TCM 308 select ICST 309 select MULTI_IRQ_HANDLER 310 select NEED_MACH_MEMORY_H 311 select PLAT_VERSATILE 312 select SPARSE_IRQ 313 select VERSATILE_FPGA_IRQ 314 help 315 Support for ARM's Integrator platform. 316 317config ARCH_REALVIEW 318 bool "ARM Ltd. RealView family" 319 select ARCH_WANT_OPTIONAL_GPIOLIB 320 select ARM_AMBA 321 select ARM_TIMER_SP804 322 select COMMON_CLK 323 select COMMON_CLK_VERSATILE 324 select GENERIC_CLOCKEVENTS 325 select GPIO_PL061 if GPIOLIB 326 select ICST 327 select NEED_MACH_MEMORY_H 328 select PLAT_VERSATILE 329 select PLAT_VERSATILE_CLCD 330 help 331 This enables support for ARM Ltd RealView boards. 332 333config ARCH_VERSATILE 334 bool "ARM Ltd. Versatile family" 335 select ARCH_WANT_OPTIONAL_GPIOLIB 336 select ARM_AMBA 337 select ARM_TIMER_SP804 338 select ARM_VIC 339 select CLKDEV_LOOKUP 340 select GENERIC_CLOCKEVENTS 341 select HAVE_MACH_CLKDEV 342 select ICST 343 select PLAT_VERSATILE 344 select PLAT_VERSATILE_CLCD 345 select PLAT_VERSATILE_CLOCK 346 select VERSATILE_FPGA_IRQ 347 help 348 This enables support for ARM Ltd Versatile board. 349 350config ARCH_AT91 351 bool "Atmel AT91" 352 select ARCH_REQUIRE_GPIOLIB 353 select CLKDEV_LOOKUP 354 select HAVE_CLK 355 select IRQ_DOMAIN 356 select NEED_MACH_GPIO_H 357 select NEED_MACH_IO_H if PCCARD 358 select PINCTRL 359 select PINCTRL_AT91 if USE_OF 360 help 361 This enables support for systems based on Atmel 362 AT91RM9200 and AT91SAM9* processors. 363 364config ARCH_CLPS711X 365 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 366 select ARCH_REQUIRE_GPIOLIB 367 select AUTO_ZRELADDR 368 select CLKDEV_LOOKUP 369 select COMMON_CLK 370 select CPU_ARM720T 371 select GENERIC_CLOCKEVENTS 372 select MULTI_IRQ_HANDLER 373 select NEED_MACH_MEMORY_H 374 select SPARSE_IRQ 375 help 376 Support for Cirrus Logic 711x/721x/731x based boards. 377 378config ARCH_GEMINI 379 bool "Cortina Systems Gemini" 380 select ARCH_REQUIRE_GPIOLIB 381 select ARCH_USES_GETTIMEOFFSET 382 select NEED_MACH_GPIO_H 383 select CPU_FA526 384 help 385 Support for the Cortina Systems Gemini family SoCs 386 387config ARCH_EBSA110 388 bool "EBSA-110" 389 select ARCH_USES_GETTIMEOFFSET 390 select CPU_SA110 391 select ISA 392 select NEED_MACH_IO_H 393 select NEED_MACH_MEMORY_H 394 select NO_IOPORT 395 help 396 This is an evaluation board for the StrongARM processor available 397 from Digital. It has limited hardware on-board, including an 398 Ethernet interface, two PCMCIA sockets, two serial ports and a 399 parallel port. 400 401config ARCH_EP93XX 402 bool "EP93xx-based" 403 select ARCH_HAS_HOLES_MEMORYMODEL 404 select ARCH_REQUIRE_GPIOLIB 405 select ARCH_USES_GETTIMEOFFSET 406 select ARM_AMBA 407 select ARM_VIC 408 select CLKDEV_LOOKUP 409 select CPU_ARM920T 410 select NEED_MACH_MEMORY_H 411 help 412 This enables support for the Cirrus EP93xx series of CPUs. 413 414config ARCH_FOOTBRIDGE 415 bool "FootBridge" 416 select CPU_SA110 417 select FOOTBRIDGE 418 select GENERIC_CLOCKEVENTS 419 select HAVE_IDE 420 select NEED_MACH_IO_H if !MMU 421 select NEED_MACH_MEMORY_H 422 help 423 Support for systems based on the DC21285 companion chip 424 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 425 426config ARCH_NETX 427 bool "Hilscher NetX based" 428 select ARM_VIC 429 select CLKSRC_MMIO 430 select CPU_ARM926T 431 select GENERIC_CLOCKEVENTS 432 help 433 This enables support for systems based on the Hilscher NetX Soc 434 435config ARCH_IOP13XX 436 bool "IOP13xx-based" 437 depends on MMU 438 select ARCH_SUPPORTS_MSI 439 select CPU_XSC3 440 select NEED_MACH_MEMORY_H 441 select NEED_RET_TO_USER 442 select PCI 443 select PLAT_IOP 444 select VMSPLIT_1G 445 help 446 Support for Intel's IOP13XX (XScale) family of processors. 447 448config ARCH_IOP32X 449 bool "IOP32x-based" 450 depends on MMU 451 select ARCH_REQUIRE_GPIOLIB 452 select CPU_XSCALE 453 select NEED_MACH_GPIO_H 454 select NEED_RET_TO_USER 455 select PCI 456 select PLAT_IOP 457 help 458 Support for Intel's 80219 and IOP32X (XScale) family of 459 processors. 460 461config ARCH_IOP33X 462 bool "IOP33x-based" 463 depends on MMU 464 select ARCH_REQUIRE_GPIOLIB 465 select CPU_XSCALE 466 select NEED_MACH_GPIO_H 467 select NEED_RET_TO_USER 468 select PCI 469 select PLAT_IOP 470 help 471 Support for Intel's IOP33X (XScale) family of processors. 472 473config ARCH_IXP4XX 474 bool "IXP4xx-based" 475 depends on MMU 476 select ARCH_HAS_DMA_SET_COHERENT_MASK 477 select ARCH_REQUIRE_GPIOLIB 478 select CLKSRC_MMIO 479 select CPU_XSCALE 480 select DMABOUNCE if PCI 481 select GENERIC_CLOCKEVENTS 482 select MIGHT_HAVE_PCI 483 select NEED_MACH_IO_H 484 select USB_EHCI_BIG_ENDIAN_MMIO 485 select USB_EHCI_BIG_ENDIAN_DESC 486 help 487 Support for Intel's IXP4XX (XScale) family of processors. 488 489config ARCH_DOVE 490 bool "Marvell Dove" 491 select ARCH_REQUIRE_GPIOLIB 492 select CPU_PJ4 493 select GENERIC_CLOCKEVENTS 494 select MIGHT_HAVE_PCI 495 select PINCTRL 496 select PINCTRL_DOVE 497 select PLAT_ORION_LEGACY 498 select USB_ARCH_HAS_EHCI 499 select MVEBU_MBUS 500 help 501 Support for the Marvell Dove SoC 88AP510 502 503config ARCH_KIRKWOOD 504 bool "Marvell Kirkwood" 505 select ARCH_REQUIRE_GPIOLIB 506 select CPU_FEROCEON 507 select GENERIC_CLOCKEVENTS 508 select PCI 509 select PCI_QUIRKS 510 select PINCTRL 511 select PINCTRL_KIRKWOOD 512 select PLAT_ORION_LEGACY 513 select MVEBU_MBUS 514 help 515 Support for the following Marvell Kirkwood series SoCs: 516 88F6180, 88F6192 and 88F6281. 517 518config ARCH_MV78XX0 519 bool "Marvell MV78xx0" 520 select ARCH_REQUIRE_GPIOLIB 521 select CPU_FEROCEON 522 select GENERIC_CLOCKEVENTS 523 select PCI 524 select PLAT_ORION_LEGACY 525 select MVEBU_MBUS 526 help 527 Support for the following Marvell MV78xx0 series SoCs: 528 MV781x0, MV782x0. 529 530config ARCH_ORION5X 531 bool "Marvell Orion" 532 depends on MMU 533 select ARCH_REQUIRE_GPIOLIB 534 select CPU_FEROCEON 535 select GENERIC_CLOCKEVENTS 536 select PCI 537 select PLAT_ORION_LEGACY 538 select MVEBU_MBUS 539 help 540 Support for the following Marvell Orion 5x series SoCs: 541 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 542 Orion-2 (5281), Orion-1-90 (6183). 543 544config ARCH_MMP 545 bool "Marvell PXA168/910/MMP2" 546 depends on MMU 547 select ARCH_REQUIRE_GPIOLIB 548 select CLKDEV_LOOKUP 549 select GENERIC_ALLOCATOR 550 select GENERIC_CLOCKEVENTS 551 select GPIO_PXA 552 select IRQ_DOMAIN 553 select NEED_MACH_GPIO_H 554 select PINCTRL 555 select PLAT_PXA 556 select SPARSE_IRQ 557 help 558 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 559 560config ARCH_KS8695 561 bool "Micrel/Kendin KS8695" 562 select ARCH_REQUIRE_GPIOLIB 563 select CLKSRC_MMIO 564 select CPU_ARM922T 565 select GENERIC_CLOCKEVENTS 566 select NEED_MACH_MEMORY_H 567 help 568 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 569 System-on-Chip devices. 570 571config ARCH_W90X900 572 bool "Nuvoton W90X900 CPU" 573 select ARCH_REQUIRE_GPIOLIB 574 select CLKDEV_LOOKUP 575 select CLKSRC_MMIO 576 select CPU_ARM926T 577 select GENERIC_CLOCKEVENTS 578 help 579 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 580 At present, the w90x900 has been renamed nuc900, regarding 581 the ARM series product line, you can login the following 582 link address to know more. 583 584 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 585 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 586 587config ARCH_LPC32XX 588 bool "NXP LPC32XX" 589 select ARCH_REQUIRE_GPIOLIB 590 select ARM_AMBA 591 select CLKDEV_LOOKUP 592 select CLKSRC_MMIO 593 select CPU_ARM926T 594 select GENERIC_CLOCKEVENTS 595 select HAVE_IDE 596 select HAVE_PWM 597 select USB_ARCH_HAS_OHCI 598 select USE_OF 599 help 600 Support for the NXP LPC32XX family of processors 601 602config ARCH_PXA 603 bool "PXA2xx/PXA3xx-based" 604 depends on MMU 605 select ARCH_HAS_CPUFREQ 606 select ARCH_MTD_XIP 607 select ARCH_REQUIRE_GPIOLIB 608 select ARM_CPU_SUSPEND if PM 609 select AUTO_ZRELADDR 610 select CLKDEV_LOOKUP 611 select CLKSRC_MMIO 612 select GENERIC_CLOCKEVENTS 613 select GPIO_PXA 614 select HAVE_IDE 615 select MULTI_IRQ_HANDLER 616 select NEED_MACH_GPIO_H 617 select PLAT_PXA 618 select SPARSE_IRQ 619 help 620 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 621 622config ARCH_MSM 623 bool "Qualcomm MSM" 624 select ARCH_REQUIRE_GPIOLIB 625 select CLKDEV_LOOKUP 626 select GENERIC_CLOCKEVENTS 627 select HAVE_CLK 628 help 629 Support for Qualcomm MSM/QSD based systems. This runs on the 630 apps processor of the MSM/QSD and depends on a shared memory 631 interface to the modem processor which runs the baseband 632 stack and controls some vital subsystems 633 (clock and power control, etc). 634 635config ARCH_SHMOBILE 636 bool "Renesas SH-Mobile / R-Mobile" 637 select CLKDEV_LOOKUP 638 select GENERIC_CLOCKEVENTS 639 select HAVE_ARM_SCU if SMP 640 select HAVE_ARM_TWD if LOCAL_TIMERS 641 select HAVE_CLK 642 select HAVE_MACH_CLKDEV 643 select HAVE_SMP 644 select MIGHT_HAVE_CACHE_L2X0 645 select MULTI_IRQ_HANDLER 646 select NEED_MACH_MEMORY_H 647 select NO_IOPORT 648 select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB 649 select PM_GENERIC_DOMAINS if PM 650 select SPARSE_IRQ 651 help 652 Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 653 654config ARCH_RPC 655 bool "RiscPC" 656 select ARCH_ACORN 657 select ARCH_MAY_HAVE_PC_FDC 658 select ARCH_SPARSEMEM_ENABLE 659 select ARCH_USES_GETTIMEOFFSET 660 select FIQ 661 select HAVE_IDE 662 select HAVE_PATA_PLATFORM 663 select ISA_DMA_API 664 select NEED_MACH_IO_H 665 select NEED_MACH_MEMORY_H 666 select NO_IOPORT 667 select VIRT_TO_BUS 668 help 669 On the Acorn Risc-PC, Linux can support the internal IDE disk and 670 CD-ROM interface, serial and parallel port, and the floppy drive. 671 672config ARCH_SA1100 673 bool "SA1100-based" 674 select ARCH_HAS_CPUFREQ 675 select ARCH_MTD_XIP 676 select ARCH_REQUIRE_GPIOLIB 677 select ARCH_SPARSEMEM_ENABLE 678 select CLKDEV_LOOKUP 679 select CLKSRC_MMIO 680 select CPU_FREQ 681 select CPU_SA1100 682 select GENERIC_CLOCKEVENTS 683 select HAVE_IDE 684 select ISA 685 select NEED_MACH_GPIO_H 686 select NEED_MACH_MEMORY_H 687 select SPARSE_IRQ 688 help 689 Support for StrongARM 11x0 based boards. 690 691config ARCH_S3C24XX 692 bool "Samsung S3C24XX SoCs" 693 select ARCH_HAS_CPUFREQ 694 select ARCH_REQUIRE_GPIOLIB 695 select CLKDEV_LOOKUP 696 select CLKSRC_MMIO 697 select GENERIC_CLOCKEVENTS 698 select GPIO_SAMSUNG 699 select HAVE_CLK 700 select HAVE_S3C2410_I2C if I2C 701 select HAVE_S3C2410_WATCHDOG if WATCHDOG 702 select HAVE_S3C_RTC if RTC_CLASS 703 select MULTI_IRQ_HANDLER 704 select NEED_MACH_GPIO_H 705 select NEED_MACH_IO_H 706 select SAMSUNG_ATAGS 707 help 708 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 709 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 710 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 711 Samsung SMDK2410 development board (and derivatives). 712 713config ARCH_S3C64XX 714 bool "Samsung S3C64XX" 715 select ARCH_HAS_CPUFREQ 716 select ARCH_REQUIRE_GPIOLIB 717 select ARM_VIC 718 select CLKDEV_LOOKUP 719 select CLKSRC_MMIO 720 select CPU_V6 721 select GENERIC_CLOCKEVENTS 722 select GPIO_SAMSUNG 723 select HAVE_CLK 724 select HAVE_S3C2410_I2C if I2C 725 select HAVE_S3C2410_WATCHDOG if WATCHDOG 726 select HAVE_TCM 727 select NEED_MACH_GPIO_H 728 select NO_IOPORT 729 select PLAT_SAMSUNG 730 select S3C_DEV_NAND 731 select S3C_GPIO_TRACK 732 select SAMSUNG_ATAGS 733 select SAMSUNG_CLKSRC 734 select SAMSUNG_GPIOLIB_4BIT 735 select SAMSUNG_IRQ_VIC_TIMER 736 select USB_ARCH_HAS_OHCI 737 help 738 Samsung S3C64XX series based systems 739 740config ARCH_S5P64X0 741 bool "Samsung S5P6440 S5P6450" 742 select CLKDEV_LOOKUP 743 select CLKSRC_MMIO 744 select CPU_V6 745 select GENERIC_CLOCKEVENTS 746 select GPIO_SAMSUNG 747 select HAVE_CLK 748 select HAVE_S3C2410_I2C if I2C 749 select HAVE_S3C2410_WATCHDOG if WATCHDOG 750 select HAVE_S3C_RTC if RTC_CLASS 751 select NEED_MACH_GPIO_H 752 select SAMSUNG_ATAGS 753 help 754 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 755 SMDK6450. 756 757config ARCH_S5PC100 758 bool "Samsung S5PC100" 759 select ARCH_REQUIRE_GPIOLIB 760 select CLKDEV_LOOKUP 761 select CLKSRC_MMIO 762 select CPU_V7 763 select GENERIC_CLOCKEVENTS 764 select GPIO_SAMSUNG 765 select HAVE_CLK 766 select HAVE_S3C2410_I2C if I2C 767 select HAVE_S3C2410_WATCHDOG if WATCHDOG 768 select HAVE_S3C_RTC if RTC_CLASS 769 select NEED_MACH_GPIO_H 770 select SAMSUNG_ATAGS 771 help 772 Samsung S5PC100 series based systems 773 774config ARCH_S5PV210 775 bool "Samsung S5PV210/S5PC110" 776 select ARCH_HAS_CPUFREQ 777 select ARCH_HAS_HOLES_MEMORYMODEL 778 select ARCH_SPARSEMEM_ENABLE 779 select CLKDEV_LOOKUP 780 select CLKSRC_MMIO 781 select CPU_V7 782 select GENERIC_CLOCKEVENTS 783 select GPIO_SAMSUNG 784 select HAVE_CLK 785 select HAVE_S3C2410_I2C if I2C 786 select HAVE_S3C2410_WATCHDOG if WATCHDOG 787 select HAVE_S3C_RTC if RTC_CLASS 788 select NEED_MACH_GPIO_H 789 select NEED_MACH_MEMORY_H 790 select SAMSUNG_ATAGS 791 help 792 Samsung S5PV210/S5PC110 series based systems 793 794config ARCH_EXYNOS 795 bool "Samsung EXYNOS" 796 select ARCH_HAS_CPUFREQ 797 select ARCH_HAS_HOLES_MEMORYMODEL 798 select ARCH_SPARSEMEM_ENABLE 799 select CLKDEV_LOOKUP 800 select COMMON_CLK 801 select CPU_V7 802 select GENERIC_CLOCKEVENTS 803 select GPIO_SAMSUNG 804 select HAVE_CLK 805 select HAVE_S3C2410_I2C if I2C 806 select HAVE_S3C2410_WATCHDOG if WATCHDOG 807 select HAVE_S3C_RTC if RTC_CLASS 808 select NEED_MACH_GPIO_H 809 select NEED_MACH_MEMORY_H 810 select SAMSUNG_ATAGS 811 select USE_OF 812 help 813 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 814 815config ARCH_SHARK 816 bool "Shark" 817 select ARCH_USES_GETTIMEOFFSET 818 select CPU_SA110 819 select ISA 820 select ISA_DMA 821 select NEED_MACH_MEMORY_H 822 select PCI 823 select VIRT_TO_BUS 824 select ZONE_DMA 825 help 826 Support for the StrongARM based Digital DNARD machine, also known 827 as "Shark" (<http://www.shark-linux.de/shark.html>). 828 829config ARCH_U300 830 bool "ST-Ericsson U300 Series" 831 depends on MMU 832 select ARCH_REQUIRE_GPIOLIB 833 select ARM_AMBA 834 select ARM_PATCH_PHYS_VIRT 835 select ARM_VIC 836 select CLKDEV_LOOKUP 837 select CLKSRC_MMIO 838 select COMMON_CLK 839 select CPU_ARM926T 840 select GENERIC_CLOCKEVENTS 841 select HAVE_TCM 842 select SPARSE_IRQ 843 help 844 Support for ST-Ericsson U300 series mobile platforms. 845 846config ARCH_DAVINCI 847 bool "TI DaVinci" 848 select ARCH_HAS_HOLES_MEMORYMODEL 849 select ARCH_REQUIRE_GPIOLIB 850 select CLKDEV_LOOKUP 851 select GENERIC_ALLOCATOR 852 select GENERIC_CLOCKEVENTS 853 select GENERIC_IRQ_CHIP 854 select HAVE_IDE 855 select NEED_MACH_GPIO_H 856 select USE_OF 857 select ZONE_DMA 858 help 859 Support for TI's DaVinci platform. 860 861config ARCH_OMAP1 862 bool "TI OMAP1" 863 depends on MMU 864 select ARCH_HAS_CPUFREQ 865 select ARCH_HAS_HOLES_MEMORYMODEL 866 select ARCH_OMAP 867 select ARCH_REQUIRE_GPIOLIB 868 select CLKDEV_LOOKUP 869 select CLKSRC_MMIO 870 select GENERIC_CLOCKEVENTS 871 select GENERIC_IRQ_CHIP 872 select HAVE_CLK 873 select HAVE_IDE 874 select IRQ_DOMAIN 875 select NEED_MACH_IO_H if PCCARD 876 select NEED_MACH_MEMORY_H 877 help 878 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 879 880endchoice 881 882menu "Multiple platform selection" 883 depends on ARCH_MULTIPLATFORM 884 885comment "CPU Core family selection" 886 887config ARCH_MULTI_V4 888 bool "ARMv4 based platforms (FA526, StrongARM)" 889 depends on !ARCH_MULTI_V6_V7 890 select ARCH_MULTI_V4_V5 891 892config ARCH_MULTI_V4T 893 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 894 depends on !ARCH_MULTI_V6_V7 895 select ARCH_MULTI_V4_V5 896 897config ARCH_MULTI_V5 898 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 899 depends on !ARCH_MULTI_V6_V7 900 select ARCH_MULTI_V4_V5 901 902config ARCH_MULTI_V4_V5 903 bool 904 905config ARCH_MULTI_V6 906 bool "ARMv6 based platforms (ARM11)" 907 select ARCH_MULTI_V6_V7 908 select CPU_V6 909 910config ARCH_MULTI_V7 911 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 912 default y 913 select ARCH_MULTI_V6_V7 914 select CPU_V7 915 916config ARCH_MULTI_V6_V7 917 bool 918 919config ARCH_MULTI_CPU_AUTO 920 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 921 select ARCH_MULTI_V5 922 923endmenu 924 925# 926# This is sorted alphabetically by mach-* pathname. However, plat-* 927# Kconfigs may be included either alphabetically (according to the 928# plat- suffix) or along side the corresponding mach-* source. 929# 930source "arch/arm/mach-mvebu/Kconfig" 931 932source "arch/arm/mach-at91/Kconfig" 933 934source "arch/arm/mach-bcm/Kconfig" 935 936source "arch/arm/mach-bcm2835/Kconfig" 937 938source "arch/arm/mach-clps711x/Kconfig" 939 940source "arch/arm/mach-cns3xxx/Kconfig" 941 942source "arch/arm/mach-davinci/Kconfig" 943 944source "arch/arm/mach-dove/Kconfig" 945 946source "arch/arm/mach-ep93xx/Kconfig" 947 948source "arch/arm/mach-footbridge/Kconfig" 949 950source "arch/arm/mach-gemini/Kconfig" 951 952source "arch/arm/mach-highbank/Kconfig" 953 954source "arch/arm/mach-integrator/Kconfig" 955 956source "arch/arm/mach-iop32x/Kconfig" 957 958source "arch/arm/mach-iop33x/Kconfig" 959 960source "arch/arm/mach-iop13xx/Kconfig" 961 962source "arch/arm/mach-ixp4xx/Kconfig" 963 964source "arch/arm/mach-kirkwood/Kconfig" 965 966source "arch/arm/mach-ks8695/Kconfig" 967 968source "arch/arm/mach-msm/Kconfig" 969 970source "arch/arm/mach-mv78xx0/Kconfig" 971 972source "arch/arm/mach-imx/Kconfig" 973 974source "arch/arm/mach-mxs/Kconfig" 975 976source "arch/arm/mach-netx/Kconfig" 977 978source "arch/arm/mach-nomadik/Kconfig" 979 980source "arch/arm/plat-omap/Kconfig" 981 982source "arch/arm/mach-omap1/Kconfig" 983 984source "arch/arm/mach-omap2/Kconfig" 985 986source "arch/arm/mach-orion5x/Kconfig" 987 988source "arch/arm/mach-picoxcell/Kconfig" 989 990source "arch/arm/mach-pxa/Kconfig" 991source "arch/arm/plat-pxa/Kconfig" 992 993source "arch/arm/mach-mmp/Kconfig" 994 995source "arch/arm/mach-realview/Kconfig" 996 997source "arch/arm/mach-sa1100/Kconfig" 998 999source "arch/arm/plat-samsung/Kconfig" 1000 1001source "arch/arm/mach-socfpga/Kconfig" 1002 1003source "arch/arm/mach-spear/Kconfig" 1004 1005source "arch/arm/mach-s3c24xx/Kconfig" 1006 1007if ARCH_S3C64XX 1008source "arch/arm/mach-s3c64xx/Kconfig" 1009endif 1010 1011source "arch/arm/mach-s5p64x0/Kconfig" 1012 1013source "arch/arm/mach-s5pc100/Kconfig" 1014 1015source "arch/arm/mach-s5pv210/Kconfig" 1016 1017source "arch/arm/mach-exynos/Kconfig" 1018 1019source "arch/arm/mach-shmobile/Kconfig" 1020 1021source "arch/arm/mach-sunxi/Kconfig" 1022 1023source "arch/arm/mach-prima2/Kconfig" 1024 1025source "arch/arm/mach-tegra/Kconfig" 1026 1027source "arch/arm/mach-u300/Kconfig" 1028 1029source "arch/arm/mach-ux500/Kconfig" 1030 1031source "arch/arm/mach-versatile/Kconfig" 1032 1033source "arch/arm/mach-vexpress/Kconfig" 1034source "arch/arm/plat-versatile/Kconfig" 1035 1036source "arch/arm/mach-virt/Kconfig" 1037 1038source "arch/arm/mach-vt8500/Kconfig" 1039 1040source "arch/arm/mach-w90x900/Kconfig" 1041 1042source "arch/arm/mach-zynq/Kconfig" 1043 1044# Definitions to make life easier 1045config ARCH_ACORN 1046 bool 1047 1048config PLAT_IOP 1049 bool 1050 select GENERIC_CLOCKEVENTS 1051 1052config PLAT_ORION 1053 bool 1054 select CLKSRC_MMIO 1055 select COMMON_CLK 1056 select GENERIC_IRQ_CHIP 1057 select IRQ_DOMAIN 1058 1059config PLAT_ORION_LEGACY 1060 bool 1061 select PLAT_ORION 1062 1063config PLAT_PXA 1064 bool 1065 1066config PLAT_VERSATILE 1067 bool 1068 1069config ARM_TIMER_SP804 1070 bool 1071 select CLKSRC_MMIO 1072 select CLKSRC_OF if OF 1073 1074source arch/arm/mm/Kconfig 1075 1076config ARM_NR_BANKS 1077 int 1078 default 16 if ARCH_EP93XX 1079 default 8 1080 1081config IWMMXT 1082 bool "Enable iWMMXt support" if !CPU_PJ4 1083 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1084 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1085 help 1086 Enable support for iWMMXt context switching at run time if 1087 running on a CPU that supports it. 1088 1089config XSCALE_PMU 1090 bool 1091 depends on CPU_XSCALE 1092 default y 1093 1094config MULTI_IRQ_HANDLER 1095 bool 1096 help 1097 Allow each machine to specify it's own IRQ handler at run time. 1098 1099if !MMU 1100source "arch/arm/Kconfig-nommu" 1101endif 1102 1103config ARM_ERRATA_326103 1104 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1105 depends on CPU_V6 1106 help 1107 Executing a SWP instruction to read-only memory does not set bit 11 1108 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1109 treat the access as a read, preventing a COW from occurring and 1110 causing the faulting task to livelock. 1111 1112config ARM_ERRATA_411920 1113 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1114 depends on CPU_V6 || CPU_V6K 1115 help 1116 Invalidation of the Instruction Cache operation can 1117 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 1118 It does not affect the MPCore. This option enables the ARM Ltd. 1119 recommended workaround. 1120 1121config ARM_ERRATA_430973 1122 bool "ARM errata: Stale prediction on replaced interworking branch" 1123 depends on CPU_V7 1124 help 1125 This option enables the workaround for the 430973 Cortex-A8 1126 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 1127 interworking branch is replaced with another code sequence at the 1128 same virtual address, whether due to self-modifying code or virtual 1129 to physical address re-mapping, Cortex-A8 does not recover from the 1130 stale interworking branch prediction. This results in Cortex-A8 1131 executing the new code sequence in the incorrect ARM or Thumb state. 1132 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 1133 and also flushes the branch target cache at every context switch. 1134 Note that setting specific bits in the ACTLR register may not be 1135 available in non-secure mode. 1136 1137config ARM_ERRATA_458693 1138 bool "ARM errata: Processor deadlock when a false hazard is created" 1139 depends on CPU_V7 1140 depends on !ARCH_MULTIPLATFORM 1141 help 1142 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1143 erratum. For very specific sequences of memory operations, it is 1144 possible for a hazard condition intended for a cache line to instead 1145 be incorrectly associated with a different cache line. This false 1146 hazard might then cause a processor deadlock. The workaround enables 1147 the L1 caching of the NEON accesses and disables the PLD instruction 1148 in the ACTLR register. Note that setting specific bits in the ACTLR 1149 register may not be available in non-secure mode. 1150 1151config ARM_ERRATA_460075 1152 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 1153 depends on CPU_V7 1154 depends on !ARCH_MULTIPLATFORM 1155 help 1156 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 1157 erratum. Any asynchronous access to the L2 cache may encounter a 1158 situation in which recent store transactions to the L2 cache are lost 1159 and overwritten with stale memory contents from external memory. The 1160 workaround disables the write-allocate mode for the L2 cache via the 1161 ACTLR register. Note that setting specific bits in the ACTLR register 1162 may not be available in non-secure mode. 1163 1164config ARM_ERRATA_742230 1165 bool "ARM errata: DMB operation may be faulty" 1166 depends on CPU_V7 && SMP 1167 depends on !ARCH_MULTIPLATFORM 1168 help 1169 This option enables the workaround for the 742230 Cortex-A9 1170 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1171 between two write operations may not ensure the correct visibility 1172 ordering of the two writes. This workaround sets a specific bit in 1173 the diagnostic register of the Cortex-A9 which causes the DMB 1174 instruction to behave as a DSB, ensuring the correct behaviour of 1175 the two writes. 1176 1177config ARM_ERRATA_742231 1178 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1179 depends on CPU_V7 && SMP 1180 depends on !ARCH_MULTIPLATFORM 1181 help 1182 This option enables the workaround for the 742231 Cortex-A9 1183 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1184 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1185 accessing some data located in the same cache line, may get corrupted 1186 data due to bad handling of the address hazard when the line gets 1187 replaced from one of the CPUs at the same time as another CPU is 1188 accessing it. This workaround sets specific bits in the diagnostic 1189 register of the Cortex-A9 which reduces the linefill issuing 1190 capabilities of the processor. 1191 1192config PL310_ERRATA_588369 1193 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 1194 depends on CACHE_L2X0 1195 help 1196 The PL310 L2 cache controller implements three types of Clean & 1197 Invalidate maintenance operations: by Physical Address 1198 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 1199 They are architecturally defined to behave as the execution of a 1200 clean operation followed immediately by an invalidate operation, 1201 both performing to the same memory location. This functionality 1202 is not correctly implemented in PL310 as clean lines are not 1203 invalidated as a result of these operations. 1204 1205config ARM_ERRATA_720789 1206 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1207 depends on CPU_V7 1208 help 1209 This option enables the workaround for the 720789 Cortex-A9 (prior to 1210 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1211 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1212 As a consequence of this erratum, some TLB entries which should be 1213 invalidated are not, resulting in an incoherency in the system page 1214 tables. The workaround changes the TLB flushing routines to invalidate 1215 entries regardless of the ASID. 1216 1217config PL310_ERRATA_727915 1218 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 1219 depends on CACHE_L2X0 1220 help 1221 PL310 implements the Clean & Invalidate by Way L2 cache maintenance 1222 operation (offset 0x7FC). This operation runs in background so that 1223 PL310 can handle normal accesses while it is in progress. Under very 1224 rare circumstances, due to this erratum, write data can be lost when 1225 PL310 treats a cacheable write transaction during a Clean & 1226 Invalidate by Way operation. 1227 1228config ARM_ERRATA_743622 1229 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1230 depends on CPU_V7 1231 depends on !ARCH_MULTIPLATFORM 1232 help 1233 This option enables the workaround for the 743622 Cortex-A9 1234 (r2p*) erratum. Under very rare conditions, a faulty 1235 optimisation in the Cortex-A9 Store Buffer may lead to data 1236 corruption. This workaround sets a specific bit in the diagnostic 1237 register of the Cortex-A9 which disables the Store Buffer 1238 optimisation, preventing the defect from occurring. This has no 1239 visible impact on the overall performance or power consumption of the 1240 processor. 1241 1242config ARM_ERRATA_751472 1243 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1244 depends on CPU_V7 1245 depends on !ARCH_MULTIPLATFORM 1246 help 1247 This option enables the workaround for the 751472 Cortex-A9 (prior 1248 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1249 completion of a following broadcasted operation if the second 1250 operation is received by a CPU before the ICIALLUIS has completed, 1251 potentially leading to corrupted entries in the cache or TLB. 1252 1253config PL310_ERRATA_753970 1254 bool "PL310 errata: cache sync operation may be faulty" 1255 depends on CACHE_PL310 1256 help 1257 This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1258 1259 Under some condition the effect of cache sync operation on 1260 the store buffer still remains when the operation completes. 1261 This means that the store buffer is always asked to drain and 1262 this prevents it from merging any further writes. The workaround 1263 is to replace the normal offset of cache sync operation (0x730) 1264 by another offset targeting an unmapped PL310 register 0x740. 1265 This has the same effect as the cache sync operation: store buffer 1266 drain and waiting for all buffers empty. 1267 1268config ARM_ERRATA_754322 1269 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1270 depends on CPU_V7 1271 help 1272 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1273 r3p*) erratum. A speculative memory access may cause a page table walk 1274 which starts prior to an ASID switch but completes afterwards. This 1275 can populate the micro-TLB with a stale entry which may be hit with 1276 the new ASID. This workaround places two dsb instructions in the mm 1277 switching code so that no page table walks can cross the ASID switch. 1278 1279config ARM_ERRATA_754327 1280 bool "ARM errata: no automatic Store Buffer drain" 1281 depends on CPU_V7 && SMP 1282 help 1283 This option enables the workaround for the 754327 Cortex-A9 (prior to 1284 r2p0) erratum. The Store Buffer does not have any automatic draining 1285 mechanism and therefore a livelock may occur if an external agent 1286 continuously polls a memory location waiting to observe an update. 1287 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1288 written polling loops from denying visibility of updates to memory. 1289 1290config ARM_ERRATA_364296 1291 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1292 depends on CPU_V6 && !SMP 1293 help 1294 This options enables the workaround for the 364296 ARM1136 1295 r0p2 erratum (possible cache data corruption with 1296 hit-under-miss enabled). It sets the undocumented bit 31 in 1297 the auxiliary control register and the FI bit in the control 1298 register, thus disabling hit-under-miss without putting the 1299 processor into full low interrupt latency mode. ARM11MPCore 1300 is not affected. 1301 1302config ARM_ERRATA_764369 1303 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1304 depends on CPU_V7 && SMP 1305 help 1306 This option enables the workaround for erratum 764369 1307 affecting Cortex-A9 MPCore with two or more processors (all 1308 current revisions). Under certain timing circumstances, a data 1309 cache line maintenance operation by MVA targeting an Inner 1310 Shareable memory region may fail to proceed up to either the 1311 Point of Coherency or to the Point of Unification of the 1312 system. This workaround adds a DSB instruction before the 1313 relevant cache maintenance functions and sets a specific bit 1314 in the diagnostic control register of the SCU. 1315 1316config PL310_ERRATA_769419 1317 bool "PL310 errata: no automatic Store Buffer drain" 1318 depends on CACHE_L2X0 1319 help 1320 On revisions of the PL310 prior to r3p2, the Store Buffer does 1321 not automatically drain. This can cause normal, non-cacheable 1322 writes to be retained when the memory system is idle, leading 1323 to suboptimal I/O performance for drivers using coherent DMA. 1324 This option adds a write barrier to the cpu_idle loop so that, 1325 on systems with an outer cache, the store buffer is drained 1326 explicitly. 1327 1328config ARM_ERRATA_775420 1329 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1330 depends on CPU_V7 1331 help 1332 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1333 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1334 operation aborts with MMU exception, it might cause the processor 1335 to deadlock. This workaround puts DSB before executing ISB if 1336 an abort may occur on cache maintenance. 1337 1338config ARM_ERRATA_798181 1339 bool "ARM errata: TLBI/DSB failure on Cortex-A15" 1340 depends on CPU_V7 && SMP 1341 help 1342 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 1343 adequately shooting down all use of the old entries. This 1344 option enables the Linux kernel workaround for this erratum 1345 which sends an IPI to the CPUs that are running the same ASID 1346 as the one being invalidated. 1347 1348endmenu 1349 1350source "arch/arm/common/Kconfig" 1351 1352menu "Bus support" 1353 1354config ARM_AMBA 1355 bool 1356 1357config ISA 1358 bool 1359 help 1360 Find out whether you have ISA slots on your motherboard. ISA is the 1361 name of a bus system, i.e. the way the CPU talks to the other stuff 1362 inside your box. Other bus systems are PCI, EISA, MicroChannel 1363 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1364 newer boards don't support it. If you have ISA, say Y, otherwise N. 1365 1366# Select ISA DMA controller support 1367config ISA_DMA 1368 bool 1369 select ISA_DMA_API 1370 1371# Select ISA DMA interface 1372config ISA_DMA_API 1373 bool 1374 1375config PCI 1376 bool "PCI support" if MIGHT_HAVE_PCI 1377 help 1378 Find out whether you have a PCI motherboard. PCI is the name of a 1379 bus system, i.e. the way the CPU talks to the other stuff inside 1380 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1381 VESA. If you have PCI, say Y, otherwise N. 1382 1383config PCI_DOMAINS 1384 bool 1385 depends on PCI 1386 1387config PCI_NANOENGINE 1388 bool "BSE nanoEngine PCI support" 1389 depends on SA1100_NANOENGINE 1390 help 1391 Enable PCI on the BSE nanoEngine board. 1392 1393config PCI_SYSCALL 1394 def_bool PCI 1395 1396# Select the host bridge type 1397config PCI_HOST_VIA82C505 1398 bool 1399 depends on PCI && ARCH_SHARK 1400 default y 1401 1402config PCI_HOST_ITE8152 1403 bool 1404 depends on PCI && MACH_ARMCORE 1405 default y 1406 select DMABOUNCE 1407 1408source "drivers/pci/Kconfig" 1409 1410source "drivers/pcmcia/Kconfig" 1411 1412endmenu 1413 1414menu "Kernel Features" 1415 1416config HAVE_SMP 1417 bool 1418 help 1419 This option should be selected by machines which have an SMP- 1420 capable CPU. 1421 1422 The only effect of this option is to make the SMP-related 1423 options available to the user for configuration. 1424 1425config SMP 1426 bool "Symmetric Multi-Processing" 1427 depends on CPU_V6K || CPU_V7 1428 depends on GENERIC_CLOCKEVENTS 1429 depends on HAVE_SMP 1430 depends on MMU 1431 select USE_GENERIC_SMP_HELPERS 1432 help 1433 This enables support for systems with more than one CPU. If you have 1434 a system with only one CPU, like most personal computers, say N. If 1435 you have a system with more than one CPU, say Y. 1436 1437 If you say N here, the kernel will run on single and multiprocessor 1438 machines, but will use only one CPU of a multiprocessor machine. If 1439 you say Y here, the kernel will run on many, but not all, single 1440 processor machines. On a single processor machine, the kernel will 1441 run faster if you say N here. 1442 1443 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1444 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1445 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1446 1447 If you don't know what to do here, say N. 1448 1449config SMP_ON_UP 1450 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1451 depends on SMP && !XIP_KERNEL 1452 default y 1453 help 1454 SMP kernels contain instructions which fail on non-SMP processors. 1455 Enabling this option allows the kernel to modify itself to make 1456 these instructions safe. Disabling it allows about 1K of space 1457 savings. 1458 1459 If you don't know what to do here, say Y. 1460 1461config ARM_CPU_TOPOLOGY 1462 bool "Support cpu topology definition" 1463 depends on SMP && CPU_V7 1464 default y 1465 help 1466 Support ARM cpu topology definition. The MPIDR register defines 1467 affinity between processors which is then used to describe the cpu 1468 topology of an ARM System. 1469 1470config SCHED_MC 1471 bool "Multi-core scheduler support" 1472 depends on ARM_CPU_TOPOLOGY 1473 help 1474 Multi-core scheduler support improves the CPU scheduler's decision 1475 making when dealing with multi-core CPU chips at a cost of slightly 1476 increased overhead in some places. If unsure say N here. 1477 1478config SCHED_SMT 1479 bool "SMT scheduler support" 1480 depends on ARM_CPU_TOPOLOGY 1481 help 1482 Improves the CPU scheduler's decision making when dealing with 1483 MultiThreading at a cost of slightly increased overhead in some 1484 places. If unsure say N here. 1485 1486config HAVE_ARM_SCU 1487 bool 1488 help 1489 This option enables support for the ARM system coherency unit 1490 1491config HAVE_ARM_ARCH_TIMER 1492 bool "Architected timer support" 1493 depends on CPU_V7 1494 select ARM_ARCH_TIMER 1495 help 1496 This option enables support for the ARM architected timer 1497 1498config HAVE_ARM_TWD 1499 bool 1500 depends on SMP 1501 select CLKSRC_OF if OF 1502 help 1503 This options enables support for the ARM timer and watchdog unit 1504 1505config MCPM 1506 bool "Multi-Cluster Power Management" 1507 depends on CPU_V7 && SMP 1508 help 1509 This option provides the common power management infrastructure 1510 for (multi-)cluster based systems, such as big.LITTLE based 1511 systems. 1512 1513choice 1514 prompt "Memory split" 1515 default VMSPLIT_3G 1516 help 1517 Select the desired split between kernel and user memory. 1518 1519 If you are not absolutely sure what you are doing, leave this 1520 option alone! 1521 1522 config VMSPLIT_3G 1523 bool "3G/1G user/kernel split" 1524 config VMSPLIT_2G 1525 bool "2G/2G user/kernel split" 1526 config VMSPLIT_1G 1527 bool "1G/3G user/kernel split" 1528endchoice 1529 1530config PAGE_OFFSET 1531 hex 1532 default 0x40000000 if VMSPLIT_1G 1533 default 0x80000000 if VMSPLIT_2G 1534 default 0xC0000000 1535 1536config NR_CPUS 1537 int "Maximum number of CPUs (2-32)" 1538 range 2 32 1539 depends on SMP 1540 default "4" 1541 1542config HOTPLUG_CPU 1543 bool "Support for hot-pluggable CPUs" 1544 depends on SMP && HOTPLUG 1545 help 1546 Say Y here to experiment with turning CPUs off and on. CPUs 1547 can be controlled through /sys/devices/system/cpu. 1548 1549config ARM_PSCI 1550 bool "Support for the ARM Power State Coordination Interface (PSCI)" 1551 depends on CPU_V7 1552 help 1553 Say Y here if you want Linux to communicate with system firmware 1554 implementing the PSCI specification for CPU-centric power 1555 management operations described in ARM document number ARM DEN 1556 0022A ("Power State Coordination Interface System Software on 1557 ARM processors"). 1558 1559config LOCAL_TIMERS 1560 bool "Use local timer interrupts" 1561 depends on SMP 1562 default y 1563 help 1564 Enable support for local timers on SMP platforms, rather then the 1565 legacy IPI broadcast method. Local timers allows the system 1566 accounting to be spread across the timer interval, preventing a 1567 "thundering herd" at every timer tick. 1568 1569# The GPIO number here must be sorted by descending number. In case of 1570# a multiplatform kernel, we just want the highest value required by the 1571# selected platforms. 1572config ARCH_NR_GPIO 1573 int 1574 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1575 default 512 if SOC_OMAP5 1576 default 392 if ARCH_U8500 1577 default 352 if ARCH_VT8500 1578 default 288 if ARCH_SUNXI 1579 default 264 if MACH_H4700 1580 default 0 1581 help 1582 Maximum number of GPIOs in the system. 1583 1584 If unsure, leave the default value. 1585 1586source kernel/Kconfig.preempt 1587 1588config HZ 1589 int 1590 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1591 ARCH_S5PV210 || ARCH_EXYNOS4 1592 default AT91_TIMER_HZ if ARCH_AT91 1593 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1594 default 100 1595 1596config SCHED_HRTICK 1597 def_bool HIGH_RES_TIMERS 1598 1599config THUMB2_KERNEL 1600 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1601 depends on CPU_V7 && !CPU_V6 && !CPU_V6K 1602 default y if CPU_THUMBONLY 1603 select AEABI 1604 select ARM_ASM_UNIFIED 1605 select ARM_UNWIND 1606 help 1607 By enabling this option, the kernel will be compiled in 1608 Thumb-2 mode. A compiler/assembler that understand the unified 1609 ARM-Thumb syntax is needed. 1610 1611 If unsure, say N. 1612 1613config THUMB2_AVOID_R_ARM_THM_JUMP11 1614 bool "Work around buggy Thumb-2 short branch relocations in gas" 1615 depends on THUMB2_KERNEL && MODULES 1616 default y 1617 help 1618 Various binutils versions can resolve Thumb-2 branches to 1619 locally-defined, preemptible global symbols as short-range "b.n" 1620 branch instructions. 1621 1622 This is a problem, because there's no guarantee the final 1623 destination of the symbol, or any candidate locations for a 1624 trampoline, are within range of the branch. For this reason, the 1625 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1626 relocation in modules at all, and it makes little sense to add 1627 support. 1628 1629 The symptom is that the kernel fails with an "unsupported 1630 relocation" error when loading some modules. 1631 1632 Until fixed tools are available, passing 1633 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1634 code which hits this problem, at the cost of a bit of extra runtime 1635 stack usage in some cases. 1636 1637 The problem is described in more detail at: 1638 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1639 1640 Only Thumb-2 kernels are affected. 1641 1642 Unless you are sure your tools don't have this problem, say Y. 1643 1644config ARM_ASM_UNIFIED 1645 bool 1646 1647config AEABI 1648 bool "Use the ARM EABI to compile the kernel" 1649 help 1650 This option allows for the kernel to be compiled using the latest 1651 ARM ABI (aka EABI). This is only useful if you are using a user 1652 space environment that is also compiled with EABI. 1653 1654 Since there are major incompatibilities between the legacy ABI and 1655 EABI, especially with regard to structure member alignment, this 1656 option also changes the kernel syscall calling convention to 1657 disambiguate both ABIs and allow for backward compatibility support 1658 (selected with CONFIG_OABI_COMPAT). 1659 1660 To use this you need GCC version 4.0.0 or later. 1661 1662config OABI_COMPAT 1663 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1664 depends on AEABI && !THUMB2_KERNEL 1665 default y 1666 help 1667 This option preserves the old syscall interface along with the 1668 new (ARM EABI) one. It also provides a compatibility layer to 1669 intercept syscalls that have structure arguments which layout 1670 in memory differs between the legacy ABI and the new ARM EABI 1671 (only for non "thumb" binaries). This option adds a tiny 1672 overhead to all syscalls and produces a slightly larger kernel. 1673 If you know you'll be using only pure EABI user space then you 1674 can say N here. If this option is not selected and you attempt 1675 to execute a legacy ABI binary then the result will be 1676 UNPREDICTABLE (in fact it can be predicted that it won't work 1677 at all). If in doubt say Y. 1678 1679config ARCH_HAS_HOLES_MEMORYMODEL 1680 bool 1681 1682config ARCH_SPARSEMEM_ENABLE 1683 bool 1684 1685config ARCH_SPARSEMEM_DEFAULT 1686 def_bool ARCH_SPARSEMEM_ENABLE 1687 1688config ARCH_SELECT_MEMORY_MODEL 1689 def_bool ARCH_SPARSEMEM_ENABLE 1690 1691config HAVE_ARCH_PFN_VALID 1692 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1693 1694config HIGHMEM 1695 bool "High Memory Support" 1696 depends on MMU 1697 help 1698 The address space of ARM processors is only 4 Gigabytes large 1699 and it has to accommodate user address space, kernel address 1700 space as well as some memory mapped IO. That means that, if you 1701 have a large amount of physical memory and/or IO, not all of the 1702 memory can be "permanently mapped" by the kernel. The physical 1703 memory that is not permanently mapped is called "high memory". 1704 1705 Depending on the selected kernel/user memory split, minimum 1706 vmalloc space and actual amount of RAM, you may not need this 1707 option which should result in a slightly faster kernel. 1708 1709 If unsure, say n. 1710 1711config HIGHPTE 1712 bool "Allocate 2nd-level pagetables from highmem" 1713 depends on HIGHMEM 1714 1715config HW_PERF_EVENTS 1716 bool "Enable hardware performance counter support for perf events" 1717 depends on PERF_EVENTS 1718 default y 1719 help 1720 Enable hardware performance counter support for perf events. If 1721 disabled, perf events will use software events only. 1722 1723source "mm/Kconfig" 1724 1725config FORCE_MAX_ZONEORDER 1726 int "Maximum zone order" if ARCH_SHMOBILE 1727 range 11 64 if ARCH_SHMOBILE 1728 default "12" if SOC_AM33XX 1729 default "9" if SA1111 1730 default "11" 1731 help 1732 The kernel memory allocator divides physically contiguous memory 1733 blocks into "zones", where each zone is a power of two number of 1734 pages. This option selects the largest power of two that the kernel 1735 keeps in the memory allocator. If you need to allocate very large 1736 blocks of physically contiguous memory, then you may need to 1737 increase this value. 1738 1739 This config option is actually maximum order plus one. For example, 1740 a value of 11 means that the largest free memory block is 2^10 pages. 1741 1742config ALIGNMENT_TRAP 1743 bool 1744 depends on CPU_CP15_MMU 1745 default y if !ARCH_EBSA110 1746 select HAVE_PROC_CPU if PROC_FS 1747 help 1748 ARM processors cannot fetch/store information which is not 1749 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1750 address divisible by 4. On 32-bit ARM processors, these non-aligned 1751 fetch/store instructions will be emulated in software if you say 1752 here, which has a severe performance impact. This is necessary for 1753 correct operation of some network protocols. With an IP-only 1754 configuration it is safe to say N, otherwise say Y. 1755 1756config UACCESS_WITH_MEMCPY 1757 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1758 depends on MMU 1759 default y if CPU_FEROCEON 1760 help 1761 Implement faster copy_to_user and clear_user methods for CPU 1762 cores where a 8-word STM instruction give significantly higher 1763 memory write throughput than a sequence of individual 32bit stores. 1764 1765 A possible side effect is a slight increase in scheduling latency 1766 between threads sharing the same address space if they invoke 1767 such copy operations with large buffers. 1768 1769 However, if the CPU data cache is using a write-allocate mode, 1770 this option is unlikely to provide any performance gain. 1771 1772config SECCOMP 1773 bool 1774 prompt "Enable seccomp to safely compute untrusted bytecode" 1775 ---help--- 1776 This kernel feature is useful for number crunching applications 1777 that may need to compute untrusted bytecode during their 1778 execution. By using pipes or other transports made available to 1779 the process as file descriptors supporting the read/write 1780 syscalls, it's possible to isolate those applications in 1781 their own address space using seccomp. Once seccomp is 1782 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1783 and the task is only allowed to execute a few safe syscalls 1784 defined by each seccomp mode. 1785 1786config CC_STACKPROTECTOR 1787 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1788 help 1789 This option turns on the -fstack-protector GCC feature. This 1790 feature puts, at the beginning of functions, a canary value on 1791 the stack just before the return address, and validates 1792 the value just before actually returning. Stack based buffer 1793 overflows (that need to overwrite this return address) now also 1794 overwrite the canary, which gets detected and the attack is then 1795 neutralized via a kernel panic. 1796 This feature requires gcc version 4.2 or above. 1797 1798config XEN_DOM0 1799 def_bool y 1800 depends on XEN 1801 1802config XEN 1803 bool "Xen guest support on ARM (EXPERIMENTAL)" 1804 depends on ARM && AEABI && OF 1805 depends on CPU_V7 && !CPU_V6 1806 depends on !GENERIC_ATOMIC64 1807 select ARM_PSCI 1808 help 1809 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1810 1811endmenu 1812 1813menu "Boot options" 1814 1815config USE_OF 1816 bool "Flattened Device Tree support" 1817 select IRQ_DOMAIN 1818 select OF 1819 select OF_EARLY_FLATTREE 1820 help 1821 Include support for flattened device tree machine descriptions. 1822 1823config ATAGS 1824 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1825 default y 1826 help 1827 This is the traditional way of passing data to the kernel at boot 1828 time. If you are solely relying on the flattened device tree (or 1829 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1830 to remove ATAGS support from your kernel binary. If unsure, 1831 leave this to y. 1832 1833config DEPRECATED_PARAM_STRUCT 1834 bool "Provide old way to pass kernel parameters" 1835 depends on ATAGS 1836 help 1837 This was deprecated in 2001 and announced to live on for 5 years. 1838 Some old boot loaders still use this way. 1839 1840# Compressed boot loader in ROM. Yes, we really want to ask about 1841# TEXT and BSS so we preserve their values in the config files. 1842config ZBOOT_ROM_TEXT 1843 hex "Compressed ROM boot loader base address" 1844 default "0" 1845 help 1846 The physical address at which the ROM-able zImage is to be 1847 placed in the target. Platforms which normally make use of 1848 ROM-able zImage formats normally set this to a suitable 1849 value in their defconfig file. 1850 1851 If ZBOOT_ROM is not enabled, this has no effect. 1852 1853config ZBOOT_ROM_BSS 1854 hex "Compressed ROM boot loader BSS address" 1855 default "0" 1856 help 1857 The base address of an area of read/write memory in the target 1858 for the ROM-able zImage which must be available while the 1859 decompressor is running. It must be large enough to hold the 1860 entire decompressed kernel plus an additional 128 KiB. 1861 Platforms which normally make use of ROM-able zImage formats 1862 normally set this to a suitable value in their defconfig file. 1863 1864 If ZBOOT_ROM is not enabled, this has no effect. 1865 1866config ZBOOT_ROM 1867 bool "Compressed boot loader in ROM/flash" 1868 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1869 help 1870 Say Y here if you intend to execute your compressed kernel image 1871 (zImage) directly from ROM or flash. If unsure, say N. 1872 1873choice 1874 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1875 depends on ZBOOT_ROM && ARCH_SH7372 1876 default ZBOOT_ROM_NONE 1877 help 1878 Include experimental SD/MMC loading code in the ROM-able zImage. 1879 With this enabled it is possible to write the ROM-able zImage 1880 kernel image to an MMC or SD card and boot the kernel straight 1881 from the reset vector. At reset the processor Mask ROM will load 1882 the first part of the ROM-able zImage which in turn loads the 1883 rest the kernel image to RAM. 1884 1885config ZBOOT_ROM_NONE 1886 bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1887 help 1888 Do not load image from SD or MMC 1889 1890config ZBOOT_ROM_MMCIF 1891 bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1892 help 1893 Load image from MMCIF hardware block. 1894 1895config ZBOOT_ROM_SH_MOBILE_SDHI 1896 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1897 help 1898 Load image from SDHI hardware block 1899 1900endchoice 1901 1902config ARM_APPENDED_DTB 1903 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1904 depends on OF && !ZBOOT_ROM 1905 help 1906 With this option, the boot code will look for a device tree binary 1907 (DTB) appended to zImage 1908 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1909 1910 This is meant as a backward compatibility convenience for those 1911 systems with a bootloader that can't be upgraded to accommodate 1912 the documented boot protocol using a device tree. 1913 1914 Beware that there is very little in terms of protection against 1915 this option being confused by leftover garbage in memory that might 1916 look like a DTB header after a reboot if no actual DTB is appended 1917 to zImage. Do not leave this option active in a production kernel 1918 if you don't intend to always append a DTB. Proper passing of the 1919 location into r2 of a bootloader provided DTB is always preferable 1920 to this option. 1921 1922config ARM_ATAG_DTB_COMPAT 1923 bool "Supplement the appended DTB with traditional ATAG information" 1924 depends on ARM_APPENDED_DTB 1925 help 1926 Some old bootloaders can't be updated to a DTB capable one, yet 1927 they provide ATAGs with memory configuration, the ramdisk address, 1928 the kernel cmdline string, etc. Such information is dynamically 1929 provided by the bootloader and can't always be stored in a static 1930 DTB. To allow a device tree enabled kernel to be used with such 1931 bootloaders, this option allows zImage to extract the information 1932 from the ATAG list and store it at run time into the appended DTB. 1933 1934choice 1935 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1936 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1937 1938config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1939 bool "Use bootloader kernel arguments if available" 1940 help 1941 Uses the command-line options passed by the boot loader instead of 1942 the device tree bootargs property. If the boot loader doesn't provide 1943 any, the device tree bootargs property will be used. 1944 1945config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1946 bool "Extend with bootloader kernel arguments" 1947 help 1948 The command-line arguments provided by the boot loader will be 1949 appended to the the device tree bootargs property. 1950 1951endchoice 1952 1953config CMDLINE 1954 string "Default kernel command string" 1955 default "" 1956 help 1957 On some architectures (EBSA110 and CATS), there is currently no way 1958 for the boot loader to pass arguments to the kernel. For these 1959 architectures, you should supply some command-line options at build 1960 time by entering them here. As a minimum, you should specify the 1961 memory size and the root device (e.g., mem=64M root=/dev/nfs). 1962 1963choice 1964 prompt "Kernel command line type" if CMDLINE != "" 1965 default CMDLINE_FROM_BOOTLOADER 1966 depends on ATAGS 1967 1968config CMDLINE_FROM_BOOTLOADER 1969 bool "Use bootloader kernel arguments if available" 1970 help 1971 Uses the command-line options passed by the boot loader. If 1972 the boot loader doesn't provide any, the default kernel command 1973 string provided in CMDLINE will be used. 1974 1975config CMDLINE_EXTEND 1976 bool "Extend bootloader kernel arguments" 1977 help 1978 The command-line arguments provided by the boot loader will be 1979 appended to the default kernel command string. 1980 1981config CMDLINE_FORCE 1982 bool "Always use the default kernel command string" 1983 help 1984 Always use the default kernel command string, even if the boot 1985 loader passes other arguments to the kernel. 1986 This is useful if you cannot or don't want to change the 1987 command-line options your boot loader passes to the kernel. 1988endchoice 1989 1990config XIP_KERNEL 1991 bool "Kernel Execute-In-Place from ROM" 1992 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 1993 help 1994 Execute-In-Place allows the kernel to run from non-volatile storage 1995 directly addressable by the CPU, such as NOR flash. This saves RAM 1996 space since the text section of the kernel is not loaded from flash 1997 to RAM. Read-write sections, such as the data section and stack, 1998 are still copied to RAM. The XIP kernel is not compressed since 1999 it has to run directly from flash, so it will take more space to 2000 store it. The flash address used to link the kernel object files, 2001 and for storing it, is configuration dependent. Therefore, if you 2002 say Y here, you must know the proper physical address where to 2003 store the kernel image depending on your own flash memory usage. 2004 2005 Also note that the make target becomes "make xipImage" rather than 2006 "make zImage" or "make Image". The final kernel binary to put in 2007 ROM memory will be arch/arm/boot/xipImage. 2008 2009 If unsure, say N. 2010 2011config XIP_PHYS_ADDR 2012 hex "XIP Kernel Physical Location" 2013 depends on XIP_KERNEL 2014 default "0x00080000" 2015 help 2016 This is the physical address in your flash memory the kernel will 2017 be linked for and stored to. This address is dependent on your 2018 own flash usage. 2019 2020config KEXEC 2021 bool "Kexec system call (EXPERIMENTAL)" 2022 depends on (!SMP || HOTPLUG_CPU) 2023 help 2024 kexec is a system call that implements the ability to shutdown your 2025 current kernel, and to start another kernel. It is like a reboot 2026 but it is independent of the system firmware. And like a reboot 2027 you can start any kernel with it, not just Linux. 2028 2029 It is an ongoing process to be certain the hardware in a machine 2030 is properly shutdown, so do not be surprised if this code does not 2031 initially work for you. It may help to enable device hotplugging 2032 support. 2033 2034config ATAGS_PROC 2035 bool "Export atags in procfs" 2036 depends on ATAGS && KEXEC 2037 default y 2038 help 2039 Should the atags used to boot the kernel be exported in an "atags" 2040 file in procfs. Useful with kexec. 2041 2042config CRASH_DUMP 2043 bool "Build kdump crash kernel (EXPERIMENTAL)" 2044 help 2045 Generate crash dump after being started by kexec. This should 2046 be normally only set in special crash dump kernels which are 2047 loaded in the main kernel with kexec-tools into a specially 2048 reserved region and then later executed after a crash by 2049 kdump/kexec. The crash dump kernel must be compiled to a 2050 memory address not used by the main kernel 2051 2052 For more details see Documentation/kdump/kdump.txt 2053 2054config AUTO_ZRELADDR 2055 bool "Auto calculation of the decompressed kernel image address" 2056 depends on !ZBOOT_ROM && !ARCH_U300 2057 help 2058 ZRELADDR is the physical address where the decompressed kernel 2059 image will be placed. If AUTO_ZRELADDR is selected, the address 2060 will be determined at run-time by masking the current IP with 2061 0xf8000000. This assumes the zImage being placed in the first 128MB 2062 from start of memory. 2063 2064endmenu 2065 2066menu "CPU Power Management" 2067 2068if ARCH_HAS_CPUFREQ 2069source "drivers/cpufreq/Kconfig" 2070 2071config CPU_FREQ_S3C 2072 bool 2073 help 2074 Internal configuration node for common cpufreq on Samsung SoC 2075 2076config CPU_FREQ_S3C24XX 2077 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2078 depends on ARCH_S3C24XX && CPU_FREQ 2079 select CPU_FREQ_S3C 2080 help 2081 This enables the CPUfreq driver for the Samsung S3C24XX family 2082 of CPUs. 2083 2084 For details, take a look at <file:Documentation/cpu-freq>. 2085 2086 If in doubt, say N. 2087 2088config CPU_FREQ_S3C24XX_PLL 2089 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2090 depends on CPU_FREQ_S3C24XX 2091 help 2092 Compile in support for changing the PLL frequency from the 2093 S3C24XX series CPUfreq driver. The PLL takes time to settle 2094 after a frequency change, so by default it is not enabled. 2095 2096 This also means that the PLL tables for the selected CPU(s) will 2097 be built which may increase the size of the kernel image. 2098 2099config CPU_FREQ_S3C24XX_DEBUG 2100 bool "Debug CPUfreq Samsung driver core" 2101 depends on CPU_FREQ_S3C24XX 2102 help 2103 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 2104 2105config CPU_FREQ_S3C24XX_IODEBUG 2106 bool "Debug CPUfreq Samsung driver IO timing" 2107 depends on CPU_FREQ_S3C24XX 2108 help 2109 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 2110 2111config CPU_FREQ_S3C24XX_DEBUGFS 2112 bool "Export debugfs for CPUFreq" 2113 depends on CPU_FREQ_S3C24XX && DEBUG_FS 2114 help 2115 Export status information via debugfs. 2116 2117endif 2118 2119source "drivers/cpuidle/Kconfig" 2120 2121endmenu 2122 2123menu "Floating point emulation" 2124 2125comment "At least one emulation must be selected" 2126 2127config FPE_NWFPE 2128 bool "NWFPE math emulation" 2129 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2130 ---help--- 2131 Say Y to include the NWFPE floating point emulator in the kernel. 2132 This is necessary to run most binaries. Linux does not currently 2133 support floating point hardware so you need to say Y here even if 2134 your machine has an FPA or floating point co-processor podule. 2135 2136 You may say N here if you are going to load the Acorn FPEmulator 2137 early in the bootup. 2138 2139config FPE_NWFPE_XP 2140 bool "Support extended precision" 2141 depends on FPE_NWFPE 2142 help 2143 Say Y to include 80-bit support in the kernel floating-point 2144 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2145 Note that gcc does not generate 80-bit operations by default, 2146 so in most cases this option only enlarges the size of the 2147 floating point emulator without any good reason. 2148 2149 You almost surely want to say N here. 2150 2151config FPE_FASTFPE 2152 bool "FastFPE math emulation (EXPERIMENTAL)" 2153 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2154 ---help--- 2155 Say Y here to include the FAST floating point emulator in the kernel. 2156 This is an experimental much faster emulator which now also has full 2157 precision for the mantissa. It does not support any exceptions. 2158 It is very simple, and approximately 3-6 times faster than NWFPE. 2159 2160 It should be sufficient for most programs. It may be not suitable 2161 for scientific calculations, but you have to check this for yourself. 2162 If you do not feel you need a faster FP emulation you should better 2163 choose NWFPE. 2164 2165config VFP 2166 bool "VFP-format floating point maths" 2167 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2168 help 2169 Say Y to include VFP support code in the kernel. This is needed 2170 if your hardware includes a VFP unit. 2171 2172 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2173 release notes and additional status information. 2174 2175 Say N if your target does not have VFP hardware. 2176 2177config VFPv3 2178 bool 2179 depends on VFP 2180 default y if CPU_V7 2181 2182config NEON 2183 bool "Advanced SIMD (NEON) Extension support" 2184 depends on VFPv3 && CPU_V7 2185 help 2186 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2187 Extension. 2188 2189endmenu 2190 2191menu "Userspace binary formats" 2192 2193source "fs/Kconfig.binfmt" 2194 2195config ARTHUR 2196 tristate "RISC OS personality" 2197 depends on !AEABI 2198 help 2199 Say Y here to include the kernel code necessary if you want to run 2200 Acorn RISC OS/Arthur binaries under Linux. This code is still very 2201 experimental; if this sounds frightening, say N and sleep in peace. 2202 You can also say M here to compile this support as a module (which 2203 will be called arthur). 2204 2205endmenu 2206 2207menu "Power management options" 2208 2209source "kernel/power/Kconfig" 2210 2211config ARCH_SUSPEND_POSSIBLE 2212 depends on !ARCH_S5PC100 2213 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 2214 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2215 def_bool y 2216 2217config ARM_CPU_SUSPEND 2218 def_bool PM_SLEEP 2219 2220endmenu 2221 2222source "net/Kconfig" 2223 2224source "drivers/Kconfig" 2225 2226source "fs/Kconfig" 2227 2228source "arch/arm/Kconfig.debug" 2229 2230source "security/Kconfig" 2231 2232source "crypto/Kconfig" 2233 2234source "lib/Kconfig" 2235 2236source "arch/arm/kvm/Kconfig" 2237