xref: /linux/arch/arm/Kconfig (revision 4477ca45fb368880bf77b10ed3b24b03f0cc82da)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAVE_CUSTOM_GPIO_H
7	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8	select ARCH_WANT_IPC_PARSE_VERSION
9	select BUILDTIME_EXTABLE_SORT if MMU
10	select CPU_PM if (SUSPEND || CPU_IDLE)
11	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14	select GENERIC_IRQ_PROBE
15	select GENERIC_IRQ_SHOW
16	select GENERIC_PCI_IOMAP
17	select GENERIC_SMP_IDLE_THREAD
18	select GENERIC_STRNCPY_FROM_USER
19	select GENERIC_STRNLEN_USER
20	select HARDIRQS_SW_RESEND
21	select HAVE_AOUT
22	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
23	select HAVE_ARCH_KGDB
24	select HAVE_ARCH_SECCOMP_FILTER
25	select HAVE_ARCH_TRACEHOOK
26	select HAVE_BPF_JIT
27	select HAVE_C_RECORDMCOUNT
28	select HAVE_DEBUG_KMEMLEAK
29	select HAVE_DMA_API_DEBUG
30	select HAVE_DMA_ATTRS
31	select HAVE_DMA_CONTIGUOUS if MMU
32	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
33	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
34	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
35	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
36	select HAVE_GENERIC_DMA_COHERENT
37	select HAVE_GENERIC_HARDIRQS
38	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39	select HAVE_IDE if PCI || ISA || PCMCIA
40	select HAVE_KERNEL_GZIP
41	select HAVE_KERNEL_LZMA
42	select HAVE_KERNEL_LZO
43	select HAVE_KERNEL_XZ
44	select HAVE_KPROBES if !XIP_KERNEL
45	select HAVE_KRETPROBES if (HAVE_KPROBES)
46	select HAVE_MEMBLOCK
47	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
48	select HAVE_PERF_EVENTS
49	select HAVE_REGS_AND_STACK_ACCESS_API
50	select HAVE_SYSCALL_TRACEPOINTS
51	select HAVE_UID16
52	select HAVE_VIRT_TO_BUS
53	select KTIME_SCALAR
54	select PERF_USE_VMALLOC
55	select RTC_LIB
56	select SYS_SUPPORTS_APM_EMULATION
57	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58	select MODULES_USE_ELF_REL
59	select CLONE_BACKWARDS
60	select OLD_SIGSUSPEND3
61	select OLD_SIGACTION
62	help
63	  The ARM series is a line of low-power-consumption RISC chip designs
64	  licensed by ARM Ltd and targeted at embedded applications and
65	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
66	  manufactured, but legacy ARM-based PC hardware remains popular in
67	  Europe.  There is an ARM Linux project with a web page at
68	  <http://www.arm.linux.org.uk/>.
69
70config ARM_HAS_SG_CHAIN
71	bool
72
73config NEED_SG_DMA_LENGTH
74	bool
75
76config ARM_DMA_USE_IOMMU
77	bool
78	select ARM_HAS_SG_CHAIN
79	select NEED_SG_DMA_LENGTH
80
81if ARM_DMA_USE_IOMMU
82
83config ARM_DMA_IOMMU_ALIGNMENT
84	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85	range 4 9
86	default 8
87	help
88	  DMA mapping framework by default aligns all buffers to the smallest
89	  PAGE_SIZE order which is greater than or equal to the requested buffer
90	  size. This works well for buffers up to a few hundreds kilobytes, but
91	  for larger buffers it just a waste of address space. Drivers which has
92	  relatively small addressing window (like 64Mib) might run out of
93	  virtual space with just a few allocations.
94
95	  With this parameter you can specify the maximum PAGE_SIZE order for
96	  DMA IOMMU buffers. Larger buffers will be aligned only to this
97	  specified order. The order is expressed as a power of two multiplied
98	  by the PAGE_SIZE.
99
100endif
101
102config HAVE_PWM
103	bool
104
105config MIGHT_HAVE_PCI
106	bool
107
108config SYS_SUPPORTS_APM_EMULATION
109	bool
110
111config GENERIC_GPIO
112	bool
113
114config HAVE_TCM
115	bool
116	select GENERIC_ALLOCATOR
117
118config HAVE_PROC_CPU
119	bool
120
121config NO_IOPORT
122	bool
123
124config EISA
125	bool
126	---help---
127	  The Extended Industry Standard Architecture (EISA) bus was
128	  developed as an open alternative to the IBM MicroChannel bus.
129
130	  The EISA bus provided some of the features of the IBM MicroChannel
131	  bus while maintaining backward compatibility with cards made for
132	  the older ISA bus.  The EISA bus saw limited use between 1988 and
133	  1995 when it was made obsolete by the PCI bus.
134
135	  Say Y here if you are building a kernel for an EISA-based machine.
136
137	  Otherwise, say N.
138
139config SBUS
140	bool
141
142config STACKTRACE_SUPPORT
143	bool
144	default y
145
146config HAVE_LATENCYTOP_SUPPORT
147	bool
148	depends on !SMP
149	default y
150
151config LOCKDEP_SUPPORT
152	bool
153	default y
154
155config TRACE_IRQFLAGS_SUPPORT
156	bool
157	default y
158
159config RWSEM_GENERIC_SPINLOCK
160	bool
161	default y
162
163config RWSEM_XCHGADD_ALGORITHM
164	bool
165
166config ARCH_HAS_ILOG2_U32
167	bool
168
169config ARCH_HAS_ILOG2_U64
170	bool
171
172config ARCH_HAS_CPUFREQ
173	bool
174	help
175	  Internal node to signify that the ARCH has CPUFREQ support
176	  and that the relevant menu configurations are displayed for
177	  it.
178
179config GENERIC_HWEIGHT
180	bool
181	default y
182
183config GENERIC_CALIBRATE_DELAY
184	bool
185	default y
186
187config ARCH_MAY_HAVE_PC_FDC
188	bool
189
190config ZONE_DMA
191	bool
192
193config NEED_DMA_MAP_STATE
194       def_bool y
195
196config ARCH_HAS_DMA_SET_COHERENT_MASK
197	bool
198
199config GENERIC_ISA_DMA
200	bool
201
202config FIQ
203	bool
204
205config NEED_RET_TO_USER
206	bool
207
208config ARCH_MTD_XIP
209	bool
210
211config VECTORS_BASE
212	hex
213	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
214	default DRAM_BASE if REMAP_VECTORS_TO_RAM
215	default 0x00000000
216	help
217	  The base address of exception vectors.
218
219config ARM_PATCH_PHYS_VIRT
220	bool "Patch physical to virtual translations at runtime" if EMBEDDED
221	default y
222	depends on !XIP_KERNEL && MMU
223	depends on !ARCH_REALVIEW || !SPARSEMEM
224	help
225	  Patch phys-to-virt and virt-to-phys translation functions at
226	  boot and module load time according to the position of the
227	  kernel in system memory.
228
229	  This can only be used with non-XIP MMU kernels where the base
230	  of physical memory is at a 16MB boundary.
231
232	  Only disable this option if you know that you do not require
233	  this feature (eg, building a kernel for a single machine) and
234	  you need to shrink the kernel to the minimal size.
235
236config NEED_MACH_GPIO_H
237	bool
238	help
239	  Select this when mach/gpio.h is required to provide special
240	  definitions for this platform. The need for mach/gpio.h should
241	  be avoided when possible.
242
243config NEED_MACH_IO_H
244	bool
245	help
246	  Select this when mach/io.h is required to provide special
247	  definitions for this platform.  The need for mach/io.h should
248	  be avoided when possible.
249
250config NEED_MACH_MEMORY_H
251	bool
252	help
253	  Select this when mach/memory.h is required to provide special
254	  definitions for this platform.  The need for mach/memory.h should
255	  be avoided when possible.
256
257config PHYS_OFFSET
258	hex "Physical address of main memory" if MMU
259	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
260	default DRAM_BASE if !MMU
261	help
262	  Please provide the physical address corresponding to the
263	  location of main memory in your system.
264
265config GENERIC_BUG
266	def_bool y
267	depends on BUG
268
269source "init/Kconfig"
270
271source "kernel/Kconfig.freezer"
272
273menu "System Type"
274
275config MMU
276	bool "MMU-based Paged Memory Management Support"
277	default y
278	help
279	  Select if you want MMU-based virtualised addressing space
280	  support by paged memory management. If unsure, say 'Y'.
281
282#
283# The "ARM system type" choice list is ordered alphabetically by option
284# text.  Please add new entries in the option alphabetic order.
285#
286choice
287	prompt "ARM system type"
288	default ARCH_VERSATILE if !MMU
289	default ARCH_MULTIPLATFORM if MMU
290
291config ARCH_MULTIPLATFORM
292	bool "Allow multiple platforms to be selected"
293	depends on MMU
294	select ARM_PATCH_PHYS_VIRT
295	select AUTO_ZRELADDR
296	select COMMON_CLK
297	select MULTI_IRQ_HANDLER
298	select SPARSE_IRQ
299	select USE_OF
300
301config ARCH_INTEGRATOR
302	bool "ARM Ltd. Integrator family"
303	select ARCH_HAS_CPUFREQ
304	select ARM_AMBA
305	select COMMON_CLK
306	select COMMON_CLK_VERSATILE
307	select GENERIC_CLOCKEVENTS
308	select HAVE_TCM
309	select ICST
310	select MULTI_IRQ_HANDLER
311	select NEED_MACH_MEMORY_H
312	select PLAT_VERSATILE
313	select SPARSE_IRQ
314	select VERSATILE_FPGA_IRQ
315	help
316	  Support for ARM's Integrator platform.
317
318config ARCH_REALVIEW
319	bool "ARM Ltd. RealView family"
320	select ARCH_WANT_OPTIONAL_GPIOLIB
321	select ARM_AMBA
322	select ARM_TIMER_SP804
323	select COMMON_CLK
324	select COMMON_CLK_VERSATILE
325	select GENERIC_CLOCKEVENTS
326	select GPIO_PL061 if GPIOLIB
327	select ICST
328	select NEED_MACH_MEMORY_H
329	select PLAT_VERSATILE
330	select PLAT_VERSATILE_CLCD
331	help
332	  This enables support for ARM Ltd RealView boards.
333
334config ARCH_VERSATILE
335	bool "ARM Ltd. Versatile family"
336	select ARCH_WANT_OPTIONAL_GPIOLIB
337	select ARM_AMBA
338	select ARM_TIMER_SP804
339	select ARM_VIC
340	select CLKDEV_LOOKUP
341	select GENERIC_CLOCKEVENTS
342	select HAVE_MACH_CLKDEV
343	select ICST
344	select PLAT_VERSATILE
345	select PLAT_VERSATILE_CLCD
346	select PLAT_VERSATILE_CLOCK
347	select VERSATILE_FPGA_IRQ
348	help
349	  This enables support for ARM Ltd Versatile board.
350
351config ARCH_AT91
352	bool "Atmel AT91"
353	select ARCH_REQUIRE_GPIOLIB
354	select CLKDEV_LOOKUP
355	select HAVE_CLK
356	select IRQ_DOMAIN
357	select NEED_MACH_GPIO_H
358	select NEED_MACH_IO_H if PCCARD
359	select PINCTRL
360	select PINCTRL_AT91 if USE_OF
361	help
362	  This enables support for systems based on Atmel
363	  AT91RM9200 and AT91SAM9* processors.
364
365config ARCH_BCM2835
366	bool "Broadcom BCM2835 family"
367	select ARCH_REQUIRE_GPIOLIB
368	select ARM_AMBA
369	select ARM_ERRATA_411920
370	select ARM_TIMER_SP804
371	select CLKDEV_LOOKUP
372	select CLKSRC_OF
373	select COMMON_CLK
374	select CPU_V6
375	select GENERIC_CLOCKEVENTS
376	select MULTI_IRQ_HANDLER
377	select PINCTRL
378	select PINCTRL_BCM2835
379	select SPARSE_IRQ
380	select USE_OF
381	help
382	  This enables support for the Broadcom BCM2835 SoC. This SoC is
383	  use in the Raspberry Pi, and Roku 2 devices.
384
385config ARCH_CNS3XXX
386	bool "Cavium Networks CNS3XXX family"
387	select ARM_GIC
388	select CPU_V6K
389	select GENERIC_CLOCKEVENTS
390	select MIGHT_HAVE_CACHE_L2X0
391	select MIGHT_HAVE_PCI
392	select PCI_DOMAINS if PCI
393	help
394	  Support for Cavium Networks CNS3XXX platform.
395
396config ARCH_CLPS711X
397	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
398	select ARCH_REQUIRE_GPIOLIB
399	select AUTO_ZRELADDR
400	select CLKDEV_LOOKUP
401	select COMMON_CLK
402	select CPU_ARM720T
403	select GENERIC_CLOCKEVENTS
404	select MULTI_IRQ_HANDLER
405	select NEED_MACH_MEMORY_H
406	select SPARSE_IRQ
407	help
408	  Support for Cirrus Logic 711x/721x/731x based boards.
409
410config ARCH_GEMINI
411	bool "Cortina Systems Gemini"
412	select ARCH_REQUIRE_GPIOLIB
413	select ARCH_USES_GETTIMEOFFSET
414	select CPU_FA526
415	help
416	  Support for the Cortina Systems Gemini family SoCs
417
418config ARCH_SIRF
419	bool "CSR SiRF"
420	select ARCH_REQUIRE_GPIOLIB
421	select AUTO_ZRELADDR
422	select COMMON_CLK
423	select GENERIC_CLOCKEVENTS
424	select GENERIC_IRQ_CHIP
425	select MIGHT_HAVE_CACHE_L2X0
426	select NO_IOPORT
427	select PINCTRL
428	select PINCTRL_SIRF
429	select USE_OF
430	help
431	  Support for CSR SiRFprimaII/Marco/Polo platforms
432
433config ARCH_EBSA110
434	bool "EBSA-110"
435	select ARCH_USES_GETTIMEOFFSET
436	select CPU_SA110
437	select ISA
438	select NEED_MACH_IO_H
439	select NEED_MACH_MEMORY_H
440	select NO_IOPORT
441	help
442	  This is an evaluation board for the StrongARM processor available
443	  from Digital. It has limited hardware on-board, including an
444	  Ethernet interface, two PCMCIA sockets, two serial ports and a
445	  parallel port.
446
447config ARCH_EP93XX
448	bool "EP93xx-based"
449	select ARCH_HAS_HOLES_MEMORYMODEL
450	select ARCH_REQUIRE_GPIOLIB
451	select ARCH_USES_GETTIMEOFFSET
452	select ARM_AMBA
453	select ARM_VIC
454	select CLKDEV_LOOKUP
455	select CPU_ARM920T
456	select NEED_MACH_MEMORY_H
457	help
458	  This enables support for the Cirrus EP93xx series of CPUs.
459
460config ARCH_FOOTBRIDGE
461	bool "FootBridge"
462	select CPU_SA110
463	select FOOTBRIDGE
464	select GENERIC_CLOCKEVENTS
465	select HAVE_IDE
466	select NEED_MACH_IO_H if !MMU
467	select NEED_MACH_MEMORY_H
468	help
469	  Support for systems based on the DC21285 companion chip
470	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
471
472config ARCH_MXS
473	bool "Freescale MXS-based"
474	select ARCH_REQUIRE_GPIOLIB
475	select CLKDEV_LOOKUP
476	select CLKSRC_MMIO
477	select COMMON_CLK
478	select GENERIC_CLOCKEVENTS
479	select HAVE_CLK_PREPARE
480	select MULTI_IRQ_HANDLER
481	select PINCTRL
482	select SPARSE_IRQ
483	select USE_OF
484	help
485	  Support for Freescale MXS-based family of processors
486
487config ARCH_NETX
488	bool "Hilscher NetX based"
489	select ARM_VIC
490	select CLKSRC_MMIO
491	select CPU_ARM926T
492	select GENERIC_CLOCKEVENTS
493	help
494	  This enables support for systems based on the Hilscher NetX Soc
495
496config ARCH_H720X
497	bool "Hynix HMS720x-based"
498	select ARCH_USES_GETTIMEOFFSET
499	select CPU_ARM720T
500	select ISA_DMA_API
501	help
502	  This enables support for systems based on the Hynix HMS720x
503
504config ARCH_IOP13XX
505	bool "IOP13xx-based"
506	depends on MMU
507	select ARCH_SUPPORTS_MSI
508	select CPU_XSC3
509	select NEED_MACH_MEMORY_H
510	select NEED_RET_TO_USER
511	select PCI
512	select PLAT_IOP
513	select VMSPLIT_1G
514	help
515	  Support for Intel's IOP13XX (XScale) family of processors.
516
517config ARCH_IOP32X
518	bool "IOP32x-based"
519	depends on MMU
520	select ARCH_REQUIRE_GPIOLIB
521	select CPU_XSCALE
522	select NEED_MACH_GPIO_H
523	select NEED_RET_TO_USER
524	select PCI
525	select PLAT_IOP
526	help
527	  Support for Intel's 80219 and IOP32X (XScale) family of
528	  processors.
529
530config ARCH_IOP33X
531	bool "IOP33x-based"
532	depends on MMU
533	select ARCH_REQUIRE_GPIOLIB
534	select CPU_XSCALE
535	select NEED_MACH_GPIO_H
536	select NEED_RET_TO_USER
537	select PCI
538	select PLAT_IOP
539	help
540	  Support for Intel's IOP33X (XScale) family of processors.
541
542config ARCH_IXP4XX
543	bool "IXP4xx-based"
544	depends on MMU
545	select ARCH_HAS_DMA_SET_COHERENT_MASK
546	select ARCH_REQUIRE_GPIOLIB
547	select CLKSRC_MMIO
548	select CPU_XSCALE
549	select DMABOUNCE if PCI
550	select GENERIC_CLOCKEVENTS
551	select MIGHT_HAVE_PCI
552	select NEED_MACH_IO_H
553	help
554	  Support for Intel's IXP4XX (XScale) family of processors.
555
556config ARCH_DOVE
557	bool "Marvell Dove"
558	select ARCH_REQUIRE_GPIOLIB
559	select COMMON_CLK_DOVE
560	select CPU_V7
561	select GENERIC_CLOCKEVENTS
562	select MIGHT_HAVE_PCI
563	select PINCTRL
564	select PINCTRL_DOVE
565	select PLAT_ORION_LEGACY
566	select USB_ARCH_HAS_EHCI
567	help
568	  Support for the Marvell Dove SoC 88AP510
569
570config ARCH_KIRKWOOD
571	bool "Marvell Kirkwood"
572	select ARCH_REQUIRE_GPIOLIB
573	select CPU_FEROCEON
574	select GENERIC_CLOCKEVENTS
575	select PCI
576	select PCI_QUIRKS
577	select PINCTRL
578	select PINCTRL_KIRKWOOD
579	select PLAT_ORION_LEGACY
580	help
581	  Support for the following Marvell Kirkwood series SoCs:
582	  88F6180, 88F6192 and 88F6281.
583
584config ARCH_MV78XX0
585	bool "Marvell MV78xx0"
586	select ARCH_REQUIRE_GPIOLIB
587	select CPU_FEROCEON
588	select GENERIC_CLOCKEVENTS
589	select PCI
590	select PLAT_ORION_LEGACY
591	help
592	  Support for the following Marvell MV78xx0 series SoCs:
593	  MV781x0, MV782x0.
594
595config ARCH_ORION5X
596	bool "Marvell Orion"
597	depends on MMU
598	select ARCH_REQUIRE_GPIOLIB
599	select CPU_FEROCEON
600	select GENERIC_CLOCKEVENTS
601	select PCI
602	select PLAT_ORION_LEGACY
603	help
604	  Support for the following Marvell Orion 5x series SoCs:
605	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
606	  Orion-2 (5281), Orion-1-90 (6183).
607
608config ARCH_MMP
609	bool "Marvell PXA168/910/MMP2"
610	depends on MMU
611	select ARCH_REQUIRE_GPIOLIB
612	select CLKDEV_LOOKUP
613	select GENERIC_ALLOCATOR
614	select GENERIC_CLOCKEVENTS
615	select GPIO_PXA
616	select IRQ_DOMAIN
617	select NEED_MACH_GPIO_H
618	select PINCTRL
619	select PLAT_PXA
620	select SPARSE_IRQ
621	help
622	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
623
624config ARCH_KS8695
625	bool "Micrel/Kendin KS8695"
626	select ARCH_REQUIRE_GPIOLIB
627	select CLKSRC_MMIO
628	select CPU_ARM922T
629	select GENERIC_CLOCKEVENTS
630	select NEED_MACH_MEMORY_H
631	help
632	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
633	  System-on-Chip devices.
634
635config ARCH_W90X900
636	bool "Nuvoton W90X900 CPU"
637	select ARCH_REQUIRE_GPIOLIB
638	select CLKDEV_LOOKUP
639	select CLKSRC_MMIO
640	select CPU_ARM926T
641	select GENERIC_CLOCKEVENTS
642	help
643	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
644	  At present, the w90x900 has been renamed nuc900, regarding
645	  the ARM series product line, you can login the following
646	  link address to know more.
647
648	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
649		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
650
651config ARCH_LPC32XX
652	bool "NXP LPC32XX"
653	select ARCH_REQUIRE_GPIOLIB
654	select ARM_AMBA
655	select CLKDEV_LOOKUP
656	select CLKSRC_MMIO
657	select CPU_ARM926T
658	select GENERIC_CLOCKEVENTS
659	select HAVE_IDE
660	select HAVE_PWM
661	select USB_ARCH_HAS_OHCI
662	select USE_OF
663	help
664	  Support for the NXP LPC32XX family of processors
665
666config ARCH_TEGRA
667	bool "NVIDIA Tegra"
668	select ARCH_HAS_CPUFREQ
669	select ARCH_REQUIRE_GPIOLIB
670	select CLKDEV_LOOKUP
671	select CLKSRC_MMIO
672	select CLKSRC_OF
673	select COMMON_CLK
674	select GENERIC_CLOCKEVENTS
675	select HAVE_CLK
676	select HAVE_SMP
677	select MIGHT_HAVE_CACHE_L2X0
678	select SPARSE_IRQ
679	select USE_OF
680	help
681	  This enables support for NVIDIA Tegra based systems (Tegra APX,
682	  Tegra 6xx and Tegra 2 series).
683
684config ARCH_PXA
685	bool "PXA2xx/PXA3xx-based"
686	depends on MMU
687	select ARCH_HAS_CPUFREQ
688	select ARCH_MTD_XIP
689	select ARCH_REQUIRE_GPIOLIB
690	select ARM_CPU_SUSPEND if PM
691	select AUTO_ZRELADDR
692	select CLKDEV_LOOKUP
693	select CLKSRC_MMIO
694	select GENERIC_CLOCKEVENTS
695	select GPIO_PXA
696	select HAVE_IDE
697	select MULTI_IRQ_HANDLER
698	select NEED_MACH_GPIO_H
699	select PLAT_PXA
700	select SPARSE_IRQ
701	help
702	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
703
704config ARCH_MSM
705	bool "Qualcomm MSM"
706	select ARCH_REQUIRE_GPIOLIB
707	select CLKDEV_LOOKUP
708	select GENERIC_CLOCKEVENTS
709	select HAVE_CLK
710	help
711	  Support for Qualcomm MSM/QSD based systems.  This runs on the
712	  apps processor of the MSM/QSD and depends on a shared memory
713	  interface to the modem processor which runs the baseband
714	  stack and controls some vital subsystems
715	  (clock and power control, etc).
716
717config ARCH_SHMOBILE
718	bool "Renesas SH-Mobile / R-Mobile"
719	select CLKDEV_LOOKUP
720	select GENERIC_CLOCKEVENTS
721	select HAVE_CLK
722	select HAVE_MACH_CLKDEV
723	select HAVE_SMP
724	select MIGHT_HAVE_CACHE_L2X0
725	select MULTI_IRQ_HANDLER
726	select NEED_MACH_MEMORY_H
727	select NO_IOPORT
728	select PINCTRL
729	select PM_GENERIC_DOMAINS if PM
730	select SPARSE_IRQ
731	help
732	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
733
734config ARCH_RPC
735	bool "RiscPC"
736	select ARCH_ACORN
737	select ARCH_MAY_HAVE_PC_FDC
738	select ARCH_SPARSEMEM_ENABLE
739	select ARCH_USES_GETTIMEOFFSET
740	select FIQ
741	select HAVE_IDE
742	select HAVE_PATA_PLATFORM
743	select ISA_DMA_API
744	select NEED_MACH_IO_H
745	select NEED_MACH_MEMORY_H
746	select NO_IOPORT
747	help
748	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
749	  CD-ROM interface, serial and parallel port, and the floppy drive.
750
751config ARCH_SA1100
752	bool "SA1100-based"
753	select ARCH_HAS_CPUFREQ
754	select ARCH_MTD_XIP
755	select ARCH_REQUIRE_GPIOLIB
756	select ARCH_SPARSEMEM_ENABLE
757	select CLKDEV_LOOKUP
758	select CLKSRC_MMIO
759	select CPU_FREQ
760	select CPU_SA1100
761	select GENERIC_CLOCKEVENTS
762	select HAVE_IDE
763	select ISA
764	select NEED_MACH_GPIO_H
765	select NEED_MACH_MEMORY_H
766	select SPARSE_IRQ
767	help
768	  Support for StrongARM 11x0 based boards.
769
770config ARCH_S3C24XX
771	bool "Samsung S3C24XX SoCs"
772	select ARCH_HAS_CPUFREQ
773	select ARCH_USES_GETTIMEOFFSET
774	select CLKDEV_LOOKUP
775	select HAVE_CLK
776	select HAVE_S3C2410_I2C if I2C
777	select HAVE_S3C2410_WATCHDOG if WATCHDOG
778	select HAVE_S3C_RTC if RTC_CLASS
779	select NEED_MACH_GPIO_H
780	select NEED_MACH_IO_H
781	help
782	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
783	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
784	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
785	  Samsung SMDK2410 development board (and derivatives).
786
787config ARCH_S3C64XX
788	bool "Samsung S3C64XX"
789	select ARCH_HAS_CPUFREQ
790	select ARCH_REQUIRE_GPIOLIB
791	select ARCH_USES_GETTIMEOFFSET
792	select ARM_VIC
793	select CLKDEV_LOOKUP
794	select CPU_V6
795	select HAVE_CLK
796	select HAVE_S3C2410_I2C if I2C
797	select HAVE_S3C2410_WATCHDOG if WATCHDOG
798	select HAVE_TCM
799	select NEED_MACH_GPIO_H
800	select NO_IOPORT
801	select PLAT_SAMSUNG
802	select S3C_DEV_NAND
803	select S3C_GPIO_TRACK
804	select SAMSUNG_CLKSRC
805	select SAMSUNG_GPIOLIB_4BIT
806	select SAMSUNG_IRQ_VIC_TIMER
807	select USB_ARCH_HAS_OHCI
808	help
809	  Samsung S3C64XX series based systems
810
811config ARCH_S5P64X0
812	bool "Samsung S5P6440 S5P6450"
813	select CLKDEV_LOOKUP
814	select CLKSRC_MMIO
815	select CPU_V6
816	select GENERIC_CLOCKEVENTS
817	select HAVE_CLK
818	select HAVE_S3C2410_I2C if I2C
819	select HAVE_S3C2410_WATCHDOG if WATCHDOG
820	select HAVE_S3C_RTC if RTC_CLASS
821	select NEED_MACH_GPIO_H
822	help
823	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
824	  SMDK6450.
825
826config ARCH_S5PC100
827	bool "Samsung S5PC100"
828	select ARCH_USES_GETTIMEOFFSET
829	select CLKDEV_LOOKUP
830	select CPU_V7
831	select HAVE_CLK
832	select HAVE_S3C2410_I2C if I2C
833	select HAVE_S3C2410_WATCHDOG if WATCHDOG
834	select HAVE_S3C_RTC if RTC_CLASS
835	select NEED_MACH_GPIO_H
836	help
837	  Samsung S5PC100 series based systems
838
839config ARCH_S5PV210
840	bool "Samsung S5PV210/S5PC110"
841	select ARCH_HAS_CPUFREQ
842	select ARCH_HAS_HOLES_MEMORYMODEL
843	select ARCH_SPARSEMEM_ENABLE
844	select CLKDEV_LOOKUP
845	select CLKSRC_MMIO
846	select CPU_V7
847	select GENERIC_CLOCKEVENTS
848	select HAVE_CLK
849	select HAVE_S3C2410_I2C if I2C
850	select HAVE_S3C2410_WATCHDOG if WATCHDOG
851	select HAVE_S3C_RTC if RTC_CLASS
852	select NEED_MACH_GPIO_H
853	select NEED_MACH_MEMORY_H
854	help
855	  Samsung S5PV210/S5PC110 series based systems
856
857config ARCH_EXYNOS
858	bool "Samsung EXYNOS"
859	select ARCH_HAS_CPUFREQ
860	select ARCH_HAS_HOLES_MEMORYMODEL
861	select ARCH_SPARSEMEM_ENABLE
862	select CLKDEV_LOOKUP
863	select CPU_V7
864	select GENERIC_CLOCKEVENTS
865	select HAVE_CLK
866	select HAVE_S3C2410_I2C if I2C
867	select HAVE_S3C2410_WATCHDOG if WATCHDOG
868	select HAVE_S3C_RTC if RTC_CLASS
869	select NEED_MACH_GPIO_H
870	select NEED_MACH_MEMORY_H
871	help
872	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
873
874config ARCH_SHARK
875	bool "Shark"
876	select ARCH_USES_GETTIMEOFFSET
877	select CPU_SA110
878	select ISA
879	select ISA_DMA
880	select NEED_MACH_MEMORY_H
881	select PCI
882	select ZONE_DMA
883	help
884	  Support for the StrongARM based Digital DNARD machine, also known
885	  as "Shark" (<http://www.shark-linux.de/shark.html>).
886
887config ARCH_U300
888	bool "ST-Ericsson U300 Series"
889	depends on MMU
890	select ARCH_REQUIRE_GPIOLIB
891	select ARM_AMBA
892	select ARM_PATCH_PHYS_VIRT
893	select ARM_VIC
894	select CLKDEV_LOOKUP
895	select CLKSRC_MMIO
896	select COMMON_CLK
897	select CPU_ARM926T
898	select GENERIC_CLOCKEVENTS
899	select HAVE_TCM
900	select SPARSE_IRQ
901	help
902	  Support for ST-Ericsson U300 series mobile platforms.
903
904config ARCH_U8500
905	bool "ST-Ericsson U8500 Series"
906	depends on MMU
907	select ARCH_HAS_CPUFREQ
908	select ARCH_REQUIRE_GPIOLIB
909	select ARM_AMBA
910	select CLKDEV_LOOKUP
911	select CPU_V7
912	select GENERIC_CLOCKEVENTS
913	select HAVE_SMP
914	select MIGHT_HAVE_CACHE_L2X0
915	select SPARSE_IRQ
916	help
917	  Support for ST-Ericsson's Ux500 architecture
918
919config ARCH_NOMADIK
920	bool "STMicroelectronics Nomadik"
921	select ARCH_REQUIRE_GPIOLIB
922	select ARM_AMBA
923	select ARM_VIC
924	select CLKSRC_NOMADIK_MTU
925	select COMMON_CLK
926	select CPU_ARM926T
927	select GENERIC_CLOCKEVENTS
928	select MIGHT_HAVE_CACHE_L2X0
929	select USE_OF
930	select PINCTRL
931	select PINCTRL_STN8815
932	select SPARSE_IRQ
933	help
934	  Support for the Nomadik platform by ST-Ericsson
935
936config PLAT_SPEAR
937	bool "ST SPEAr"
938	select ARCH_HAS_CPUFREQ
939	select ARCH_REQUIRE_GPIOLIB
940	select ARM_AMBA
941	select CLKDEV_LOOKUP
942	select CLKSRC_MMIO
943	select COMMON_CLK
944	select GENERIC_CLOCKEVENTS
945	select HAVE_CLK
946	help
947	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
948
949config ARCH_DAVINCI
950	bool "TI DaVinci"
951	select ARCH_HAS_HOLES_MEMORYMODEL
952	select ARCH_REQUIRE_GPIOLIB
953	select CLKDEV_LOOKUP
954	select GENERIC_ALLOCATOR
955	select GENERIC_CLOCKEVENTS
956	select GENERIC_IRQ_CHIP
957	select HAVE_IDE
958	select NEED_MACH_GPIO_H
959	select USE_OF
960	select ZONE_DMA
961	help
962	  Support for TI's DaVinci platform.
963
964config ARCH_OMAP1
965	bool "TI OMAP1"
966	depends on MMU
967	select ARCH_HAS_CPUFREQ
968	select ARCH_HAS_HOLES_MEMORYMODEL
969	select ARCH_OMAP
970	select ARCH_REQUIRE_GPIOLIB
971	select CLKDEV_LOOKUP
972	select CLKSRC_MMIO
973	select GENERIC_CLOCKEVENTS
974	select GENERIC_IRQ_CHIP
975	select HAVE_CLK
976	select HAVE_IDE
977	select IRQ_DOMAIN
978	select NEED_MACH_IO_H if PCCARD
979	select NEED_MACH_MEMORY_H
980	help
981	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
982
983endchoice
984
985menu "Multiple platform selection"
986	depends on ARCH_MULTIPLATFORM
987
988comment "CPU Core family selection"
989
990config ARCH_MULTI_V4
991	bool "ARMv4 based platforms (FA526, StrongARM)"
992	depends on !ARCH_MULTI_V6_V7
993	select ARCH_MULTI_V4_V5
994
995config ARCH_MULTI_V4T
996	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
997	depends on !ARCH_MULTI_V6_V7
998	select ARCH_MULTI_V4_V5
999
1000config ARCH_MULTI_V5
1001	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
1002	depends on !ARCH_MULTI_V6_V7
1003	select ARCH_MULTI_V4_V5
1004
1005config ARCH_MULTI_V4_V5
1006	bool
1007
1008config ARCH_MULTI_V6
1009	bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
1010	select ARCH_MULTI_V6_V7
1011	select CPU_V6
1012
1013config ARCH_MULTI_V7
1014	bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
1015	default y
1016	select ARCH_MULTI_V6_V7
1017	select ARCH_VEXPRESS
1018	select CPU_V7
1019
1020config ARCH_MULTI_V6_V7
1021	bool
1022
1023config ARCH_MULTI_CPU_AUTO
1024	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1025	select ARCH_MULTI_V5
1026
1027endmenu
1028
1029#
1030# This is sorted alphabetically by mach-* pathname.  However, plat-*
1031# Kconfigs may be included either alphabetically (according to the
1032# plat- suffix) or along side the corresponding mach-* source.
1033#
1034source "arch/arm/mach-mvebu/Kconfig"
1035
1036source "arch/arm/mach-at91/Kconfig"
1037
1038source "arch/arm/mach-bcm/Kconfig"
1039
1040source "arch/arm/mach-clps711x/Kconfig"
1041
1042source "arch/arm/mach-cns3xxx/Kconfig"
1043
1044source "arch/arm/mach-davinci/Kconfig"
1045
1046source "arch/arm/mach-dove/Kconfig"
1047
1048source "arch/arm/mach-ep93xx/Kconfig"
1049
1050source "arch/arm/mach-footbridge/Kconfig"
1051
1052source "arch/arm/mach-gemini/Kconfig"
1053
1054source "arch/arm/mach-h720x/Kconfig"
1055
1056source "arch/arm/mach-highbank/Kconfig"
1057
1058source "arch/arm/mach-integrator/Kconfig"
1059
1060source "arch/arm/mach-iop32x/Kconfig"
1061
1062source "arch/arm/mach-iop33x/Kconfig"
1063
1064source "arch/arm/mach-iop13xx/Kconfig"
1065
1066source "arch/arm/mach-ixp4xx/Kconfig"
1067
1068source "arch/arm/mach-kirkwood/Kconfig"
1069
1070source "arch/arm/mach-ks8695/Kconfig"
1071
1072source "arch/arm/mach-msm/Kconfig"
1073
1074source "arch/arm/mach-mv78xx0/Kconfig"
1075
1076source "arch/arm/mach-imx/Kconfig"
1077
1078source "arch/arm/mach-mxs/Kconfig"
1079
1080source "arch/arm/mach-netx/Kconfig"
1081
1082source "arch/arm/mach-nomadik/Kconfig"
1083
1084source "arch/arm/plat-omap/Kconfig"
1085
1086source "arch/arm/mach-omap1/Kconfig"
1087
1088source "arch/arm/mach-omap2/Kconfig"
1089
1090source "arch/arm/mach-orion5x/Kconfig"
1091
1092source "arch/arm/mach-picoxcell/Kconfig"
1093
1094source "arch/arm/mach-pxa/Kconfig"
1095source "arch/arm/plat-pxa/Kconfig"
1096
1097source "arch/arm/mach-mmp/Kconfig"
1098
1099source "arch/arm/mach-realview/Kconfig"
1100
1101source "arch/arm/mach-sa1100/Kconfig"
1102
1103source "arch/arm/plat-samsung/Kconfig"
1104
1105source "arch/arm/mach-socfpga/Kconfig"
1106
1107source "arch/arm/plat-spear/Kconfig"
1108
1109source "arch/arm/mach-s3c24xx/Kconfig"
1110
1111if ARCH_S3C64XX
1112source "arch/arm/mach-s3c64xx/Kconfig"
1113endif
1114
1115source "arch/arm/mach-s5p64x0/Kconfig"
1116
1117source "arch/arm/mach-s5pc100/Kconfig"
1118
1119source "arch/arm/mach-s5pv210/Kconfig"
1120
1121source "arch/arm/mach-exynos/Kconfig"
1122
1123source "arch/arm/mach-shmobile/Kconfig"
1124
1125source "arch/arm/mach-sunxi/Kconfig"
1126
1127source "arch/arm/mach-prima2/Kconfig"
1128
1129source "arch/arm/mach-tegra/Kconfig"
1130
1131source "arch/arm/mach-u300/Kconfig"
1132
1133source "arch/arm/mach-ux500/Kconfig"
1134
1135source "arch/arm/mach-versatile/Kconfig"
1136
1137source "arch/arm/mach-vexpress/Kconfig"
1138source "arch/arm/plat-versatile/Kconfig"
1139
1140source "arch/arm/mach-virt/Kconfig"
1141
1142source "arch/arm/mach-vt8500/Kconfig"
1143
1144source "arch/arm/mach-w90x900/Kconfig"
1145
1146source "arch/arm/mach-zynq/Kconfig"
1147
1148# Definitions to make life easier
1149config ARCH_ACORN
1150	bool
1151
1152config PLAT_IOP
1153	bool
1154	select GENERIC_CLOCKEVENTS
1155
1156config PLAT_ORION
1157	bool
1158	select CLKSRC_MMIO
1159	select COMMON_CLK
1160	select GENERIC_IRQ_CHIP
1161	select IRQ_DOMAIN
1162
1163config PLAT_ORION_LEGACY
1164	bool
1165	select PLAT_ORION
1166
1167config PLAT_PXA
1168	bool
1169
1170config PLAT_VERSATILE
1171	bool
1172
1173config ARM_TIMER_SP804
1174	bool
1175	select CLKSRC_MMIO
1176	select HAVE_SCHED_CLOCK
1177
1178source arch/arm/mm/Kconfig
1179
1180config ARM_NR_BANKS
1181	int
1182	default 16 if ARCH_EP93XX
1183	default 8
1184
1185config IWMMXT
1186	bool "Enable iWMMXt support"
1187	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1188	default y if PXA27x || PXA3xx || ARCH_MMP
1189	help
1190	  Enable support for iWMMXt context switching at run time if
1191	  running on a CPU that supports it.
1192
1193config XSCALE_PMU
1194	bool
1195	depends on CPU_XSCALE
1196	default y
1197
1198config MULTI_IRQ_HANDLER
1199	bool
1200	help
1201	  Allow each machine to specify it's own IRQ handler at run time.
1202
1203if !MMU
1204source "arch/arm/Kconfig-nommu"
1205endif
1206
1207config ARM_ERRATA_326103
1208	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1209	depends on CPU_V6
1210	help
1211	  Executing a SWP instruction to read-only memory does not set bit 11
1212	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1213	  treat the access as a read, preventing a COW from occurring and
1214	  causing the faulting task to livelock.
1215
1216config ARM_ERRATA_411920
1217	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1218	depends on CPU_V6 || CPU_V6K
1219	help
1220	  Invalidation of the Instruction Cache operation can
1221	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1222	  It does not affect the MPCore. This option enables the ARM Ltd.
1223	  recommended workaround.
1224
1225config ARM_ERRATA_430973
1226	bool "ARM errata: Stale prediction on replaced interworking branch"
1227	depends on CPU_V7
1228	help
1229	  This option enables the workaround for the 430973 Cortex-A8
1230	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1231	  interworking branch is replaced with another code sequence at the
1232	  same virtual address, whether due to self-modifying code or virtual
1233	  to physical address re-mapping, Cortex-A8 does not recover from the
1234	  stale interworking branch prediction. This results in Cortex-A8
1235	  executing the new code sequence in the incorrect ARM or Thumb state.
1236	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1237	  and also flushes the branch target cache at every context switch.
1238	  Note that setting specific bits in the ACTLR register may not be
1239	  available in non-secure mode.
1240
1241config ARM_ERRATA_458693
1242	bool "ARM errata: Processor deadlock when a false hazard is created"
1243	depends on CPU_V7
1244	depends on !ARCH_MULTIPLATFORM
1245	help
1246	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1247	  erratum. For very specific sequences of memory operations, it is
1248	  possible for a hazard condition intended for a cache line to instead
1249	  be incorrectly associated with a different cache line. This false
1250	  hazard might then cause a processor deadlock. The workaround enables
1251	  the L1 caching of the NEON accesses and disables the PLD instruction
1252	  in the ACTLR register. Note that setting specific bits in the ACTLR
1253	  register may not be available in non-secure mode.
1254
1255config ARM_ERRATA_460075
1256	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1257	depends on CPU_V7
1258	depends on !ARCH_MULTIPLATFORM
1259	help
1260	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1261	  erratum. Any asynchronous access to the L2 cache may encounter a
1262	  situation in which recent store transactions to the L2 cache are lost
1263	  and overwritten with stale memory contents from external memory. The
1264	  workaround disables the write-allocate mode for the L2 cache via the
1265	  ACTLR register. Note that setting specific bits in the ACTLR register
1266	  may not be available in non-secure mode.
1267
1268config ARM_ERRATA_742230
1269	bool "ARM errata: DMB operation may be faulty"
1270	depends on CPU_V7 && SMP
1271	depends on !ARCH_MULTIPLATFORM
1272	help
1273	  This option enables the workaround for the 742230 Cortex-A9
1274	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1275	  between two write operations may not ensure the correct visibility
1276	  ordering of the two writes. This workaround sets a specific bit in
1277	  the diagnostic register of the Cortex-A9 which causes the DMB
1278	  instruction to behave as a DSB, ensuring the correct behaviour of
1279	  the two writes.
1280
1281config ARM_ERRATA_742231
1282	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1283	depends on CPU_V7 && SMP
1284	depends on !ARCH_MULTIPLATFORM
1285	help
1286	  This option enables the workaround for the 742231 Cortex-A9
1287	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1288	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1289	  accessing some data located in the same cache line, may get corrupted
1290	  data due to bad handling of the address hazard when the line gets
1291	  replaced from one of the CPUs at the same time as another CPU is
1292	  accessing it. This workaround sets specific bits in the diagnostic
1293	  register of the Cortex-A9 which reduces the linefill issuing
1294	  capabilities of the processor.
1295
1296config PL310_ERRATA_588369
1297	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1298	depends on CACHE_L2X0
1299	help
1300	   The PL310 L2 cache controller implements three types of Clean &
1301	   Invalidate maintenance operations: by Physical Address
1302	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1303	   They are architecturally defined to behave as the execution of a
1304	   clean operation followed immediately by an invalidate operation,
1305	   both performing to the same memory location. This functionality
1306	   is not correctly implemented in PL310 as clean lines are not
1307	   invalidated as a result of these operations.
1308
1309config ARM_ERRATA_720789
1310	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1311	depends on CPU_V7
1312	help
1313	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1314	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1315	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1316	  As a consequence of this erratum, some TLB entries which should be
1317	  invalidated are not, resulting in an incoherency in the system page
1318	  tables. The workaround changes the TLB flushing routines to invalidate
1319	  entries regardless of the ASID.
1320
1321config PL310_ERRATA_727915
1322	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1323	depends on CACHE_L2X0
1324	help
1325	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1326	  operation (offset 0x7FC). This operation runs in background so that
1327	  PL310 can handle normal accesses while it is in progress. Under very
1328	  rare circumstances, due to this erratum, write data can be lost when
1329	  PL310 treats a cacheable write transaction during a Clean &
1330	  Invalidate by Way operation.
1331
1332config ARM_ERRATA_743622
1333	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1334	depends on CPU_V7
1335	depends on !ARCH_MULTIPLATFORM
1336	help
1337	  This option enables the workaround for the 743622 Cortex-A9
1338	  (r2p*) erratum. Under very rare conditions, a faulty
1339	  optimisation in the Cortex-A9 Store Buffer may lead to data
1340	  corruption. This workaround sets a specific bit in the diagnostic
1341	  register of the Cortex-A9 which disables the Store Buffer
1342	  optimisation, preventing the defect from occurring. This has no
1343	  visible impact on the overall performance or power consumption of the
1344	  processor.
1345
1346config ARM_ERRATA_751472
1347	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1348	depends on CPU_V7
1349	depends on !ARCH_MULTIPLATFORM
1350	help
1351	  This option enables the workaround for the 751472 Cortex-A9 (prior
1352	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1353	  completion of a following broadcasted operation if the second
1354	  operation is received by a CPU before the ICIALLUIS has completed,
1355	  potentially leading to corrupted entries in the cache or TLB.
1356
1357config PL310_ERRATA_753970
1358	bool "PL310 errata: cache sync operation may be faulty"
1359	depends on CACHE_PL310
1360	help
1361	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1362
1363	  Under some condition the effect of cache sync operation on
1364	  the store buffer still remains when the operation completes.
1365	  This means that the store buffer is always asked to drain and
1366	  this prevents it from merging any further writes. The workaround
1367	  is to replace the normal offset of cache sync operation (0x730)
1368	  by another offset targeting an unmapped PL310 register 0x740.
1369	  This has the same effect as the cache sync operation: store buffer
1370	  drain and waiting for all buffers empty.
1371
1372config ARM_ERRATA_754322
1373	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1374	depends on CPU_V7
1375	help
1376	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1377	  r3p*) erratum. A speculative memory access may cause a page table walk
1378	  which starts prior to an ASID switch but completes afterwards. This
1379	  can populate the micro-TLB with a stale entry which may be hit with
1380	  the new ASID. This workaround places two dsb instructions in the mm
1381	  switching code so that no page table walks can cross the ASID switch.
1382
1383config ARM_ERRATA_754327
1384	bool "ARM errata: no automatic Store Buffer drain"
1385	depends on CPU_V7 && SMP
1386	help
1387	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1388	  r2p0) erratum. The Store Buffer does not have any automatic draining
1389	  mechanism and therefore a livelock may occur if an external agent
1390	  continuously polls a memory location waiting to observe an update.
1391	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1392	  written polling loops from denying visibility of updates to memory.
1393
1394config ARM_ERRATA_364296
1395	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1396	depends on CPU_V6 && !SMP
1397	help
1398	  This options enables the workaround for the 364296 ARM1136
1399	  r0p2 erratum (possible cache data corruption with
1400	  hit-under-miss enabled). It sets the undocumented bit 31 in
1401	  the auxiliary control register and the FI bit in the control
1402	  register, thus disabling hit-under-miss without putting the
1403	  processor into full low interrupt latency mode. ARM11MPCore
1404	  is not affected.
1405
1406config ARM_ERRATA_764369
1407	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1408	depends on CPU_V7 && SMP
1409	help
1410	  This option enables the workaround for erratum 764369
1411	  affecting Cortex-A9 MPCore with two or more processors (all
1412	  current revisions). Under certain timing circumstances, a data
1413	  cache line maintenance operation by MVA targeting an Inner
1414	  Shareable memory region may fail to proceed up to either the
1415	  Point of Coherency or to the Point of Unification of the
1416	  system. This workaround adds a DSB instruction before the
1417	  relevant cache maintenance functions and sets a specific bit
1418	  in the diagnostic control register of the SCU.
1419
1420config PL310_ERRATA_769419
1421	bool "PL310 errata: no automatic Store Buffer drain"
1422	depends on CACHE_L2X0
1423	help
1424	  On revisions of the PL310 prior to r3p2, the Store Buffer does
1425	  not automatically drain. This can cause normal, non-cacheable
1426	  writes to be retained when the memory system is idle, leading
1427	  to suboptimal I/O performance for drivers using coherent DMA.
1428	  This option adds a write barrier to the cpu_idle loop so that,
1429	  on systems with an outer cache, the store buffer is drained
1430	  explicitly.
1431
1432config ARM_ERRATA_775420
1433       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1434       depends on CPU_V7
1435       help
1436	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1437	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1438	 operation aborts with MMU exception, it might cause the processor
1439	 to deadlock. This workaround puts DSB before executing ISB if
1440	 an abort may occur on cache maintenance.
1441
1442endmenu
1443
1444source "arch/arm/common/Kconfig"
1445
1446menu "Bus support"
1447
1448config ARM_AMBA
1449	bool
1450
1451config ISA
1452	bool
1453	help
1454	  Find out whether you have ISA slots on your motherboard.  ISA is the
1455	  name of a bus system, i.e. the way the CPU talks to the other stuff
1456	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1457	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1458	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1459
1460# Select ISA DMA controller support
1461config ISA_DMA
1462	bool
1463	select ISA_DMA_API
1464
1465config ARCH_NO_VIRT_TO_BUS
1466	def_bool y
1467	depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1468
1469# Select ISA DMA interface
1470config ISA_DMA_API
1471	bool
1472
1473config PCI
1474	bool "PCI support" if MIGHT_HAVE_PCI
1475	help
1476	  Find out whether you have a PCI motherboard. PCI is the name of a
1477	  bus system, i.e. the way the CPU talks to the other stuff inside
1478	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1479	  VESA. If you have PCI, say Y, otherwise N.
1480
1481config PCI_DOMAINS
1482	bool
1483	depends on PCI
1484
1485config PCI_NANOENGINE
1486	bool "BSE nanoEngine PCI support"
1487	depends on SA1100_NANOENGINE
1488	help
1489	  Enable PCI on the BSE nanoEngine board.
1490
1491config PCI_SYSCALL
1492	def_bool PCI
1493
1494# Select the host bridge type
1495config PCI_HOST_VIA82C505
1496	bool
1497	depends on PCI && ARCH_SHARK
1498	default y
1499
1500config PCI_HOST_ITE8152
1501	bool
1502	depends on PCI && MACH_ARMCORE
1503	default y
1504	select DMABOUNCE
1505
1506source "drivers/pci/Kconfig"
1507
1508source "drivers/pcmcia/Kconfig"
1509
1510endmenu
1511
1512menu "Kernel Features"
1513
1514config HAVE_SMP
1515	bool
1516	help
1517	  This option should be selected by machines which have an SMP-
1518	  capable CPU.
1519
1520	  The only effect of this option is to make the SMP-related
1521	  options available to the user for configuration.
1522
1523config SMP
1524	bool "Symmetric Multi-Processing"
1525	depends on CPU_V6K || CPU_V7
1526	depends on GENERIC_CLOCKEVENTS
1527	depends on HAVE_SMP
1528	depends on MMU
1529	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1530	select USE_GENERIC_SMP_HELPERS
1531	help
1532	  This enables support for systems with more than one CPU. If you have
1533	  a system with only one CPU, like most personal computers, say N. If
1534	  you have a system with more than one CPU, say Y.
1535
1536	  If you say N here, the kernel will run on single and multiprocessor
1537	  machines, but will use only one CPU of a multiprocessor machine. If
1538	  you say Y here, the kernel will run on many, but not all, single
1539	  processor machines. On a single processor machine, the kernel will
1540	  run faster if you say N here.
1541
1542	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1543	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1544	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1545
1546	  If you don't know what to do here, say N.
1547
1548config SMP_ON_UP
1549	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1550	depends on SMP && !XIP_KERNEL
1551	default y
1552	help
1553	  SMP kernels contain instructions which fail on non-SMP processors.
1554	  Enabling this option allows the kernel to modify itself to make
1555	  these instructions safe.  Disabling it allows about 1K of space
1556	  savings.
1557
1558	  If you don't know what to do here, say Y.
1559
1560config ARM_CPU_TOPOLOGY
1561	bool "Support cpu topology definition"
1562	depends on SMP && CPU_V7
1563	default y
1564	help
1565	  Support ARM cpu topology definition. The MPIDR register defines
1566	  affinity between processors which is then used to describe the cpu
1567	  topology of an ARM System.
1568
1569config SCHED_MC
1570	bool "Multi-core scheduler support"
1571	depends on ARM_CPU_TOPOLOGY
1572	help
1573	  Multi-core scheduler support improves the CPU scheduler's decision
1574	  making when dealing with multi-core CPU chips at a cost of slightly
1575	  increased overhead in some places. If unsure say N here.
1576
1577config SCHED_SMT
1578	bool "SMT scheduler support"
1579	depends on ARM_CPU_TOPOLOGY
1580	help
1581	  Improves the CPU scheduler's decision making when dealing with
1582	  MultiThreading at a cost of slightly increased overhead in some
1583	  places. If unsure say N here.
1584
1585config HAVE_ARM_SCU
1586	bool
1587	help
1588	  This option enables support for the ARM system coherency unit
1589
1590config HAVE_ARM_ARCH_TIMER
1591	bool "Architected timer support"
1592	depends on CPU_V7
1593	select ARM_ARCH_TIMER
1594	help
1595	  This option enables support for the ARM architected timer
1596
1597config HAVE_ARM_TWD
1598	bool
1599	depends on SMP
1600	help
1601	  This options enables support for the ARM timer and watchdog unit
1602
1603choice
1604	prompt "Memory split"
1605	default VMSPLIT_3G
1606	help
1607	  Select the desired split between kernel and user memory.
1608
1609	  If you are not absolutely sure what you are doing, leave this
1610	  option alone!
1611
1612	config VMSPLIT_3G
1613		bool "3G/1G user/kernel split"
1614	config VMSPLIT_2G
1615		bool "2G/2G user/kernel split"
1616	config VMSPLIT_1G
1617		bool "1G/3G user/kernel split"
1618endchoice
1619
1620config PAGE_OFFSET
1621	hex
1622	default 0x40000000 if VMSPLIT_1G
1623	default 0x80000000 if VMSPLIT_2G
1624	default 0xC0000000
1625
1626config NR_CPUS
1627	int "Maximum number of CPUs (2-32)"
1628	range 2 32
1629	depends on SMP
1630	default "4"
1631
1632config HOTPLUG_CPU
1633	bool "Support for hot-pluggable CPUs"
1634	depends on SMP && HOTPLUG
1635	help
1636	  Say Y here to experiment with turning CPUs off and on.  CPUs
1637	  can be controlled through /sys/devices/system/cpu.
1638
1639config ARM_PSCI
1640	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1641	depends on CPU_V7
1642	help
1643	  Say Y here if you want Linux to communicate with system firmware
1644	  implementing the PSCI specification for CPU-centric power
1645	  management operations described in ARM document number ARM DEN
1646	  0022A ("Power State Coordination Interface System Software on
1647	  ARM processors").
1648
1649config LOCAL_TIMERS
1650	bool "Use local timer interrupts"
1651	depends on SMP
1652	default y
1653	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1654	help
1655	  Enable support for local timers on SMP platforms, rather then the
1656	  legacy IPI broadcast method.  Local timers allows the system
1657	  accounting to be spread across the timer interval, preventing a
1658	  "thundering herd" at every timer tick.
1659
1660config ARCH_NR_GPIO
1661	int
1662	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1663	default 355 if ARCH_U8500
1664	default 264 if MACH_H4700
1665	default 512 if SOC_OMAP5
1666	default 288 if ARCH_VT8500 || ARCH_SUNXI
1667	default 0
1668	help
1669	  Maximum number of GPIOs in the system.
1670
1671	  If unsure, leave the default value.
1672
1673source kernel/Kconfig.preempt
1674
1675config HZ
1676	int
1677	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1678		ARCH_S5PV210 || ARCH_EXYNOS4
1679	default AT91_TIMER_HZ if ARCH_AT91
1680	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1681	default 100
1682
1683config SCHED_HRTICK
1684	def_bool HIGH_RES_TIMERS
1685
1686config THUMB2_KERNEL
1687	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1688	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1689	default y if CPU_THUMBONLY
1690	select AEABI
1691	select ARM_ASM_UNIFIED
1692	select ARM_UNWIND
1693	help
1694	  By enabling this option, the kernel will be compiled in
1695	  Thumb-2 mode. A compiler/assembler that understand the unified
1696	  ARM-Thumb syntax is needed.
1697
1698	  If unsure, say N.
1699
1700config THUMB2_AVOID_R_ARM_THM_JUMP11
1701	bool "Work around buggy Thumb-2 short branch relocations in gas"
1702	depends on THUMB2_KERNEL && MODULES
1703	default y
1704	help
1705	  Various binutils versions can resolve Thumb-2 branches to
1706	  locally-defined, preemptible global symbols as short-range "b.n"
1707	  branch instructions.
1708
1709	  This is a problem, because there's no guarantee the final
1710	  destination of the symbol, or any candidate locations for a
1711	  trampoline, are within range of the branch.  For this reason, the
1712	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1713	  relocation in modules at all, and it makes little sense to add
1714	  support.
1715
1716	  The symptom is that the kernel fails with an "unsupported
1717	  relocation" error when loading some modules.
1718
1719	  Until fixed tools are available, passing
1720	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1721	  code which hits this problem, at the cost of a bit of extra runtime
1722	  stack usage in some cases.
1723
1724	  The problem is described in more detail at:
1725	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1726
1727	  Only Thumb-2 kernels are affected.
1728
1729	  Unless you are sure your tools don't have this problem, say Y.
1730
1731config ARM_ASM_UNIFIED
1732	bool
1733
1734config AEABI
1735	bool "Use the ARM EABI to compile the kernel"
1736	help
1737	  This option allows for the kernel to be compiled using the latest
1738	  ARM ABI (aka EABI).  This is only useful if you are using a user
1739	  space environment that is also compiled with EABI.
1740
1741	  Since there are major incompatibilities between the legacy ABI and
1742	  EABI, especially with regard to structure member alignment, this
1743	  option also changes the kernel syscall calling convention to
1744	  disambiguate both ABIs and allow for backward compatibility support
1745	  (selected with CONFIG_OABI_COMPAT).
1746
1747	  To use this you need GCC version 4.0.0 or later.
1748
1749config OABI_COMPAT
1750	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1751	depends on AEABI && !THUMB2_KERNEL
1752	default y
1753	help
1754	  This option preserves the old syscall interface along with the
1755	  new (ARM EABI) one. It also provides a compatibility layer to
1756	  intercept syscalls that have structure arguments which layout
1757	  in memory differs between the legacy ABI and the new ARM EABI
1758	  (only for non "thumb" binaries). This option adds a tiny
1759	  overhead to all syscalls and produces a slightly larger kernel.
1760	  If you know you'll be using only pure EABI user space then you
1761	  can say N here. If this option is not selected and you attempt
1762	  to execute a legacy ABI binary then the result will be
1763	  UNPREDICTABLE (in fact it can be predicted that it won't work
1764	  at all). If in doubt say Y.
1765
1766config ARCH_HAS_HOLES_MEMORYMODEL
1767	bool
1768
1769config ARCH_SPARSEMEM_ENABLE
1770	bool
1771
1772config ARCH_SPARSEMEM_DEFAULT
1773	def_bool ARCH_SPARSEMEM_ENABLE
1774
1775config ARCH_SELECT_MEMORY_MODEL
1776	def_bool ARCH_SPARSEMEM_ENABLE
1777
1778config HAVE_ARCH_PFN_VALID
1779	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1780
1781config HIGHMEM
1782	bool "High Memory Support"
1783	depends on MMU
1784	help
1785	  The address space of ARM processors is only 4 Gigabytes large
1786	  and it has to accommodate user address space, kernel address
1787	  space as well as some memory mapped IO. That means that, if you
1788	  have a large amount of physical memory and/or IO, not all of the
1789	  memory can be "permanently mapped" by the kernel. The physical
1790	  memory that is not permanently mapped is called "high memory".
1791
1792	  Depending on the selected kernel/user memory split, minimum
1793	  vmalloc space and actual amount of RAM, you may not need this
1794	  option which should result in a slightly faster kernel.
1795
1796	  If unsure, say n.
1797
1798config HIGHPTE
1799	bool "Allocate 2nd-level pagetables from highmem"
1800	depends on HIGHMEM
1801
1802config HW_PERF_EVENTS
1803	bool "Enable hardware performance counter support for perf events"
1804	depends on PERF_EVENTS
1805	default y
1806	help
1807	  Enable hardware performance counter support for perf events. If
1808	  disabled, perf events will use software events only.
1809
1810source "mm/Kconfig"
1811
1812config FORCE_MAX_ZONEORDER
1813	int "Maximum zone order" if ARCH_SHMOBILE
1814	range 11 64 if ARCH_SHMOBILE
1815	default "12" if SOC_AM33XX
1816	default "9" if SA1111
1817	default "11"
1818	help
1819	  The kernel memory allocator divides physically contiguous memory
1820	  blocks into "zones", where each zone is a power of two number of
1821	  pages.  This option selects the largest power of two that the kernel
1822	  keeps in the memory allocator.  If you need to allocate very large
1823	  blocks of physically contiguous memory, then you may need to
1824	  increase this value.
1825
1826	  This config option is actually maximum order plus one. For example,
1827	  a value of 11 means that the largest free memory block is 2^10 pages.
1828
1829config ALIGNMENT_TRAP
1830	bool
1831	depends on CPU_CP15_MMU
1832	default y if !ARCH_EBSA110
1833	select HAVE_PROC_CPU if PROC_FS
1834	help
1835	  ARM processors cannot fetch/store information which is not
1836	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1837	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1838	  fetch/store instructions will be emulated in software if you say
1839	  here, which has a severe performance impact. This is necessary for
1840	  correct operation of some network protocols. With an IP-only
1841	  configuration it is safe to say N, otherwise say Y.
1842
1843config UACCESS_WITH_MEMCPY
1844	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1845	depends on MMU
1846	default y if CPU_FEROCEON
1847	help
1848	  Implement faster copy_to_user and clear_user methods for CPU
1849	  cores where a 8-word STM instruction give significantly higher
1850	  memory write throughput than a sequence of individual 32bit stores.
1851
1852	  A possible side effect is a slight increase in scheduling latency
1853	  between threads sharing the same address space if they invoke
1854	  such copy operations with large buffers.
1855
1856	  However, if the CPU data cache is using a write-allocate mode,
1857	  this option is unlikely to provide any performance gain.
1858
1859config SECCOMP
1860	bool
1861	prompt "Enable seccomp to safely compute untrusted bytecode"
1862	---help---
1863	  This kernel feature is useful for number crunching applications
1864	  that may need to compute untrusted bytecode during their
1865	  execution. By using pipes or other transports made available to
1866	  the process as file descriptors supporting the read/write
1867	  syscalls, it's possible to isolate those applications in
1868	  their own address space using seccomp. Once seccomp is
1869	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1870	  and the task is only allowed to execute a few safe syscalls
1871	  defined by each seccomp mode.
1872
1873config CC_STACKPROTECTOR
1874	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1875	help
1876	  This option turns on the -fstack-protector GCC feature. This
1877	  feature puts, at the beginning of functions, a canary value on
1878	  the stack just before the return address, and validates
1879	  the value just before actually returning.  Stack based buffer
1880	  overflows (that need to overwrite this return address) now also
1881	  overwrite the canary, which gets detected and the attack is then
1882	  neutralized via a kernel panic.
1883	  This feature requires gcc version 4.2 or above.
1884
1885config XEN_DOM0
1886	def_bool y
1887	depends on XEN
1888
1889config XEN
1890	bool "Xen guest support on ARM (EXPERIMENTAL)"
1891	depends on ARM && OF
1892	depends on CPU_V7 && !CPU_V6
1893	help
1894	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1895
1896endmenu
1897
1898menu "Boot options"
1899
1900config USE_OF
1901	bool "Flattened Device Tree support"
1902	select IRQ_DOMAIN
1903	select OF
1904	select OF_EARLY_FLATTREE
1905	help
1906	  Include support for flattened device tree machine descriptions.
1907
1908config ATAGS
1909	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1910	default y
1911	help
1912	  This is the traditional way of passing data to the kernel at boot
1913	  time. If you are solely relying on the flattened device tree (or
1914	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1915	  to remove ATAGS support from your kernel binary.  If unsure,
1916	  leave this to y.
1917
1918config DEPRECATED_PARAM_STRUCT
1919	bool "Provide old way to pass kernel parameters"
1920	depends on ATAGS
1921	help
1922	  This was deprecated in 2001 and announced to live on for 5 years.
1923	  Some old boot loaders still use this way.
1924
1925# Compressed boot loader in ROM.  Yes, we really want to ask about
1926# TEXT and BSS so we preserve their values in the config files.
1927config ZBOOT_ROM_TEXT
1928	hex "Compressed ROM boot loader base address"
1929	default "0"
1930	help
1931	  The physical address at which the ROM-able zImage is to be
1932	  placed in the target.  Platforms which normally make use of
1933	  ROM-able zImage formats normally set this to a suitable
1934	  value in their defconfig file.
1935
1936	  If ZBOOT_ROM is not enabled, this has no effect.
1937
1938config ZBOOT_ROM_BSS
1939	hex "Compressed ROM boot loader BSS address"
1940	default "0"
1941	help
1942	  The base address of an area of read/write memory in the target
1943	  for the ROM-able zImage which must be available while the
1944	  decompressor is running. It must be large enough to hold the
1945	  entire decompressed kernel plus an additional 128 KiB.
1946	  Platforms which normally make use of ROM-able zImage formats
1947	  normally set this to a suitable value in their defconfig file.
1948
1949	  If ZBOOT_ROM is not enabled, this has no effect.
1950
1951config ZBOOT_ROM
1952	bool "Compressed boot loader in ROM/flash"
1953	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1954	help
1955	  Say Y here if you intend to execute your compressed kernel image
1956	  (zImage) directly from ROM or flash.  If unsure, say N.
1957
1958choice
1959	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1960	depends on ZBOOT_ROM && ARCH_SH7372
1961	default ZBOOT_ROM_NONE
1962	help
1963	  Include experimental SD/MMC loading code in the ROM-able zImage.
1964	  With this enabled it is possible to write the ROM-able zImage
1965	  kernel image to an MMC or SD card and boot the kernel straight
1966	  from the reset vector. At reset the processor Mask ROM will load
1967	  the first part of the ROM-able zImage which in turn loads the
1968	  rest the kernel image to RAM.
1969
1970config ZBOOT_ROM_NONE
1971	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1972	help
1973	  Do not load image from SD or MMC
1974
1975config ZBOOT_ROM_MMCIF
1976	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1977	help
1978	  Load image from MMCIF hardware block.
1979
1980config ZBOOT_ROM_SH_MOBILE_SDHI
1981	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1982	help
1983	  Load image from SDHI hardware block
1984
1985endchoice
1986
1987config ARM_APPENDED_DTB
1988	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1989	depends on OF && !ZBOOT_ROM
1990	help
1991	  With this option, the boot code will look for a device tree binary
1992	  (DTB) appended to zImage
1993	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1994
1995	  This is meant as a backward compatibility convenience for those
1996	  systems with a bootloader that can't be upgraded to accommodate
1997	  the documented boot protocol using a device tree.
1998
1999	  Beware that there is very little in terms of protection against
2000	  this option being confused by leftover garbage in memory that might
2001	  look like a DTB header after a reboot if no actual DTB is appended
2002	  to zImage.  Do not leave this option active in a production kernel
2003	  if you don't intend to always append a DTB.  Proper passing of the
2004	  location into r2 of a bootloader provided DTB is always preferable
2005	  to this option.
2006
2007config ARM_ATAG_DTB_COMPAT
2008	bool "Supplement the appended DTB with traditional ATAG information"
2009	depends on ARM_APPENDED_DTB
2010	help
2011	  Some old bootloaders can't be updated to a DTB capable one, yet
2012	  they provide ATAGs with memory configuration, the ramdisk address,
2013	  the kernel cmdline string, etc.  Such information is dynamically
2014	  provided by the bootloader and can't always be stored in a static
2015	  DTB.  To allow a device tree enabled kernel to be used with such
2016	  bootloaders, this option allows zImage to extract the information
2017	  from the ATAG list and store it at run time into the appended DTB.
2018
2019choice
2020	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2021	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2022
2023config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2024	bool "Use bootloader kernel arguments if available"
2025	help
2026	  Uses the command-line options passed by the boot loader instead of
2027	  the device tree bootargs property. If the boot loader doesn't provide
2028	  any, the device tree bootargs property will be used.
2029
2030config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2031	bool "Extend with bootloader kernel arguments"
2032	help
2033	  The command-line arguments provided by the boot loader will be
2034	  appended to the the device tree bootargs property.
2035
2036endchoice
2037
2038config CMDLINE
2039	string "Default kernel command string"
2040	default ""
2041	help
2042	  On some architectures (EBSA110 and CATS), there is currently no way
2043	  for the boot loader to pass arguments to the kernel. For these
2044	  architectures, you should supply some command-line options at build
2045	  time by entering them here. As a minimum, you should specify the
2046	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
2047
2048choice
2049	prompt "Kernel command line type" if CMDLINE != ""
2050	default CMDLINE_FROM_BOOTLOADER
2051	depends on ATAGS
2052
2053config CMDLINE_FROM_BOOTLOADER
2054	bool "Use bootloader kernel arguments if available"
2055	help
2056	  Uses the command-line options passed by the boot loader. If
2057	  the boot loader doesn't provide any, the default kernel command
2058	  string provided in CMDLINE will be used.
2059
2060config CMDLINE_EXTEND
2061	bool "Extend bootloader kernel arguments"
2062	help
2063	  The command-line arguments provided by the boot loader will be
2064	  appended to the default kernel command string.
2065
2066config CMDLINE_FORCE
2067	bool "Always use the default kernel command string"
2068	help
2069	  Always use the default kernel command string, even if the boot
2070	  loader passes other arguments to the kernel.
2071	  This is useful if you cannot or don't want to change the
2072	  command-line options your boot loader passes to the kernel.
2073endchoice
2074
2075config XIP_KERNEL
2076	bool "Kernel Execute-In-Place from ROM"
2077	depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2078	help
2079	  Execute-In-Place allows the kernel to run from non-volatile storage
2080	  directly addressable by the CPU, such as NOR flash. This saves RAM
2081	  space since the text section of the kernel is not loaded from flash
2082	  to RAM.  Read-write sections, such as the data section and stack,
2083	  are still copied to RAM.  The XIP kernel is not compressed since
2084	  it has to run directly from flash, so it will take more space to
2085	  store it.  The flash address used to link the kernel object files,
2086	  and for storing it, is configuration dependent. Therefore, if you
2087	  say Y here, you must know the proper physical address where to
2088	  store the kernel image depending on your own flash memory usage.
2089
2090	  Also note that the make target becomes "make xipImage" rather than
2091	  "make zImage" or "make Image".  The final kernel binary to put in
2092	  ROM memory will be arch/arm/boot/xipImage.
2093
2094	  If unsure, say N.
2095
2096config XIP_PHYS_ADDR
2097	hex "XIP Kernel Physical Location"
2098	depends on XIP_KERNEL
2099	default "0x00080000"
2100	help
2101	  This is the physical address in your flash memory the kernel will
2102	  be linked for and stored to.  This address is dependent on your
2103	  own flash usage.
2104
2105config KEXEC
2106	bool "Kexec system call (EXPERIMENTAL)"
2107	depends on (!SMP || HOTPLUG_CPU)
2108	help
2109	  kexec is a system call that implements the ability to shutdown your
2110	  current kernel, and to start another kernel.  It is like a reboot
2111	  but it is independent of the system firmware.   And like a reboot
2112	  you can start any kernel with it, not just Linux.
2113
2114	  It is an ongoing process to be certain the hardware in a machine
2115	  is properly shutdown, so do not be surprised if this code does not
2116	  initially work for you.  It may help to enable device hotplugging
2117	  support.
2118
2119config ATAGS_PROC
2120	bool "Export atags in procfs"
2121	depends on ATAGS && KEXEC
2122	default y
2123	help
2124	  Should the atags used to boot the kernel be exported in an "atags"
2125	  file in procfs. Useful with kexec.
2126
2127config CRASH_DUMP
2128	bool "Build kdump crash kernel (EXPERIMENTAL)"
2129	help
2130	  Generate crash dump after being started by kexec. This should
2131	  be normally only set in special crash dump kernels which are
2132	  loaded in the main kernel with kexec-tools into a specially
2133	  reserved region and then later executed after a crash by
2134	  kdump/kexec. The crash dump kernel must be compiled to a
2135	  memory address not used by the main kernel
2136
2137	  For more details see Documentation/kdump/kdump.txt
2138
2139config AUTO_ZRELADDR
2140	bool "Auto calculation of the decompressed kernel image address"
2141	depends on !ZBOOT_ROM && !ARCH_U300
2142	help
2143	  ZRELADDR is the physical address where the decompressed kernel
2144	  image will be placed. If AUTO_ZRELADDR is selected, the address
2145	  will be determined at run-time by masking the current IP with
2146	  0xf8000000. This assumes the zImage being placed in the first 128MB
2147	  from start of memory.
2148
2149endmenu
2150
2151menu "CPU Power Management"
2152
2153if ARCH_HAS_CPUFREQ
2154
2155source "drivers/cpufreq/Kconfig"
2156
2157config CPU_FREQ_IMX
2158	tristate "CPUfreq driver for i.MX CPUs"
2159	depends on ARCH_MXC && CPU_FREQ
2160	select CPU_FREQ_TABLE
2161	help
2162	  This enables the CPUfreq driver for i.MX CPUs.
2163
2164config CPU_FREQ_SA1100
2165	bool
2166
2167config CPU_FREQ_SA1110
2168	bool
2169
2170config CPU_FREQ_INTEGRATOR
2171	tristate "CPUfreq driver for ARM Integrator CPUs"
2172	depends on ARCH_INTEGRATOR && CPU_FREQ
2173	default y
2174	help
2175	  This enables the CPUfreq driver for ARM Integrator CPUs.
2176
2177	  For details, take a look at <file:Documentation/cpu-freq>.
2178
2179	  If in doubt, say Y.
2180
2181config CPU_FREQ_PXA
2182	bool
2183	depends on CPU_FREQ && ARCH_PXA && PXA25x
2184	default y
2185	select CPU_FREQ_DEFAULT_GOV_USERSPACE
2186	select CPU_FREQ_TABLE
2187
2188config CPU_FREQ_S3C
2189	bool
2190	help
2191	  Internal configuration node for common cpufreq on Samsung SoC
2192
2193config CPU_FREQ_S3C24XX
2194	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2195	depends on ARCH_S3C24XX && CPU_FREQ
2196	select CPU_FREQ_S3C
2197	help
2198	  This enables the CPUfreq driver for the Samsung S3C24XX family
2199	  of CPUs.
2200
2201	  For details, take a look at <file:Documentation/cpu-freq>.
2202
2203	  If in doubt, say N.
2204
2205config CPU_FREQ_S3C24XX_PLL
2206	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2207	depends on CPU_FREQ_S3C24XX
2208	help
2209	  Compile in support for changing the PLL frequency from the
2210	  S3C24XX series CPUfreq driver. The PLL takes time to settle
2211	  after a frequency change, so by default it is not enabled.
2212
2213	  This also means that the PLL tables for the selected CPU(s) will
2214	  be built which may increase the size of the kernel image.
2215
2216config CPU_FREQ_S3C24XX_DEBUG
2217	bool "Debug CPUfreq Samsung driver core"
2218	depends on CPU_FREQ_S3C24XX
2219	help
2220	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2221
2222config CPU_FREQ_S3C24XX_IODEBUG
2223	bool "Debug CPUfreq Samsung driver IO timing"
2224	depends on CPU_FREQ_S3C24XX
2225	help
2226	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2227
2228config CPU_FREQ_S3C24XX_DEBUGFS
2229	bool "Export debugfs for CPUFreq"
2230	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2231	help
2232	  Export status information via debugfs.
2233
2234endif
2235
2236source "drivers/cpuidle/Kconfig"
2237
2238endmenu
2239
2240menu "Floating point emulation"
2241
2242comment "At least one emulation must be selected"
2243
2244config FPE_NWFPE
2245	bool "NWFPE math emulation"
2246	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2247	---help---
2248	  Say Y to include the NWFPE floating point emulator in the kernel.
2249	  This is necessary to run most binaries. Linux does not currently
2250	  support floating point hardware so you need to say Y here even if
2251	  your machine has an FPA or floating point co-processor podule.
2252
2253	  You may say N here if you are going to load the Acorn FPEmulator
2254	  early in the bootup.
2255
2256config FPE_NWFPE_XP
2257	bool "Support extended precision"
2258	depends on FPE_NWFPE
2259	help
2260	  Say Y to include 80-bit support in the kernel floating-point
2261	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2262	  Note that gcc does not generate 80-bit operations by default,
2263	  so in most cases this option only enlarges the size of the
2264	  floating point emulator without any good reason.
2265
2266	  You almost surely want to say N here.
2267
2268config FPE_FASTFPE
2269	bool "FastFPE math emulation (EXPERIMENTAL)"
2270	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2271	---help---
2272	  Say Y here to include the FAST floating point emulator in the kernel.
2273	  This is an experimental much faster emulator which now also has full
2274	  precision for the mantissa.  It does not support any exceptions.
2275	  It is very simple, and approximately 3-6 times faster than NWFPE.
2276
2277	  It should be sufficient for most programs.  It may be not suitable
2278	  for scientific calculations, but you have to check this for yourself.
2279	  If you do not feel you need a faster FP emulation you should better
2280	  choose NWFPE.
2281
2282config VFP
2283	bool "VFP-format floating point maths"
2284	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2285	help
2286	  Say Y to include VFP support code in the kernel. This is needed
2287	  if your hardware includes a VFP unit.
2288
2289	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2290	  release notes and additional status information.
2291
2292	  Say N if your target does not have VFP hardware.
2293
2294config VFPv3
2295	bool
2296	depends on VFP
2297	default y if CPU_V7
2298
2299config NEON
2300	bool "Advanced SIMD (NEON) Extension support"
2301	depends on VFPv3 && CPU_V7
2302	help
2303	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2304	  Extension.
2305
2306endmenu
2307
2308menu "Userspace binary formats"
2309
2310source "fs/Kconfig.binfmt"
2311
2312config ARTHUR
2313	tristate "RISC OS personality"
2314	depends on !AEABI
2315	help
2316	  Say Y here to include the kernel code necessary if you want to run
2317	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2318	  experimental; if this sounds frightening, say N and sleep in peace.
2319	  You can also say M here to compile this support as a module (which
2320	  will be called arthur).
2321
2322endmenu
2323
2324menu "Power management options"
2325
2326source "kernel/power/Kconfig"
2327
2328config ARCH_SUSPEND_POSSIBLE
2329	depends on !ARCH_S5PC100
2330	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2331		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2332	def_bool y
2333
2334config ARM_CPU_SUSPEND
2335	def_bool PM_SLEEP
2336
2337endmenu
2338
2339source "net/Kconfig"
2340
2341source "drivers/Kconfig"
2342
2343source "fs/Kconfig"
2344
2345source "arch/arm/Kconfig.debug"
2346
2347source "security/Kconfig"
2348
2349source "crypto/Kconfig"
2350
2351source "lib/Kconfig"
2352
2353source "arch/arm/kvm/Kconfig"
2354