xref: /linux/arch/arm/Kconfig (revision 32726d2d5502302ba5753854f5f2f12ba22681c4)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7	select ARCH_HAVE_CUSTOM_GPIO_H
8	select ARCH_MIGHT_HAVE_PC_PARPORT
9	select ARCH_USE_BUILTIN_BSWAP
10	select ARCH_USE_CMPXCHG_LOCKREF
11	select ARCH_WANT_IPC_PARSE_VERSION
12	select BUILDTIME_EXTABLE_SORT if MMU
13	select CLONE_BACKWARDS
14	select CPU_PM if (SUSPEND || CPU_IDLE)
15	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
16	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18	select GENERIC_IDLE_POLL_SETUP
19	select GENERIC_IRQ_PROBE
20	select GENERIC_IRQ_SHOW
21	select GENERIC_PCI_IOMAP
22	select GENERIC_SCHED_CLOCK
23	select GENERIC_SMP_IDLE_THREAD
24	select GENERIC_STRNCPY_FROM_USER
25	select GENERIC_STRNLEN_USER
26	select HARDIRQS_SW_RESEND
27	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
28	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
29	select HAVE_ARCH_KGDB
30	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
31	select HAVE_ARCH_TRACEHOOK
32	select HAVE_BPF_JIT
33	select HAVE_CC_STACKPROTECTOR
34	select HAVE_CONTEXT_TRACKING
35	select HAVE_C_RECORDMCOUNT
36	select HAVE_DEBUG_KMEMLEAK
37	select HAVE_DMA_API_DEBUG
38	select HAVE_DMA_ATTRS
39	select HAVE_DMA_CONTIGUOUS if MMU
40	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
41	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
42	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
43	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
44	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
45	select HAVE_GENERIC_DMA_COHERENT
46	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47	select HAVE_IDE if PCI || ISA || PCMCIA
48	select HAVE_IRQ_TIME_ACCOUNTING
49	select HAVE_KERNEL_GZIP
50	select HAVE_KERNEL_LZ4
51	select HAVE_KERNEL_LZMA
52	select HAVE_KERNEL_LZO
53	select HAVE_KERNEL_XZ
54	select HAVE_KPROBES if !XIP_KERNEL
55	select HAVE_KRETPROBES if (HAVE_KPROBES)
56	select HAVE_MEMBLOCK
57	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
59	select HAVE_PERF_EVENTS
60	select HAVE_PERF_REGS
61	select HAVE_PERF_USER_STACK_DUMP
62	select HAVE_REGS_AND_STACK_ACCESS_API
63	select HAVE_SYSCALL_TRACEPOINTS
64	select HAVE_UID16
65	select HAVE_VIRT_CPU_ACCOUNTING_GEN
66	select IRQ_FORCED_THREADING
67	select KTIME_SCALAR
68	select MODULES_USE_ELF_REL
69	select NO_BOOTMEM
70	select OLD_SIGACTION
71	select OLD_SIGSUSPEND3
72	select PERF_USE_VMALLOC
73	select RTC_LIB
74	select SYS_SUPPORTS_APM_EMULATION
75	# Above selects are sorted alphabetically; please add new ones
76	# according to that.  Thanks.
77	help
78	  The ARM series is a line of low-power-consumption RISC chip designs
79	  licensed by ARM Ltd and targeted at embedded applications and
80	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
81	  manufactured, but legacy ARM-based PC hardware remains popular in
82	  Europe.  There is an ARM Linux project with a web page at
83	  <http://www.arm.linux.org.uk/>.
84
85config ARM_HAS_SG_CHAIN
86	bool
87
88config NEED_SG_DMA_LENGTH
89	bool
90
91config ARM_DMA_USE_IOMMU
92	bool
93	select ARM_HAS_SG_CHAIN
94	select NEED_SG_DMA_LENGTH
95
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100	range 4 9
101	default 8
102	help
103	  DMA mapping framework by default aligns all buffers to the smallest
104	  PAGE_SIZE order which is greater than or equal to the requested buffer
105	  size. This works well for buffers up to a few hundreds kilobytes, but
106	  for larger buffers it just a waste of address space. Drivers which has
107	  relatively small addressing window (like 64Mib) might run out of
108	  virtual space with just a few allocations.
109
110	  With this parameter you can specify the maximum PAGE_SIZE order for
111	  DMA IOMMU buffers. Larger buffers will be aligned only to this
112	  specified order. The order is expressed as a power of two multiplied
113	  by the PAGE_SIZE.
114
115endif
116
117config MIGHT_HAVE_PCI
118	bool
119
120config SYS_SUPPORTS_APM_EMULATION
121	bool
122
123config HAVE_TCM
124	bool
125	select GENERIC_ALLOCATOR
126
127config HAVE_PROC_CPU
128	bool
129
130config NO_IOPORT_MAP
131	bool
132
133config EISA
134	bool
135	---help---
136	  The Extended Industry Standard Architecture (EISA) bus was
137	  developed as an open alternative to the IBM MicroChannel bus.
138
139	  The EISA bus provided some of the features of the IBM MicroChannel
140	  bus while maintaining backward compatibility with cards made for
141	  the older ISA bus.  The EISA bus saw limited use between 1988 and
142	  1995 when it was made obsolete by the PCI bus.
143
144	  Say Y here if you are building a kernel for an EISA-based machine.
145
146	  Otherwise, say N.
147
148config SBUS
149	bool
150
151config STACKTRACE_SUPPORT
152	bool
153	default y
154
155config HAVE_LATENCYTOP_SUPPORT
156	bool
157	depends on !SMP
158	default y
159
160config LOCKDEP_SUPPORT
161	bool
162	default y
163
164config TRACE_IRQFLAGS_SUPPORT
165	bool
166	default y
167
168config RWSEM_XCHGADD_ALGORITHM
169	bool
170	default y
171
172config ARCH_HAS_ILOG2_U32
173	bool
174
175config ARCH_HAS_ILOG2_U64
176	bool
177
178config ARCH_HAS_BANDGAP
179	bool
180
181config GENERIC_HWEIGHT
182	bool
183	default y
184
185config GENERIC_CALIBRATE_DELAY
186	bool
187	default y
188
189config ARCH_MAY_HAVE_PC_FDC
190	bool
191
192config ZONE_DMA
193	bool
194
195config NEED_DMA_MAP_STATE
196       def_bool y
197
198config ARCH_SUPPORTS_UPROBES
199	def_bool y
200
201config ARCH_HAS_DMA_SET_COHERENT_MASK
202	bool
203
204config GENERIC_ISA_DMA
205	bool
206
207config FIQ
208	bool
209
210config NEED_RET_TO_USER
211	bool
212
213config ARCH_MTD_XIP
214	bool
215
216config VECTORS_BASE
217	hex
218	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
219	default DRAM_BASE if REMAP_VECTORS_TO_RAM
220	default 0x00000000
221	help
222	  The base address of exception vectors.  This must be two pages
223	  in size.
224
225config ARM_PATCH_PHYS_VIRT
226	bool "Patch physical to virtual translations at runtime" if EMBEDDED
227	default y
228	depends on !XIP_KERNEL && MMU
229	depends on !ARCH_REALVIEW || !SPARSEMEM
230	help
231	  Patch phys-to-virt and virt-to-phys translation functions at
232	  boot and module load time according to the position of the
233	  kernel in system memory.
234
235	  This can only be used with non-XIP MMU kernels where the base
236	  of physical memory is at a 16MB boundary.
237
238	  Only disable this option if you know that you do not require
239	  this feature (eg, building a kernel for a single machine) and
240	  you need to shrink the kernel to the minimal size.
241
242config NEED_MACH_GPIO_H
243	bool
244	help
245	  Select this when mach/gpio.h is required to provide special
246	  definitions for this platform. The need for mach/gpio.h should
247	  be avoided when possible.
248
249config NEED_MACH_IO_H
250	bool
251	help
252	  Select this when mach/io.h is required to provide special
253	  definitions for this platform.  The need for mach/io.h should
254	  be avoided when possible.
255
256config NEED_MACH_MEMORY_H
257	bool
258	help
259	  Select this when mach/memory.h is required to provide special
260	  definitions for this platform.  The need for mach/memory.h should
261	  be avoided when possible.
262
263config PHYS_OFFSET
264	hex "Physical address of main memory" if MMU
265	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
266	default DRAM_BASE if !MMU
267	help
268	  Please provide the physical address corresponding to the
269	  location of main memory in your system.
270
271config GENERIC_BUG
272	def_bool y
273	depends on BUG
274
275source "init/Kconfig"
276
277source "kernel/Kconfig.freezer"
278
279menu "System Type"
280
281config MMU
282	bool "MMU-based Paged Memory Management Support"
283	default y
284	help
285	  Select if you want MMU-based virtualised addressing space
286	  support by paged memory management. If unsure, say 'Y'.
287
288#
289# The "ARM system type" choice list is ordered alphabetically by option
290# text.  Please add new entries in the option alphabetic order.
291#
292choice
293	prompt "ARM system type"
294	default ARCH_VERSATILE if !MMU
295	default ARCH_MULTIPLATFORM if MMU
296
297config ARCH_MULTIPLATFORM
298	bool "Allow multiple platforms to be selected"
299	depends on MMU
300	select ARCH_WANT_OPTIONAL_GPIOLIB
301	select ARM_HAS_SG_CHAIN
302	select ARM_PATCH_PHYS_VIRT
303	select AUTO_ZRELADDR
304	select CLKSRC_OF
305	select COMMON_CLK
306	select GENERIC_CLOCKEVENTS
307	select MIGHT_HAVE_PCI
308	select MULTI_IRQ_HANDLER
309	select SPARSE_IRQ
310	select USE_OF
311
312config ARCH_INTEGRATOR
313	bool "ARM Ltd. Integrator family"
314	select ARM_AMBA
315	select ARM_PATCH_PHYS_VIRT
316	select AUTO_ZRELADDR
317	select COMMON_CLK
318	select COMMON_CLK_VERSATILE
319	select GENERIC_CLOCKEVENTS
320	select HAVE_TCM
321	select ICST
322	select MULTI_IRQ_HANDLER
323	select NEED_MACH_MEMORY_H
324	select PLAT_VERSATILE
325	select SPARSE_IRQ
326	select USE_OF
327	select VERSATILE_FPGA_IRQ
328	help
329	  Support for ARM's Integrator platform.
330
331config ARCH_REALVIEW
332	bool "ARM Ltd. RealView family"
333	select ARCH_WANT_OPTIONAL_GPIOLIB
334	select ARM_AMBA
335	select ARM_TIMER_SP804
336	select COMMON_CLK
337	select COMMON_CLK_VERSATILE
338	select GENERIC_CLOCKEVENTS
339	select GPIO_PL061 if GPIOLIB
340	select ICST
341	select NEED_MACH_MEMORY_H
342	select PLAT_VERSATILE
343	select PLAT_VERSATILE_CLCD
344	help
345	  This enables support for ARM Ltd RealView boards.
346
347config ARCH_VERSATILE
348	bool "ARM Ltd. Versatile family"
349	select ARCH_WANT_OPTIONAL_GPIOLIB
350	select ARM_AMBA
351	select ARM_TIMER_SP804
352	select ARM_VIC
353	select CLKDEV_LOOKUP
354	select GENERIC_CLOCKEVENTS
355	select HAVE_MACH_CLKDEV
356	select ICST
357	select PLAT_VERSATILE
358	select PLAT_VERSATILE_CLCD
359	select PLAT_VERSATILE_CLOCK
360	select VERSATILE_FPGA_IRQ
361	help
362	  This enables support for ARM Ltd Versatile board.
363
364config ARCH_AT91
365	bool "Atmel AT91"
366	select ARCH_REQUIRE_GPIOLIB
367	select CLKDEV_LOOKUP
368	select IRQ_DOMAIN
369	select NEED_MACH_IO_H if PCCARD
370	select PINCTRL
371	select PINCTRL_AT91 if USE_OF
372	help
373	  This enables support for systems based on Atmel
374	  AT91RM9200 and AT91SAM9* processors.
375
376config ARCH_CLPS711X
377	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
378	select ARCH_REQUIRE_GPIOLIB
379	select AUTO_ZRELADDR
380	select CLKSRC_MMIO
381	select COMMON_CLK
382	select CPU_ARM720T
383	select GENERIC_CLOCKEVENTS
384	select MFD_SYSCON
385	help
386	  Support for Cirrus Logic 711x/721x/731x based boards.
387
388config ARCH_GEMINI
389	bool "Cortina Systems Gemini"
390	select ARCH_REQUIRE_GPIOLIB
391	select CLKSRC_MMIO
392	select CPU_FA526
393	select GENERIC_CLOCKEVENTS
394	help
395	  Support for the Cortina Systems Gemini family SoCs
396
397config ARCH_EBSA110
398	bool "EBSA-110"
399	select ARCH_USES_GETTIMEOFFSET
400	select CPU_SA110
401	select ISA
402	select NEED_MACH_IO_H
403	select NEED_MACH_MEMORY_H
404	select NO_IOPORT_MAP
405	help
406	  This is an evaluation board for the StrongARM processor available
407	  from Digital. It has limited hardware on-board, including an
408	  Ethernet interface, two PCMCIA sockets, two serial ports and a
409	  parallel port.
410
411config ARCH_EFM32
412	bool "Energy Micro efm32"
413	depends on !MMU
414	select ARCH_REQUIRE_GPIOLIB
415	select ARM_NVIC
416	select AUTO_ZRELADDR
417	select CLKSRC_OF
418	select COMMON_CLK
419	select CPU_V7M
420	select GENERIC_CLOCKEVENTS
421	select NO_DMA
422	select NO_IOPORT_MAP
423	select SPARSE_IRQ
424	select USE_OF
425	help
426	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
427	  processors.
428
429config ARCH_EP93XX
430	bool "EP93xx-based"
431	select ARCH_HAS_HOLES_MEMORYMODEL
432	select ARCH_REQUIRE_GPIOLIB
433	select ARCH_USES_GETTIMEOFFSET
434	select ARM_AMBA
435	select ARM_VIC
436	select CLKDEV_LOOKUP
437	select CPU_ARM920T
438	select NEED_MACH_MEMORY_H
439	help
440	  This enables support for the Cirrus EP93xx series of CPUs.
441
442config ARCH_FOOTBRIDGE
443	bool "FootBridge"
444	select CPU_SA110
445	select FOOTBRIDGE
446	select GENERIC_CLOCKEVENTS
447	select HAVE_IDE
448	select NEED_MACH_IO_H if !MMU
449	select NEED_MACH_MEMORY_H
450	help
451	  Support for systems based on the DC21285 companion chip
452	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
453
454config ARCH_NETX
455	bool "Hilscher NetX based"
456	select ARM_VIC
457	select CLKSRC_MMIO
458	select CPU_ARM926T
459	select GENERIC_CLOCKEVENTS
460	help
461	  This enables support for systems based on the Hilscher NetX Soc
462
463config ARCH_IOP13XX
464	bool "IOP13xx-based"
465	depends on MMU
466	select CPU_XSC3
467	select NEED_MACH_MEMORY_H
468	select NEED_RET_TO_USER
469	select PCI
470	select PLAT_IOP
471	select VMSPLIT_1G
472	select SPARSE_IRQ
473	help
474	  Support for Intel's IOP13XX (XScale) family of processors.
475
476config ARCH_IOP32X
477	bool "IOP32x-based"
478	depends on MMU
479	select ARCH_REQUIRE_GPIOLIB
480	select CPU_XSCALE
481	select GPIO_IOP
482	select NEED_RET_TO_USER
483	select PCI
484	select PLAT_IOP
485	help
486	  Support for Intel's 80219 and IOP32X (XScale) family of
487	  processors.
488
489config ARCH_IOP33X
490	bool "IOP33x-based"
491	depends on MMU
492	select ARCH_REQUIRE_GPIOLIB
493	select CPU_XSCALE
494	select GPIO_IOP
495	select NEED_RET_TO_USER
496	select PCI
497	select PLAT_IOP
498	help
499	  Support for Intel's IOP33X (XScale) family of processors.
500
501config ARCH_IXP4XX
502	bool "IXP4xx-based"
503	depends on MMU
504	select ARCH_HAS_DMA_SET_COHERENT_MASK
505	select ARCH_REQUIRE_GPIOLIB
506	select ARCH_SUPPORTS_BIG_ENDIAN
507	select CLKSRC_MMIO
508	select CPU_XSCALE
509	select DMABOUNCE if PCI
510	select GENERIC_CLOCKEVENTS
511	select MIGHT_HAVE_PCI
512	select NEED_MACH_IO_H
513	select USB_EHCI_BIG_ENDIAN_DESC
514	select USB_EHCI_BIG_ENDIAN_MMIO
515	help
516	  Support for Intel's IXP4XX (XScale) family of processors.
517
518config ARCH_DOVE
519	bool "Marvell Dove"
520	select ARCH_REQUIRE_GPIOLIB
521	select CPU_PJ4
522	select GENERIC_CLOCKEVENTS
523	select MIGHT_HAVE_PCI
524	select MVEBU_MBUS
525	select PINCTRL
526	select PINCTRL_DOVE
527	select PLAT_ORION_LEGACY
528	help
529	  Support for the Marvell Dove SoC 88AP510
530
531config ARCH_KIRKWOOD
532	bool "Marvell Kirkwood"
533	select ARCH_REQUIRE_GPIOLIB
534	select CPU_FEROCEON
535	select GENERIC_CLOCKEVENTS
536	select MVEBU_MBUS
537	select PCI
538	select PCI_QUIRKS
539	select PINCTRL
540	select PINCTRL_KIRKWOOD
541	select PLAT_ORION_LEGACY
542	help
543	  Support for the following Marvell Kirkwood series SoCs:
544	  88F6180, 88F6192 and 88F6281.
545
546config ARCH_MV78XX0
547	bool "Marvell MV78xx0"
548	select ARCH_REQUIRE_GPIOLIB
549	select CPU_FEROCEON
550	select GENERIC_CLOCKEVENTS
551	select MVEBU_MBUS
552	select PCI
553	select PLAT_ORION_LEGACY
554	help
555	  Support for the following Marvell MV78xx0 series SoCs:
556	  MV781x0, MV782x0.
557
558config ARCH_ORION5X
559	bool "Marvell Orion"
560	depends on MMU
561	select ARCH_REQUIRE_GPIOLIB
562	select CPU_FEROCEON
563	select GENERIC_CLOCKEVENTS
564	select MVEBU_MBUS
565	select PCI
566	select PLAT_ORION_LEGACY
567	help
568	  Support for the following Marvell Orion 5x series SoCs:
569	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
570	  Orion-2 (5281), Orion-1-90 (6183).
571
572config ARCH_MMP
573	bool "Marvell PXA168/910/MMP2"
574	depends on MMU
575	select ARCH_REQUIRE_GPIOLIB
576	select CLKDEV_LOOKUP
577	select GENERIC_ALLOCATOR
578	select GENERIC_CLOCKEVENTS
579	select GPIO_PXA
580	select IRQ_DOMAIN
581	select MULTI_IRQ_HANDLER
582	select PINCTRL
583	select PLAT_PXA
584	select SPARSE_IRQ
585	help
586	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
587
588config ARCH_KS8695
589	bool "Micrel/Kendin KS8695"
590	select ARCH_REQUIRE_GPIOLIB
591	select CLKSRC_MMIO
592	select CPU_ARM922T
593	select GENERIC_CLOCKEVENTS
594	select NEED_MACH_MEMORY_H
595	help
596	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
597	  System-on-Chip devices.
598
599config ARCH_W90X900
600	bool "Nuvoton W90X900 CPU"
601	select ARCH_REQUIRE_GPIOLIB
602	select CLKDEV_LOOKUP
603	select CLKSRC_MMIO
604	select CPU_ARM926T
605	select GENERIC_CLOCKEVENTS
606	help
607	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
608	  At present, the w90x900 has been renamed nuc900, regarding
609	  the ARM series product line, you can login the following
610	  link address to know more.
611
612	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
613		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
614
615config ARCH_LPC32XX
616	bool "NXP LPC32XX"
617	select ARCH_REQUIRE_GPIOLIB
618	select ARM_AMBA
619	select CLKDEV_LOOKUP
620	select CLKSRC_MMIO
621	select CPU_ARM926T
622	select GENERIC_CLOCKEVENTS
623	select HAVE_IDE
624	select USE_OF
625	help
626	  Support for the NXP LPC32XX family of processors
627
628config ARCH_PXA
629	bool "PXA2xx/PXA3xx-based"
630	depends on MMU
631	select ARCH_MTD_XIP
632	select ARCH_REQUIRE_GPIOLIB
633	select ARM_CPU_SUSPEND if PM
634	select AUTO_ZRELADDR
635	select CLKDEV_LOOKUP
636	select CLKSRC_MMIO
637	select GENERIC_CLOCKEVENTS
638	select GPIO_PXA
639	select HAVE_IDE
640	select MULTI_IRQ_HANDLER
641	select PLAT_PXA
642	select SPARSE_IRQ
643	help
644	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
645
646config ARCH_MSM
647	bool "Qualcomm MSM (non-multiplatform)"
648	select ARCH_REQUIRE_GPIOLIB
649	select COMMON_CLK
650	select GENERIC_CLOCKEVENTS
651	help
652	  Support for Qualcomm MSM/QSD based systems.  This runs on the
653	  apps processor of the MSM/QSD and depends on a shared memory
654	  interface to the modem processor which runs the baseband
655	  stack and controls some vital subsystems
656	  (clock and power control, etc).
657
658config ARCH_SHMOBILE_LEGACY
659	bool "Renesas ARM SoCs (non-multiplatform)"
660	select ARCH_SHMOBILE
661	select ARM_PATCH_PHYS_VIRT
662	select CLKDEV_LOOKUP
663	select GENERIC_CLOCKEVENTS
664	select HAVE_ARM_SCU if SMP
665	select HAVE_ARM_TWD if SMP
666	select HAVE_MACH_CLKDEV
667	select HAVE_SMP
668	select MIGHT_HAVE_CACHE_L2X0
669	select MULTI_IRQ_HANDLER
670	select NO_IOPORT_MAP
671	select PINCTRL
672	select PM_GENERIC_DOMAINS if PM
673	select SPARSE_IRQ
674	help
675	  Support for Renesas ARM SoC platforms using a non-multiplatform
676	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
677	  and RZ families.
678
679config ARCH_RPC
680	bool "RiscPC"
681	select ARCH_ACORN
682	select ARCH_MAY_HAVE_PC_FDC
683	select ARCH_SPARSEMEM_ENABLE
684	select ARCH_USES_GETTIMEOFFSET
685	select CPU_SA110
686	select FIQ
687	select HAVE_IDE
688	select HAVE_PATA_PLATFORM
689	select ISA_DMA_API
690	select NEED_MACH_IO_H
691	select NEED_MACH_MEMORY_H
692	select NO_IOPORT_MAP
693	select VIRT_TO_BUS
694	help
695	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
696	  CD-ROM interface, serial and parallel port, and the floppy drive.
697
698config ARCH_SA1100
699	bool "SA1100-based"
700	select ARCH_MTD_XIP
701	select ARCH_REQUIRE_GPIOLIB
702	select ARCH_SPARSEMEM_ENABLE
703	select CLKDEV_LOOKUP
704	select CLKSRC_MMIO
705	select CPU_FREQ
706	select CPU_SA1100
707	select GENERIC_CLOCKEVENTS
708	select HAVE_IDE
709	select ISA
710	select NEED_MACH_MEMORY_H
711	select SPARSE_IRQ
712	help
713	  Support for StrongARM 11x0 based boards.
714
715config ARCH_S3C24XX
716	bool "Samsung S3C24XX SoCs"
717	select ARCH_REQUIRE_GPIOLIB
718	select ATAGS
719	select CLKDEV_LOOKUP
720	select CLKSRC_SAMSUNG_PWM
721	select GENERIC_CLOCKEVENTS
722	select GPIO_SAMSUNG
723	select HAVE_S3C2410_I2C if I2C
724	select HAVE_S3C2410_WATCHDOG if WATCHDOG
725	select HAVE_S3C_RTC if RTC_CLASS
726	select MULTI_IRQ_HANDLER
727	select NEED_MACH_IO_H
728	select SAMSUNG_ATAGS
729	help
730	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
731	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
732	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
733	  Samsung SMDK2410 development board (and derivatives).
734
735config ARCH_S3C64XX
736	bool "Samsung S3C64XX"
737	select ARCH_REQUIRE_GPIOLIB
738	select ARM_AMBA
739	select ARM_VIC
740	select ATAGS
741	select CLKDEV_LOOKUP
742	select CLKSRC_SAMSUNG_PWM
743	select COMMON_CLK_SAMSUNG
744	select CPU_V6K
745	select GENERIC_CLOCKEVENTS
746	select GPIO_SAMSUNG
747	select HAVE_S3C2410_I2C if I2C
748	select HAVE_S3C2410_WATCHDOG if WATCHDOG
749	select HAVE_TCM
750	select NO_IOPORT_MAP
751	select PLAT_SAMSUNG
752	select PM_GENERIC_DOMAINS if PM
753	select S3C_DEV_NAND
754	select S3C_GPIO_TRACK
755	select SAMSUNG_ATAGS
756	select SAMSUNG_WAKEMASK
757	select SAMSUNG_WDT_RESET
758	help
759	  Samsung S3C64XX series based systems
760
761config ARCH_S5PV210
762	bool "Samsung S5PV210/S5PC110"
763	select ARCH_HAS_HOLES_MEMORYMODEL
764	select ARCH_SPARSEMEM_ENABLE
765	select ATAGS
766	select CLKDEV_LOOKUP
767	select CLKSRC_SAMSUNG_PWM
768	select COMMON_CLK_SAMSUNG
769	select CPU_V7
770	select GENERIC_CLOCKEVENTS
771	select GPIO_SAMSUNG
772	select HAVE_S3C2410_I2C if I2C
773	select HAVE_S3C2410_WATCHDOG if WATCHDOG
774	select HAVE_S3C_RTC if RTC_CLASS
775	select NEED_MACH_GPIO_H
776	select NEED_MACH_MEMORY_H
777	select SAMSUNG_ATAGS
778	help
779	  Samsung S5PV210/S5PC110 series based systems
780
781config ARCH_DAVINCI
782	bool "TI DaVinci"
783	select ARCH_HAS_HOLES_MEMORYMODEL
784	select ARCH_REQUIRE_GPIOLIB
785	select CLKDEV_LOOKUP
786	select GENERIC_ALLOCATOR
787	select GENERIC_CLOCKEVENTS
788	select GENERIC_IRQ_CHIP
789	select HAVE_IDE
790	select TI_PRIV_EDMA
791	select USE_OF
792	select ZONE_DMA
793	help
794	  Support for TI's DaVinci platform.
795
796config ARCH_OMAP1
797	bool "TI OMAP1"
798	depends on MMU
799	select ARCH_HAS_HOLES_MEMORYMODEL
800	select ARCH_OMAP
801	select ARCH_REQUIRE_GPIOLIB
802	select CLKDEV_LOOKUP
803	select CLKSRC_MMIO
804	select GENERIC_CLOCKEVENTS
805	select GENERIC_IRQ_CHIP
806	select HAVE_IDE
807	select IRQ_DOMAIN
808	select NEED_MACH_IO_H if PCCARD
809	select NEED_MACH_MEMORY_H
810	help
811	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
812
813endchoice
814
815menu "Multiple platform selection"
816	depends on ARCH_MULTIPLATFORM
817
818comment "CPU Core family selection"
819
820config ARCH_MULTI_V4
821	bool "ARMv4 based platforms (FA526)"
822	depends on !ARCH_MULTI_V6_V7
823	select ARCH_MULTI_V4_V5
824	select CPU_FA526
825
826config ARCH_MULTI_V4T
827	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
828	depends on !ARCH_MULTI_V6_V7
829	select ARCH_MULTI_V4_V5
830	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
831		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
832		CPU_ARM925T || CPU_ARM940T)
833
834config ARCH_MULTI_V5
835	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
836	depends on !ARCH_MULTI_V6_V7
837	select ARCH_MULTI_V4_V5
838	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
839		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
840		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
841
842config ARCH_MULTI_V4_V5
843	bool
844
845config ARCH_MULTI_V6
846	bool "ARMv6 based platforms (ARM11)"
847	select ARCH_MULTI_V6_V7
848	select CPU_V6K
849
850config ARCH_MULTI_V7
851	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
852	default y
853	select ARCH_MULTI_V6_V7
854	select CPU_V7
855	select HAVE_SMP
856
857config ARCH_MULTI_V6_V7
858	bool
859	select MIGHT_HAVE_CACHE_L2X0
860
861config ARCH_MULTI_CPU_AUTO
862	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
863	select ARCH_MULTI_V5
864
865endmenu
866
867config ARCH_VIRT
868	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
869	select ARM_AMBA
870	select ARM_GIC
871	select ARM_PSCI
872	select HAVE_ARM_ARCH_TIMER
873
874#
875# This is sorted alphabetically by mach-* pathname.  However, plat-*
876# Kconfigs may be included either alphabetically (according to the
877# plat- suffix) or along side the corresponding mach-* source.
878#
879source "arch/arm/mach-mvebu/Kconfig"
880
881source "arch/arm/mach-at91/Kconfig"
882
883source "arch/arm/mach-axxia/Kconfig"
884
885source "arch/arm/mach-bcm/Kconfig"
886
887source "arch/arm/mach-berlin/Kconfig"
888
889source "arch/arm/mach-clps711x/Kconfig"
890
891source "arch/arm/mach-cns3xxx/Kconfig"
892
893source "arch/arm/mach-davinci/Kconfig"
894
895source "arch/arm/mach-dove/Kconfig"
896
897source "arch/arm/mach-ep93xx/Kconfig"
898
899source "arch/arm/mach-footbridge/Kconfig"
900
901source "arch/arm/mach-gemini/Kconfig"
902
903source "arch/arm/mach-highbank/Kconfig"
904
905source "arch/arm/mach-hisi/Kconfig"
906
907source "arch/arm/mach-integrator/Kconfig"
908
909source "arch/arm/mach-iop32x/Kconfig"
910
911source "arch/arm/mach-iop33x/Kconfig"
912
913source "arch/arm/mach-iop13xx/Kconfig"
914
915source "arch/arm/mach-ixp4xx/Kconfig"
916
917source "arch/arm/mach-keystone/Kconfig"
918
919source "arch/arm/mach-kirkwood/Kconfig"
920
921source "arch/arm/mach-ks8695/Kconfig"
922
923source "arch/arm/mach-msm/Kconfig"
924
925source "arch/arm/mach-moxart/Kconfig"
926
927source "arch/arm/mach-mv78xx0/Kconfig"
928
929source "arch/arm/mach-imx/Kconfig"
930
931source "arch/arm/mach-mxs/Kconfig"
932
933source "arch/arm/mach-netx/Kconfig"
934
935source "arch/arm/mach-nomadik/Kconfig"
936
937source "arch/arm/mach-nspire/Kconfig"
938
939source "arch/arm/plat-omap/Kconfig"
940
941source "arch/arm/mach-omap1/Kconfig"
942
943source "arch/arm/mach-omap2/Kconfig"
944
945source "arch/arm/mach-orion5x/Kconfig"
946
947source "arch/arm/mach-picoxcell/Kconfig"
948
949source "arch/arm/mach-pxa/Kconfig"
950source "arch/arm/plat-pxa/Kconfig"
951
952source "arch/arm/mach-mmp/Kconfig"
953
954source "arch/arm/mach-qcom/Kconfig"
955
956source "arch/arm/mach-realview/Kconfig"
957
958source "arch/arm/mach-rockchip/Kconfig"
959
960source "arch/arm/mach-sa1100/Kconfig"
961
962source "arch/arm/mach-socfpga/Kconfig"
963
964source "arch/arm/mach-spear/Kconfig"
965
966source "arch/arm/mach-sti/Kconfig"
967
968source "arch/arm/mach-s3c24xx/Kconfig"
969
970source "arch/arm/mach-s3c64xx/Kconfig"
971
972source "arch/arm/mach-s5pv210/Kconfig"
973
974source "arch/arm/mach-exynos/Kconfig"
975source "arch/arm/plat-samsung/Kconfig"
976
977source "arch/arm/mach-shmobile/Kconfig"
978
979source "arch/arm/mach-sunxi/Kconfig"
980
981source "arch/arm/mach-prima2/Kconfig"
982
983source "arch/arm/mach-tegra/Kconfig"
984
985source "arch/arm/mach-u300/Kconfig"
986
987source "arch/arm/mach-ux500/Kconfig"
988
989source "arch/arm/mach-versatile/Kconfig"
990
991source "arch/arm/mach-vexpress/Kconfig"
992source "arch/arm/plat-versatile/Kconfig"
993
994source "arch/arm/mach-vt8500/Kconfig"
995
996source "arch/arm/mach-w90x900/Kconfig"
997
998source "arch/arm/mach-zynq/Kconfig"
999
1000# Definitions to make life easier
1001config ARCH_ACORN
1002	bool
1003
1004config PLAT_IOP
1005	bool
1006	select GENERIC_CLOCKEVENTS
1007
1008config PLAT_ORION
1009	bool
1010	select CLKSRC_MMIO
1011	select COMMON_CLK
1012	select GENERIC_IRQ_CHIP
1013	select IRQ_DOMAIN
1014
1015config PLAT_ORION_LEGACY
1016	bool
1017	select PLAT_ORION
1018
1019config PLAT_PXA
1020	bool
1021
1022config PLAT_VERSATILE
1023	bool
1024
1025config ARM_TIMER_SP804
1026	bool
1027	select CLKSRC_MMIO
1028	select CLKSRC_OF if OF
1029
1030source "arch/arm/firmware/Kconfig"
1031
1032source arch/arm/mm/Kconfig
1033
1034config IWMMXT
1035	bool "Enable iWMMXt support"
1036	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1037	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1038	help
1039	  Enable support for iWMMXt context switching at run time if
1040	  running on a CPU that supports it.
1041
1042config MULTI_IRQ_HANDLER
1043	bool
1044	help
1045	  Allow each machine to specify it's own IRQ handler at run time.
1046
1047if !MMU
1048source "arch/arm/Kconfig-nommu"
1049endif
1050
1051config PJ4B_ERRATA_4742
1052	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1053	depends on CPU_PJ4B && MACH_ARMADA_370
1054	default y
1055	help
1056	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
1057	  Event (WFE) IDLE states, a specific timing sensitivity exists between
1058	  the retiring WFI/WFE instructions and the newly issued subsequent
1059	  instructions.  This sensitivity can result in a CPU hang scenario.
1060	  Workaround:
1061	  The software must insert either a Data Synchronization Barrier (DSB)
1062	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1063	  instruction
1064
1065config ARM_ERRATA_326103
1066	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1067	depends on CPU_V6
1068	help
1069	  Executing a SWP instruction to read-only memory does not set bit 11
1070	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1071	  treat the access as a read, preventing a COW from occurring and
1072	  causing the faulting task to livelock.
1073
1074config ARM_ERRATA_411920
1075	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1076	depends on CPU_V6 || CPU_V6K
1077	help
1078	  Invalidation of the Instruction Cache operation can
1079	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1080	  It does not affect the MPCore. This option enables the ARM Ltd.
1081	  recommended workaround.
1082
1083config ARM_ERRATA_430973
1084	bool "ARM errata: Stale prediction on replaced interworking branch"
1085	depends on CPU_V7
1086	help
1087	  This option enables the workaround for the 430973 Cortex-A8
1088	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1089	  interworking branch is replaced with another code sequence at the
1090	  same virtual address, whether due to self-modifying code or virtual
1091	  to physical address re-mapping, Cortex-A8 does not recover from the
1092	  stale interworking branch prediction. This results in Cortex-A8
1093	  executing the new code sequence in the incorrect ARM or Thumb state.
1094	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1095	  and also flushes the branch target cache at every context switch.
1096	  Note that setting specific bits in the ACTLR register may not be
1097	  available in non-secure mode.
1098
1099config ARM_ERRATA_458693
1100	bool "ARM errata: Processor deadlock when a false hazard is created"
1101	depends on CPU_V7
1102	depends on !ARCH_MULTIPLATFORM
1103	help
1104	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1105	  erratum. For very specific sequences of memory operations, it is
1106	  possible for a hazard condition intended for a cache line to instead
1107	  be incorrectly associated with a different cache line. This false
1108	  hazard might then cause a processor deadlock. The workaround enables
1109	  the L1 caching of the NEON accesses and disables the PLD instruction
1110	  in the ACTLR register. Note that setting specific bits in the ACTLR
1111	  register may not be available in non-secure mode.
1112
1113config ARM_ERRATA_460075
1114	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1115	depends on CPU_V7
1116	depends on !ARCH_MULTIPLATFORM
1117	help
1118	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1119	  erratum. Any asynchronous access to the L2 cache may encounter a
1120	  situation in which recent store transactions to the L2 cache are lost
1121	  and overwritten with stale memory contents from external memory. The
1122	  workaround disables the write-allocate mode for the L2 cache via the
1123	  ACTLR register. Note that setting specific bits in the ACTLR register
1124	  may not be available in non-secure mode.
1125
1126config ARM_ERRATA_742230
1127	bool "ARM errata: DMB operation may be faulty"
1128	depends on CPU_V7 && SMP
1129	depends on !ARCH_MULTIPLATFORM
1130	help
1131	  This option enables the workaround for the 742230 Cortex-A9
1132	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1133	  between two write operations may not ensure the correct visibility
1134	  ordering of the two writes. This workaround sets a specific bit in
1135	  the diagnostic register of the Cortex-A9 which causes the DMB
1136	  instruction to behave as a DSB, ensuring the correct behaviour of
1137	  the two writes.
1138
1139config ARM_ERRATA_742231
1140	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1141	depends on CPU_V7 && SMP
1142	depends on !ARCH_MULTIPLATFORM
1143	help
1144	  This option enables the workaround for the 742231 Cortex-A9
1145	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1146	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1147	  accessing some data located in the same cache line, may get corrupted
1148	  data due to bad handling of the address hazard when the line gets
1149	  replaced from one of the CPUs at the same time as another CPU is
1150	  accessing it. This workaround sets specific bits in the diagnostic
1151	  register of the Cortex-A9 which reduces the linefill issuing
1152	  capabilities of the processor.
1153
1154config ARM_ERRATA_643719
1155	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1156	depends on CPU_V7 && SMP
1157	help
1158	  This option enables the workaround for the 643719 Cortex-A9 (prior to
1159	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1160	  register returns zero when it should return one. The workaround
1161	  corrects this value, ensuring cache maintenance operations which use
1162	  it behave as intended and avoiding data corruption.
1163
1164config ARM_ERRATA_720789
1165	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1166	depends on CPU_V7
1167	help
1168	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1169	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1170	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1171	  As a consequence of this erratum, some TLB entries which should be
1172	  invalidated are not, resulting in an incoherency in the system page
1173	  tables. The workaround changes the TLB flushing routines to invalidate
1174	  entries regardless of the ASID.
1175
1176config ARM_ERRATA_743622
1177	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1178	depends on CPU_V7
1179	depends on !ARCH_MULTIPLATFORM
1180	help
1181	  This option enables the workaround for the 743622 Cortex-A9
1182	  (r2p*) erratum. Under very rare conditions, a faulty
1183	  optimisation in the Cortex-A9 Store Buffer may lead to data
1184	  corruption. This workaround sets a specific bit in the diagnostic
1185	  register of the Cortex-A9 which disables the Store Buffer
1186	  optimisation, preventing the defect from occurring. This has no
1187	  visible impact on the overall performance or power consumption of the
1188	  processor.
1189
1190config ARM_ERRATA_751472
1191	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1192	depends on CPU_V7
1193	depends on !ARCH_MULTIPLATFORM
1194	help
1195	  This option enables the workaround for the 751472 Cortex-A9 (prior
1196	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1197	  completion of a following broadcasted operation if the second
1198	  operation is received by a CPU before the ICIALLUIS has completed,
1199	  potentially leading to corrupted entries in the cache or TLB.
1200
1201config ARM_ERRATA_754322
1202	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1203	depends on CPU_V7
1204	help
1205	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1206	  r3p*) erratum. A speculative memory access may cause a page table walk
1207	  which starts prior to an ASID switch but completes afterwards. This
1208	  can populate the micro-TLB with a stale entry which may be hit with
1209	  the new ASID. This workaround places two dsb instructions in the mm
1210	  switching code so that no page table walks can cross the ASID switch.
1211
1212config ARM_ERRATA_754327
1213	bool "ARM errata: no automatic Store Buffer drain"
1214	depends on CPU_V7 && SMP
1215	help
1216	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1217	  r2p0) erratum. The Store Buffer does not have any automatic draining
1218	  mechanism and therefore a livelock may occur if an external agent
1219	  continuously polls a memory location waiting to observe an update.
1220	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1221	  written polling loops from denying visibility of updates to memory.
1222
1223config ARM_ERRATA_364296
1224	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1225	depends on CPU_V6
1226	help
1227	  This options enables the workaround for the 364296 ARM1136
1228	  r0p2 erratum (possible cache data corruption with
1229	  hit-under-miss enabled). It sets the undocumented bit 31 in
1230	  the auxiliary control register and the FI bit in the control
1231	  register, thus disabling hit-under-miss without putting the
1232	  processor into full low interrupt latency mode. ARM11MPCore
1233	  is not affected.
1234
1235config ARM_ERRATA_764369
1236	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1237	depends on CPU_V7 && SMP
1238	help
1239	  This option enables the workaround for erratum 764369
1240	  affecting Cortex-A9 MPCore with two or more processors (all
1241	  current revisions). Under certain timing circumstances, a data
1242	  cache line maintenance operation by MVA targeting an Inner
1243	  Shareable memory region may fail to proceed up to either the
1244	  Point of Coherency or to the Point of Unification of the
1245	  system. This workaround adds a DSB instruction before the
1246	  relevant cache maintenance functions and sets a specific bit
1247	  in the diagnostic control register of the SCU.
1248
1249config ARM_ERRATA_775420
1250       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1251       depends on CPU_V7
1252       help
1253	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1254	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1255	 operation aborts with MMU exception, it might cause the processor
1256	 to deadlock. This workaround puts DSB before executing ISB if
1257	 an abort may occur on cache maintenance.
1258
1259config ARM_ERRATA_798181
1260	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1261	depends on CPU_V7 && SMP
1262	help
1263	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1264	  adequately shooting down all use of the old entries. This
1265	  option enables the Linux kernel workaround for this erratum
1266	  which sends an IPI to the CPUs that are running the same ASID
1267	  as the one being invalidated.
1268
1269config ARM_ERRATA_773022
1270	bool "ARM errata: incorrect instructions may be executed from loop buffer"
1271	depends on CPU_V7
1272	help
1273	  This option enables the workaround for the 773022 Cortex-A15
1274	  (up to r0p4) erratum. In certain rare sequences of code, the
1275	  loop buffer may deliver incorrect instructions. This
1276	  workaround disables the loop buffer to avoid the erratum.
1277
1278endmenu
1279
1280source "arch/arm/common/Kconfig"
1281
1282menu "Bus support"
1283
1284config ARM_AMBA
1285	bool
1286
1287config ISA
1288	bool
1289	help
1290	  Find out whether you have ISA slots on your motherboard.  ISA is the
1291	  name of a bus system, i.e. the way the CPU talks to the other stuff
1292	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1293	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1294	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1295
1296# Select ISA DMA controller support
1297config ISA_DMA
1298	bool
1299	select ISA_DMA_API
1300
1301# Select ISA DMA interface
1302config ISA_DMA_API
1303	bool
1304
1305config PCI
1306	bool "PCI support" if MIGHT_HAVE_PCI
1307	help
1308	  Find out whether you have a PCI motherboard. PCI is the name of a
1309	  bus system, i.e. the way the CPU talks to the other stuff inside
1310	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1311	  VESA. If you have PCI, say Y, otherwise N.
1312
1313config PCI_DOMAINS
1314	bool
1315	depends on PCI
1316
1317config PCI_NANOENGINE
1318	bool "BSE nanoEngine PCI support"
1319	depends on SA1100_NANOENGINE
1320	help
1321	  Enable PCI on the BSE nanoEngine board.
1322
1323config PCI_SYSCALL
1324	def_bool PCI
1325
1326config PCI_HOST_ITE8152
1327	bool
1328	depends on PCI && MACH_ARMCORE
1329	default y
1330	select DMABOUNCE
1331
1332source "drivers/pci/Kconfig"
1333source "drivers/pci/pcie/Kconfig"
1334
1335source "drivers/pcmcia/Kconfig"
1336
1337endmenu
1338
1339menu "Kernel Features"
1340
1341config HAVE_SMP
1342	bool
1343	help
1344	  This option should be selected by machines which have an SMP-
1345	  capable CPU.
1346
1347	  The only effect of this option is to make the SMP-related
1348	  options available to the user for configuration.
1349
1350config SMP
1351	bool "Symmetric Multi-Processing"
1352	depends on CPU_V6K || CPU_V7
1353	depends on GENERIC_CLOCKEVENTS
1354	depends on HAVE_SMP
1355	depends on MMU || ARM_MPU
1356	help
1357	  This enables support for systems with more than one CPU. If you have
1358	  a system with only one CPU, say N. If you have a system with more
1359	  than one CPU, say Y.
1360
1361	  If you say N here, the kernel will run on uni- and multiprocessor
1362	  machines, but will use only one CPU of a multiprocessor machine. If
1363	  you say Y here, the kernel will run on many, but not all,
1364	  uniprocessor machines. On a uniprocessor machine, the kernel
1365	  will run faster if you say N here.
1366
1367	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1368	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1369	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1370
1371	  If you don't know what to do here, say N.
1372
1373config SMP_ON_UP
1374	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1375	depends on SMP && !XIP_KERNEL && MMU
1376	default y
1377	help
1378	  SMP kernels contain instructions which fail on non-SMP processors.
1379	  Enabling this option allows the kernel to modify itself to make
1380	  these instructions safe.  Disabling it allows about 1K of space
1381	  savings.
1382
1383	  If you don't know what to do here, say Y.
1384
1385config ARM_CPU_TOPOLOGY
1386	bool "Support cpu topology definition"
1387	depends on SMP && CPU_V7
1388	default y
1389	help
1390	  Support ARM cpu topology definition. The MPIDR register defines
1391	  affinity between processors which is then used to describe the cpu
1392	  topology of an ARM System.
1393
1394config SCHED_MC
1395	bool "Multi-core scheduler support"
1396	depends on ARM_CPU_TOPOLOGY
1397	help
1398	  Multi-core scheduler support improves the CPU scheduler's decision
1399	  making when dealing with multi-core CPU chips at a cost of slightly
1400	  increased overhead in some places. If unsure say N here.
1401
1402config SCHED_SMT
1403	bool "SMT scheduler support"
1404	depends on ARM_CPU_TOPOLOGY
1405	help
1406	  Improves the CPU scheduler's decision making when dealing with
1407	  MultiThreading at a cost of slightly increased overhead in some
1408	  places. If unsure say N here.
1409
1410config HAVE_ARM_SCU
1411	bool
1412	help
1413	  This option enables support for the ARM system coherency unit
1414
1415config HAVE_ARM_ARCH_TIMER
1416	bool "Architected timer support"
1417	depends on CPU_V7
1418	select ARM_ARCH_TIMER
1419	select GENERIC_CLOCKEVENTS
1420	help
1421	  This option enables support for the ARM architected timer
1422
1423config HAVE_ARM_TWD
1424	bool
1425	depends on SMP
1426	select CLKSRC_OF if OF
1427	help
1428	  This options enables support for the ARM timer and watchdog unit
1429
1430config MCPM
1431	bool "Multi-Cluster Power Management"
1432	depends on CPU_V7 && SMP
1433	help
1434	  This option provides the common power management infrastructure
1435	  for (multi-)cluster based systems, such as big.LITTLE based
1436	  systems.
1437
1438config BIG_LITTLE
1439	bool "big.LITTLE support (Experimental)"
1440	depends on CPU_V7 && SMP
1441	select MCPM
1442	help
1443	  This option enables support selections for the big.LITTLE
1444	  system architecture.
1445
1446config BL_SWITCHER
1447	bool "big.LITTLE switcher support"
1448	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1449	select ARM_CPU_SUSPEND
1450	select CPU_PM
1451	help
1452	  The big.LITTLE "switcher" provides the core functionality to
1453	  transparently handle transition between a cluster of A15's
1454	  and a cluster of A7's in a big.LITTLE system.
1455
1456config BL_SWITCHER_DUMMY_IF
1457	tristate "Simple big.LITTLE switcher user interface"
1458	depends on BL_SWITCHER && DEBUG_KERNEL
1459	help
1460	  This is a simple and dummy char dev interface to control
1461	  the big.LITTLE switcher core code.  It is meant for
1462	  debugging purposes only.
1463
1464choice
1465	prompt "Memory split"
1466	depends on MMU
1467	default VMSPLIT_3G
1468	help
1469	  Select the desired split between kernel and user memory.
1470
1471	  If you are not absolutely sure what you are doing, leave this
1472	  option alone!
1473
1474	config VMSPLIT_3G
1475		bool "3G/1G user/kernel split"
1476	config VMSPLIT_2G
1477		bool "2G/2G user/kernel split"
1478	config VMSPLIT_1G
1479		bool "1G/3G user/kernel split"
1480endchoice
1481
1482config PAGE_OFFSET
1483	hex
1484	default PHYS_OFFSET if !MMU
1485	default 0x40000000 if VMSPLIT_1G
1486	default 0x80000000 if VMSPLIT_2G
1487	default 0xC0000000
1488
1489config NR_CPUS
1490	int "Maximum number of CPUs (2-32)"
1491	range 2 32
1492	depends on SMP
1493	default "4"
1494
1495config HOTPLUG_CPU
1496	bool "Support for hot-pluggable CPUs"
1497	depends on SMP
1498	help
1499	  Say Y here to experiment with turning CPUs off and on.  CPUs
1500	  can be controlled through /sys/devices/system/cpu.
1501
1502config ARM_PSCI
1503	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1504	depends on CPU_V7
1505	help
1506	  Say Y here if you want Linux to communicate with system firmware
1507	  implementing the PSCI specification for CPU-centric power
1508	  management operations described in ARM document number ARM DEN
1509	  0022A ("Power State Coordination Interface System Software on
1510	  ARM processors").
1511
1512# The GPIO number here must be sorted by descending number. In case of
1513# a multiplatform kernel, we just want the highest value required by the
1514# selected platforms.
1515config ARCH_NR_GPIO
1516	int
1517	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1518	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1519	default 416 if ARCH_SUNXI
1520	default 392 if ARCH_U8500
1521	default 352 if ARCH_VT8500
1522	default 264 if MACH_H4700
1523	default 0
1524	help
1525	  Maximum number of GPIOs in the system.
1526
1527	  If unsure, leave the default value.
1528
1529source kernel/Kconfig.preempt
1530
1531config HZ_FIXED
1532	int
1533	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1534		ARCH_S5PV210 || ARCH_EXYNOS4
1535	default AT91_TIMER_HZ if ARCH_AT91
1536	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1537	default 0
1538
1539choice
1540	depends on HZ_FIXED = 0
1541	prompt "Timer frequency"
1542
1543config HZ_100
1544	bool "100 Hz"
1545
1546config HZ_200
1547	bool "200 Hz"
1548
1549config HZ_250
1550	bool "250 Hz"
1551
1552config HZ_300
1553	bool "300 Hz"
1554
1555config HZ_500
1556	bool "500 Hz"
1557
1558config HZ_1000
1559	bool "1000 Hz"
1560
1561endchoice
1562
1563config HZ
1564	int
1565	default HZ_FIXED if HZ_FIXED != 0
1566	default 100 if HZ_100
1567	default 200 if HZ_200
1568	default 250 if HZ_250
1569	default 300 if HZ_300
1570	default 500 if HZ_500
1571	default 1000
1572
1573config SCHED_HRTICK
1574	def_bool HIGH_RES_TIMERS
1575
1576config THUMB2_KERNEL
1577	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1578	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1579	default y if CPU_THUMBONLY
1580	select AEABI
1581	select ARM_ASM_UNIFIED
1582	select ARM_UNWIND
1583	help
1584	  By enabling this option, the kernel will be compiled in
1585	  Thumb-2 mode. A compiler/assembler that understand the unified
1586	  ARM-Thumb syntax is needed.
1587
1588	  If unsure, say N.
1589
1590config THUMB2_AVOID_R_ARM_THM_JUMP11
1591	bool "Work around buggy Thumb-2 short branch relocations in gas"
1592	depends on THUMB2_KERNEL && MODULES
1593	default y
1594	help
1595	  Various binutils versions can resolve Thumb-2 branches to
1596	  locally-defined, preemptible global symbols as short-range "b.n"
1597	  branch instructions.
1598
1599	  This is a problem, because there's no guarantee the final
1600	  destination of the symbol, or any candidate locations for a
1601	  trampoline, are within range of the branch.  For this reason, the
1602	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1603	  relocation in modules at all, and it makes little sense to add
1604	  support.
1605
1606	  The symptom is that the kernel fails with an "unsupported
1607	  relocation" error when loading some modules.
1608
1609	  Until fixed tools are available, passing
1610	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1611	  code which hits this problem, at the cost of a bit of extra runtime
1612	  stack usage in some cases.
1613
1614	  The problem is described in more detail at:
1615	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1616
1617	  Only Thumb-2 kernels are affected.
1618
1619	  Unless you are sure your tools don't have this problem, say Y.
1620
1621config ARM_ASM_UNIFIED
1622	bool
1623
1624config AEABI
1625	bool "Use the ARM EABI to compile the kernel"
1626	help
1627	  This option allows for the kernel to be compiled using the latest
1628	  ARM ABI (aka EABI).  This is only useful if you are using a user
1629	  space environment that is also compiled with EABI.
1630
1631	  Since there are major incompatibilities between the legacy ABI and
1632	  EABI, especially with regard to structure member alignment, this
1633	  option also changes the kernel syscall calling convention to
1634	  disambiguate both ABIs and allow for backward compatibility support
1635	  (selected with CONFIG_OABI_COMPAT).
1636
1637	  To use this you need GCC version 4.0.0 or later.
1638
1639config OABI_COMPAT
1640	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1641	depends on AEABI && !THUMB2_KERNEL
1642	help
1643	  This option preserves the old syscall interface along with the
1644	  new (ARM EABI) one. It also provides a compatibility layer to
1645	  intercept syscalls that have structure arguments which layout
1646	  in memory differs between the legacy ABI and the new ARM EABI
1647	  (only for non "thumb" binaries). This option adds a tiny
1648	  overhead to all syscalls and produces a slightly larger kernel.
1649
1650	  The seccomp filter system will not be available when this is
1651	  selected, since there is no way yet to sensibly distinguish
1652	  between calling conventions during filtering.
1653
1654	  If you know you'll be using only pure EABI user space then you
1655	  can say N here. If this option is not selected and you attempt
1656	  to execute a legacy ABI binary then the result will be
1657	  UNPREDICTABLE (in fact it can be predicted that it won't work
1658	  at all). If in doubt say N.
1659
1660config ARCH_HAS_HOLES_MEMORYMODEL
1661	bool
1662
1663config ARCH_SPARSEMEM_ENABLE
1664	bool
1665
1666config ARCH_SPARSEMEM_DEFAULT
1667	def_bool ARCH_SPARSEMEM_ENABLE
1668
1669config ARCH_SELECT_MEMORY_MODEL
1670	def_bool ARCH_SPARSEMEM_ENABLE
1671
1672config HAVE_ARCH_PFN_VALID
1673	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1674
1675config HIGHMEM
1676	bool "High Memory Support"
1677	depends on MMU
1678	help
1679	  The address space of ARM processors is only 4 Gigabytes large
1680	  and it has to accommodate user address space, kernel address
1681	  space as well as some memory mapped IO. That means that, if you
1682	  have a large amount of physical memory and/or IO, not all of the
1683	  memory can be "permanently mapped" by the kernel. The physical
1684	  memory that is not permanently mapped is called "high memory".
1685
1686	  Depending on the selected kernel/user memory split, minimum
1687	  vmalloc space and actual amount of RAM, you may not need this
1688	  option which should result in a slightly faster kernel.
1689
1690	  If unsure, say n.
1691
1692config HIGHPTE
1693	bool "Allocate 2nd-level pagetables from highmem"
1694	depends on HIGHMEM
1695
1696config HW_PERF_EVENTS
1697	bool "Enable hardware performance counter support for perf events"
1698	depends on PERF_EVENTS
1699	default y
1700	help
1701	  Enable hardware performance counter support for perf events. If
1702	  disabled, perf events will use software events only.
1703
1704config SYS_SUPPORTS_HUGETLBFS
1705       def_bool y
1706       depends on ARM_LPAE
1707
1708config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1709       def_bool y
1710       depends on ARM_LPAE
1711
1712config ARCH_WANT_GENERAL_HUGETLB
1713	def_bool y
1714
1715source "mm/Kconfig"
1716
1717config FORCE_MAX_ZONEORDER
1718	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1719	range 11 64 if ARCH_SHMOBILE_LEGACY
1720	default "12" if SOC_AM33XX
1721	default "9" if SA1111 || ARCH_EFM32
1722	default "11"
1723	help
1724	  The kernel memory allocator divides physically contiguous memory
1725	  blocks into "zones", where each zone is a power of two number of
1726	  pages.  This option selects the largest power of two that the kernel
1727	  keeps in the memory allocator.  If you need to allocate very large
1728	  blocks of physically contiguous memory, then you may need to
1729	  increase this value.
1730
1731	  This config option is actually maximum order plus one. For example,
1732	  a value of 11 means that the largest free memory block is 2^10 pages.
1733
1734config ALIGNMENT_TRAP
1735	bool
1736	depends on CPU_CP15_MMU
1737	default y if !ARCH_EBSA110
1738	select HAVE_PROC_CPU if PROC_FS
1739	help
1740	  ARM processors cannot fetch/store information which is not
1741	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1742	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1743	  fetch/store instructions will be emulated in software if you say
1744	  here, which has a severe performance impact. This is necessary for
1745	  correct operation of some network protocols. With an IP-only
1746	  configuration it is safe to say N, otherwise say Y.
1747
1748config UACCESS_WITH_MEMCPY
1749	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1750	depends on MMU
1751	default y if CPU_FEROCEON
1752	help
1753	  Implement faster copy_to_user and clear_user methods for CPU
1754	  cores where a 8-word STM instruction give significantly higher
1755	  memory write throughput than a sequence of individual 32bit stores.
1756
1757	  A possible side effect is a slight increase in scheduling latency
1758	  between threads sharing the same address space if they invoke
1759	  such copy operations with large buffers.
1760
1761	  However, if the CPU data cache is using a write-allocate mode,
1762	  this option is unlikely to provide any performance gain.
1763
1764config SECCOMP
1765	bool
1766	prompt "Enable seccomp to safely compute untrusted bytecode"
1767	---help---
1768	  This kernel feature is useful for number crunching applications
1769	  that may need to compute untrusted bytecode during their
1770	  execution. By using pipes or other transports made available to
1771	  the process as file descriptors supporting the read/write
1772	  syscalls, it's possible to isolate those applications in
1773	  their own address space using seccomp. Once seccomp is
1774	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1775	  and the task is only allowed to execute a few safe syscalls
1776	  defined by each seccomp mode.
1777
1778config SWIOTLB
1779	def_bool y
1780
1781config IOMMU_HELPER
1782	def_bool SWIOTLB
1783
1784config XEN_DOM0
1785	def_bool y
1786	depends on XEN
1787
1788config XEN
1789	bool "Xen guest support on ARM (EXPERIMENTAL)"
1790	depends on ARM && AEABI && OF
1791	depends on CPU_V7 && !CPU_V6
1792	depends on !GENERIC_ATOMIC64
1793	depends on MMU
1794	select ARCH_DMA_ADDR_T_64BIT
1795	select ARM_PSCI
1796	select SWIOTLB_XEN
1797	help
1798	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1799
1800endmenu
1801
1802menu "Boot options"
1803
1804config USE_OF
1805	bool "Flattened Device Tree support"
1806	select IRQ_DOMAIN
1807	select OF
1808	select OF_EARLY_FLATTREE
1809	select OF_RESERVED_MEM
1810	help
1811	  Include support for flattened device tree machine descriptions.
1812
1813config ATAGS
1814	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1815	default y
1816	help
1817	  This is the traditional way of passing data to the kernel at boot
1818	  time. If you are solely relying on the flattened device tree (or
1819	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1820	  to remove ATAGS support from your kernel binary.  If unsure,
1821	  leave this to y.
1822
1823config DEPRECATED_PARAM_STRUCT
1824	bool "Provide old way to pass kernel parameters"
1825	depends on ATAGS
1826	help
1827	  This was deprecated in 2001 and announced to live on for 5 years.
1828	  Some old boot loaders still use this way.
1829
1830# Compressed boot loader in ROM.  Yes, we really want to ask about
1831# TEXT and BSS so we preserve their values in the config files.
1832config ZBOOT_ROM_TEXT
1833	hex "Compressed ROM boot loader base address"
1834	default "0"
1835	help
1836	  The physical address at which the ROM-able zImage is to be
1837	  placed in the target.  Platforms which normally make use of
1838	  ROM-able zImage formats normally set this to a suitable
1839	  value in their defconfig file.
1840
1841	  If ZBOOT_ROM is not enabled, this has no effect.
1842
1843config ZBOOT_ROM_BSS
1844	hex "Compressed ROM boot loader BSS address"
1845	default "0"
1846	help
1847	  The base address of an area of read/write memory in the target
1848	  for the ROM-able zImage which must be available while the
1849	  decompressor is running. It must be large enough to hold the
1850	  entire decompressed kernel plus an additional 128 KiB.
1851	  Platforms which normally make use of ROM-able zImage formats
1852	  normally set this to a suitable value in their defconfig file.
1853
1854	  If ZBOOT_ROM is not enabled, this has no effect.
1855
1856config ZBOOT_ROM
1857	bool "Compressed boot loader in ROM/flash"
1858	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1859	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1860	help
1861	  Say Y here if you intend to execute your compressed kernel image
1862	  (zImage) directly from ROM or flash.  If unsure, say N.
1863
1864choice
1865	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1866	depends on ZBOOT_ROM && ARCH_SH7372
1867	default ZBOOT_ROM_NONE
1868	help
1869	  Include experimental SD/MMC loading code in the ROM-able zImage.
1870	  With this enabled it is possible to write the ROM-able zImage
1871	  kernel image to an MMC or SD card and boot the kernel straight
1872	  from the reset vector. At reset the processor Mask ROM will load
1873	  the first part of the ROM-able zImage which in turn loads the
1874	  rest the kernel image to RAM.
1875
1876config ZBOOT_ROM_NONE
1877	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1878	help
1879	  Do not load image from SD or MMC
1880
1881config ZBOOT_ROM_MMCIF
1882	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1883	help
1884	  Load image from MMCIF hardware block.
1885
1886config ZBOOT_ROM_SH_MOBILE_SDHI
1887	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1888	help
1889	  Load image from SDHI hardware block
1890
1891endchoice
1892
1893config ARM_APPENDED_DTB
1894	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1895	depends on OF
1896	help
1897	  With this option, the boot code will look for a device tree binary
1898	  (DTB) appended to zImage
1899	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1900
1901	  This is meant as a backward compatibility convenience for those
1902	  systems with a bootloader that can't be upgraded to accommodate
1903	  the documented boot protocol using a device tree.
1904
1905	  Beware that there is very little in terms of protection against
1906	  this option being confused by leftover garbage in memory that might
1907	  look like a DTB header after a reboot if no actual DTB is appended
1908	  to zImage.  Do not leave this option active in a production kernel
1909	  if you don't intend to always append a DTB.  Proper passing of the
1910	  location into r2 of a bootloader provided DTB is always preferable
1911	  to this option.
1912
1913config ARM_ATAG_DTB_COMPAT
1914	bool "Supplement the appended DTB with traditional ATAG information"
1915	depends on ARM_APPENDED_DTB
1916	help
1917	  Some old bootloaders can't be updated to a DTB capable one, yet
1918	  they provide ATAGs with memory configuration, the ramdisk address,
1919	  the kernel cmdline string, etc.  Such information is dynamically
1920	  provided by the bootloader and can't always be stored in a static
1921	  DTB.  To allow a device tree enabled kernel to be used with such
1922	  bootloaders, this option allows zImage to extract the information
1923	  from the ATAG list and store it at run time into the appended DTB.
1924
1925choice
1926	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1927	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1928
1929config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1930	bool "Use bootloader kernel arguments if available"
1931	help
1932	  Uses the command-line options passed by the boot loader instead of
1933	  the device tree bootargs property. If the boot loader doesn't provide
1934	  any, the device tree bootargs property will be used.
1935
1936config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1937	bool "Extend with bootloader kernel arguments"
1938	help
1939	  The command-line arguments provided by the boot loader will be
1940	  appended to the the device tree bootargs property.
1941
1942endchoice
1943
1944config CMDLINE
1945	string "Default kernel command string"
1946	default ""
1947	help
1948	  On some architectures (EBSA110 and CATS), there is currently no way
1949	  for the boot loader to pass arguments to the kernel. For these
1950	  architectures, you should supply some command-line options at build
1951	  time by entering them here. As a minimum, you should specify the
1952	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
1953
1954choice
1955	prompt "Kernel command line type" if CMDLINE != ""
1956	default CMDLINE_FROM_BOOTLOADER
1957	depends on ATAGS
1958
1959config CMDLINE_FROM_BOOTLOADER
1960	bool "Use bootloader kernel arguments if available"
1961	help
1962	  Uses the command-line options passed by the boot loader. If
1963	  the boot loader doesn't provide any, the default kernel command
1964	  string provided in CMDLINE will be used.
1965
1966config CMDLINE_EXTEND
1967	bool "Extend bootloader kernel arguments"
1968	help
1969	  The command-line arguments provided by the boot loader will be
1970	  appended to the default kernel command string.
1971
1972config CMDLINE_FORCE
1973	bool "Always use the default kernel command string"
1974	help
1975	  Always use the default kernel command string, even if the boot
1976	  loader passes other arguments to the kernel.
1977	  This is useful if you cannot or don't want to change the
1978	  command-line options your boot loader passes to the kernel.
1979endchoice
1980
1981config XIP_KERNEL
1982	bool "Kernel Execute-In-Place from ROM"
1983	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1984	help
1985	  Execute-In-Place allows the kernel to run from non-volatile storage
1986	  directly addressable by the CPU, such as NOR flash. This saves RAM
1987	  space since the text section of the kernel is not loaded from flash
1988	  to RAM.  Read-write sections, such as the data section and stack,
1989	  are still copied to RAM.  The XIP kernel is not compressed since
1990	  it has to run directly from flash, so it will take more space to
1991	  store it.  The flash address used to link the kernel object files,
1992	  and for storing it, is configuration dependent. Therefore, if you
1993	  say Y here, you must know the proper physical address where to
1994	  store the kernel image depending on your own flash memory usage.
1995
1996	  Also note that the make target becomes "make xipImage" rather than
1997	  "make zImage" or "make Image".  The final kernel binary to put in
1998	  ROM memory will be arch/arm/boot/xipImage.
1999
2000	  If unsure, say N.
2001
2002config XIP_PHYS_ADDR
2003	hex "XIP Kernel Physical Location"
2004	depends on XIP_KERNEL
2005	default "0x00080000"
2006	help
2007	  This is the physical address in your flash memory the kernel will
2008	  be linked for and stored to.  This address is dependent on your
2009	  own flash usage.
2010
2011config KEXEC
2012	bool "Kexec system call (EXPERIMENTAL)"
2013	depends on (!SMP || PM_SLEEP_SMP)
2014	help
2015	  kexec is a system call that implements the ability to shutdown your
2016	  current kernel, and to start another kernel.  It is like a reboot
2017	  but it is independent of the system firmware.   And like a reboot
2018	  you can start any kernel with it, not just Linux.
2019
2020	  It is an ongoing process to be certain the hardware in a machine
2021	  is properly shutdown, so do not be surprised if this code does not
2022	  initially work for you.
2023
2024config ATAGS_PROC
2025	bool "Export atags in procfs"
2026	depends on ATAGS && KEXEC
2027	default y
2028	help
2029	  Should the atags used to boot the kernel be exported in an "atags"
2030	  file in procfs. Useful with kexec.
2031
2032config CRASH_DUMP
2033	bool "Build kdump crash kernel (EXPERIMENTAL)"
2034	help
2035	  Generate crash dump after being started by kexec. This should
2036	  be normally only set in special crash dump kernels which are
2037	  loaded in the main kernel with kexec-tools into a specially
2038	  reserved region and then later executed after a crash by
2039	  kdump/kexec. The crash dump kernel must be compiled to a
2040	  memory address not used by the main kernel
2041
2042	  For more details see Documentation/kdump/kdump.txt
2043
2044config AUTO_ZRELADDR
2045	bool "Auto calculation of the decompressed kernel image address"
2046	help
2047	  ZRELADDR is the physical address where the decompressed kernel
2048	  image will be placed. If AUTO_ZRELADDR is selected, the address
2049	  will be determined at run-time by masking the current IP with
2050	  0xf8000000. This assumes the zImage being placed in the first 128MB
2051	  from start of memory.
2052
2053endmenu
2054
2055menu "CPU Power Management"
2056
2057source "drivers/cpufreq/Kconfig"
2058
2059source "drivers/cpuidle/Kconfig"
2060
2061endmenu
2062
2063menu "Floating point emulation"
2064
2065comment "At least one emulation must be selected"
2066
2067config FPE_NWFPE
2068	bool "NWFPE math emulation"
2069	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2070	---help---
2071	  Say Y to include the NWFPE floating point emulator in the kernel.
2072	  This is necessary to run most binaries. Linux does not currently
2073	  support floating point hardware so you need to say Y here even if
2074	  your machine has an FPA or floating point co-processor podule.
2075
2076	  You may say N here if you are going to load the Acorn FPEmulator
2077	  early in the bootup.
2078
2079config FPE_NWFPE_XP
2080	bool "Support extended precision"
2081	depends on FPE_NWFPE
2082	help
2083	  Say Y to include 80-bit support in the kernel floating-point
2084	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2085	  Note that gcc does not generate 80-bit operations by default,
2086	  so in most cases this option only enlarges the size of the
2087	  floating point emulator without any good reason.
2088
2089	  You almost surely want to say N here.
2090
2091config FPE_FASTFPE
2092	bool "FastFPE math emulation (EXPERIMENTAL)"
2093	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2094	---help---
2095	  Say Y here to include the FAST floating point emulator in the kernel.
2096	  This is an experimental much faster emulator which now also has full
2097	  precision for the mantissa.  It does not support any exceptions.
2098	  It is very simple, and approximately 3-6 times faster than NWFPE.
2099
2100	  It should be sufficient for most programs.  It may be not suitable
2101	  for scientific calculations, but you have to check this for yourself.
2102	  If you do not feel you need a faster FP emulation you should better
2103	  choose NWFPE.
2104
2105config VFP
2106	bool "VFP-format floating point maths"
2107	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2108	help
2109	  Say Y to include VFP support code in the kernel. This is needed
2110	  if your hardware includes a VFP unit.
2111
2112	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2113	  release notes and additional status information.
2114
2115	  Say N if your target does not have VFP hardware.
2116
2117config VFPv3
2118	bool
2119	depends on VFP
2120	default y if CPU_V7
2121
2122config NEON
2123	bool "Advanced SIMD (NEON) Extension support"
2124	depends on VFPv3 && CPU_V7
2125	help
2126	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2127	  Extension.
2128
2129config KERNEL_MODE_NEON
2130	bool "Support for NEON in kernel mode"
2131	depends on NEON && AEABI
2132	help
2133	  Say Y to include support for NEON in kernel mode.
2134
2135endmenu
2136
2137menu "Userspace binary formats"
2138
2139source "fs/Kconfig.binfmt"
2140
2141config ARTHUR
2142	tristate "RISC OS personality"
2143	depends on !AEABI
2144	help
2145	  Say Y here to include the kernel code necessary if you want to run
2146	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2147	  experimental; if this sounds frightening, say N and sleep in peace.
2148	  You can also say M here to compile this support as a module (which
2149	  will be called arthur).
2150
2151endmenu
2152
2153menu "Power management options"
2154
2155source "kernel/power/Kconfig"
2156
2157config ARCH_SUSPEND_POSSIBLE
2158	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2159		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2160	def_bool y
2161
2162config ARM_CPU_SUSPEND
2163	def_bool PM_SLEEP
2164
2165config ARCH_HIBERNATION_POSSIBLE
2166	bool
2167	depends on MMU
2168	default y if ARCH_SUSPEND_POSSIBLE
2169
2170endmenu
2171
2172source "net/Kconfig"
2173
2174source "drivers/Kconfig"
2175
2176source "fs/Kconfig"
2177
2178source "arch/arm/Kconfig.debug"
2179
2180source "security/Kconfig"
2181
2182source "crypto/Kconfig"
2183
2184source "lib/Kconfig"
2185
2186source "arch/arm/kvm/Kconfig"
2187