xref: /linux/arch/arm/Kconfig (revision 00a6d7b6762c27d441e9ac8faff36384bc0fc180)
1config ARM
2	bool
3	default y
4	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7	select ARCH_HAVE_CUSTOM_GPIO_H
8	select ARCH_MIGHT_HAVE_PC_PARPORT
9	select ARCH_USE_BUILTIN_BSWAP
10	select ARCH_USE_CMPXCHG_LOCKREF
11	select ARCH_WANT_IPC_PARSE_VERSION
12	select BUILDTIME_EXTABLE_SORT if MMU
13	select CLONE_BACKWARDS
14	select CPU_PM if (SUSPEND || CPU_IDLE)
15	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
16	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18	select GENERIC_IDLE_POLL_SETUP
19	select GENERIC_IRQ_PROBE
20	select GENERIC_IRQ_SHOW
21	select GENERIC_PCI_IOMAP
22	select GENERIC_SCHED_CLOCK
23	select GENERIC_SMP_IDLE_THREAD
24	select GENERIC_STRNCPY_FROM_USER
25	select GENERIC_STRNLEN_USER
26	select HARDIRQS_SW_RESEND
27	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
28	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
29	select HAVE_ARCH_KGDB
30	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
31	select HAVE_ARCH_TRACEHOOK
32	select HAVE_BPF_JIT
33	select HAVE_CC_STACKPROTECTOR
34	select HAVE_CONTEXT_TRACKING
35	select HAVE_C_RECORDMCOUNT
36	select HAVE_DEBUG_KMEMLEAK
37	select HAVE_DMA_API_DEBUG
38	select HAVE_DMA_ATTRS
39	select HAVE_DMA_CONTIGUOUS if MMU
40	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
41	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
42	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
43	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
44	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
45	select HAVE_GENERIC_DMA_COHERENT
46	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47	select HAVE_IDE if PCI || ISA || PCMCIA
48	select HAVE_IRQ_TIME_ACCOUNTING
49	select HAVE_KERNEL_GZIP
50	select HAVE_KERNEL_LZ4
51	select HAVE_KERNEL_LZMA
52	select HAVE_KERNEL_LZO
53	select HAVE_KERNEL_XZ
54	select HAVE_KPROBES if !XIP_KERNEL
55	select HAVE_KRETPROBES if (HAVE_KPROBES)
56	select HAVE_MEMBLOCK
57	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
59	select HAVE_PERF_EVENTS
60	select HAVE_PERF_REGS
61	select HAVE_PERF_USER_STACK_DUMP
62	select HAVE_REGS_AND_STACK_ACCESS_API
63	select HAVE_SYSCALL_TRACEPOINTS
64	select HAVE_UID16
65	select HAVE_VIRT_CPU_ACCOUNTING_GEN
66	select IRQ_FORCED_THREADING
67	select KTIME_SCALAR
68	select MODULES_USE_ELF_REL
69	select NO_BOOTMEM
70	select OLD_SIGACTION
71	select OLD_SIGSUSPEND3
72	select PERF_USE_VMALLOC
73	select RTC_LIB
74	select SYS_SUPPORTS_APM_EMULATION
75	# Above selects are sorted alphabetically; please add new ones
76	# according to that.  Thanks.
77	help
78	  The ARM series is a line of low-power-consumption RISC chip designs
79	  licensed by ARM Ltd and targeted at embedded applications and
80	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
81	  manufactured, but legacy ARM-based PC hardware remains popular in
82	  Europe.  There is an ARM Linux project with a web page at
83	  <http://www.arm.linux.org.uk/>.
84
85config ARM_HAS_SG_CHAIN
86	bool
87
88config NEED_SG_DMA_LENGTH
89	bool
90
91config ARM_DMA_USE_IOMMU
92	bool
93	select ARM_HAS_SG_CHAIN
94	select NEED_SG_DMA_LENGTH
95
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100	range 4 9
101	default 8
102	help
103	  DMA mapping framework by default aligns all buffers to the smallest
104	  PAGE_SIZE order which is greater than or equal to the requested buffer
105	  size. This works well for buffers up to a few hundreds kilobytes, but
106	  for larger buffers it just a waste of address space. Drivers which has
107	  relatively small addressing window (like 64Mib) might run out of
108	  virtual space with just a few allocations.
109
110	  With this parameter you can specify the maximum PAGE_SIZE order for
111	  DMA IOMMU buffers. Larger buffers will be aligned only to this
112	  specified order. The order is expressed as a power of two multiplied
113	  by the PAGE_SIZE.
114
115endif
116
117config MIGHT_HAVE_PCI
118	bool
119
120config SYS_SUPPORTS_APM_EMULATION
121	bool
122
123config HAVE_TCM
124	bool
125	select GENERIC_ALLOCATOR
126
127config HAVE_PROC_CPU
128	bool
129
130config NO_IOPORT_MAP
131	bool
132
133config EISA
134	bool
135	---help---
136	  The Extended Industry Standard Architecture (EISA) bus was
137	  developed as an open alternative to the IBM MicroChannel bus.
138
139	  The EISA bus provided some of the features of the IBM MicroChannel
140	  bus while maintaining backward compatibility with cards made for
141	  the older ISA bus.  The EISA bus saw limited use between 1988 and
142	  1995 when it was made obsolete by the PCI bus.
143
144	  Say Y here if you are building a kernel for an EISA-based machine.
145
146	  Otherwise, say N.
147
148config SBUS
149	bool
150
151config STACKTRACE_SUPPORT
152	bool
153	default y
154
155config HAVE_LATENCYTOP_SUPPORT
156	bool
157	depends on !SMP
158	default y
159
160config LOCKDEP_SUPPORT
161	bool
162	default y
163
164config TRACE_IRQFLAGS_SUPPORT
165	bool
166	default y
167
168config RWSEM_GENERIC_SPINLOCK
169	bool
170	default y
171
172config RWSEM_XCHGADD_ALGORITHM
173	bool
174
175config ARCH_HAS_ILOG2_U32
176	bool
177
178config ARCH_HAS_ILOG2_U64
179	bool
180
181config ARCH_HAS_CPUFREQ
182	bool
183	help
184	  Internal node to signify that the ARCH has CPUFREQ support
185	  and that the relevant menu configurations are displayed for
186	  it.
187
188config ARCH_HAS_BANDGAP
189	bool
190
191config GENERIC_HWEIGHT
192	bool
193	default y
194
195config GENERIC_CALIBRATE_DELAY
196	bool
197	default y
198
199config ARCH_MAY_HAVE_PC_FDC
200	bool
201
202config ZONE_DMA
203	bool
204
205config NEED_DMA_MAP_STATE
206       def_bool y
207
208config ARCH_SUPPORTS_UPROBES
209	def_bool y
210
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212	bool
213
214config GENERIC_ISA_DMA
215	bool
216
217config FIQ
218	bool
219
220config NEED_RET_TO_USER
221	bool
222
223config ARCH_MTD_XIP
224	bool
225
226config VECTORS_BASE
227	hex
228	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
229	default DRAM_BASE if REMAP_VECTORS_TO_RAM
230	default 0x00000000
231	help
232	  The base address of exception vectors.  This must be two pages
233	  in size.
234
235config ARM_PATCH_PHYS_VIRT
236	bool "Patch physical to virtual translations at runtime" if EMBEDDED
237	default y
238	depends on !XIP_KERNEL && MMU
239	depends on !ARCH_REALVIEW || !SPARSEMEM
240	help
241	  Patch phys-to-virt and virt-to-phys translation functions at
242	  boot and module load time according to the position of the
243	  kernel in system memory.
244
245	  This can only be used with non-XIP MMU kernels where the base
246	  of physical memory is at a 16MB boundary.
247
248	  Only disable this option if you know that you do not require
249	  this feature (eg, building a kernel for a single machine) and
250	  you need to shrink the kernel to the minimal size.
251
252config NEED_MACH_GPIO_H
253	bool
254	help
255	  Select this when mach/gpio.h is required to provide special
256	  definitions for this platform. The need for mach/gpio.h should
257	  be avoided when possible.
258
259config NEED_MACH_IO_H
260	bool
261	help
262	  Select this when mach/io.h is required to provide special
263	  definitions for this platform.  The need for mach/io.h should
264	  be avoided when possible.
265
266config NEED_MACH_MEMORY_H
267	bool
268	help
269	  Select this when mach/memory.h is required to provide special
270	  definitions for this platform.  The need for mach/memory.h should
271	  be avoided when possible.
272
273config PHYS_OFFSET
274	hex "Physical address of main memory" if MMU
275	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
276	default DRAM_BASE if !MMU
277	help
278	  Please provide the physical address corresponding to the
279	  location of main memory in your system.
280
281config GENERIC_BUG
282	def_bool y
283	depends on BUG
284
285source "init/Kconfig"
286
287source "kernel/Kconfig.freezer"
288
289menu "System Type"
290
291config MMU
292	bool "MMU-based Paged Memory Management Support"
293	default y
294	help
295	  Select if you want MMU-based virtualised addressing space
296	  support by paged memory management. If unsure, say 'Y'.
297
298#
299# The "ARM system type" choice list is ordered alphabetically by option
300# text.  Please add new entries in the option alphabetic order.
301#
302choice
303	prompt "ARM system type"
304	default ARCH_VERSATILE if !MMU
305	default ARCH_MULTIPLATFORM if MMU
306
307config ARCH_MULTIPLATFORM
308	bool "Allow multiple platforms to be selected"
309	depends on MMU
310	select ARCH_WANT_OPTIONAL_GPIOLIB
311	select ARM_HAS_SG_CHAIN
312	select ARM_PATCH_PHYS_VIRT
313	select AUTO_ZRELADDR
314	select CLKSRC_OF
315	select COMMON_CLK
316	select GENERIC_CLOCKEVENTS
317	select MULTI_IRQ_HANDLER
318	select SPARSE_IRQ
319	select USE_OF
320
321config ARCH_INTEGRATOR
322	bool "ARM Ltd. Integrator family"
323	select ARCH_HAS_CPUFREQ
324	select ARM_AMBA
325	select ARM_PATCH_PHYS_VIRT
326	select AUTO_ZRELADDR
327	select COMMON_CLK
328	select COMMON_CLK_VERSATILE
329	select GENERIC_CLOCKEVENTS
330	select HAVE_TCM
331	select ICST
332	select MULTI_IRQ_HANDLER
333	select NEED_MACH_MEMORY_H
334	select PLAT_VERSATILE
335	select SPARSE_IRQ
336	select USE_OF
337	select VERSATILE_FPGA_IRQ
338	help
339	  Support for ARM's Integrator platform.
340
341config ARCH_REALVIEW
342	bool "ARM Ltd. RealView family"
343	select ARCH_WANT_OPTIONAL_GPIOLIB
344	select ARM_AMBA
345	select ARM_TIMER_SP804
346	select COMMON_CLK
347	select COMMON_CLK_VERSATILE
348	select GENERIC_CLOCKEVENTS
349	select GPIO_PL061 if GPIOLIB
350	select ICST
351	select NEED_MACH_MEMORY_H
352	select PLAT_VERSATILE
353	select PLAT_VERSATILE_CLCD
354	help
355	  This enables support for ARM Ltd RealView boards.
356
357config ARCH_VERSATILE
358	bool "ARM Ltd. Versatile family"
359	select ARCH_WANT_OPTIONAL_GPIOLIB
360	select ARM_AMBA
361	select ARM_TIMER_SP804
362	select ARM_VIC
363	select CLKDEV_LOOKUP
364	select GENERIC_CLOCKEVENTS
365	select HAVE_MACH_CLKDEV
366	select ICST
367	select PLAT_VERSATILE
368	select PLAT_VERSATILE_CLCD
369	select PLAT_VERSATILE_CLOCK
370	select VERSATILE_FPGA_IRQ
371	help
372	  This enables support for ARM Ltd Versatile board.
373
374config ARCH_AT91
375	bool "Atmel AT91"
376	select ARCH_REQUIRE_GPIOLIB
377	select CLKDEV_LOOKUP
378	select IRQ_DOMAIN
379	select NEED_MACH_GPIO_H
380	select NEED_MACH_IO_H if PCCARD
381	select PINCTRL
382	select PINCTRL_AT91 if USE_OF
383	help
384	  This enables support for systems based on Atmel
385	  AT91RM9200 and AT91SAM9* processors.
386
387config ARCH_CLPS711X
388	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
389	select ARCH_REQUIRE_GPIOLIB
390	select AUTO_ZRELADDR
391	select CLKSRC_MMIO
392	select COMMON_CLK
393	select CPU_ARM720T
394	select GENERIC_CLOCKEVENTS
395	select MFD_SYSCON
396	help
397	  Support for Cirrus Logic 711x/721x/731x based boards.
398
399config ARCH_GEMINI
400	bool "Cortina Systems Gemini"
401	select ARCH_REQUIRE_GPIOLIB
402	select CLKSRC_MMIO
403	select CPU_FA526
404	select GENERIC_CLOCKEVENTS
405	help
406	  Support for the Cortina Systems Gemini family SoCs
407
408config ARCH_EBSA110
409	bool "EBSA-110"
410	select ARCH_USES_GETTIMEOFFSET
411	select CPU_SA110
412	select ISA
413	select NEED_MACH_IO_H
414	select NEED_MACH_MEMORY_H
415	select NO_IOPORT_MAP
416	help
417	  This is an evaluation board for the StrongARM processor available
418	  from Digital. It has limited hardware on-board, including an
419	  Ethernet interface, two PCMCIA sockets, two serial ports and a
420	  parallel port.
421
422config ARCH_EFM32
423	bool "Energy Micro efm32"
424	depends on !MMU
425	select ARCH_REQUIRE_GPIOLIB
426	select ARM_NVIC
427	select AUTO_ZRELADDR
428	select CLKSRC_OF
429	select COMMON_CLK
430	select CPU_V7M
431	select GENERIC_CLOCKEVENTS
432	select NO_DMA
433	select NO_IOPORT_MAP
434	select SPARSE_IRQ
435	select USE_OF
436	help
437	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
438	  processors.
439
440config ARCH_EP93XX
441	bool "EP93xx-based"
442	select ARCH_HAS_HOLES_MEMORYMODEL
443	select ARCH_REQUIRE_GPIOLIB
444	select ARCH_USES_GETTIMEOFFSET
445	select ARM_AMBA
446	select ARM_VIC
447	select CLKDEV_LOOKUP
448	select CPU_ARM920T
449	select NEED_MACH_MEMORY_H
450	help
451	  This enables support for the Cirrus EP93xx series of CPUs.
452
453config ARCH_FOOTBRIDGE
454	bool "FootBridge"
455	select CPU_SA110
456	select FOOTBRIDGE
457	select GENERIC_CLOCKEVENTS
458	select HAVE_IDE
459	select NEED_MACH_IO_H if !MMU
460	select NEED_MACH_MEMORY_H
461	help
462	  Support for systems based on the DC21285 companion chip
463	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
464
465config ARCH_NETX
466	bool "Hilscher NetX based"
467	select ARM_VIC
468	select CLKSRC_MMIO
469	select CPU_ARM926T
470	select GENERIC_CLOCKEVENTS
471	help
472	  This enables support for systems based on the Hilscher NetX Soc
473
474config ARCH_IOP13XX
475	bool "IOP13xx-based"
476	depends on MMU
477	select CPU_XSC3
478	select NEED_MACH_MEMORY_H
479	select NEED_RET_TO_USER
480	select PCI
481	select PLAT_IOP
482	select VMSPLIT_1G
483	help
484	  Support for Intel's IOP13XX (XScale) family of processors.
485
486config ARCH_IOP32X
487	bool "IOP32x-based"
488	depends on MMU
489	select ARCH_REQUIRE_GPIOLIB
490	select CPU_XSCALE
491	select GPIO_IOP
492	select NEED_RET_TO_USER
493	select PCI
494	select PLAT_IOP
495	help
496	  Support for Intel's 80219 and IOP32X (XScale) family of
497	  processors.
498
499config ARCH_IOP33X
500	bool "IOP33x-based"
501	depends on MMU
502	select ARCH_REQUIRE_GPIOLIB
503	select CPU_XSCALE
504	select GPIO_IOP
505	select NEED_RET_TO_USER
506	select PCI
507	select PLAT_IOP
508	help
509	  Support for Intel's IOP33X (XScale) family of processors.
510
511config ARCH_IXP4XX
512	bool "IXP4xx-based"
513	depends on MMU
514	select ARCH_HAS_DMA_SET_COHERENT_MASK
515	select ARCH_REQUIRE_GPIOLIB
516	select ARCH_SUPPORTS_BIG_ENDIAN
517	select CLKSRC_MMIO
518	select CPU_XSCALE
519	select DMABOUNCE if PCI
520	select GENERIC_CLOCKEVENTS
521	select MIGHT_HAVE_PCI
522	select NEED_MACH_IO_H
523	select USB_EHCI_BIG_ENDIAN_DESC
524	select USB_EHCI_BIG_ENDIAN_MMIO
525	help
526	  Support for Intel's IXP4XX (XScale) family of processors.
527
528config ARCH_DOVE
529	bool "Marvell Dove"
530	select ARCH_REQUIRE_GPIOLIB
531	select CPU_PJ4
532	select GENERIC_CLOCKEVENTS
533	select MIGHT_HAVE_PCI
534	select MVEBU_MBUS
535	select PINCTRL
536	select PINCTRL_DOVE
537	select PLAT_ORION_LEGACY
538	help
539	  Support for the Marvell Dove SoC 88AP510
540
541config ARCH_KIRKWOOD
542	bool "Marvell Kirkwood"
543	select ARCH_HAS_CPUFREQ
544	select ARCH_REQUIRE_GPIOLIB
545	select CPU_FEROCEON
546	select GENERIC_CLOCKEVENTS
547	select MVEBU_MBUS
548	select PCI
549	select PCI_QUIRKS
550	select PINCTRL
551	select PINCTRL_KIRKWOOD
552	select PLAT_ORION_LEGACY
553	help
554	  Support for the following Marvell Kirkwood series SoCs:
555	  88F6180, 88F6192 and 88F6281.
556
557config ARCH_MV78XX0
558	bool "Marvell MV78xx0"
559	select ARCH_REQUIRE_GPIOLIB
560	select CPU_FEROCEON
561	select GENERIC_CLOCKEVENTS
562	select MVEBU_MBUS
563	select PCI
564	select PLAT_ORION_LEGACY
565	help
566	  Support for the following Marvell MV78xx0 series SoCs:
567	  MV781x0, MV782x0.
568
569config ARCH_ORION5X
570	bool "Marvell Orion"
571	depends on MMU
572	select ARCH_REQUIRE_GPIOLIB
573	select CPU_FEROCEON
574	select GENERIC_CLOCKEVENTS
575	select MVEBU_MBUS
576	select PCI
577	select PLAT_ORION_LEGACY
578	help
579	  Support for the following Marvell Orion 5x series SoCs:
580	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
581	  Orion-2 (5281), Orion-1-90 (6183).
582
583config ARCH_MMP
584	bool "Marvell PXA168/910/MMP2"
585	depends on MMU
586	select ARCH_REQUIRE_GPIOLIB
587	select CLKDEV_LOOKUP
588	select GENERIC_ALLOCATOR
589	select GENERIC_CLOCKEVENTS
590	select GPIO_PXA
591	select IRQ_DOMAIN
592	select MULTI_IRQ_HANDLER
593	select PINCTRL
594	select PLAT_PXA
595	select SPARSE_IRQ
596	help
597	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
598
599config ARCH_KS8695
600	bool "Micrel/Kendin KS8695"
601	select ARCH_REQUIRE_GPIOLIB
602	select CLKSRC_MMIO
603	select CPU_ARM922T
604	select GENERIC_CLOCKEVENTS
605	select NEED_MACH_MEMORY_H
606	help
607	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
608	  System-on-Chip devices.
609
610config ARCH_W90X900
611	bool "Nuvoton W90X900 CPU"
612	select ARCH_REQUIRE_GPIOLIB
613	select CLKDEV_LOOKUP
614	select CLKSRC_MMIO
615	select CPU_ARM926T
616	select GENERIC_CLOCKEVENTS
617	help
618	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
619	  At present, the w90x900 has been renamed nuc900, regarding
620	  the ARM series product line, you can login the following
621	  link address to know more.
622
623	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
624		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
625
626config ARCH_LPC32XX
627	bool "NXP LPC32XX"
628	select ARCH_REQUIRE_GPIOLIB
629	select ARM_AMBA
630	select CLKDEV_LOOKUP
631	select CLKSRC_MMIO
632	select CPU_ARM926T
633	select GENERIC_CLOCKEVENTS
634	select HAVE_IDE
635	select USE_OF
636	help
637	  Support for the NXP LPC32XX family of processors
638
639config ARCH_PXA
640	bool "PXA2xx/PXA3xx-based"
641	depends on MMU
642	select ARCH_HAS_CPUFREQ
643	select ARCH_MTD_XIP
644	select ARCH_REQUIRE_GPIOLIB
645	select ARM_CPU_SUSPEND if PM
646	select AUTO_ZRELADDR
647	select CLKDEV_LOOKUP
648	select CLKSRC_MMIO
649	select GENERIC_CLOCKEVENTS
650	select GPIO_PXA
651	select HAVE_IDE
652	select MULTI_IRQ_HANDLER
653	select PLAT_PXA
654	select SPARSE_IRQ
655	help
656	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
657
658config ARCH_MSM
659	bool "Qualcomm MSM (non-multiplatform)"
660	select ARCH_REQUIRE_GPIOLIB
661	select COMMON_CLK
662	select GENERIC_CLOCKEVENTS
663	help
664	  Support for Qualcomm MSM/QSD based systems.  This runs on the
665	  apps processor of the MSM/QSD and depends on a shared memory
666	  interface to the modem processor which runs the baseband
667	  stack and controls some vital subsystems
668	  (clock and power control, etc).
669
670config ARCH_SHMOBILE_LEGACY
671	bool "Renesas ARM SoCs (non-multiplatform)"
672	select ARCH_SHMOBILE
673	select ARM_PATCH_PHYS_VIRT
674	select CLKDEV_LOOKUP
675	select GENERIC_CLOCKEVENTS
676	select HAVE_ARM_SCU if SMP
677	select HAVE_ARM_TWD if SMP
678	select HAVE_MACH_CLKDEV
679	select HAVE_SMP
680	select MIGHT_HAVE_CACHE_L2X0
681	select MULTI_IRQ_HANDLER
682	select NO_IOPORT_MAP
683	select PINCTRL
684	select PM_GENERIC_DOMAINS if PM
685	select SPARSE_IRQ
686	help
687	  Support for Renesas ARM SoC platforms using a non-multiplatform
688	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
689	  and RZ families.
690
691config ARCH_RPC
692	bool "RiscPC"
693	select ARCH_ACORN
694	select ARCH_MAY_HAVE_PC_FDC
695	select ARCH_SPARSEMEM_ENABLE
696	select ARCH_USES_GETTIMEOFFSET
697	select CPU_SA110
698	select FIQ
699	select HAVE_IDE
700	select HAVE_PATA_PLATFORM
701	select ISA_DMA_API
702	select NEED_MACH_IO_H
703	select NEED_MACH_MEMORY_H
704	select NO_IOPORT_MAP
705	select VIRT_TO_BUS
706	help
707	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
708	  CD-ROM interface, serial and parallel port, and the floppy drive.
709
710config ARCH_SA1100
711	bool "SA1100-based"
712	select ARCH_HAS_CPUFREQ
713	select ARCH_MTD_XIP
714	select ARCH_REQUIRE_GPIOLIB
715	select ARCH_SPARSEMEM_ENABLE
716	select CLKDEV_LOOKUP
717	select CLKSRC_MMIO
718	select CPU_FREQ
719	select CPU_SA1100
720	select GENERIC_CLOCKEVENTS
721	select HAVE_IDE
722	select ISA
723	select NEED_MACH_MEMORY_H
724	select SPARSE_IRQ
725	help
726	  Support for StrongARM 11x0 based boards.
727
728config ARCH_S3C24XX
729	bool "Samsung S3C24XX SoCs"
730	select ARCH_HAS_CPUFREQ
731	select ARCH_REQUIRE_GPIOLIB
732	select ATAGS
733	select CLKDEV_LOOKUP
734	select CLKSRC_SAMSUNG_PWM
735	select GENERIC_CLOCKEVENTS
736	select GPIO_SAMSUNG
737	select HAVE_S3C2410_I2C if I2C
738	select HAVE_S3C2410_WATCHDOG if WATCHDOG
739	select HAVE_S3C_RTC if RTC_CLASS
740	select MULTI_IRQ_HANDLER
741	select NEED_MACH_IO_H
742	select SAMSUNG_ATAGS
743	help
744	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
745	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
746	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
747	  Samsung SMDK2410 development board (and derivatives).
748
749config ARCH_S3C64XX
750	bool "Samsung S3C64XX"
751	select ARCH_HAS_CPUFREQ
752	select ARCH_REQUIRE_GPIOLIB
753	select ARM_AMBA
754	select ARM_VIC
755	select ATAGS
756	select CLKDEV_LOOKUP
757	select CLKSRC_SAMSUNG_PWM
758	select COMMON_CLK
759	select CPU_V6K
760	select GENERIC_CLOCKEVENTS
761	select GPIO_SAMSUNG
762	select HAVE_S3C2410_I2C if I2C
763	select HAVE_S3C2410_WATCHDOG if WATCHDOG
764	select HAVE_TCM
765	select NO_IOPORT_MAP
766	select PLAT_SAMSUNG
767	select PM_GENERIC_DOMAINS if PM
768	select S3C_DEV_NAND
769	select S3C_GPIO_TRACK
770	select SAMSUNG_ATAGS
771	select SAMSUNG_WAKEMASK
772	select SAMSUNG_WDT_RESET
773	help
774	  Samsung S3C64XX series based systems
775
776config ARCH_S5P64X0
777	bool "Samsung S5P6440 S5P6450"
778	select ATAGS
779	select CLKDEV_LOOKUP
780	select CLKSRC_SAMSUNG_PWM
781	select CPU_V6
782	select GENERIC_CLOCKEVENTS
783	select GPIO_SAMSUNG
784	select HAVE_S3C2410_I2C if I2C
785	select HAVE_S3C2410_WATCHDOG if WATCHDOG
786	select HAVE_S3C_RTC if RTC_CLASS
787	select NEED_MACH_GPIO_H
788	select SAMSUNG_ATAGS
789	select SAMSUNG_WDT_RESET
790	help
791	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
792	  SMDK6450.
793
794config ARCH_S5PC100
795	bool "Samsung S5PC100"
796	select ARCH_REQUIRE_GPIOLIB
797	select ATAGS
798	select CLKDEV_LOOKUP
799	select CLKSRC_SAMSUNG_PWM
800	select CPU_V7
801	select GENERIC_CLOCKEVENTS
802	select GPIO_SAMSUNG
803	select HAVE_S3C2410_I2C if I2C
804	select HAVE_S3C2410_WATCHDOG if WATCHDOG
805	select HAVE_S3C_RTC if RTC_CLASS
806	select NEED_MACH_GPIO_H
807	select SAMSUNG_ATAGS
808	select SAMSUNG_WDT_RESET
809	help
810	  Samsung S5PC100 series based systems
811
812config ARCH_S5PV210
813	bool "Samsung S5PV210/S5PC110"
814	select ARCH_HAS_CPUFREQ
815	select ARCH_HAS_HOLES_MEMORYMODEL
816	select ARCH_SPARSEMEM_ENABLE
817	select ATAGS
818	select CLKDEV_LOOKUP
819	select CLKSRC_SAMSUNG_PWM
820	select CPU_V7
821	select GENERIC_CLOCKEVENTS
822	select GPIO_SAMSUNG
823	select HAVE_S3C2410_I2C if I2C
824	select HAVE_S3C2410_WATCHDOG if WATCHDOG
825	select HAVE_S3C_RTC if RTC_CLASS
826	select NEED_MACH_GPIO_H
827	select NEED_MACH_MEMORY_H
828	select SAMSUNG_ATAGS
829	help
830	  Samsung S5PV210/S5PC110 series based systems
831
832config ARCH_EXYNOS
833	bool "Samsung EXYNOS"
834	select ARCH_HAS_CPUFREQ
835	select ARCH_HAS_HOLES_MEMORYMODEL
836	select ARCH_REQUIRE_GPIOLIB
837	select ARCH_SPARSEMEM_ENABLE
838	select ARM_GIC
839	select COMMON_CLK
840	select CPU_V7
841	select GENERIC_CLOCKEVENTS
842	select HAVE_S3C2410_I2C if I2C
843	select HAVE_S3C2410_WATCHDOG if WATCHDOG
844	select HAVE_S3C_RTC if RTC_CLASS
845	select NEED_MACH_MEMORY_H
846	select SPARSE_IRQ
847	select USE_OF
848	help
849	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
850
851config ARCH_DAVINCI
852	bool "TI DaVinci"
853	select ARCH_HAS_HOLES_MEMORYMODEL
854	select ARCH_REQUIRE_GPIOLIB
855	select CLKDEV_LOOKUP
856	select GENERIC_ALLOCATOR
857	select GENERIC_CLOCKEVENTS
858	select GENERIC_IRQ_CHIP
859	select HAVE_IDE
860	select TI_PRIV_EDMA
861	select USE_OF
862	select ZONE_DMA
863	help
864	  Support for TI's DaVinci platform.
865
866config ARCH_OMAP1
867	bool "TI OMAP1"
868	depends on MMU
869	select ARCH_HAS_CPUFREQ
870	select ARCH_HAS_HOLES_MEMORYMODEL
871	select ARCH_OMAP
872	select ARCH_REQUIRE_GPIOLIB
873	select CLKDEV_LOOKUP
874	select CLKSRC_MMIO
875	select GENERIC_CLOCKEVENTS
876	select GENERIC_IRQ_CHIP
877	select HAVE_IDE
878	select IRQ_DOMAIN
879	select NEED_MACH_IO_H if PCCARD
880	select NEED_MACH_MEMORY_H
881	help
882	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
883
884endchoice
885
886menu "Multiple platform selection"
887	depends on ARCH_MULTIPLATFORM
888
889comment "CPU Core family selection"
890
891config ARCH_MULTI_V4
892	bool "ARMv4 based platforms (FA526)"
893	depends on !ARCH_MULTI_V6_V7
894	select ARCH_MULTI_V4_V5
895	select CPU_FA526
896
897config ARCH_MULTI_V4T
898	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
899	depends on !ARCH_MULTI_V6_V7
900	select ARCH_MULTI_V4_V5
901	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
902		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
903		CPU_ARM925T || CPU_ARM940T)
904
905config ARCH_MULTI_V5
906	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
907	depends on !ARCH_MULTI_V6_V7
908	select ARCH_MULTI_V4_V5
909	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
910		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
911		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
912
913config ARCH_MULTI_V4_V5
914	bool
915
916config ARCH_MULTI_V6
917	bool "ARMv6 based platforms (ARM11)"
918	select ARCH_MULTI_V6_V7
919	select CPU_V6K
920
921config ARCH_MULTI_V7
922	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
923	default y
924	select ARCH_MULTI_V6_V7
925	select CPU_V7
926	select HAVE_SMP
927
928config ARCH_MULTI_V6_V7
929	bool
930	select MIGHT_HAVE_CACHE_L2X0
931
932config ARCH_MULTI_CPU_AUTO
933	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
934	select ARCH_MULTI_V5
935
936endmenu
937
938config ARCH_VIRT
939	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
940	select ARM_AMBA
941	select ARM_GIC
942	select ARM_PSCI
943	select HAVE_ARM_ARCH_TIMER
944
945#
946# This is sorted alphabetically by mach-* pathname.  However, plat-*
947# Kconfigs may be included either alphabetically (according to the
948# plat- suffix) or along side the corresponding mach-* source.
949#
950source "arch/arm/mach-mvebu/Kconfig"
951
952source "arch/arm/mach-at91/Kconfig"
953
954source "arch/arm/mach-bcm/Kconfig"
955
956source "arch/arm/mach-berlin/Kconfig"
957
958source "arch/arm/mach-clps711x/Kconfig"
959
960source "arch/arm/mach-cns3xxx/Kconfig"
961
962source "arch/arm/mach-davinci/Kconfig"
963
964source "arch/arm/mach-dove/Kconfig"
965
966source "arch/arm/mach-ep93xx/Kconfig"
967
968source "arch/arm/mach-footbridge/Kconfig"
969
970source "arch/arm/mach-gemini/Kconfig"
971
972source "arch/arm/mach-highbank/Kconfig"
973
974source "arch/arm/mach-hisi/Kconfig"
975
976source "arch/arm/mach-integrator/Kconfig"
977
978source "arch/arm/mach-iop32x/Kconfig"
979
980source "arch/arm/mach-iop33x/Kconfig"
981
982source "arch/arm/mach-iop13xx/Kconfig"
983
984source "arch/arm/mach-ixp4xx/Kconfig"
985
986source "arch/arm/mach-keystone/Kconfig"
987
988source "arch/arm/mach-kirkwood/Kconfig"
989
990source "arch/arm/mach-ks8695/Kconfig"
991
992source "arch/arm/mach-msm/Kconfig"
993
994source "arch/arm/mach-moxart/Kconfig"
995
996source "arch/arm/mach-mv78xx0/Kconfig"
997
998source "arch/arm/mach-imx/Kconfig"
999
1000source "arch/arm/mach-mxs/Kconfig"
1001
1002source "arch/arm/mach-netx/Kconfig"
1003
1004source "arch/arm/mach-nomadik/Kconfig"
1005
1006source "arch/arm/mach-nspire/Kconfig"
1007
1008source "arch/arm/plat-omap/Kconfig"
1009
1010source "arch/arm/mach-omap1/Kconfig"
1011
1012source "arch/arm/mach-omap2/Kconfig"
1013
1014source "arch/arm/mach-orion5x/Kconfig"
1015
1016source "arch/arm/mach-picoxcell/Kconfig"
1017
1018source "arch/arm/mach-pxa/Kconfig"
1019source "arch/arm/plat-pxa/Kconfig"
1020
1021source "arch/arm/mach-mmp/Kconfig"
1022
1023source "arch/arm/mach-qcom/Kconfig"
1024
1025source "arch/arm/mach-realview/Kconfig"
1026
1027source "arch/arm/mach-rockchip/Kconfig"
1028
1029source "arch/arm/mach-sa1100/Kconfig"
1030
1031source "arch/arm/plat-samsung/Kconfig"
1032
1033source "arch/arm/mach-socfpga/Kconfig"
1034
1035source "arch/arm/mach-spear/Kconfig"
1036
1037source "arch/arm/mach-sti/Kconfig"
1038
1039source "arch/arm/mach-s3c24xx/Kconfig"
1040
1041source "arch/arm/mach-s3c64xx/Kconfig"
1042
1043source "arch/arm/mach-s5p64x0/Kconfig"
1044
1045source "arch/arm/mach-s5pc100/Kconfig"
1046
1047source "arch/arm/mach-s5pv210/Kconfig"
1048
1049source "arch/arm/mach-exynos/Kconfig"
1050
1051source "arch/arm/mach-shmobile/Kconfig"
1052
1053source "arch/arm/mach-sunxi/Kconfig"
1054
1055source "arch/arm/mach-prima2/Kconfig"
1056
1057source "arch/arm/mach-tegra/Kconfig"
1058
1059source "arch/arm/mach-u300/Kconfig"
1060
1061source "arch/arm/mach-ux500/Kconfig"
1062
1063source "arch/arm/mach-versatile/Kconfig"
1064
1065source "arch/arm/mach-vexpress/Kconfig"
1066source "arch/arm/plat-versatile/Kconfig"
1067
1068source "arch/arm/mach-vt8500/Kconfig"
1069
1070source "arch/arm/mach-w90x900/Kconfig"
1071
1072source "arch/arm/mach-zynq/Kconfig"
1073
1074# Definitions to make life easier
1075config ARCH_ACORN
1076	bool
1077
1078config PLAT_IOP
1079	bool
1080	select GENERIC_CLOCKEVENTS
1081
1082config PLAT_ORION
1083	bool
1084	select CLKSRC_MMIO
1085	select COMMON_CLK
1086	select GENERIC_IRQ_CHIP
1087	select IRQ_DOMAIN
1088
1089config PLAT_ORION_LEGACY
1090	bool
1091	select PLAT_ORION
1092
1093config PLAT_PXA
1094	bool
1095
1096config PLAT_VERSATILE
1097	bool
1098
1099config ARM_TIMER_SP804
1100	bool
1101	select CLKSRC_MMIO
1102	select CLKSRC_OF if OF
1103
1104source "arch/arm/firmware/Kconfig"
1105
1106source arch/arm/mm/Kconfig
1107
1108config ARM_NR_BANKS
1109	int
1110	default 16 if ARCH_EP93XX
1111	default 8
1112
1113config IWMMXT
1114	bool "Enable iWMMXt support"
1115	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1116	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1117	help
1118	  Enable support for iWMMXt context switching at run time if
1119	  running on a CPU that supports it.
1120
1121config MULTI_IRQ_HANDLER
1122	bool
1123	help
1124	  Allow each machine to specify it's own IRQ handler at run time.
1125
1126if !MMU
1127source "arch/arm/Kconfig-nommu"
1128endif
1129
1130config PJ4B_ERRATA_4742
1131	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1132	depends on CPU_PJ4B && MACH_ARMADA_370
1133	default y
1134	help
1135	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
1136	  Event (WFE) IDLE states, a specific timing sensitivity exists between
1137	  the retiring WFI/WFE instructions and the newly issued subsequent
1138	  instructions.  This sensitivity can result in a CPU hang scenario.
1139	  Workaround:
1140	  The software must insert either a Data Synchronization Barrier (DSB)
1141	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1142	  instruction
1143
1144config ARM_ERRATA_326103
1145	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1146	depends on CPU_V6
1147	help
1148	  Executing a SWP instruction to read-only memory does not set bit 11
1149	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1150	  treat the access as a read, preventing a COW from occurring and
1151	  causing the faulting task to livelock.
1152
1153config ARM_ERRATA_411920
1154	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1155	depends on CPU_V6 || CPU_V6K
1156	help
1157	  Invalidation of the Instruction Cache operation can
1158	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1159	  It does not affect the MPCore. This option enables the ARM Ltd.
1160	  recommended workaround.
1161
1162config ARM_ERRATA_430973
1163	bool "ARM errata: Stale prediction on replaced interworking branch"
1164	depends on CPU_V7
1165	help
1166	  This option enables the workaround for the 430973 Cortex-A8
1167	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1168	  interworking branch is replaced with another code sequence at the
1169	  same virtual address, whether due to self-modifying code or virtual
1170	  to physical address re-mapping, Cortex-A8 does not recover from the
1171	  stale interworking branch prediction. This results in Cortex-A8
1172	  executing the new code sequence in the incorrect ARM or Thumb state.
1173	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1174	  and also flushes the branch target cache at every context switch.
1175	  Note that setting specific bits in the ACTLR register may not be
1176	  available in non-secure mode.
1177
1178config ARM_ERRATA_458693
1179	bool "ARM errata: Processor deadlock when a false hazard is created"
1180	depends on CPU_V7
1181	depends on !ARCH_MULTIPLATFORM
1182	help
1183	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1184	  erratum. For very specific sequences of memory operations, it is
1185	  possible for a hazard condition intended for a cache line to instead
1186	  be incorrectly associated with a different cache line. This false
1187	  hazard might then cause a processor deadlock. The workaround enables
1188	  the L1 caching of the NEON accesses and disables the PLD instruction
1189	  in the ACTLR register. Note that setting specific bits in the ACTLR
1190	  register may not be available in non-secure mode.
1191
1192config ARM_ERRATA_460075
1193	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1194	depends on CPU_V7
1195	depends on !ARCH_MULTIPLATFORM
1196	help
1197	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1198	  erratum. Any asynchronous access to the L2 cache may encounter a
1199	  situation in which recent store transactions to the L2 cache are lost
1200	  and overwritten with stale memory contents from external memory. The
1201	  workaround disables the write-allocate mode for the L2 cache via the
1202	  ACTLR register. Note that setting specific bits in the ACTLR register
1203	  may not be available in non-secure mode.
1204
1205config ARM_ERRATA_742230
1206	bool "ARM errata: DMB operation may be faulty"
1207	depends on CPU_V7 && SMP
1208	depends on !ARCH_MULTIPLATFORM
1209	help
1210	  This option enables the workaround for the 742230 Cortex-A9
1211	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1212	  between two write operations may not ensure the correct visibility
1213	  ordering of the two writes. This workaround sets a specific bit in
1214	  the diagnostic register of the Cortex-A9 which causes the DMB
1215	  instruction to behave as a DSB, ensuring the correct behaviour of
1216	  the two writes.
1217
1218config ARM_ERRATA_742231
1219	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1220	depends on CPU_V7 && SMP
1221	depends on !ARCH_MULTIPLATFORM
1222	help
1223	  This option enables the workaround for the 742231 Cortex-A9
1224	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1225	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1226	  accessing some data located in the same cache line, may get corrupted
1227	  data due to bad handling of the address hazard when the line gets
1228	  replaced from one of the CPUs at the same time as another CPU is
1229	  accessing it. This workaround sets specific bits in the diagnostic
1230	  register of the Cortex-A9 which reduces the linefill issuing
1231	  capabilities of the processor.
1232
1233config PL310_ERRATA_588369
1234	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1235	depends on CACHE_L2X0
1236	help
1237	   The PL310 L2 cache controller implements three types of Clean &
1238	   Invalidate maintenance operations: by Physical Address
1239	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1240	   They are architecturally defined to behave as the execution of a
1241	   clean operation followed immediately by an invalidate operation,
1242	   both performing to the same memory location. This functionality
1243	   is not correctly implemented in PL310 as clean lines are not
1244	   invalidated as a result of these operations.
1245
1246config ARM_ERRATA_643719
1247	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1248	depends on CPU_V7 && SMP
1249	help
1250	  This option enables the workaround for the 643719 Cortex-A9 (prior to
1251	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1252	  register returns zero when it should return one. The workaround
1253	  corrects this value, ensuring cache maintenance operations which use
1254	  it behave as intended and avoiding data corruption.
1255
1256config ARM_ERRATA_720789
1257	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1258	depends on CPU_V7
1259	help
1260	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1261	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1262	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1263	  As a consequence of this erratum, some TLB entries which should be
1264	  invalidated are not, resulting in an incoherency in the system page
1265	  tables. The workaround changes the TLB flushing routines to invalidate
1266	  entries regardless of the ASID.
1267
1268config PL310_ERRATA_727915
1269	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1270	depends on CACHE_L2X0
1271	help
1272	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1273	  operation (offset 0x7FC). This operation runs in background so that
1274	  PL310 can handle normal accesses while it is in progress. Under very
1275	  rare circumstances, due to this erratum, write data can be lost when
1276	  PL310 treats a cacheable write transaction during a Clean &
1277	  Invalidate by Way operation.
1278
1279config ARM_ERRATA_743622
1280	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1281	depends on CPU_V7
1282	depends on !ARCH_MULTIPLATFORM
1283	help
1284	  This option enables the workaround for the 743622 Cortex-A9
1285	  (r2p*) erratum. Under very rare conditions, a faulty
1286	  optimisation in the Cortex-A9 Store Buffer may lead to data
1287	  corruption. This workaround sets a specific bit in the diagnostic
1288	  register of the Cortex-A9 which disables the Store Buffer
1289	  optimisation, preventing the defect from occurring. This has no
1290	  visible impact on the overall performance or power consumption of the
1291	  processor.
1292
1293config ARM_ERRATA_751472
1294	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1295	depends on CPU_V7
1296	depends on !ARCH_MULTIPLATFORM
1297	help
1298	  This option enables the workaround for the 751472 Cortex-A9 (prior
1299	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1300	  completion of a following broadcasted operation if the second
1301	  operation is received by a CPU before the ICIALLUIS has completed,
1302	  potentially leading to corrupted entries in the cache or TLB.
1303
1304config PL310_ERRATA_753970
1305	bool "PL310 errata: cache sync operation may be faulty"
1306	depends on CACHE_PL310
1307	help
1308	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1309
1310	  Under some condition the effect of cache sync operation on
1311	  the store buffer still remains when the operation completes.
1312	  This means that the store buffer is always asked to drain and
1313	  this prevents it from merging any further writes. The workaround
1314	  is to replace the normal offset of cache sync operation (0x730)
1315	  by another offset targeting an unmapped PL310 register 0x740.
1316	  This has the same effect as the cache sync operation: store buffer
1317	  drain and waiting for all buffers empty.
1318
1319config ARM_ERRATA_754322
1320	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1321	depends on CPU_V7
1322	help
1323	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1324	  r3p*) erratum. A speculative memory access may cause a page table walk
1325	  which starts prior to an ASID switch but completes afterwards. This
1326	  can populate the micro-TLB with a stale entry which may be hit with
1327	  the new ASID. This workaround places two dsb instructions in the mm
1328	  switching code so that no page table walks can cross the ASID switch.
1329
1330config ARM_ERRATA_754327
1331	bool "ARM errata: no automatic Store Buffer drain"
1332	depends on CPU_V7 && SMP
1333	help
1334	  This option enables the workaround for the 754327 Cortex-A9 (prior to
1335	  r2p0) erratum. The Store Buffer does not have any automatic draining
1336	  mechanism and therefore a livelock may occur if an external agent
1337	  continuously polls a memory location waiting to observe an update.
1338	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
1339	  written polling loops from denying visibility of updates to memory.
1340
1341config ARM_ERRATA_364296
1342	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1343	depends on CPU_V6
1344	help
1345	  This options enables the workaround for the 364296 ARM1136
1346	  r0p2 erratum (possible cache data corruption with
1347	  hit-under-miss enabled). It sets the undocumented bit 31 in
1348	  the auxiliary control register and the FI bit in the control
1349	  register, thus disabling hit-under-miss without putting the
1350	  processor into full low interrupt latency mode. ARM11MPCore
1351	  is not affected.
1352
1353config ARM_ERRATA_764369
1354	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1355	depends on CPU_V7 && SMP
1356	help
1357	  This option enables the workaround for erratum 764369
1358	  affecting Cortex-A9 MPCore with two or more processors (all
1359	  current revisions). Under certain timing circumstances, a data
1360	  cache line maintenance operation by MVA targeting an Inner
1361	  Shareable memory region may fail to proceed up to either the
1362	  Point of Coherency or to the Point of Unification of the
1363	  system. This workaround adds a DSB instruction before the
1364	  relevant cache maintenance functions and sets a specific bit
1365	  in the diagnostic control register of the SCU.
1366
1367config PL310_ERRATA_769419
1368	bool "PL310 errata: no automatic Store Buffer drain"
1369	depends on CACHE_L2X0
1370	help
1371	  On revisions of the PL310 prior to r3p2, the Store Buffer does
1372	  not automatically drain. This can cause normal, non-cacheable
1373	  writes to be retained when the memory system is idle, leading
1374	  to suboptimal I/O performance for drivers using coherent DMA.
1375	  This option adds a write barrier to the cpu_idle loop so that,
1376	  on systems with an outer cache, the store buffer is drained
1377	  explicitly.
1378
1379config ARM_ERRATA_775420
1380       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1381       depends on CPU_V7
1382       help
1383	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1384	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1385	 operation aborts with MMU exception, it might cause the processor
1386	 to deadlock. This workaround puts DSB before executing ISB if
1387	 an abort may occur on cache maintenance.
1388
1389config ARM_ERRATA_798181
1390	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1391	depends on CPU_V7 && SMP
1392	help
1393	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1394	  adequately shooting down all use of the old entries. This
1395	  option enables the Linux kernel workaround for this erratum
1396	  which sends an IPI to the CPUs that are running the same ASID
1397	  as the one being invalidated.
1398
1399config ARM_ERRATA_773022
1400	bool "ARM errata: incorrect instructions may be executed from loop buffer"
1401	depends on CPU_V7
1402	help
1403	  This option enables the workaround for the 773022 Cortex-A15
1404	  (up to r0p4) erratum. In certain rare sequences of code, the
1405	  loop buffer may deliver incorrect instructions. This
1406	  workaround disables the loop buffer to avoid the erratum.
1407
1408endmenu
1409
1410source "arch/arm/common/Kconfig"
1411
1412menu "Bus support"
1413
1414config ARM_AMBA
1415	bool
1416
1417config ISA
1418	bool
1419	help
1420	  Find out whether you have ISA slots on your motherboard.  ISA is the
1421	  name of a bus system, i.e. the way the CPU talks to the other stuff
1422	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
1423	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
1424	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
1425
1426# Select ISA DMA controller support
1427config ISA_DMA
1428	bool
1429	select ISA_DMA_API
1430
1431# Select ISA DMA interface
1432config ISA_DMA_API
1433	bool
1434
1435config PCI
1436	bool "PCI support" if MIGHT_HAVE_PCI
1437	help
1438	  Find out whether you have a PCI motherboard. PCI is the name of a
1439	  bus system, i.e. the way the CPU talks to the other stuff inside
1440	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1441	  VESA. If you have PCI, say Y, otherwise N.
1442
1443config PCI_DOMAINS
1444	bool
1445	depends on PCI
1446
1447config PCI_NANOENGINE
1448	bool "BSE nanoEngine PCI support"
1449	depends on SA1100_NANOENGINE
1450	help
1451	  Enable PCI on the BSE nanoEngine board.
1452
1453config PCI_SYSCALL
1454	def_bool PCI
1455
1456config PCI_HOST_ITE8152
1457	bool
1458	depends on PCI && MACH_ARMCORE
1459	default y
1460	select DMABOUNCE
1461
1462source "drivers/pci/Kconfig"
1463source "drivers/pci/pcie/Kconfig"
1464
1465source "drivers/pcmcia/Kconfig"
1466
1467endmenu
1468
1469menu "Kernel Features"
1470
1471config HAVE_SMP
1472	bool
1473	help
1474	  This option should be selected by machines which have an SMP-
1475	  capable CPU.
1476
1477	  The only effect of this option is to make the SMP-related
1478	  options available to the user for configuration.
1479
1480config SMP
1481	bool "Symmetric Multi-Processing"
1482	depends on CPU_V6K || CPU_V7
1483	depends on GENERIC_CLOCKEVENTS
1484	depends on HAVE_SMP
1485	depends on MMU || ARM_MPU
1486	help
1487	  This enables support for systems with more than one CPU. If you have
1488	  a system with only one CPU, say N. If you have a system with more
1489	  than one CPU, say Y.
1490
1491	  If you say N here, the kernel will run on uni- and multiprocessor
1492	  machines, but will use only one CPU of a multiprocessor machine. If
1493	  you say Y here, the kernel will run on many, but not all,
1494	  uniprocessor machines. On a uniprocessor machine, the kernel
1495	  will run faster if you say N here.
1496
1497	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1498	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1499	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1500
1501	  If you don't know what to do here, say N.
1502
1503config SMP_ON_UP
1504	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1505	depends on SMP && !XIP_KERNEL && MMU
1506	default y
1507	help
1508	  SMP kernels contain instructions which fail on non-SMP processors.
1509	  Enabling this option allows the kernel to modify itself to make
1510	  these instructions safe.  Disabling it allows about 1K of space
1511	  savings.
1512
1513	  If you don't know what to do here, say Y.
1514
1515config ARM_CPU_TOPOLOGY
1516	bool "Support cpu topology definition"
1517	depends on SMP && CPU_V7
1518	default y
1519	help
1520	  Support ARM cpu topology definition. The MPIDR register defines
1521	  affinity between processors which is then used to describe the cpu
1522	  topology of an ARM System.
1523
1524config SCHED_MC
1525	bool "Multi-core scheduler support"
1526	depends on ARM_CPU_TOPOLOGY
1527	help
1528	  Multi-core scheduler support improves the CPU scheduler's decision
1529	  making when dealing with multi-core CPU chips at a cost of slightly
1530	  increased overhead in some places. If unsure say N here.
1531
1532config SCHED_SMT
1533	bool "SMT scheduler support"
1534	depends on ARM_CPU_TOPOLOGY
1535	help
1536	  Improves the CPU scheduler's decision making when dealing with
1537	  MultiThreading at a cost of slightly increased overhead in some
1538	  places. If unsure say N here.
1539
1540config HAVE_ARM_SCU
1541	bool
1542	help
1543	  This option enables support for the ARM system coherency unit
1544
1545config HAVE_ARM_ARCH_TIMER
1546	bool "Architected timer support"
1547	depends on CPU_V7
1548	select ARM_ARCH_TIMER
1549	select GENERIC_CLOCKEVENTS
1550	help
1551	  This option enables support for the ARM architected timer
1552
1553config HAVE_ARM_TWD
1554	bool
1555	depends on SMP
1556	select CLKSRC_OF if OF
1557	help
1558	  This options enables support for the ARM timer and watchdog unit
1559
1560config MCPM
1561	bool "Multi-Cluster Power Management"
1562	depends on CPU_V7 && SMP
1563	help
1564	  This option provides the common power management infrastructure
1565	  for (multi-)cluster based systems, such as big.LITTLE based
1566	  systems.
1567
1568config BIG_LITTLE
1569	bool "big.LITTLE support (Experimental)"
1570	depends on CPU_V7 && SMP
1571	select MCPM
1572	help
1573	  This option enables support selections for the big.LITTLE
1574	  system architecture.
1575
1576config BL_SWITCHER
1577	bool "big.LITTLE switcher support"
1578	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1579	select ARM_CPU_SUSPEND
1580	select CPU_PM
1581	help
1582	  The big.LITTLE "switcher" provides the core functionality to
1583	  transparently handle transition between a cluster of A15's
1584	  and a cluster of A7's in a big.LITTLE system.
1585
1586config BL_SWITCHER_DUMMY_IF
1587	tristate "Simple big.LITTLE switcher user interface"
1588	depends on BL_SWITCHER && DEBUG_KERNEL
1589	help
1590	  This is a simple and dummy char dev interface to control
1591	  the big.LITTLE switcher core code.  It is meant for
1592	  debugging purposes only.
1593
1594choice
1595	prompt "Memory split"
1596	depends on MMU
1597	default VMSPLIT_3G
1598	help
1599	  Select the desired split between kernel and user memory.
1600
1601	  If you are not absolutely sure what you are doing, leave this
1602	  option alone!
1603
1604	config VMSPLIT_3G
1605		bool "3G/1G user/kernel split"
1606	config VMSPLIT_2G
1607		bool "2G/2G user/kernel split"
1608	config VMSPLIT_1G
1609		bool "1G/3G user/kernel split"
1610endchoice
1611
1612config PAGE_OFFSET
1613	hex
1614	default PHYS_OFFSET if !MMU
1615	default 0x40000000 if VMSPLIT_1G
1616	default 0x80000000 if VMSPLIT_2G
1617	default 0xC0000000
1618
1619config NR_CPUS
1620	int "Maximum number of CPUs (2-32)"
1621	range 2 32
1622	depends on SMP
1623	default "4"
1624
1625config HOTPLUG_CPU
1626	bool "Support for hot-pluggable CPUs"
1627	depends on SMP
1628	help
1629	  Say Y here to experiment with turning CPUs off and on.  CPUs
1630	  can be controlled through /sys/devices/system/cpu.
1631
1632config ARM_PSCI
1633	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1634	depends on CPU_V7
1635	help
1636	  Say Y here if you want Linux to communicate with system firmware
1637	  implementing the PSCI specification for CPU-centric power
1638	  management operations described in ARM document number ARM DEN
1639	  0022A ("Power State Coordination Interface System Software on
1640	  ARM processors").
1641
1642# The GPIO number here must be sorted by descending number. In case of
1643# a multiplatform kernel, we just want the highest value required by the
1644# selected platforms.
1645config ARCH_NR_GPIO
1646	int
1647	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1648	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1649	default 392 if ARCH_U8500
1650	default 352 if ARCH_VT8500
1651	default 288 if ARCH_SUNXI
1652	default 264 if MACH_H4700
1653	default 0
1654	help
1655	  Maximum number of GPIOs in the system.
1656
1657	  If unsure, leave the default value.
1658
1659source kernel/Kconfig.preempt
1660
1661config HZ_FIXED
1662	int
1663	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1664		ARCH_S5PV210 || ARCH_EXYNOS4
1665	default AT91_TIMER_HZ if ARCH_AT91
1666	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1667	default 0
1668
1669choice
1670	depends on HZ_FIXED = 0
1671	prompt "Timer frequency"
1672
1673config HZ_100
1674	bool "100 Hz"
1675
1676config HZ_200
1677	bool "200 Hz"
1678
1679config HZ_250
1680	bool "250 Hz"
1681
1682config HZ_300
1683	bool "300 Hz"
1684
1685config HZ_500
1686	bool "500 Hz"
1687
1688config HZ_1000
1689	bool "1000 Hz"
1690
1691endchoice
1692
1693config HZ
1694	int
1695	default HZ_FIXED if HZ_FIXED != 0
1696	default 100 if HZ_100
1697	default 200 if HZ_200
1698	default 250 if HZ_250
1699	default 300 if HZ_300
1700	default 500 if HZ_500
1701	default 1000
1702
1703config SCHED_HRTICK
1704	def_bool HIGH_RES_TIMERS
1705
1706config THUMB2_KERNEL
1707	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1708	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1709	default y if CPU_THUMBONLY
1710	select AEABI
1711	select ARM_ASM_UNIFIED
1712	select ARM_UNWIND
1713	help
1714	  By enabling this option, the kernel will be compiled in
1715	  Thumb-2 mode. A compiler/assembler that understand the unified
1716	  ARM-Thumb syntax is needed.
1717
1718	  If unsure, say N.
1719
1720config THUMB2_AVOID_R_ARM_THM_JUMP11
1721	bool "Work around buggy Thumb-2 short branch relocations in gas"
1722	depends on THUMB2_KERNEL && MODULES
1723	default y
1724	help
1725	  Various binutils versions can resolve Thumb-2 branches to
1726	  locally-defined, preemptible global symbols as short-range "b.n"
1727	  branch instructions.
1728
1729	  This is a problem, because there's no guarantee the final
1730	  destination of the symbol, or any candidate locations for a
1731	  trampoline, are within range of the branch.  For this reason, the
1732	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1733	  relocation in modules at all, and it makes little sense to add
1734	  support.
1735
1736	  The symptom is that the kernel fails with an "unsupported
1737	  relocation" error when loading some modules.
1738
1739	  Until fixed tools are available, passing
1740	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
1741	  code which hits this problem, at the cost of a bit of extra runtime
1742	  stack usage in some cases.
1743
1744	  The problem is described in more detail at:
1745	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
1746
1747	  Only Thumb-2 kernels are affected.
1748
1749	  Unless you are sure your tools don't have this problem, say Y.
1750
1751config ARM_ASM_UNIFIED
1752	bool
1753
1754config AEABI
1755	bool "Use the ARM EABI to compile the kernel"
1756	help
1757	  This option allows for the kernel to be compiled using the latest
1758	  ARM ABI (aka EABI).  This is only useful if you are using a user
1759	  space environment that is also compiled with EABI.
1760
1761	  Since there are major incompatibilities between the legacy ABI and
1762	  EABI, especially with regard to structure member alignment, this
1763	  option also changes the kernel syscall calling convention to
1764	  disambiguate both ABIs and allow for backward compatibility support
1765	  (selected with CONFIG_OABI_COMPAT).
1766
1767	  To use this you need GCC version 4.0.0 or later.
1768
1769config OABI_COMPAT
1770	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1771	depends on AEABI && !THUMB2_KERNEL
1772	help
1773	  This option preserves the old syscall interface along with the
1774	  new (ARM EABI) one. It also provides a compatibility layer to
1775	  intercept syscalls that have structure arguments which layout
1776	  in memory differs between the legacy ABI and the new ARM EABI
1777	  (only for non "thumb" binaries). This option adds a tiny
1778	  overhead to all syscalls and produces a slightly larger kernel.
1779
1780	  The seccomp filter system will not be available when this is
1781	  selected, since there is no way yet to sensibly distinguish
1782	  between calling conventions during filtering.
1783
1784	  If you know you'll be using only pure EABI user space then you
1785	  can say N here. If this option is not selected and you attempt
1786	  to execute a legacy ABI binary then the result will be
1787	  UNPREDICTABLE (in fact it can be predicted that it won't work
1788	  at all). If in doubt say N.
1789
1790config ARCH_HAS_HOLES_MEMORYMODEL
1791	bool
1792
1793config ARCH_SPARSEMEM_ENABLE
1794	bool
1795
1796config ARCH_SPARSEMEM_DEFAULT
1797	def_bool ARCH_SPARSEMEM_ENABLE
1798
1799config ARCH_SELECT_MEMORY_MODEL
1800	def_bool ARCH_SPARSEMEM_ENABLE
1801
1802config HAVE_ARCH_PFN_VALID
1803	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1804
1805config HIGHMEM
1806	bool "High Memory Support"
1807	depends on MMU
1808	help
1809	  The address space of ARM processors is only 4 Gigabytes large
1810	  and it has to accommodate user address space, kernel address
1811	  space as well as some memory mapped IO. That means that, if you
1812	  have a large amount of physical memory and/or IO, not all of the
1813	  memory can be "permanently mapped" by the kernel. The physical
1814	  memory that is not permanently mapped is called "high memory".
1815
1816	  Depending on the selected kernel/user memory split, minimum
1817	  vmalloc space and actual amount of RAM, you may not need this
1818	  option which should result in a slightly faster kernel.
1819
1820	  If unsure, say n.
1821
1822config HIGHPTE
1823	bool "Allocate 2nd-level pagetables from highmem"
1824	depends on HIGHMEM
1825
1826config HW_PERF_EVENTS
1827	bool "Enable hardware performance counter support for perf events"
1828	depends on PERF_EVENTS
1829	default y
1830	help
1831	  Enable hardware performance counter support for perf events. If
1832	  disabled, perf events will use software events only.
1833
1834config SYS_SUPPORTS_HUGETLBFS
1835       def_bool y
1836       depends on ARM_LPAE
1837
1838config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1839       def_bool y
1840       depends on ARM_LPAE
1841
1842config ARCH_WANT_GENERAL_HUGETLB
1843	def_bool y
1844
1845source "mm/Kconfig"
1846
1847config FORCE_MAX_ZONEORDER
1848	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1849	range 11 64 if ARCH_SHMOBILE_LEGACY
1850	default "12" if SOC_AM33XX
1851	default "9" if SA1111 || ARCH_EFM32
1852	default "11"
1853	help
1854	  The kernel memory allocator divides physically contiguous memory
1855	  blocks into "zones", where each zone is a power of two number of
1856	  pages.  This option selects the largest power of two that the kernel
1857	  keeps in the memory allocator.  If you need to allocate very large
1858	  blocks of physically contiguous memory, then you may need to
1859	  increase this value.
1860
1861	  This config option is actually maximum order plus one. For example,
1862	  a value of 11 means that the largest free memory block is 2^10 pages.
1863
1864config ALIGNMENT_TRAP
1865	bool
1866	depends on CPU_CP15_MMU
1867	default y if !ARCH_EBSA110
1868	select HAVE_PROC_CPU if PROC_FS
1869	help
1870	  ARM processors cannot fetch/store information which is not
1871	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1872	  address divisible by 4. On 32-bit ARM processors, these non-aligned
1873	  fetch/store instructions will be emulated in software if you say
1874	  here, which has a severe performance impact. This is necessary for
1875	  correct operation of some network protocols. With an IP-only
1876	  configuration it is safe to say N, otherwise say Y.
1877
1878config UACCESS_WITH_MEMCPY
1879	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1880	depends on MMU
1881	default y if CPU_FEROCEON
1882	help
1883	  Implement faster copy_to_user and clear_user methods for CPU
1884	  cores where a 8-word STM instruction give significantly higher
1885	  memory write throughput than a sequence of individual 32bit stores.
1886
1887	  A possible side effect is a slight increase in scheduling latency
1888	  between threads sharing the same address space if they invoke
1889	  such copy operations with large buffers.
1890
1891	  However, if the CPU data cache is using a write-allocate mode,
1892	  this option is unlikely to provide any performance gain.
1893
1894config SECCOMP
1895	bool
1896	prompt "Enable seccomp to safely compute untrusted bytecode"
1897	---help---
1898	  This kernel feature is useful for number crunching applications
1899	  that may need to compute untrusted bytecode during their
1900	  execution. By using pipes or other transports made available to
1901	  the process as file descriptors supporting the read/write
1902	  syscalls, it's possible to isolate those applications in
1903	  their own address space using seccomp. Once seccomp is
1904	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1905	  and the task is only allowed to execute a few safe syscalls
1906	  defined by each seccomp mode.
1907
1908config SWIOTLB
1909	def_bool y
1910
1911config IOMMU_HELPER
1912	def_bool SWIOTLB
1913
1914config XEN_DOM0
1915	def_bool y
1916	depends on XEN
1917
1918config XEN
1919	bool "Xen guest support on ARM (EXPERIMENTAL)"
1920	depends on ARM && AEABI && OF
1921	depends on CPU_V7 && !CPU_V6
1922	depends on !GENERIC_ATOMIC64
1923	depends on MMU
1924	select ARCH_DMA_ADDR_T_64BIT
1925	select ARM_PSCI
1926	select SWIOTLB_XEN
1927	help
1928	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1929
1930endmenu
1931
1932menu "Boot options"
1933
1934config USE_OF
1935	bool "Flattened Device Tree support"
1936	select IRQ_DOMAIN
1937	select OF
1938	select OF_EARLY_FLATTREE
1939	select OF_RESERVED_MEM
1940	help
1941	  Include support for flattened device tree machine descriptions.
1942
1943config ATAGS
1944	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1945	default y
1946	help
1947	  This is the traditional way of passing data to the kernel at boot
1948	  time. If you are solely relying on the flattened device tree (or
1949	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1950	  to remove ATAGS support from your kernel binary.  If unsure,
1951	  leave this to y.
1952
1953config DEPRECATED_PARAM_STRUCT
1954	bool "Provide old way to pass kernel parameters"
1955	depends on ATAGS
1956	help
1957	  This was deprecated in 2001 and announced to live on for 5 years.
1958	  Some old boot loaders still use this way.
1959
1960# Compressed boot loader in ROM.  Yes, we really want to ask about
1961# TEXT and BSS so we preserve their values in the config files.
1962config ZBOOT_ROM_TEXT
1963	hex "Compressed ROM boot loader base address"
1964	default "0"
1965	help
1966	  The physical address at which the ROM-able zImage is to be
1967	  placed in the target.  Platforms which normally make use of
1968	  ROM-able zImage formats normally set this to a suitable
1969	  value in their defconfig file.
1970
1971	  If ZBOOT_ROM is not enabled, this has no effect.
1972
1973config ZBOOT_ROM_BSS
1974	hex "Compressed ROM boot loader BSS address"
1975	default "0"
1976	help
1977	  The base address of an area of read/write memory in the target
1978	  for the ROM-able zImage which must be available while the
1979	  decompressor is running. It must be large enough to hold the
1980	  entire decompressed kernel plus an additional 128 KiB.
1981	  Platforms which normally make use of ROM-able zImage formats
1982	  normally set this to a suitable value in their defconfig file.
1983
1984	  If ZBOOT_ROM is not enabled, this has no effect.
1985
1986config ZBOOT_ROM
1987	bool "Compressed boot loader in ROM/flash"
1988	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1989	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1990	help
1991	  Say Y here if you intend to execute your compressed kernel image
1992	  (zImage) directly from ROM or flash.  If unsure, say N.
1993
1994choice
1995	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1996	depends on ZBOOT_ROM && ARCH_SH7372
1997	default ZBOOT_ROM_NONE
1998	help
1999	  Include experimental SD/MMC loading code in the ROM-able zImage.
2000	  With this enabled it is possible to write the ROM-able zImage
2001	  kernel image to an MMC or SD card and boot the kernel straight
2002	  from the reset vector. At reset the processor Mask ROM will load
2003	  the first part of the ROM-able zImage which in turn loads the
2004	  rest the kernel image to RAM.
2005
2006config ZBOOT_ROM_NONE
2007	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
2008	help
2009	  Do not load image from SD or MMC
2010
2011config ZBOOT_ROM_MMCIF
2012	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
2013	help
2014	  Load image from MMCIF hardware block.
2015
2016config ZBOOT_ROM_SH_MOBILE_SDHI
2017	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2018	help
2019	  Load image from SDHI hardware block
2020
2021endchoice
2022
2023config ARM_APPENDED_DTB
2024	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2025	depends on OF
2026	help
2027	  With this option, the boot code will look for a device tree binary
2028	  (DTB) appended to zImage
2029	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2030
2031	  This is meant as a backward compatibility convenience for those
2032	  systems with a bootloader that can't be upgraded to accommodate
2033	  the documented boot protocol using a device tree.
2034
2035	  Beware that there is very little in terms of protection against
2036	  this option being confused by leftover garbage in memory that might
2037	  look like a DTB header after a reboot if no actual DTB is appended
2038	  to zImage.  Do not leave this option active in a production kernel
2039	  if you don't intend to always append a DTB.  Proper passing of the
2040	  location into r2 of a bootloader provided DTB is always preferable
2041	  to this option.
2042
2043config ARM_ATAG_DTB_COMPAT
2044	bool "Supplement the appended DTB with traditional ATAG information"
2045	depends on ARM_APPENDED_DTB
2046	help
2047	  Some old bootloaders can't be updated to a DTB capable one, yet
2048	  they provide ATAGs with memory configuration, the ramdisk address,
2049	  the kernel cmdline string, etc.  Such information is dynamically
2050	  provided by the bootloader and can't always be stored in a static
2051	  DTB.  To allow a device tree enabled kernel to be used with such
2052	  bootloaders, this option allows zImage to extract the information
2053	  from the ATAG list and store it at run time into the appended DTB.
2054
2055choice
2056	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2057	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2058
2059config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2060	bool "Use bootloader kernel arguments if available"
2061	help
2062	  Uses the command-line options passed by the boot loader instead of
2063	  the device tree bootargs property. If the boot loader doesn't provide
2064	  any, the device tree bootargs property will be used.
2065
2066config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2067	bool "Extend with bootloader kernel arguments"
2068	help
2069	  The command-line arguments provided by the boot loader will be
2070	  appended to the the device tree bootargs property.
2071
2072endchoice
2073
2074config CMDLINE
2075	string "Default kernel command string"
2076	default ""
2077	help
2078	  On some architectures (EBSA110 and CATS), there is currently no way
2079	  for the boot loader to pass arguments to the kernel. For these
2080	  architectures, you should supply some command-line options at build
2081	  time by entering them here. As a minimum, you should specify the
2082	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
2083
2084choice
2085	prompt "Kernel command line type" if CMDLINE != ""
2086	default CMDLINE_FROM_BOOTLOADER
2087	depends on ATAGS
2088
2089config CMDLINE_FROM_BOOTLOADER
2090	bool "Use bootloader kernel arguments if available"
2091	help
2092	  Uses the command-line options passed by the boot loader. If
2093	  the boot loader doesn't provide any, the default kernel command
2094	  string provided in CMDLINE will be used.
2095
2096config CMDLINE_EXTEND
2097	bool "Extend bootloader kernel arguments"
2098	help
2099	  The command-line arguments provided by the boot loader will be
2100	  appended to the default kernel command string.
2101
2102config CMDLINE_FORCE
2103	bool "Always use the default kernel command string"
2104	help
2105	  Always use the default kernel command string, even if the boot
2106	  loader passes other arguments to the kernel.
2107	  This is useful if you cannot or don't want to change the
2108	  command-line options your boot loader passes to the kernel.
2109endchoice
2110
2111config XIP_KERNEL
2112	bool "Kernel Execute-In-Place from ROM"
2113	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
2114	help
2115	  Execute-In-Place allows the kernel to run from non-volatile storage
2116	  directly addressable by the CPU, such as NOR flash. This saves RAM
2117	  space since the text section of the kernel is not loaded from flash
2118	  to RAM.  Read-write sections, such as the data section and stack,
2119	  are still copied to RAM.  The XIP kernel is not compressed since
2120	  it has to run directly from flash, so it will take more space to
2121	  store it.  The flash address used to link the kernel object files,
2122	  and for storing it, is configuration dependent. Therefore, if you
2123	  say Y here, you must know the proper physical address where to
2124	  store the kernel image depending on your own flash memory usage.
2125
2126	  Also note that the make target becomes "make xipImage" rather than
2127	  "make zImage" or "make Image".  The final kernel binary to put in
2128	  ROM memory will be arch/arm/boot/xipImage.
2129
2130	  If unsure, say N.
2131
2132config XIP_PHYS_ADDR
2133	hex "XIP Kernel Physical Location"
2134	depends on XIP_KERNEL
2135	default "0x00080000"
2136	help
2137	  This is the physical address in your flash memory the kernel will
2138	  be linked for and stored to.  This address is dependent on your
2139	  own flash usage.
2140
2141config KEXEC
2142	bool "Kexec system call (EXPERIMENTAL)"
2143	depends on (!SMP || PM_SLEEP_SMP)
2144	help
2145	  kexec is a system call that implements the ability to shutdown your
2146	  current kernel, and to start another kernel.  It is like a reboot
2147	  but it is independent of the system firmware.   And like a reboot
2148	  you can start any kernel with it, not just Linux.
2149
2150	  It is an ongoing process to be certain the hardware in a machine
2151	  is properly shutdown, so do not be surprised if this code does not
2152	  initially work for you.
2153
2154config ATAGS_PROC
2155	bool "Export atags in procfs"
2156	depends on ATAGS && KEXEC
2157	default y
2158	help
2159	  Should the atags used to boot the kernel be exported in an "atags"
2160	  file in procfs. Useful with kexec.
2161
2162config CRASH_DUMP
2163	bool "Build kdump crash kernel (EXPERIMENTAL)"
2164	help
2165	  Generate crash dump after being started by kexec. This should
2166	  be normally only set in special crash dump kernels which are
2167	  loaded in the main kernel with kexec-tools into a specially
2168	  reserved region and then later executed after a crash by
2169	  kdump/kexec. The crash dump kernel must be compiled to a
2170	  memory address not used by the main kernel
2171
2172	  For more details see Documentation/kdump/kdump.txt
2173
2174config AUTO_ZRELADDR
2175	bool "Auto calculation of the decompressed kernel image address"
2176	help
2177	  ZRELADDR is the physical address where the decompressed kernel
2178	  image will be placed. If AUTO_ZRELADDR is selected, the address
2179	  will be determined at run-time by masking the current IP with
2180	  0xf8000000. This assumes the zImage being placed in the first 128MB
2181	  from start of memory.
2182
2183endmenu
2184
2185menu "CPU Power Management"
2186
2187if ARCH_HAS_CPUFREQ
2188source "drivers/cpufreq/Kconfig"
2189endif
2190
2191source "drivers/cpuidle/Kconfig"
2192
2193endmenu
2194
2195menu "Floating point emulation"
2196
2197comment "At least one emulation must be selected"
2198
2199config FPE_NWFPE
2200	bool "NWFPE math emulation"
2201	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2202	---help---
2203	  Say Y to include the NWFPE floating point emulator in the kernel.
2204	  This is necessary to run most binaries. Linux does not currently
2205	  support floating point hardware so you need to say Y here even if
2206	  your machine has an FPA or floating point co-processor podule.
2207
2208	  You may say N here if you are going to load the Acorn FPEmulator
2209	  early in the bootup.
2210
2211config FPE_NWFPE_XP
2212	bool "Support extended precision"
2213	depends on FPE_NWFPE
2214	help
2215	  Say Y to include 80-bit support in the kernel floating-point
2216	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
2217	  Note that gcc does not generate 80-bit operations by default,
2218	  so in most cases this option only enlarges the size of the
2219	  floating point emulator without any good reason.
2220
2221	  You almost surely want to say N here.
2222
2223config FPE_FASTFPE
2224	bool "FastFPE math emulation (EXPERIMENTAL)"
2225	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2226	---help---
2227	  Say Y here to include the FAST floating point emulator in the kernel.
2228	  This is an experimental much faster emulator which now also has full
2229	  precision for the mantissa.  It does not support any exceptions.
2230	  It is very simple, and approximately 3-6 times faster than NWFPE.
2231
2232	  It should be sufficient for most programs.  It may be not suitable
2233	  for scientific calculations, but you have to check this for yourself.
2234	  If you do not feel you need a faster FP emulation you should better
2235	  choose NWFPE.
2236
2237config VFP
2238	bool "VFP-format floating point maths"
2239	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2240	help
2241	  Say Y to include VFP support code in the kernel. This is needed
2242	  if your hardware includes a VFP unit.
2243
2244	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
2245	  release notes and additional status information.
2246
2247	  Say N if your target does not have VFP hardware.
2248
2249config VFPv3
2250	bool
2251	depends on VFP
2252	default y if CPU_V7
2253
2254config NEON
2255	bool "Advanced SIMD (NEON) Extension support"
2256	depends on VFPv3 && CPU_V7
2257	help
2258	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2259	  Extension.
2260
2261config KERNEL_MODE_NEON
2262	bool "Support for NEON in kernel mode"
2263	depends on NEON && AEABI
2264	help
2265	  Say Y to include support for NEON in kernel mode.
2266
2267endmenu
2268
2269menu "Userspace binary formats"
2270
2271source "fs/Kconfig.binfmt"
2272
2273config ARTHUR
2274	tristate "RISC OS personality"
2275	depends on !AEABI
2276	help
2277	  Say Y here to include the kernel code necessary if you want to run
2278	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
2279	  experimental; if this sounds frightening, say N and sleep in peace.
2280	  You can also say M here to compile this support as a module (which
2281	  will be called arthur).
2282
2283endmenu
2284
2285menu "Power management options"
2286
2287source "kernel/power/Kconfig"
2288
2289config ARCH_SUSPEND_POSSIBLE
2290	depends on !ARCH_S5PC100
2291	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2292		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2293	def_bool y
2294
2295config ARM_CPU_SUSPEND
2296	def_bool PM_SLEEP
2297
2298endmenu
2299
2300source "net/Kconfig"
2301
2302source "drivers/Kconfig"
2303
2304source "fs/Kconfig"
2305
2306source "arch/arm/Kconfig.debug"
2307
2308source "security/Kconfig"
2309
2310source "crypto/Kconfig"
2311
2312source "lib/Kconfig"
2313
2314source "arch/arm/kvm/Kconfig"
2315