xref: /linux/arch/arm/Kconfig (revision fa0ce4035d4897b0642132866d896a906429f45e)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
6d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
125cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
13856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
149edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
15606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1680be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
180e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
191fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
20e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
21e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
226e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
23e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
247ada189fSJamie Iles	select HAVE_PERF_EVENTS
257ada189fSJamie Iles	select PERF_USE_VMALLOC
26e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
27e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
28ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
29e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
30e2a93eccSLennert Buytenhek	select HAVE_SPARSE_IRQ
3125a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
321fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
331da177e4SLinus Torvalds	help
341da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
35f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
361da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
371da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
381da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
391da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
401da177e4SLinus Torvalds
4174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4274facffeSRussell King	bool
4374facffeSRussell King
441a189b97SRussell Kingconfig HAVE_PWM
451a189b97SRussell King	bool
461a189b97SRussell King
470b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
480b05da72SHans Ulli Kroll	bool
490b05da72SHans Ulli Kroll
5075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5175e7153aSRalf Baechle	bool
5275e7153aSRalf Baechle
53112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK
54112f38a4SRussell King	bool
55112f38a4SRussell King
560a938b97SDavid Brownellconfig GENERIC_GPIO
570a938b97SDavid Brownell	bool
580a938b97SDavid Brownell
595cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
605cfc8ee0SJohn Stultz	bool
615cfc8ee0SJohn Stultz	default n
62746140c7SKevin Hilman
630567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
640567a0c0SKevin Hilman	bool
650567a0c0SKevin Hilman
66a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
67a8655e83SCatalin Marinas	bool
68a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
695388a6b2SRussell King	default y if SMP
70a8655e83SCatalin Marinas
71bf9dd360SRob Herringconfig KTIME_SCALAR
72bf9dd360SRob Herring	bool
73bf9dd360SRob Herring	default y
74bf9dd360SRob Herring
75bc581770SLinus Walleijconfig HAVE_TCM
76bc581770SLinus Walleij	bool
77bc581770SLinus Walleij	select GENERIC_ALLOCATOR
78bc581770SLinus Walleij
79e119bfffSRussell Kingconfig HAVE_PROC_CPU
80e119bfffSRussell King	bool
81e119bfffSRussell King
825ea81769SAl Viroconfig NO_IOPORT
835ea81769SAl Viro	bool
845ea81769SAl Viro
851da177e4SLinus Torvaldsconfig EISA
861da177e4SLinus Torvalds	bool
871da177e4SLinus Torvalds	---help---
881da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
891da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
901da177e4SLinus Torvalds
911da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
921da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
931da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
941da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
951da177e4SLinus Torvalds
961da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds	  Otherwise, say N.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvaldsconfig SBUS
1011da177e4SLinus Torvalds	bool
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvaldsconfig MCA
1041da177e4SLinus Torvalds	bool
1051da177e4SLinus Torvalds	help
1061da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1071da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1081da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1091da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1284a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1294a2581a0SThomas Gleixner	bool
1304a2581a0SThomas Gleixner	default y
1314a2581a0SThomas Gleixner
1324a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1334a2581a0SThomas Gleixner	bool
1344a2581a0SThomas Gleixner	default y
1354a2581a0SThomas Gleixner
13695c354feSNick Pigginconfig GENERIC_LOCKBREAK
13795c354feSNick Piggin	bool
13895c354feSNick Piggin	default y
13995c354feSNick Piggin	depends on SMP && PREEMPT
14095c354feSNick Piggin
1411da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds	default y
1441da177e4SLinus Torvalds
1451da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1461da177e4SLinus Torvalds	bool
1471da177e4SLinus Torvalds
148f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
149f0d1b0b3SDavid Howells	bool
150f0d1b0b3SDavid Howells
151f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
152f0d1b0b3SDavid Howells	bool
153f0d1b0b3SDavid Howells
15489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15589c52ed4SBen Dooks	bool
15689c52ed4SBen Dooks	help
15789c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15889c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15989c52ed4SBen Dooks	  it.
16089c52ed4SBen Dooks
161c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
162c7b0aff4SKevin Hilman       def_bool y
163c7b0aff4SKevin Hilman
164b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
165b89c3b16SAkinobu Mita	bool
166b89c3b16SAkinobu Mita	default y
167b89c3b16SAkinobu Mita
1681da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds	default y
1711da177e4SLinus Torvalds
172a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
173a08b6b79Sviro@ZenIV.linux.org.uk	bool
174a08b6b79Sviro@ZenIV.linux.org.uk
1755ac6da66SChristoph Lameterconfig ZONE_DMA
1765ac6da66SChristoph Lameter	bool
1775ac6da66SChristoph Lameter
178ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
179ccd7ab7fSFUJITA Tomonori       def_bool y
180ccd7ab7fSFUJITA Tomonori
1811da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1821da177e4SLinus Torvalds	bool
1831da177e4SLinus Torvalds
1841da177e4SLinus Torvaldsconfig FIQ
1851da177e4SLinus Torvalds	bool
1861da177e4SLinus Torvalds
187034d2f5aSAl Viroconfig ARCH_MTD_XIP
188034d2f5aSAl Viro	bool
189034d2f5aSAl Viro
190c760fc19SHyok S. Choiconfig VECTORS_BASE
191c760fc19SHyok S. Choi	hex
1926afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
193c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
194c760fc19SHyok S. Choi	default 0x00000000
195c760fc19SHyok S. Choi	help
196c760fc19SHyok S. Choi	  The base address of exception vectors.
197c760fc19SHyok S. Choi
198dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
199c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
200c1becedcSRussell King	default y
201b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
202dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
203dc21af99SRussell King	help
204111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
205111e9a5cSRussell King	  boot and module load time according to the position of the
206111e9a5cSRussell King	  kernel in system memory.
207dc21af99SRussell King
208111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
209daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
210dc21af99SRussell King
211c1becedcSRussell King	  Only disable this option if you know that you do not require
212c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
213c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
214c1becedcSRussell King
2150cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2161b9f95f8SNicolas Pitre	bool
217111e9a5cSRussell King	help
2180cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2190cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2200cdc8b92SNicolas Pitre	  be avoided when possible.
2211b9f95f8SNicolas Pitre
2221b9f95f8SNicolas Pitreconfig PHYS_OFFSET
2231b9f95f8SNicolas Pitre	hex "Physical address of main memory"
2240cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
2251b9f95f8SNicolas Pitre	help
2261b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2271b9f95f8SNicolas Pitre	  location of main memory in your system.
228cada3c08SRussell King
22987e040b6SSimon Glassconfig GENERIC_BUG
23087e040b6SSimon Glass	def_bool y
23187e040b6SSimon Glass	depends on BUG
23287e040b6SSimon Glass
2331da177e4SLinus Torvaldssource "init/Kconfig"
2341da177e4SLinus Torvalds
235dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
236dc52ddc0SMatt Helsley
2371da177e4SLinus Torvaldsmenu "System Type"
2381da177e4SLinus Torvalds
2393c427975SHyok S. Choiconfig MMU
2403c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2413c427975SHyok S. Choi	default y
2423c427975SHyok S. Choi	help
2433c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2443c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2453c427975SHyok S. Choi
246ccf50e23SRussell King#
247ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
248ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
249ccf50e23SRussell King#
2501da177e4SLinus Torvaldschoice
2511da177e4SLinus Torvalds	prompt "ARM system type"
2526a0e2430SCatalin Marinas	default ARCH_VERSATILE
2531da177e4SLinus Torvalds
2544af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2554af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2564af6fee1SDeepak Saxena	select ARM_AMBA
25789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
259aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
260c5a0adb5SRussell King	select ICST
26113edd86dSRussell King	select GENERIC_CLOCKEVENTS
262f4b8b319SRussell King	select PLAT_VERSATILE
263c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2654af6fee1SDeepak Saxena	help
2664af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2674af6fee1SDeepak Saxena
2684af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2694af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2704af6fee1SDeepak Saxena	select ARM_AMBA
2716d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
272aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
273c5a0adb5SRussell King	select ICST
274ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
275eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
276f4b8b319SRussell King	select PLAT_VERSATILE
2773cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
278e3887714SRussell King	select ARM_TIMER_SP804
279b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2800cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2814af6fee1SDeepak Saxena	help
2824af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2834af6fee1SDeepak Saxena
2844af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2854af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2864af6fee1SDeepak Saxena	select ARM_AMBA
2874af6fee1SDeepak Saxena	select ARM_VIC
2886d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
289aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
290c5a0adb5SRussell King	select ICST
29189df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
292bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
293f4b8b319SRussell King	select PLAT_VERSATILE
2943414ba8cSRussell King	select PLAT_VERSATILE_CLCD
295c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
296e3887714SRussell King	select ARM_TIMER_SP804
2974af6fee1SDeepak Saxena	help
2984af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
2994af6fee1SDeepak Saxena
300ceade897SRussell Kingconfig ARCH_VEXPRESS
301ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
302ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
303ceade897SRussell King	select ARM_AMBA
304ceade897SRussell King	select ARM_TIMER_SP804
3056d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
306aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
307ceade897SRussell King	select GENERIC_CLOCKEVENTS
308ceade897SRussell King	select HAVE_CLK
30995c34f83SNick Bowler	select HAVE_PATA_PLATFORM
310ceade897SRussell King	select ICST
311ceade897SRussell King	select PLAT_VERSATILE
3120fb44b91SRussell King	select PLAT_VERSATILE_CLCD
313ceade897SRussell King	help
314ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
315ceade897SRussell King
3168fc5ffa0SAndrew Victorconfig ARCH_AT91
3178fc5ffa0SAndrew Victor	bool "Atmel AT91"
318f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
31993686ae8SDavid Brownell	select HAVE_CLK
320bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3214af6fee1SDeepak Saxena	help
3222b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3232b3b3516SAndrew Victor	  AT91SAM9 and AT91CAP9 processors.
3244af6fee1SDeepak Saxena
325ccf50e23SRussell Kingconfig ARCH_BCMRING
326ccf50e23SRussell King	bool "Broadcom BCMRING"
327ccf50e23SRussell King	depends on MMU
328ccf50e23SRussell King	select CPU_V6
329ccf50e23SRussell King	select ARM_AMBA
33082d63734SRussell King	select ARM_TIMER_SP804
3316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
332ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
333ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
334ccf50e23SRussell King	help
335ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
336ccf50e23SRussell King
337220e6cf7SRob Herringconfig ARCH_HIGHBANK
338220e6cf7SRob Herring	bool "Calxeda Highbank-based"
339220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
340220e6cf7SRob Herring	select ARM_AMBA
341220e6cf7SRob Herring	select ARM_GIC
342220e6cf7SRob Herring	select ARM_TIMER_SP804
343220e6cf7SRob Herring	select CLKDEV_LOOKUP
344220e6cf7SRob Herring	select CPU_V7
345220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
346220e6cf7SRob Herring	select HAVE_ARM_SCU
347220e6cf7SRob Herring	select USE_OF
348220e6cf7SRob Herring	help
349220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
350220e6cf7SRob Herring
3511da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3524af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
353c750815eSRussell King	select CPU_ARM720T
3545cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3550cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
356f999b8bdSMartin Michlmayr	help
357f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3581da177e4SLinus Torvalds
359d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
360d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
36100d2711dSImre Kaloz	select CPU_V6K
362d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
363d94f944eSAnton Vorontsov	select ARM_GIC
3640b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3655f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
366d94f944eSAnton Vorontsov	help
367d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
368d94f944eSAnton Vorontsov
369788c9700SRussell Kingconfig ARCH_GEMINI
370788c9700SRussell King	bool "Cortina Systems Gemini"
371788c9700SRussell King	select CPU_FA526
372788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3735cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
374788c9700SRussell King	help
375788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
376788c9700SRussell King
3773a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3783a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3793a6cb8ceSArnd Bergmann	select CPU_V7
3803a6cb8ceSArnd Bergmann	select NO_IOPORT
3813a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3823a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3833a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
3843a6cb8ceSArnd Bergmann	select USE_OF
3853a6cb8ceSArnd Bergmann	select ZONE_DMA
3863a6cb8ceSArnd Bergmann	help
3873a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
3883a6cb8ceSArnd Bergmann
3891da177e4SLinus Torvaldsconfig ARCH_EBSA110
3901da177e4SLinus Torvalds	bool "EBSA-110"
391c750815eSRussell King	select CPU_SA110
392f7e68bbfSRussell King	select ISA
393c5eb2a2bSRussell King	select NO_IOPORT
3945cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3961da177e4SLinus Torvalds	help
3971da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
398f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3991da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4001da177e4SLinus Torvalds	  parallel port.
4011da177e4SLinus Torvalds
402e7736d47SLennert Buytenhekconfig ARCH_EP93XX
403e7736d47SLennert Buytenhek	bool "EP93xx-based"
404c750815eSRussell King	select CPU_ARM920T
405e7736d47SLennert Buytenhek	select ARM_AMBA
406e7736d47SLennert Buytenhek	select ARM_VIC
4076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4087444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
409eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4105cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4115725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
412e7736d47SLennert Buytenhek	help
413e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
414e7736d47SLennert Buytenhek
4151da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4161da177e4SLinus Torvalds	bool "FootBridge"
417c750815eSRussell King	select CPU_SA110
4181da177e4SLinus Torvalds	select FOOTBRIDGE
4194e8d7637SRussell King	select GENERIC_CLOCKEVENTS
420d0ee9f40SArnd Bergmann	select HAVE_IDE
4210cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
422f999b8bdSMartin Michlmayr	help
423f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
424f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4251da177e4SLinus Torvalds
426788c9700SRussell Kingconfig ARCH_MXC
427788c9700SRussell King	bool "Freescale MXC/iMX-based"
428788c9700SRussell King	select GENERIC_CLOCKEVENTS
429788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4306d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
431234b6cedSRussell King	select CLKSRC_MMIO
4328b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
433c124befcSJan Weitzel	select HAVE_SCHED_CLOCK
434ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
435788c9700SRussell King	help
436788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
437788c9700SRussell King
4381d3f33d5SShawn Guoconfig ARCH_MXS
4391d3f33d5SShawn Guo	bool "Freescale MXS-based"
4401d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4411d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
442b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4435c61ddcfSRussell King	select CLKSRC_MMIO
4441d3f33d5SShawn Guo	help
4451d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4461d3f33d5SShawn Guo
4474af6fee1SDeepak Saxenaconfig ARCH_NETX
4484af6fee1SDeepak Saxena	bool "Hilscher NetX based"
449234b6cedSRussell King	select CLKSRC_MMIO
450c750815eSRussell King	select CPU_ARM926T
4514af6fee1SDeepak Saxena	select ARM_VIC
4522fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
453f999b8bdSMartin Michlmayr	help
4544af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4554af6fee1SDeepak Saxena
4564af6fee1SDeepak Saxenaconfig ARCH_H720X
4574af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
458c750815eSRussell King	select CPU_ARM720T
4594af6fee1SDeepak Saxena	select ISA_DMA_API
4605cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4614af6fee1SDeepak Saxena	help
4624af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4634af6fee1SDeepak Saxena
4643b938be6SRussell Kingconfig ARCH_IOP13XX
4653b938be6SRussell King	bool "IOP13xx-based"
4663b938be6SRussell King	depends on MMU
467c750815eSRussell King	select CPU_XSC3
4683b938be6SRussell King	select PLAT_IOP
4693b938be6SRussell King	select PCI
4703b938be6SRussell King	select ARCH_SUPPORTS_MSI
4718d5796d2SLennert Buytenhek	select VMSPLIT_1G
4720cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4733b938be6SRussell King	help
4743b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4753b938be6SRussell King
4763f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4773f7e5815SLennert Buytenhek	bool "IOP32x-based"
478a4f7e763SRussell King	depends on MMU
479c750815eSRussell King	select CPU_XSCALE
4807ae1f7ecSLennert Buytenhek	select PLAT_IOP
481f7e68bbfSRussell King	select PCI
482bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
483f999b8bdSMartin Michlmayr	help
4843f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4853f7e5815SLennert Buytenhek	  processors.
4863f7e5815SLennert Buytenhek
4873f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4883f7e5815SLennert Buytenhek	bool "IOP33x-based"
4893f7e5815SLennert Buytenhek	depends on MMU
490c750815eSRussell King	select CPU_XSCALE
4917ae1f7ecSLennert Buytenhek	select PLAT_IOP
4923f7e5815SLennert Buytenhek	select PCI
493bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
4943f7e5815SLennert Buytenhek	help
4953f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4961da177e4SLinus Torvalds
4973b938be6SRussell Kingconfig ARCH_IXP23XX
4983b938be6SRussell King 	bool "IXP23XX-based"
499588ef769SDan Williams	depends on MMU
500c750815eSRussell King	select CPU_XSC3
501285f5fa7SDan Williams 	select PCI
5025cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5030cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
504285f5fa7SDan Williams	help
5053b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5061da177e4SLinus Torvalds
5071da177e4SLinus Torvaldsconfig ARCH_IXP2000
5081da177e4SLinus Torvalds	bool "IXP2400/2800-based"
509a4f7e763SRussell King	depends on MMU
510c750815eSRussell King	select CPU_XSCALE
511f7e68bbfSRussell King	select PCI
5125cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5130cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
514f999b8bdSMartin Michlmayr	help
515f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5161da177e4SLinus Torvalds
5173b938be6SRussell Kingconfig ARCH_IXP4XX
5183b938be6SRussell King	bool "IXP4xx-based"
519a4f7e763SRussell King	depends on MMU
520234b6cedSRussell King	select CLKSRC_MMIO
521c750815eSRussell King	select CPU_XSCALE
5228858e9afSMilan Svoboda	select GENERIC_GPIO
5233b938be6SRussell King	select GENERIC_CLOCKEVENTS
5245b0d495cSRussell King	select HAVE_SCHED_CLOCK
5250b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
526485bdde7SRussell King	select DMABOUNCE if PCI
527c4713074SLennert Buytenhek	help
5283b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
529c4713074SLennert Buytenhek
530edabd38eSSaeed Bisharaconfig ARCH_DOVE
531edabd38eSSaeed Bishara	bool "Marvell Dove"
5327b769bb3SKonstantin Porotchkin	select CPU_V7
533edabd38eSSaeed Bishara	select PCI
534edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
535edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
536edabd38eSSaeed Bishara	select PLAT_ORION
537edabd38eSSaeed Bishara	help
538edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
539edabd38eSSaeed Bishara
540651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
541651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
542c750815eSRussell King	select CPU_FEROCEON
543651c74c7SSaeed Bishara	select PCI
544a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
545651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
546651c74c7SSaeed Bishara	select PLAT_ORION
547651c74c7SSaeed Bishara	help
548651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
549651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
550651c74c7SSaeed Bishara
55140805949SKevin Wellsconfig ARCH_LPC32XX
55240805949SKevin Wells	bool "NXP LPC32XX"
553234b6cedSRussell King	select CLKSRC_MMIO
55440805949SKevin Wells	select CPU_ARM926T
55540805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
55640805949SKevin Wells	select HAVE_IDE
55740805949SKevin Wells	select ARM_AMBA
55840805949SKevin Wells	select USB_ARCH_HAS_OHCI
5596d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
56040805949SKevin Wells	select GENERIC_CLOCKEVENTS
56140805949SKevin Wells	help
56240805949SKevin Wells	  Support for the NXP LPC32XX family of processors
56340805949SKevin Wells
564788c9700SRussell Kingconfig ARCH_MV78XX0
565788c9700SRussell King	bool "Marvell MV78xx0"
566788c9700SRussell King	select CPU_FEROCEON
567788c9700SRussell King	select PCI
568a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
569788c9700SRussell King	select GENERIC_CLOCKEVENTS
570788c9700SRussell King	select PLAT_ORION
571788c9700SRussell King	help
572788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
573788c9700SRussell King	  MV781x0, MV782x0.
574788c9700SRussell King
575788c9700SRussell Kingconfig ARCH_ORION5X
576788c9700SRussell King	bool "Marvell Orion"
577788c9700SRussell King	depends on MMU
578788c9700SRussell King	select CPU_FEROCEON
579788c9700SRussell King	select PCI
580a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
581788c9700SRussell King	select GENERIC_CLOCKEVENTS
582788c9700SRussell King	select PLAT_ORION
583788c9700SRussell King	help
584788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
585788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
586788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
587788c9700SRussell King
588788c9700SRussell Kingconfig ARCH_MMP
5892f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
590788c9700SRussell King	depends on MMU
591788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
593788c9700SRussell King	select GENERIC_CLOCKEVENTS
59428bb7bc6SRussell King	select HAVE_SCHED_CLOCK
595788c9700SRussell King	select TICK_ONESHOT
596788c9700SRussell King	select PLAT_PXA
5970bd86961SHaojian Zhuang	select SPARSE_IRQ
5983c7241bdSLeo Yan	select GENERIC_ALLOCATOR
599788c9700SRussell King	help
6002f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
601788c9700SRussell King
602c53c9cf6SAndrew Victorconfig ARCH_KS8695
603c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
604c750815eSRussell King	select CPU_ARM922T
60572880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6065cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6070cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
608c53c9cf6SAndrew Victor	help
609c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
610c53c9cf6SAndrew Victor	  System-on-Chip devices.
611c53c9cf6SAndrew Victor
612788c9700SRussell Kingconfig ARCH_W90X900
613788c9700SRussell King	bool "Nuvoton W90X900 CPU"
614788c9700SRussell King	select CPU_ARM926T
615c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6166d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6176fa5d5f7SRussell King	select CLKSRC_MMIO
61858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
619777f9bebSLennert Buytenhek	help
620a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
621a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
622a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
623a8bc4eadSwanzongshun	  link address to know more.
624a8bc4eadSwanzongshun
625a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
626a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
627585cf175STzachi Perelstein
628c5f80065SErik Gillingconfig ARCH_TEGRA
629c5f80065SErik Gilling	bool "NVIDIA Tegra"
6304073723aSRussell King	select CLKDEV_LOOKUP
631234b6cedSRussell King	select CLKSRC_MMIO
632c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
633c5f80065SErik Gilling	select GENERIC_GPIO
634c5f80065SErik Gilling	select HAVE_CLK
635e3f4c0abSRussell King	select HAVE_SCHED_CLOCK
6367056d423SColin Cross	select ARCH_HAS_CPUFREQ
637c5f80065SErik Gilling	help
638c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
639c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
640c5f80065SErik Gilling
641af75655cSJamie Ilesconfig ARCH_PICOXCELL
642af75655cSJamie Iles	bool "Picochip picoXcell"
643af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
644af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
645af75655cSJamie Iles	select ARM_VIC
646af75655cSJamie Iles	select CPU_V6K
647af75655cSJamie Iles	select DW_APB_TIMER
648af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
649af75655cSJamie Iles	select GENERIC_GPIO
650af75655cSJamie Iles	select HAVE_SCHED_CLOCK
651af75655cSJamie Iles	select HAVE_TCM
652af75655cSJamie Iles	select NO_IOPORT
653af75655cSJamie Iles	select USE_OF
654af75655cSJamie Iles	help
655af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
656af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
657af75655cSJamie Iles	  for all boards.
658af75655cSJamie Iles
6594af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6604af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
661c750815eSRussell King	select CPU_ARM926T
6626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6635cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6644af6fee1SDeepak Saxena	help
6654af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6664af6fee1SDeepak Saxena
6671da177e4SLinus Torvaldsconfig ARCH_PXA
6682c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
669a4f7e763SRussell King	depends on MMU
670034d2f5aSAl Viro	select ARCH_MTD_XIP
67189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6726d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
673234b6cedSRussell King	select CLKSRC_MMIO
6747444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
675981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
6767ce83018SRussell King	select HAVE_SCHED_CLOCK
677a88264c2SRussell King	select TICK_ONESHOT
678bd5ce433SEric Miao	select PLAT_PXA
6796ac6b817SHaojian Zhuang	select SPARSE_IRQ
6804e234cc0SEric Miao	select AUTO_ZRELADDR
6818a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
68215e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
683d0ee9f40SArnd Bergmann	select HAVE_IDE
684f999b8bdSMartin Michlmayr	help
6852c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6861da177e4SLinus Torvalds
687788c9700SRussell Kingconfig ARCH_MSM
688788c9700SRussell King	bool "Qualcomm MSM"
6894b536b8dSSteve Muckle	select HAVE_CLK
69049cbe786SEric Miao	select GENERIC_CLOCKEVENTS
691923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
692bd32344aSStephen Boyd	select CLKDEV_LOOKUP
69349cbe786SEric Miao	help
6944b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
6954b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
6964b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
6974b53eb4fSDaniel Walker	  stack and controls some vital subsystems
6984b53eb4fSDaniel Walker	  (clock and power control, etc).
69949cbe786SEric Miao
700c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7016d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7026d72ad35SPaul Mundt	select HAVE_CLK
7035e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
704aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7056d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
7066d72ad35SPaul Mundt	select NO_IOPORT
7076d72ad35SPaul Mundt	select SPARSE_IRQ
70860f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
709e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7100cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
711c793c1b0SMagnus Damm	help
7126d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
713c793c1b0SMagnus Damm
7141da177e4SLinus Torvaldsconfig ARCH_RPC
7151da177e4SLinus Torvalds	bool "RiscPC"
7161da177e4SLinus Torvalds	select ARCH_ACORN
7171da177e4SLinus Torvalds	select FIQ
7181da177e4SLinus Torvalds	select TIMER_ACORN
719a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
720341eb781SBen Dooks	select HAVE_PATA_PLATFORM
721065909b9SRussell King	select ISA_DMA_API
7225ea81769SAl Viro	select NO_IOPORT
72307f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7245cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
725d0ee9f40SArnd Bergmann	select HAVE_IDE
7260cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7271da177e4SLinus Torvalds	help
7281da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7291da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7301da177e4SLinus Torvalds
7311da177e4SLinus Torvaldsconfig ARCH_SA1100
7321da177e4SLinus Torvalds	bool "SA1100-based"
733234b6cedSRussell King	select CLKSRC_MMIO
734c750815eSRussell King	select CPU_SA1100
735f7e68bbfSRussell King	select ISA
73605944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
737034d2f5aSAl Viro	select ARCH_MTD_XIP
73889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7391937f5b9SRussell King	select CPU_FREQ
7403e238be2SRussell King	select GENERIC_CLOCKEVENTS
7419483a578SDavid Brownell	select HAVE_CLK
7425094b92fSRussell King	select HAVE_SCHED_CLOCK
7433e238be2SRussell King	select TICK_ONESHOT
7447444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
745d0ee9f40SArnd Bergmann	select HAVE_IDE
7460cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
747f999b8bdSMartin Michlmayr	help
748f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7491da177e4SLinus Torvalds
7501da177e4SLinus Torvaldsconfig ARCH_S3C2410
75163b1f51bSBen Dooks	bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
7520a938b97SDavid Brownell	select GENERIC_GPIO
7539d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7549483a578SDavid Brownell	select HAVE_CLK
755e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7565cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
75720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
7581da177e4SLinus Torvalds	help
7591da177e4SLinus Torvalds	  Samsung S3C2410X CPU based systems, such as the Simtec Electronics
7601da177e4SLinus Torvalds	  BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
761f6c8965aSMartin Michlmayr	  the Samsung SMDK2410 development board (and derivatives).
7621da177e4SLinus Torvalds
76363b1f51bSBen Dooks	  Note, the S3C2416 and the S3C2450 are so close that they even share
76425985edcSLucas De Marchi	  the same SoC ID code. This means that there is no separate machine
76563b1f51bSBen Dooks	  directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
76663b1f51bSBen Dooks
767a08ab637SBen Dooksconfig ARCH_S3C64XX
768a08ab637SBen Dooks	bool "Samsung S3C64XX"
76989f1fa08SBen Dooks	select PLAT_SAMSUNG
77089f0ce72SBen Dooks	select CPU_V6
77189f0ce72SBen Dooks	select ARM_VIC
772a08ab637SBen Dooks	select HAVE_CLK
7736700397aSMark Brown	select HAVE_TCM
774226e85f4SThomas Abraham	select CLKDEV_LOOKUP
77589f0ce72SBen Dooks	select NO_IOPORT
7765cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
77789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
77889f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
77989f0ce72SBen Dooks	select SAMSUNG_CLKSRC
78089f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
78189f0ce72SBen Dooks	select S3C_GPIO_TRACK
78289f0ce72SBen Dooks	select S3C_DEV_NAND
78389f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
78489f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
78520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
786c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
787a08ab637SBen Dooks	help
788a08ab637SBen Dooks	  Samsung S3C64XX series based systems
789a08ab637SBen Dooks
79049b7a491SKukjin Kimconfig ARCH_S5P64X0
79149b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
792c4ffccddSKukjin Kim	select CPU_V6
793c4ffccddSKukjin Kim	select GENERIC_GPIO
794c4ffccddSKukjin Kim	select HAVE_CLK
795d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
7960665ccc4SChanwoo Choi	select CLKSRC_MMIO
797c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
7989e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
7999e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
80020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
801754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
802c4ffccddSKukjin Kim	help
80349b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
80449b7a491SKukjin Kim	  SMDK6450.
805c4ffccddSKukjin Kim
806acc84707SMarek Szyprowskiconfig ARCH_S5PC100
807acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8085a7652f2SByungho Min	select GENERIC_GPIO
8095a7652f2SByungho Min	select HAVE_CLK
81029e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8115a7652f2SByungho Min	select CPU_V7
812d6d502faSKukjin Kim	select ARM_L1_CACHE_SHIFT_6
813925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
81420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
815754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
816c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8175a7652f2SByungho Min	help
818acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8195a7652f2SByungho Min
820170f4e42SKukjin Kimconfig ARCH_S5PV210
821170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
822170f4e42SKukjin Kim	select CPU_V7
823eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8240f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
825170f4e42SKukjin Kim	select GENERIC_GPIO
826170f4e42SKukjin Kim	select HAVE_CLK
827b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8280665ccc4SChanwoo Choi	select CLKSRC_MMIO
829170f4e42SKukjin Kim	select ARM_L1_CACHE_SHIFT_6
830d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8319e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
8329e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
83320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
834754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
835c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8360cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
837170f4e42SKukjin Kim	help
838170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
839170f4e42SKukjin Kim
84083014579SKukjin Kimconfig ARCH_EXYNOS
84183014579SKukjin Kim	bool "SAMSUNG EXYNOS"
842cc0e72b8SChanghwan Youn	select CPU_V7
843f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8440f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
845cc0e72b8SChanghwan Youn	select GENERIC_GPIO
846cc0e72b8SChanghwan Youn	select HAVE_CLK
847badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
848b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
849cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
850754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
85120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
852c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8530cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
854cc0e72b8SChanghwan Youn	help
85583014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
856cc0e72b8SChanghwan Youn
8571da177e4SLinus Torvaldsconfig ARCH_SHARK
8581da177e4SLinus Torvalds	bool "Shark"
859c750815eSRussell King	select CPU_SA110
860f7e68bbfSRussell King	select ISA
861f7e68bbfSRussell King	select ISA_DMA
8623bca103aSNicolas Pitre	select ZONE_DMA
863f7e68bbfSRussell King	select PCI
8645cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
866f999b8bdSMartin Michlmayr	help
867f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
868f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8691da177e4SLinus Torvalds
87083ef3338SHans J. Kochconfig ARCH_TCC_926
87183ef3338SHans J. Koch	bool "Telechips TCC ARM926-based systems"
872234b6cedSRussell King	select CLKSRC_MMIO
87383ef3338SHans J. Koch	select CPU_ARM926T
87483ef3338SHans J. Koch	select HAVE_CLK
8756d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
87683ef3338SHans J. Koch	select GENERIC_CLOCKEVENTS
87783ef3338SHans J. Koch	help
87883ef3338SHans J. Koch	  Support for Telechips TCC ARM926-based systems.
87983ef3338SHans J. Koch
880d98aac75SLinus Walleijconfig ARCH_U300
881d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
882d98aac75SLinus Walleij	depends on MMU
883234b6cedSRussell King	select CLKSRC_MMIO
884d98aac75SLinus Walleij	select CPU_ARM926T
8855c21b7caSRussell King	select HAVE_SCHED_CLOCK
886bc581770SLinus Walleij	select HAVE_TCM
887d98aac75SLinus Walleij	select ARM_AMBA
8885485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
889d98aac75SLinus Walleij	select ARM_VIC
890d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8916d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
892aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
893d98aac75SLinus Walleij	select GENERIC_GPIO
894cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
8950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
896d98aac75SLinus Walleij	help
897d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
898d98aac75SLinus Walleij
899ccf50e23SRussell Kingconfig ARCH_U8500
900ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
901ccf50e23SRussell King	select CPU_V7
902ccf50e23SRussell King	select ARM_AMBA
903ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9046d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
90594bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9067c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
907ccf50e23SRussell King	help
908ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
909ccf50e23SRussell King
910ccf50e23SRussell Kingconfig ARCH_NOMADIK
911ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
912ccf50e23SRussell King	select ARM_AMBA
913ccf50e23SRussell King	select ARM_VIC
914ccf50e23SRussell King	select CPU_ARM926T
9156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
916ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
917ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
918ccf50e23SRussell King	help
919ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
920ccf50e23SRussell King
9217c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9227c6337e2SKevin Hilman	bool "TI DaVinci"
9237c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
924dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9253bca103aSNicolas Pitre	select ZONE_DMA
9269232fcc9SKevin Hilman	select HAVE_IDE
9276d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
92820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
929dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
930ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9317c6337e2SKevin Hilman	help
9327c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9337c6337e2SKevin Hilman
9343b938be6SRussell Kingconfig ARCH_OMAP
9353b938be6SRussell King	bool "TI OMAP"
9369483a578SDavid Brownell	select HAVE_CLK
9377444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
93889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
939354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
94006cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
941dc548fbbSRussell King	select HAVE_SCHED_CLOCK
9429af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9433b938be6SRussell King	help
9446e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9453b938be6SRussell King
946cee37e50Sviresh kumarconfig PLAT_SPEAR
947cee37e50Sviresh kumar	bool "ST SPEAr"
948cee37e50Sviresh kumar	select ARM_AMBA
949cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9506d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
951d6e15d78SRussell King	select CLKSRC_MMIO
952cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
953cee37e50Sviresh kumar	select HAVE_CLK
954cee37e50Sviresh kumar	help
955cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
956cee37e50Sviresh kumar
95721f47fbcSAlexey Charkovconfig ARCH_VT8500
95821f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
95921f47fbcSAlexey Charkov	select CPU_ARM926T
96021f47fbcSAlexey Charkov	select GENERIC_GPIO
96121f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
96221f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
96321f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
96421f47fbcSAlexey Charkov	select HAVE_PWM
96521f47fbcSAlexey Charkov	help
96621f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
96702c981c0SBinghua Duan
968b85a3ef4SJohn Linnconfig ARCH_ZYNQ
969b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
97002c981c0SBinghua Duan	select CPU_V7
97102c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
97202c981c0SBinghua Duan	select CLKDEV_LOOKUP
973b85a3ef4SJohn Linn	select ARM_GIC
974b85a3ef4SJohn Linn	select ARM_AMBA
975b85a3ef4SJohn Linn	select ICST
97602c981c0SBinghua Duan	select USE_OF
97702c981c0SBinghua Duan	help
978b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9791da177e4SLinus Torvaldsendchoice
9801da177e4SLinus Torvalds
981ccf50e23SRussell King#
982ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
983ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
984ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
985ccf50e23SRussell King#
98695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
98795b8f20fSRussell King
98895b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
98995b8f20fSRussell King
9901da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9911da177e4SLinus Torvalds
992d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
993d94f944eSAnton Vorontsov
99495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
99595b8f20fSRussell King
99695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
99795b8f20fSRussell King
998e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
999e7736d47SLennert Buytenhek
10001da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10011da177e4SLinus Torvalds
100259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
100359d3a193SPaulius Zaleckas
100495b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
100595b8f20fSRussell King
10061da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10071da177e4SLinus Torvalds
10083f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10093f7e5815SLennert Buytenhek
10103f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10111da177e4SLinus Torvalds
1012285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1013285f5fa7SDan Williams
10141da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10151da177e4SLinus Torvalds
10161da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10171da177e4SLinus Torvalds
1018c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1019c4713074SLennert Buytenhek
102095b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
102195b8f20fSRussell King
102295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
102395b8f20fSRussell King
102440805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
102540805949SKevin Wells
102695b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
102795b8f20fSRussell King
1028794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1029794d15b2SStanislav Samsonov
103095b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10311da177e4SLinus Torvalds
10321d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10331d3f33d5SShawn Guo
103495b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
103549cbe786SEric Miao
103695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
103795b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
103895b8f20fSRussell King
1039d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1040d48af15eSTony Lindgren
1041d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10421da177e4SLinus Torvalds
10431dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10441dbae815STony Lindgren
10459dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1046585cf175STzachi Perelstein
104795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
104895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10491da177e4SLinus Torvalds
105095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
105195b8f20fSRussell King
105295b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
105395b8f20fSRussell King
105495b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1055edabd38eSSaeed Bishara
1056cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1057a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1058c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1059a21765a7SBen Dooks
1060cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1061a21765a7SBen Dooks
106283ef3338SHans J. Kochsource "arch/arm/plat-tcc/Kconfig"
106383ef3338SHans J. Koch
1064a21765a7SBen Dooksif ARCH_S3C2410
10651da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig"
1066a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1067f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig"
1068a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1069e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig"
1070a21765a7SBen Dooksendif
10711da177e4SLinus Torvalds
1072a08ab637SBen Dooksif ARCH_S3C64XX
1073431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1074a08ab637SBen Dooksendif
1075a08ab637SBen Dooks
107649b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1077c4ffccddSKukjin Kim
10785a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10795a7652f2SByungho Min
1080170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1081170f4e42SKukjin Kim
108283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1083cc0e72b8SChanghwan Youn
1084882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10851da177e4SLinus Torvalds
1086c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1087c5f80065SErik Gilling
108895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10891da177e4SLinus Torvalds
109095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10911da177e4SLinus Torvalds
10921da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10931da177e4SLinus Torvalds
1094ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1095420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1096ceade897SRussell King
109721f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
109821f47fbcSAlexey Charkov
10997ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11007ec80ddfSwanzongshun
11011da177e4SLinus Torvalds# Definitions to make life easier
11021da177e4SLinus Torvaldsconfig ARCH_ACORN
11031da177e4SLinus Torvalds	bool
11041da177e4SLinus Torvalds
11057ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11067ae1f7ecSLennert Buytenhek	bool
1107469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
110808f26b1eSRussell King	select HAVE_SCHED_CLOCK
11097ae1f7ecSLennert Buytenhek
111069b02f6aSLennert Buytenhekconfig PLAT_ORION
111169b02f6aSLennert Buytenhek	bool
1112bfe45e0bSRussell King	select CLKSRC_MMIO
1113dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1114f06a1624SRussell King	select HAVE_SCHED_CLOCK
111569b02f6aSLennert Buytenhek
1116bd5ce433SEric Miaoconfig PLAT_PXA
1117bd5ce433SEric Miao	bool
1118bd5ce433SEric Miao
1119f4b8b319SRussell Kingconfig PLAT_VERSATILE
1120f4b8b319SRussell King	bool
1121f4b8b319SRussell King
1122e3887714SRussell Kingconfig ARM_TIMER_SP804
1123e3887714SRussell King	bool
1124bfe45e0bSRussell King	select CLKSRC_MMIO
1125e3887714SRussell King
11261da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11271da177e4SLinus Torvalds
1128afe4b25eSLennert Buytenhekconfig IWMMXT
1129afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1130ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1131ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1132afe4b25eSLennert Buytenhek	help
1133afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1134afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1135afe4b25eSLennert Buytenhek
11361da177e4SLinus Torvalds#  bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
11371da177e4SLinus Torvaldsconfig XSCALE_PMU
11381da177e4SLinus Torvalds	bool
11391da177e4SLinus Torvalds	depends on CPU_XSCALE && !XSCALE_PMU_TIMER
11401da177e4SLinus Torvalds	default y
11411da177e4SLinus Torvalds
11420f4f0672SJamie Ilesconfig CPU_HAS_PMU
1143e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11448954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11450f4f0672SJamie Iles	default y
11460f4f0672SJamie Iles	bool
11470f4f0672SJamie Iles
114852108641Seric miaoconfig MULTI_IRQ_HANDLER
114952108641Seric miao	bool
115052108641Seric miao	help
115152108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
115252108641Seric miao
11533b93e7b0SHyok S. Choiif !MMU
11543b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11553b93e7b0SHyok S. Choiendif
11563b93e7b0SHyok S. Choi
11579cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11589cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1159e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11609cba3cccSCatalin Marinas	help
11619cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11629cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11639cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11649cba3cccSCatalin Marinas	  recommended workaround.
11659cba3cccSCatalin Marinas
11667ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11677ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11687ce236fcSCatalin Marinas	depends on CPU_V7
11697ce236fcSCatalin Marinas	help
11707ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11717ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11727ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11737ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11747ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11757ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11767ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11777ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11787ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11797ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11807ce236fcSCatalin Marinas	  available in non-secure mode.
11817ce236fcSCatalin Marinas
1182855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1183855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1184855c551fSCatalin Marinas	depends on CPU_V7
1185855c551fSCatalin Marinas	help
1186855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1187855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1188855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1189855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1190855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1191855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1192855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1193855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1194855c551fSCatalin Marinas
11950516e464SCatalin Marinasconfig ARM_ERRATA_460075
11960516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
11970516e464SCatalin Marinas	depends on CPU_V7
11980516e464SCatalin Marinas	help
11990516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12000516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12010516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12020516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12030516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12040516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12050516e464SCatalin Marinas	  may not be available in non-secure mode.
12060516e464SCatalin Marinas
12079f05027cSWill Deaconconfig ARM_ERRATA_742230
12089f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12099f05027cSWill Deacon	depends on CPU_V7 && SMP
12109f05027cSWill Deacon	help
12119f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12129f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12139f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12149f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12159f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12169f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12179f05027cSWill Deacon	  the two writes.
12189f05027cSWill Deacon
1219a672e99bSWill Deaconconfig ARM_ERRATA_742231
1220a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1221a672e99bSWill Deacon	depends on CPU_V7 && SMP
1222a672e99bSWill Deacon	help
1223a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1224a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1225a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1226a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1227a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1228a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1229a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1230a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1231a672e99bSWill Deacon	  capabilities of the processor.
1232a672e99bSWill Deacon
12339e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1234*fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12352839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12369e65582aSSantosh Shilimkar	help
12379e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12389e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12399e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12409e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12419e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12429e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12439e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12442839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1245cdf357f1SWill Deacon
1246cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1247cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1248cdf357f1SWill Deacon	depends on CPU_V7 && SMP
1249cdf357f1SWill Deacon	help
1250cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1251cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1252cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1253cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1254cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1255cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1256cdf357f1SWill Deacon	  entries regardless of the ASID.
1257475d92fcSWill Deacon
12581f0090a1SRussell Kingconfig PL310_ERRATA_727915
1259*fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12601f0090a1SRussell King	depends on CACHE_L2X0
12611f0090a1SRussell King	help
12621f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12631f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12641f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12651f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12661f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12671f0090a1SRussell King	  Invalidate by Way operation.
12681f0090a1SRussell King
1269475d92fcSWill Deaconconfig ARM_ERRATA_743622
1270475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1271475d92fcSWill Deacon	depends on CPU_V7
1272475d92fcSWill Deacon	help
1273475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1274475d92fcSWill Deacon	  (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1275475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1276475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1277475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1278475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1279475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1280475d92fcSWill Deacon	  processor.
1281475d92fcSWill Deacon
12829a27c27cSWill Deaconconfig ARM_ERRATA_751472
12839a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
12849a27c27cSWill Deacon	depends on CPU_V7 && SMP
12859a27c27cSWill Deacon	help
12869a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12879a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12889a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12899a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12909a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12919a27c27cSWill Deacon
1292*fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1293*fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1294885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1295885028e4SSrinidhi Kasagar	help
1296885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1297885028e4SSrinidhi Kasagar
1298885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1299885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1300885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1301885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1302885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1303885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1304885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1305885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1306885028e4SSrinidhi Kasagar
1307fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1308fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1309fcbdc5feSWill Deacon	depends on CPU_V7
1310fcbdc5feSWill Deacon	help
1311fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1312fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1313fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1314fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1315fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1316fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1317fcbdc5feSWill Deacon
13185dab26afSWill Deaconconfig ARM_ERRATA_754327
13195dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13205dab26afSWill Deacon	depends on CPU_V7 && SMP
13215dab26afSWill Deacon	help
13225dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13235dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13245dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13255dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13265dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13275dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13285dab26afSWill Deacon
1329145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1330145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1331145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1332145e10e1SCatalin Marinas	help
1333145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1334145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1335145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1336145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1337145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1338145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1339145e10e1SCatalin Marinas	  is not affected.
1340145e10e1SCatalin Marinas
1341f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1342f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1343f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1344f630c1bdSWill Deacon	help
1345f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1346f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1347f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1348f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1349f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1350f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1351f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1352f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1353f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1354f630c1bdSWill Deacon
135511ed0ba1SWill Deaconconfig PL310_ERRATA_769419
135611ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
135711ed0ba1SWill Deacon	depends on CACHE_L2X0
135811ed0ba1SWill Deacon	help
135911ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
136011ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
136111ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
136211ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
136311ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
136411ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
136511ed0ba1SWill Deacon	  explicitly.
136611ed0ba1SWill Deacon
13671da177e4SLinus Torvaldsendmenu
13681da177e4SLinus Torvalds
13691da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13701da177e4SLinus Torvalds
13711da177e4SLinus Torvaldsmenu "Bus support"
13721da177e4SLinus Torvalds
13731da177e4SLinus Torvaldsconfig ARM_AMBA
13741da177e4SLinus Torvalds	bool
13751da177e4SLinus Torvalds
13761da177e4SLinus Torvaldsconfig ISA
13771da177e4SLinus Torvalds	bool
13781da177e4SLinus Torvalds	help
13791da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13801da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13811da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13821da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13831da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13841da177e4SLinus Torvalds
1385065909b9SRussell King# Select ISA DMA controller support
13861da177e4SLinus Torvaldsconfig ISA_DMA
13871da177e4SLinus Torvalds	bool
1388065909b9SRussell King	select ISA_DMA_API
13891da177e4SLinus Torvalds
1390065909b9SRussell King# Select ISA DMA interface
13915cae841bSAl Viroconfig ISA_DMA_API
13925cae841bSAl Viro	bool
13935cae841bSAl Viro
13941da177e4SLinus Torvaldsconfig PCI
13950b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
13961da177e4SLinus Torvalds	help
13971da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
13981da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
13991da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14001da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14011da177e4SLinus Torvalds
140252882173SAnton Vorontsovconfig PCI_DOMAINS
140352882173SAnton Vorontsov	bool
140452882173SAnton Vorontsov	depends on PCI
140552882173SAnton Vorontsov
1406b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1407b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1408b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1409b080ac8aSMarcelo Roberto Jimenez	help
1410b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1411b080ac8aSMarcelo Roberto Jimenez
141236e23590SMatthew Wilcoxconfig PCI_SYSCALL
141336e23590SMatthew Wilcox	def_bool PCI
141436e23590SMatthew Wilcox
14151da177e4SLinus Torvalds# Select the host bridge type
14161da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14171da177e4SLinus Torvalds	bool
14181da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14191da177e4SLinus Torvalds	default y
14201da177e4SLinus Torvalds
1421a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1422a0113a99SMike Rapoport	bool
1423a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1424a0113a99SMike Rapoport	default y
1425a0113a99SMike Rapoport	select DMABOUNCE
1426a0113a99SMike Rapoport
14271da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14281da177e4SLinus Torvalds
14291da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14301da177e4SLinus Torvalds
14311da177e4SLinus Torvaldsendmenu
14321da177e4SLinus Torvalds
14331da177e4SLinus Torvaldsmenu "Kernel Features"
14341da177e4SLinus Torvalds
14350567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14360567a0c0SKevin Hilman
14371da177e4SLinus Torvaldsconfig SMP
1438bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1439fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1440bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
1441971acb9bSRussell King	depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
1442971acb9bSRussell King		 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
144310606aadSKukjin Kim		 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
1444abc3f126SArnd Bergmann		 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE || ARCH_HIGHBANK || SOC_IMX6Q
14459934ebb8SArnd Bergmann	depends on MMU
1446f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
144789c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14481da177e4SLinus Torvalds	help
14491da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14501da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14511da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14521da177e4SLinus Torvalds
14531da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14541da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14551da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14561da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14571da177e4SLinus Torvalds	  run faster if you say N here.
14581da177e4SLinus Torvalds
1459395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14601da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
146150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14621da177e4SLinus Torvalds
14631da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14641da177e4SLinus Torvalds
1465f00ec48fSRussell Kingconfig SMP_ON_UP
1466f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1467f00ec48fSRussell King	depends on EXPERIMENTAL
14684d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1469f00ec48fSRussell King	default y
1470f00ec48fSRussell King	help
1471f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1472f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1473f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1474f00ec48fSRussell King	  savings.
1475f00ec48fSRussell King
1476f00ec48fSRussell King	  If you don't know what to do here, say Y.
1477f00ec48fSRussell King
1478c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1479c9018aabSVincent Guittot	bool "Support cpu topology definition"
1480c9018aabSVincent Guittot	depends on SMP && CPU_V7
1481c9018aabSVincent Guittot	default y
1482c9018aabSVincent Guittot	help
1483c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1484c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1485c9018aabSVincent Guittot	  topology of an ARM System.
1486c9018aabSVincent Guittot
1487c9018aabSVincent Guittotconfig SCHED_MC
1488c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1489c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1490c9018aabSVincent Guittot	help
1491c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1492c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1493c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1494c9018aabSVincent Guittot
1495c9018aabSVincent Guittotconfig SCHED_SMT
1496c9018aabSVincent Guittot	bool "SMT scheduler support"
1497c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1498c9018aabSVincent Guittot	help
1499c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1500c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1501c9018aabSVincent Guittot	  places. If unsure say N here.
1502c9018aabSVincent Guittot
1503a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1504a8cbcd92SRussell King	bool
1505a8cbcd92SRussell King	help
1506a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1507a8cbcd92SRussell King
1508f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1509f32f4ce2SRussell King	bool
1510f32f4ce2SRussell King	depends on SMP
151115095bb0SRussell King	select TICK_ONESHOT
1512f32f4ce2SRussell King	help
1513f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1514f32f4ce2SRussell King
15158d5796d2SLennert Buytenhekchoice
15168d5796d2SLennert Buytenhek	prompt "Memory split"
15178d5796d2SLennert Buytenhek	default VMSPLIT_3G
15188d5796d2SLennert Buytenhek	help
15198d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15208d5796d2SLennert Buytenhek
15218d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15228d5796d2SLennert Buytenhek	  option alone!
15238d5796d2SLennert Buytenhek
15248d5796d2SLennert Buytenhek	config VMSPLIT_3G
15258d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15268d5796d2SLennert Buytenhek	config VMSPLIT_2G
15278d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15288d5796d2SLennert Buytenhek	config VMSPLIT_1G
15298d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15308d5796d2SLennert Buytenhekendchoice
15318d5796d2SLennert Buytenhek
15328d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15338d5796d2SLennert Buytenhek	hex
15348d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15358d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15368d5796d2SLennert Buytenhek	default 0xC0000000
15378d5796d2SLennert Buytenhek
15381da177e4SLinus Torvaldsconfig NR_CPUS
15391da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15401da177e4SLinus Torvalds	range 2 32
15411da177e4SLinus Torvalds	depends on SMP
15421da177e4SLinus Torvalds	default "4"
15431da177e4SLinus Torvalds
1544a054a811SRussell Kingconfig HOTPLUG_CPU
1545a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1546a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1547a054a811SRussell King	help
1548a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1549a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1550a054a811SRussell King
155137ee16aeSRussell Kingconfig LOCAL_TIMERS
155237ee16aeSRussell King	bool "Use local timer interrupts"
1553971acb9bSRussell King	depends on SMP
155437ee16aeSRussell King	default y
155530d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
155637ee16aeSRussell King	help
155737ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
155837ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
155937ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
156037ee16aeSRussell King	  "thundering herd" at every timer tick.
156137ee16aeSRussell King
1562d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15631da177e4SLinus Torvalds
1564f8065813SRussell Kingconfig HZ
1565f8065813SRussell King	int
156649b7a491SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
1567a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1568bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
15695248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
15705da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1571f8065813SRussell King	default 100
1572f8065813SRussell King
157316c79651SCatalin Marinasconfig THUMB2_KERNEL
15744a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1575e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
157616c79651SCatalin Marinas	select AEABI
157716c79651SCatalin Marinas	select ARM_ASM_UNIFIED
157889bace65SArnd Bergmann	select ARM_UNWIND
157916c79651SCatalin Marinas	help
158016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
158116c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
158216c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
158316c79651SCatalin Marinas
158416c79651SCatalin Marinas	  If unsure, say N.
158516c79651SCatalin Marinas
15866f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15876f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15886f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15896f685c5cSDave Martin	default y
15906f685c5cSDave Martin	help
15916f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15926f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15936f685c5cSDave Martin	  branch instructions.
15946f685c5cSDave Martin
15956f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15966f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15976f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15986f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15996f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16006f685c5cSDave Martin	  support.
16016f685c5cSDave Martin
16026f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16036f685c5cSDave Martin	  relocation" error when loading some modules.
16046f685c5cSDave Martin
16056f685c5cSDave Martin	  Until fixed tools are available, passing
16066f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16076f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16086f685c5cSDave Martin	  stack usage in some cases.
16096f685c5cSDave Martin
16106f685c5cSDave Martin	  The problem is described in more detail at:
16116f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16126f685c5cSDave Martin
16136f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16146f685c5cSDave Martin
16156f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16166f685c5cSDave Martin
16170becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16180becb088SCatalin Marinas	bool
16190becb088SCatalin Marinas
1620704bdda0SNicolas Pitreconfig AEABI
1621704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1622704bdda0SNicolas Pitre	help
1623704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1624704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1625704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1626704bdda0SNicolas Pitre
1627704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1628704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1629704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1630704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1631704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1632704bdda0SNicolas Pitre
1633704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1634704bdda0SNicolas Pitre
16356c90c872SNicolas Pitreconfig OABI_COMPAT
1636a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16379bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16386c90c872SNicolas Pitre	default y
16396c90c872SNicolas Pitre	help
16406c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16416c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16426c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16436c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16446c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16456c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16466c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16476c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16486c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16496c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16506c90c872SNicolas Pitre	  at all). If in doubt say Y.
16516c90c872SNicolas Pitre
1652eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1653e80d6a24SMel Gorman	bool
1654e80d6a24SMel Gorman
165505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
165605944d74SRussell King	bool
165705944d74SRussell King
165807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
165907a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
166007a2f737SRussell King
166105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1662be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1663c80d79d7SYasunori Goto
16647b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16657b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16667b7bf499SWill Deacon
1667053a96caSNicolas Pitreconfig HIGHMEM
1668e8db89a2SRussell King	bool "High Memory Support"
1669e8db89a2SRussell King	depends on MMU
1670053a96caSNicolas Pitre	help
1671053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1672053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1673053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1674053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1675053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1676053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1677053a96caSNicolas Pitre
1678053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1679053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1680053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1681053a96caSNicolas Pitre
1682053a96caSNicolas Pitre	  If unsure, say n.
1683053a96caSNicolas Pitre
168465cec8e3SRussell Kingconfig HIGHPTE
168565cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
168665cec8e3SRussell King	depends on HIGHMEM
168765cec8e3SRussell King
16881b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16891b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1690fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
16911b8873a0SJamie Iles	default y
16921b8873a0SJamie Iles	help
16931b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16941b8873a0SJamie Iles	  disabled, perf events will use software events only.
16951b8873a0SJamie Iles
16963f22ab27SDave Hansensource "mm/Kconfig"
16973f22ab27SDave Hansen
1698c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1699c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1700c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1701c1b2d970SMagnus Damm	default "9" if SA1111
1702c1b2d970SMagnus Damm	default "11"
1703c1b2d970SMagnus Damm	help
1704c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1705c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1706c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1707c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1708c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1709c1b2d970SMagnus Damm	  increase this value.
1710c1b2d970SMagnus Damm
1711c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1712c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1713c1b2d970SMagnus Damm
17141da177e4SLinus Torvaldsconfig LEDS
17151da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1716e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17178c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17181da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17191da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
172073a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
172125329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1722ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17231da177e4SLinus Torvalds	help
17241da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17251da177e4SLinus Torvalds	  to provide useful information about your current system status.
17261da177e4SLinus Torvalds
17271da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17281da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17291da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17301da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17311da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17321da177e4SLinus Torvalds	  system, but the driver will do nothing.
17331da177e4SLinus Torvalds
17341da177e4SLinus Torvaldsconfig LEDS_TIMER
17351da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1736eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1737eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17381da177e4SLinus Torvalds	depends on LEDS
17390567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17401da177e4SLinus Torvalds	default y if ARCH_EBSA110
17411da177e4SLinus Torvalds	help
17421da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17431da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17441da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17451da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17461da177e4SLinus Torvalds	  debugging unstable kernels.
17471da177e4SLinus Torvalds
17481da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17491da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17501da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17511da177e4SLinus Torvalds
17521da177e4SLinus Torvaldsconfig LEDS_CPU
17531da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1754eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1755eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1756eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17571da177e4SLinus Torvalds	depends on LEDS
17581da177e4SLinus Torvalds	help
17591da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
17601da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
17611da177e4SLinus Torvalds	  is not currently executing.
17621da177e4SLinus Torvalds
17631da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17641da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17651da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17661da177e4SLinus Torvalds
17671da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17681da177e4SLinus Torvalds	bool
1769f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17701da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1771e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17721da177e4SLinus Torvalds	help
17731da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17741da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17751da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17761da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17771da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17781da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17791da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17801da177e4SLinus Torvalds
178139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
178239ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
178339ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
178439ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
178539ec58f3SLennert Buytenhek	help
178639ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
178739ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
178839ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
178939ec58f3SLennert Buytenhek
179039ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
179139ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
179239ec58f3SLennert Buytenhek	  such copy operations with large buffers.
179339ec58f3SLennert Buytenhek
179439ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
179539ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
179639ec58f3SLennert Buytenhek
179770c70d97SNicolas Pitreconfig SECCOMP
179870c70d97SNicolas Pitre	bool
179970c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
180070c70d97SNicolas Pitre	---help---
180170c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
180270c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
180370c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
180470c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
180570c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
180670c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
180770c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
180870c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
180970c70d97SNicolas Pitre	  defined by each seccomp mode.
181070c70d97SNicolas Pitre
1811c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1812c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18134a50bfe3SRussell King	depends on EXPERIMENTAL
1814c743f380SNicolas Pitre	help
1815c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1816c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1817c743f380SNicolas Pitre	  the stack just before the return address, and validates
1818c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1819c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1820c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1821c743f380SNicolas Pitre	  neutralized via a kernel panic.
1822c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1823c743f380SNicolas Pitre
182473a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
182573a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
182673a65b3fSUwe Kleine-König	help
182773a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
182873a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
182973a65b3fSUwe Kleine-König
18301da177e4SLinus Torvaldsendmenu
18311da177e4SLinus Torvalds
18321da177e4SLinus Torvaldsmenu "Boot options"
18331da177e4SLinus Torvalds
18349eb8f674SGrant Likelyconfig USE_OF
18359eb8f674SGrant Likely	bool "Flattened Device Tree support"
18369eb8f674SGrant Likely	select OF
18379eb8f674SGrant Likely	select OF_EARLY_FLATTREE
183808a543adSGrant Likely	select IRQ_DOMAIN
18399eb8f674SGrant Likely	help
18409eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18419eb8f674SGrant Likely
18421da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18431da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18441da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18451da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18461da177e4SLinus Torvalds	default "0"
18471da177e4SLinus Torvalds	help
18481da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18491da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18501da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18511da177e4SLinus Torvalds	  value in their defconfig file.
18521da177e4SLinus Torvalds
18531da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18541da177e4SLinus Torvalds
18551da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18561da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18571da177e4SLinus Torvalds	default "0"
18581da177e4SLinus Torvalds	help
1859f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1860f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1861f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1862f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1863f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1864f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18651da177e4SLinus Torvalds
18661da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18671da177e4SLinus Torvalds
18681da177e4SLinus Torvaldsconfig ZBOOT_ROM
18691da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18701da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
18711da177e4SLinus Torvalds	help
18721da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18731da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18741da177e4SLinus Torvalds
1875090ab3ffSSimon Hormanchoice
1876090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1877090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1878090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1879090ab3ffSSimon Horman	help
1880090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1881090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1882090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1883090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1884090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1885090ab3ffSSimon Horman	  rest the kernel image to RAM.
1886090ab3ffSSimon Horman
1887090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1888090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1889090ab3ffSSimon Horman	help
1890090ab3ffSSimon Horman	  Do not load image from SD or MMC
1891090ab3ffSSimon Horman
1892f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1893f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1894f45b1149SSimon Horman	help
1895090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1896090ab3ffSSimon Horman
1897090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1898090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1899090ab3ffSSimon Horman	help
1900090ab3ffSSimon Horman	  Load image from SDHI hardware block
1901090ab3ffSSimon Horman
1902090ab3ffSSimon Hormanendchoice
1903f45b1149SSimon Horman
1904e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1905e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1906e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1907e2a6a3aaSJohn Bonesio	help
1908e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1909e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1910e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1911e2a6a3aaSJohn Bonesio
1912e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1913e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1914e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1915e2a6a3aaSJohn Bonesio
1916e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1917e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1918e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1919e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1920e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1921e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1922e2a6a3aaSJohn Bonesio	  to this option.
1923e2a6a3aaSJohn Bonesio
1924b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1925b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1926b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1927b90b9a38SNicolas Pitre	help
1928b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1929b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1930b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1931b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1932b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1933b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1934b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1935b90b9a38SNicolas Pitre
19361da177e4SLinus Torvaldsconfig CMDLINE
19371da177e4SLinus Torvalds	string "Default kernel command string"
19381da177e4SLinus Torvalds	default ""
19391da177e4SLinus Torvalds	help
19401da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19411da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19421da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19431da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19441da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19451da177e4SLinus Torvalds
19464394c124SVictor Boiviechoice
19474394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19484394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19494394c124SVictor Boivie
19504394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19514394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19524394c124SVictor Boivie	help
19534394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19544394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19554394c124SVictor Boivie	  string provided in CMDLINE will be used.
19564394c124SVictor Boivie
19574394c124SVictor Boivieconfig CMDLINE_EXTEND
19584394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19594394c124SVictor Boivie	help
19604394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19614394c124SVictor Boivie	  appended to the default kernel command string.
19624394c124SVictor Boivie
196392d2040dSAlexander Hollerconfig CMDLINE_FORCE
196492d2040dSAlexander Holler	bool "Always use the default kernel command string"
196592d2040dSAlexander Holler	help
196692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19704394c124SVictor Boivieendchoice
197192d2040dSAlexander Holler
19721da177e4SLinus Torvaldsconfig XIP_KERNEL
19731da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
19741da177e4SLinus Torvalds	depends on !ZBOOT_ROM
19751da177e4SLinus Torvalds	help
19761da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19771da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19781da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19791da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19801da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19811da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19821da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19831da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19841da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19851da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19861da177e4SLinus Torvalds
19871da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19881da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19891da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19901da177e4SLinus Torvalds
19911da177e4SLinus Torvalds	  If unsure, say N.
19921da177e4SLinus Torvalds
19931da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19941da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19951da177e4SLinus Torvalds	depends on XIP_KERNEL
19961da177e4SLinus Torvalds	default "0x00080000"
19971da177e4SLinus Torvalds	help
19981da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19991da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20001da177e4SLinus Torvalds	  own flash usage.
20011da177e4SLinus Torvalds
2002c587e4a6SRichard Purdieconfig KEXEC
2003c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
2004c587e4a6SRichard Purdie	depends on EXPERIMENTAL
2005c587e4a6SRichard Purdie	help
2006c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2007c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
200801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2009c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2010c587e4a6SRichard Purdie
2011c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2012c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2013c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2014c587e4a6SRichard Purdie	  support.
2015c587e4a6SRichard Purdie
20164cd9d6f7SRichard Purdieconfig ATAGS_PROC
20174cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2018b98d7291SUli Luckas	depends on KEXEC
2019b98d7291SUli Luckas	default y
20204cd9d6f7SRichard Purdie	help
20214cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20224cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20234cd9d6f7SRichard Purdie
2024cb5d39b3SMika Westerbergconfig CRASH_DUMP
2025cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2026cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2027cb5d39b3SMika Westerberg	help
2028cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2029cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2030cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2031cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2032cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2033cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2034cb5d39b3SMika Westerberg
2035cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2036cb5d39b3SMika Westerberg
2037e69edc79SEric Miaoconfig AUTO_ZRELADDR
2038e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2039e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2040e69edc79SEric Miao	help
2041e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2042e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2043e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2044e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2045e69edc79SEric Miao	  from start of memory.
2046e69edc79SEric Miao
20471da177e4SLinus Torvaldsendmenu
20481da177e4SLinus Torvalds
2049ac9d7efcSRussell Kingmenu "CPU Power Management"
20501da177e4SLinus Torvalds
205189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20521da177e4SLinus Torvalds
20531da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20541da177e4SLinus Torvalds
205564f102b6SYong Shenconfig CPU_FREQ_IMX
205664f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
205764f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
205864f102b6SYong Shen	help
205964f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
206064f102b6SYong Shen
20611da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
20621da177e4SLinus Torvalds	bool
20631da177e4SLinus Torvalds
20641da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
20651da177e4SLinus Torvalds	bool
20661da177e4SLinus Torvalds
20671da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
20681da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
20691da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
20701da177e4SLinus Torvalds	default y
20711da177e4SLinus Torvalds	help
20721da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
20731da177e4SLinus Torvalds
20741da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
20751da177e4SLinus Torvalds
20761da177e4SLinus Torvalds	  If in doubt, say Y.
20771da177e4SLinus Torvalds
20789e2697ffSRussell Kingconfig CPU_FREQ_PXA
20799e2697ffSRussell King	bool
20809e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
20819e2697ffSRussell King	default y
2082ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
20839e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
20849e2697ffSRussell King
20859d56c02aSBen Dooksconfig CPU_FREQ_S3C
20869d56c02aSBen Dooks	bool
20879d56c02aSBen Dooks	help
20889d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
20899d56c02aSBen Dooks
20909d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
20914a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
20929d56c02aSBen Dooks	depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
20939d56c02aSBen Dooks	select CPU_FREQ_S3C
20949d56c02aSBen Dooks	help
20959d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
20969d56c02aSBen Dooks	  of CPUs.
20979d56c02aSBen Dooks
20989d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
20999d56c02aSBen Dooks
21009d56c02aSBen Dooks	  If in doubt, say N.
21019d56c02aSBen Dooks
21029d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21034a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21049d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21059d56c02aSBen Dooks	help
21069d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21079d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21089d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21099d56c02aSBen Dooks
21109d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21119d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21129d56c02aSBen Dooks
21139d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21149d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21159d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21169d56c02aSBen Dooks	help
21179d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21189d56c02aSBen Dooks
21199d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21209d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21219d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21229d56c02aSBen Dooks	help
21239d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21249d56c02aSBen Dooks
2125e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2126e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2127e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2128e6d197a6SBen Dooks	help
2129e6d197a6SBen Dooks	  Export status information via debugfs.
2130e6d197a6SBen Dooks
21311da177e4SLinus Torvaldsendif
21321da177e4SLinus Torvalds
2133ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2134ac9d7efcSRussell King
2135ac9d7efcSRussell Kingendmenu
2136ac9d7efcSRussell King
21371da177e4SLinus Torvaldsmenu "Floating point emulation"
21381da177e4SLinus Torvalds
21391da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21401da177e4SLinus Torvalds
21411da177e4SLinus Torvaldsconfig FPE_NWFPE
21421da177e4SLinus Torvalds	bool "NWFPE math emulation"
2143593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21441da177e4SLinus Torvalds	---help---
21451da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21461da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21471da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21481da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21491da177e4SLinus Torvalds
21501da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21511da177e4SLinus Torvalds	  early in the bootup.
21521da177e4SLinus Torvalds
21531da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21541da177e4SLinus Torvalds	bool "Support extended precision"
2155bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21561da177e4SLinus Torvalds	help
21571da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21581da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21591da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21601da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21611da177e4SLinus Torvalds	  floating point emulator without any good reason.
21621da177e4SLinus Torvalds
21631da177e4SLinus Torvalds	  You almost surely want to say N here.
21641da177e4SLinus Torvalds
21651da177e4SLinus Torvaldsconfig FPE_FASTFPE
21661da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
21678993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
21681da177e4SLinus Torvalds	---help---
21691da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21701da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21711da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21721da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21731da177e4SLinus Torvalds
21741da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21751da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21761da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21771da177e4SLinus Torvalds	  choose NWFPE.
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldsconfig VFP
21801da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2181e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21821da177e4SLinus Torvalds	help
21831da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21841da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21851da177e4SLinus Torvalds
21861da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21871da177e4SLinus Torvalds	  release notes and additional status information.
21881da177e4SLinus Torvalds
21891da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21901da177e4SLinus Torvalds
219125ebee02SCatalin Marinasconfig VFPv3
219225ebee02SCatalin Marinas	bool
219325ebee02SCatalin Marinas	depends on VFP
219425ebee02SCatalin Marinas	default y if CPU_V7
219525ebee02SCatalin Marinas
2196b5872db4SCatalin Marinasconfig NEON
2197b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2198b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2199b5872db4SCatalin Marinas	help
2200b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2201b5872db4SCatalin Marinas	  Extension.
2202b5872db4SCatalin Marinas
22031da177e4SLinus Torvaldsendmenu
22041da177e4SLinus Torvalds
22051da177e4SLinus Torvaldsmenu "Userspace binary formats"
22061da177e4SLinus Torvalds
22071da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvaldsconfig ARTHUR
22101da177e4SLinus Torvalds	tristate "RISC OS personality"
2211704bdda0SNicolas Pitre	depends on !AEABI
22121da177e4SLinus Torvalds	help
22131da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22141da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22151da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22161da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22171da177e4SLinus Torvalds	  will be called arthur).
22181da177e4SLinus Torvalds
22191da177e4SLinus Torvaldsendmenu
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvaldsmenu "Power management options"
22221da177e4SLinus Torvalds
2223eceab4acSRussell Kingsource "kernel/power/Kconfig"
22241da177e4SLinus Torvalds
2225f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22266b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
22276a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22286a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2229f4cb5700SJohannes Berg	def_bool y
2230f4cb5700SJohannes Berg
223115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
223215e0d9e3SArnd Bergmann	def_bool PM_SLEEP
223315e0d9e3SArnd Bergmann
22341da177e4SLinus Torvaldsendmenu
22351da177e4SLinus Torvalds
2236d5950b43SSam Ravnborgsource "net/Kconfig"
2237d5950b43SSam Ravnborg
2238ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22391da177e4SLinus Torvalds
22401da177e4SLinus Torvaldssource "fs/Kconfig"
22411da177e4SLinus Torvalds
22421da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22431da177e4SLinus Torvalds
22441da177e4SLinus Torvaldssource "security/Kconfig"
22451da177e4SLinus Torvalds
22461da177e4SLinus Torvaldssource "crypto/Kconfig"
22471da177e4SLinus Torvalds
22481da177e4SLinus Torvaldssource "lib/Kconfig"
2249