xref: /linux/arch/arm/Kconfig (revision f9a6aa4303bd15bbdb24d9fe374e4e6850298460)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
42d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
431fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
44e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
45e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4684ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
473d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
483d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
498c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
508c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
51b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
521da177e4SLinus Torvalds	help
531da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
54f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
551da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
561da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
571da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
581da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
591da177e4SLinus Torvalds
6074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6174facffeSRussell King	bool
6274facffeSRussell King
634ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	bool
654ce63fcdSMarek Szyprowski
664ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
674ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
684ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
694ce63fcdSMarek Szyprowski	bool
704ce63fcdSMarek Szyprowski
711a189b97SRussell Kingconfig HAVE_PWM
721a189b97SRussell King	bool
731a189b97SRussell King
740b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
750b05da72SHans Ulli Kroll	bool
760b05da72SHans Ulli Kroll
7775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7875e7153aSRalf Baechle	bool
7975e7153aSRalf Baechle
800a938b97SDavid Brownellconfig GENERIC_GPIO
810a938b97SDavid Brownell	bool
820a938b97SDavid Brownell
83bc581770SLinus Walleijconfig HAVE_TCM
84bc581770SLinus Walleij	bool
85bc581770SLinus Walleij	select GENERIC_ALLOCATOR
86bc581770SLinus Walleij
87e119bfffSRussell Kingconfig HAVE_PROC_CPU
88e119bfffSRussell King	bool
89e119bfffSRussell King
905ea81769SAl Viroconfig NO_IOPORT
915ea81769SAl Viro	bool
925ea81769SAl Viro
931da177e4SLinus Torvaldsconfig EISA
941da177e4SLinus Torvalds	bool
951da177e4SLinus Torvalds	---help---
961da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
971da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1001da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1011da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1021da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds	  Otherwise, say N.
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvaldsconfig SBUS
1091da177e4SLinus Torvalds	bool
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1281da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1291da177e4SLinus Torvalds	bool
1301da177e4SLinus Torvalds	default y
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1331da177e4SLinus Torvalds	bool
1341da177e4SLinus Torvalds
135f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
136f0d1b0b3SDavid Howells	bool
137f0d1b0b3SDavid Howells
138f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
139f0d1b0b3SDavid Howells	bool
140f0d1b0b3SDavid Howells
14189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14289c52ed4SBen Dooks	bool
14389c52ed4SBen Dooks	help
14489c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14589c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14689c52ed4SBen Dooks	  it.
14789c52ed4SBen Dooks
148b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
149b89c3b16SAkinobu Mita	bool
150b89c3b16SAkinobu Mita	default y
151b89c3b16SAkinobu Mita
1521da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds	default y
1551da177e4SLinus Torvalds
156a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
157a08b6b79Sviro@ZenIV.linux.org.uk	bool
158a08b6b79Sviro@ZenIV.linux.org.uk
1595ac6da66SChristoph Lameterconfig ZONE_DMA
1605ac6da66SChristoph Lameter	bool
1615ac6da66SChristoph Lameter
162ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
163ccd7ab7fSFUJITA Tomonori       def_bool y
164ccd7ab7fSFUJITA Tomonori
16558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16658af4a24SRob Herring	bool
16758af4a24SRob Herring
1681da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvaldsconfig FIQ
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds
17413a5045dSRob Herringconfig NEED_RET_TO_USER
17513a5045dSRob Herring	bool
17613a5045dSRob Herring
177034d2f5aSAl Viroconfig ARCH_MTD_XIP
178034d2f5aSAl Viro	bool
179034d2f5aSAl Viro
180c760fc19SHyok S. Choiconfig VECTORS_BASE
181c760fc19SHyok S. Choi	hex
1826afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
183c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
184c760fc19SHyok S. Choi	default 0x00000000
185c760fc19SHyok S. Choi	help
186c760fc19SHyok S. Choi	  The base address of exception vectors.
187c760fc19SHyok S. Choi
188dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
189c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
190c1becedcSRussell King	default y
191b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
192dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
193dc21af99SRussell King	help
194111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
195111e9a5cSRussell King	  boot and module load time according to the position of the
196111e9a5cSRussell King	  kernel in system memory.
197dc21af99SRussell King
198111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
199daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
200dc21af99SRussell King
201c1becedcSRussell King	  Only disable this option if you know that you do not require
202c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
203c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
204c1becedcSRussell King
205c334bc15SRob Herringconfig NEED_MACH_IO_H
206c334bc15SRob Herring	bool
207c334bc15SRob Herring	help
208c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
209c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
210c334bc15SRob Herring	  be avoided when possible.
211c334bc15SRob Herring
2120cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2131b9f95f8SNicolas Pitre	bool
214111e9a5cSRussell King	help
2150cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2160cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2170cdc8b92SNicolas Pitre	  be avoided when possible.
2181b9f95f8SNicolas Pitre
2191b9f95f8SNicolas Pitreconfig PHYS_OFFSET
220974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2210cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
222974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2231b9f95f8SNicolas Pitre	help
2241b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2251b9f95f8SNicolas Pitre	  location of main memory in your system.
226cada3c08SRussell King
22787e040b6SSimon Glassconfig GENERIC_BUG
22887e040b6SSimon Glass	def_bool y
22987e040b6SSimon Glass	depends on BUG
23087e040b6SSimon Glass
2311da177e4SLinus Torvaldssource "init/Kconfig"
2321da177e4SLinus Torvalds
233dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
234dc52ddc0SMatt Helsley
2351da177e4SLinus Torvaldsmenu "System Type"
2361da177e4SLinus Torvalds
2373c427975SHyok S. Choiconfig MMU
2383c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2393c427975SHyok S. Choi	default y
2403c427975SHyok S. Choi	help
2413c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2423c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2433c427975SHyok S. Choi
244ccf50e23SRussell King#
245ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
246ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
247ccf50e23SRussell King#
2481da177e4SLinus Torvaldschoice
2491da177e4SLinus Torvalds	prompt "ARM system type"
2506a0e2430SCatalin Marinas	default ARCH_VERSATILE
2511da177e4SLinus Torvalds
25266314223SDinh Nguyenconfig ARCH_SOCFPGA
25366314223SDinh Nguyen	bool "Altera SOCFPGA family"
25466314223SDinh Nguyen	select ARCH_WANT_OPTIONAL_GPIOLIB
25566314223SDinh Nguyen	select ARM_AMBA
25666314223SDinh Nguyen	select ARM_GIC
25766314223SDinh Nguyen	select CACHE_L2X0
25866314223SDinh Nguyen	select CLKDEV_LOOKUP
25966314223SDinh Nguyen	select COMMON_CLK
26066314223SDinh Nguyen	select CPU_V7
26166314223SDinh Nguyen	select DW_APB_TIMER
26266314223SDinh Nguyen	select DW_APB_TIMER_OF
26366314223SDinh Nguyen	select GENERIC_CLOCKEVENTS
26466314223SDinh Nguyen	select GPIO_PL061 if GPIOLIB
26566314223SDinh Nguyen	select HAVE_ARM_SCU
26666314223SDinh Nguyen	select SPARSE_IRQ
26766314223SDinh Nguyen	select USE_OF
26866314223SDinh Nguyen	help
26966314223SDinh Nguyen	  This enables support for Altera SOCFPGA Cyclone V platform
27066314223SDinh Nguyen
2714af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2724af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2734af6fee1SDeepak Saxena	select ARM_AMBA
27489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
275a613163dSLinus Walleij	select COMMON_CLK
276*f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
2779904f793SLinus Walleij	select HAVE_TCM
278c5a0adb5SRussell King	select ICST
27913edd86dSRussell King	select GENERIC_CLOCKEVENTS
280f4b8b319SRussell King	select PLAT_VERSATILE
281c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
282c334bc15SRob Herring	select NEED_MACH_IO_H
2830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
284695436e3SLinus Walleij	select SPARSE_IRQ
2853108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2864af6fee1SDeepak Saxena	help
2874af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2884af6fee1SDeepak Saxena
2894af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2904af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2914af6fee1SDeepak Saxena	select ARM_AMBA
292*f9a6aa43SLinus Walleij	select COMMON_CLK
293*f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
294c5a0adb5SRussell King	select ICST
295ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
296eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
297f4b8b319SRussell King	select PLAT_VERSATILE
2983cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
299e3887714SRussell King	select ARM_TIMER_SP804
300b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3010cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3024af6fee1SDeepak Saxena	help
3034af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3044af6fee1SDeepak Saxena
3054af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3064af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3074af6fee1SDeepak Saxena	select ARM_AMBA
3084af6fee1SDeepak Saxena	select ARM_VIC
3096d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
310aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
311c5a0adb5SRussell King	select ICST
31289df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
313bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3149b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
315f4b8b319SRussell King	select PLAT_VERSATILE
31656a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3173414ba8cSRussell King	select PLAT_VERSATILE_CLCD
318c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
319e3887714SRussell King	select ARM_TIMER_SP804
3204af6fee1SDeepak Saxena	help
3214af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3224af6fee1SDeepak Saxena
323ceade897SRussell Kingconfig ARCH_VEXPRESS
324ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
325ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
326ceade897SRussell King	select ARM_AMBA
327ceade897SRussell King	select ARM_TIMER_SP804
3286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
329d1b8a775SPawel Moll	select COMMON_CLK
330ceade897SRussell King	select GENERIC_CLOCKEVENTS
331ceade897SRussell King	select HAVE_CLK
33295c34f83SNick Bowler	select HAVE_PATA_PLATFORM
333ceade897SRussell King	select ICST
334ba81f502SRussell King	select NO_IOPORT
335ceade897SRussell King	select PLAT_VERSATILE
3360fb44b91SRussell King	select PLAT_VERSATILE_CLCD
337b2a54ff0SPawel Moll	select REGULATOR_FIXED_VOLTAGE if REGULATOR
338ceade897SRussell King	help
339ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
340ceade897SRussell King
3418fc5ffa0SAndrew Victorconfig ARCH_AT91
3428fc5ffa0SAndrew Victor	bool "Atmel AT91"
343f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
34493686ae8SDavid Brownell	select HAVE_CLK
345bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
346e261501dSNicolas Ferre	select IRQ_DOMAIN
3471ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3484af6fee1SDeepak Saxena	help
349929e994fSNicolas Ferre	  This enables support for systems based on Atmel
350929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3514af6fee1SDeepak Saxena
352ccf50e23SRussell Kingconfig ARCH_BCMRING
353ccf50e23SRussell King	bool "Broadcom BCMRING"
354ccf50e23SRussell King	depends on MMU
355ccf50e23SRussell King	select CPU_V6
356ccf50e23SRussell King	select ARM_AMBA
35782d63734SRussell King	select ARM_TIMER_SP804
3586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
359ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
360ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
361ccf50e23SRussell King	help
362ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
363ccf50e23SRussell King
364220e6cf7SRob Herringconfig ARCH_HIGHBANK
365220e6cf7SRob Herring	bool "Calxeda Highbank-based"
366220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
367220e6cf7SRob Herring	select ARM_AMBA
368220e6cf7SRob Herring	select ARM_GIC
369220e6cf7SRob Herring	select ARM_TIMER_SP804
37022d80379SDave Martin	select CACHE_L2X0
371220e6cf7SRob Herring	select CLKDEV_LOOKUP
3728d4d9f52SRob Herring	select COMMON_CLK
373220e6cf7SRob Herring	select CPU_V7
374220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
375220e6cf7SRob Herring	select HAVE_ARM_SCU
3763b55658aSDave Martin	select HAVE_SMP
377fdfa64a4SRob Herring	select SPARSE_IRQ
378220e6cf7SRob Herring	select USE_OF
379220e6cf7SRob Herring	help
380220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
381220e6cf7SRob Herring
3821da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3830e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
384c750815eSRussell King	select CPU_ARM720T
3855cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3860cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
387f999b8bdSMartin Michlmayr	help
3880e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3891da177e4SLinus Torvalds
390d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
391d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
39200d2711dSImre Kaloz	select CPU_V6K
393d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
394d94f944eSAnton Vorontsov	select ARM_GIC
395ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3960b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3975f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
398d94f944eSAnton Vorontsov	help
399d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
400d94f944eSAnton Vorontsov
401788c9700SRussell Kingconfig ARCH_GEMINI
402788c9700SRussell King	bool "Cortina Systems Gemini"
403788c9700SRussell King	select CPU_FA526
404788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4055cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
406788c9700SRussell King	help
407788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
408788c9700SRussell King
4093a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4103a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4113a6cb8ceSArnd Bergmann	select CPU_V7
4123a6cb8ceSArnd Bergmann	select NO_IOPORT
413f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
4143a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
415198678b0SBinghua Duan	select COMMON_CLK
4163a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
417ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
418cbd8d842SBarry Song	select PINCTRL
419cbd8d842SBarry Song	select PINCTRL_SIRF
4203a6cb8ceSArnd Bergmann	select USE_OF
4213a6cb8ceSArnd Bergmann	select ZONE_DMA
4223a6cb8ceSArnd Bergmann	help
4233a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4243a6cb8ceSArnd Bergmann
4251da177e4SLinus Torvaldsconfig ARCH_EBSA110
4261da177e4SLinus Torvalds	bool "EBSA-110"
427c750815eSRussell King	select CPU_SA110
428f7e68bbfSRussell King	select ISA
429c5eb2a2bSRussell King	select NO_IOPORT
4305cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
431c334bc15SRob Herring	select NEED_MACH_IO_H
4320cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4331da177e4SLinus Torvalds	help
4341da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
435f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4361da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4371da177e4SLinus Torvalds	  parallel port.
4381da177e4SLinus Torvalds
439e7736d47SLennert Buytenhekconfig ARCH_EP93XX
440e7736d47SLennert Buytenhek	bool "EP93xx-based"
441c750815eSRussell King	select CPU_ARM920T
442e7736d47SLennert Buytenhek	select ARM_AMBA
443e7736d47SLennert Buytenhek	select ARM_VIC
4446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4457444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
446eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4475cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4485725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
449e7736d47SLennert Buytenhek	help
450e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
451e7736d47SLennert Buytenhek
4521da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4531da177e4SLinus Torvalds	bool "FootBridge"
454c750815eSRussell King	select CPU_SA110
4551da177e4SLinus Torvalds	select FOOTBRIDGE
4564e8d7637SRussell King	select GENERIC_CLOCKEVENTS
457d0ee9f40SArnd Bergmann	select HAVE_IDE
458c334bc15SRob Herring	select NEED_MACH_IO_H
4590cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
460f999b8bdSMartin Michlmayr	help
461f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
462f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4631da177e4SLinus Torvalds
464788c9700SRussell Kingconfig ARCH_MXC
465788c9700SRussell King	bool "Freescale MXC/iMX-based"
466788c9700SRussell King	select GENERIC_CLOCKEVENTS
467788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4686d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
469234b6cedSRussell King	select CLKSRC_MMIO
4708b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
471ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4728842a9e2SShawn Guo	select SPARSE_IRQ
4733e62af82SUwe Kleine-König	select USE_OF
474788c9700SRussell King	help
475788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
476788c9700SRussell King
4771d3f33d5SShawn Guoconfig ARCH_MXS
4781d3f33d5SShawn Guo	bool "Freescale MXS-based"
4791d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4801d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
481b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4825c61ddcfSRussell King	select CLKSRC_MMIO
4832664681fSShawn Guo	select COMMON_CLK
4846abda3e1SShawn Guo	select HAVE_CLK_PREPARE
485a0f5e363SShawn Guo	select PINCTRL
4866c4d4efbSShawn Guo	select USE_OF
4871d3f33d5SShawn Guo	help
4881d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4891d3f33d5SShawn Guo
4904af6fee1SDeepak Saxenaconfig ARCH_NETX
4914af6fee1SDeepak Saxena	bool "Hilscher NetX based"
492234b6cedSRussell King	select CLKSRC_MMIO
493c750815eSRussell King	select CPU_ARM926T
4944af6fee1SDeepak Saxena	select ARM_VIC
4952fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
496f999b8bdSMartin Michlmayr	help
4974af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4984af6fee1SDeepak Saxena
4994af6fee1SDeepak Saxenaconfig ARCH_H720X
5004af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
501c750815eSRussell King	select CPU_ARM720T
5024af6fee1SDeepak Saxena	select ISA_DMA_API
5035cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5044af6fee1SDeepak Saxena	help
5054af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
5064af6fee1SDeepak Saxena
5073b938be6SRussell Kingconfig ARCH_IOP13XX
5083b938be6SRussell King	bool "IOP13xx-based"
5093b938be6SRussell King	depends on MMU
510c750815eSRussell King	select CPU_XSC3
5113b938be6SRussell King	select PLAT_IOP
5123b938be6SRussell King	select PCI
5133b938be6SRussell King	select ARCH_SUPPORTS_MSI
5148d5796d2SLennert Buytenhek	select VMSPLIT_1G
515c334bc15SRob Herring	select NEED_MACH_IO_H
5160cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
51713a5045dSRob Herring	select NEED_RET_TO_USER
5183b938be6SRussell King	help
5193b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5203b938be6SRussell King
5213f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5223f7e5815SLennert Buytenhek	bool "IOP32x-based"
523a4f7e763SRussell King	depends on MMU
524c750815eSRussell King	select CPU_XSCALE
525c334bc15SRob Herring	select NEED_MACH_IO_H
52613a5045dSRob Herring	select NEED_RET_TO_USER
5277ae1f7ecSLennert Buytenhek	select PLAT_IOP
528f7e68bbfSRussell King	select PCI
529bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
530f999b8bdSMartin Michlmayr	help
5313f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5323f7e5815SLennert Buytenhek	  processors.
5333f7e5815SLennert Buytenhek
5343f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5353f7e5815SLennert Buytenhek	bool "IOP33x-based"
5363f7e5815SLennert Buytenhek	depends on MMU
537c750815eSRussell King	select CPU_XSCALE
538c334bc15SRob Herring	select NEED_MACH_IO_H
53913a5045dSRob Herring	select NEED_RET_TO_USER
5407ae1f7ecSLennert Buytenhek	select PLAT_IOP
5413f7e5815SLennert Buytenhek	select PCI
542bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5433f7e5815SLennert Buytenhek	help
5443f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5451da177e4SLinus Torvalds
5463b938be6SRussell Kingconfig ARCH_IXP4XX
5473b938be6SRussell King	bool "IXP4xx-based"
548a4f7e763SRussell King	depends on MMU
54958af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
550234b6cedSRussell King	select CLKSRC_MMIO
551c750815eSRussell King	select CPU_XSCALE
5529dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5533b938be6SRussell King	select GENERIC_CLOCKEVENTS
5540b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
555c334bc15SRob Herring	select NEED_MACH_IO_H
556485bdde7SRussell King	select DMABOUNCE if PCI
557c4713074SLennert Buytenhek	help
5583b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
559c4713074SLennert Buytenhek
5603e93a22bSGregory CLEMENTconfig ARCH_MVEBU
5613e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
5623e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
5633e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
5643e93a22bSGregory CLEMENT	select SPARSE_IRQ
5653e93a22bSGregory CLEMENT	select CLKSRC_MMIO
5663e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
5673e93a22bSGregory CLEMENT	select IRQ_DOMAIN
5683e93a22bSGregory CLEMENT	select COMMON_CLK
5693e93a22bSGregory CLEMENT	help
5703e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
5713e93a22bSGregory CLEMENT
572edabd38eSSaeed Bisharaconfig ARCH_DOVE
573edabd38eSSaeed Bishara	bool "Marvell Dove"
5747b769bb3SKonstantin Porotchkin	select CPU_V7
575edabd38eSSaeed Bishara	select PCI
576edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
577edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
578c334bc15SRob Herring	select NEED_MACH_IO_H
579edabd38eSSaeed Bishara	select PLAT_ORION
580edabd38eSSaeed Bishara	help
581edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
582edabd38eSSaeed Bishara
583651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
584651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
585c750815eSRussell King	select CPU_FEROCEON
586651c74c7SSaeed Bishara	select PCI
587a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
588651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
589c334bc15SRob Herring	select NEED_MACH_IO_H
590651c74c7SSaeed Bishara	select PLAT_ORION
591651c74c7SSaeed Bishara	help
592651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
593651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
594651c74c7SSaeed Bishara
59540805949SKevin Wellsconfig ARCH_LPC32XX
59640805949SKevin Wells	bool "NXP LPC32XX"
597234b6cedSRussell King	select CLKSRC_MMIO
59840805949SKevin Wells	select CPU_ARM926T
59940805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
60040805949SKevin Wells	select HAVE_IDE
60140805949SKevin Wells	select ARM_AMBA
60240805949SKevin Wells	select USB_ARCH_HAS_OHCI
6036d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
60440805949SKevin Wells	select GENERIC_CLOCKEVENTS
605f5c42271SRoland Stigge	select USE_OF
606c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
60740805949SKevin Wells	help
60840805949SKevin Wells	  Support for the NXP LPC32XX family of processors
60940805949SKevin Wells
610788c9700SRussell Kingconfig ARCH_MV78XX0
611788c9700SRussell King	bool "Marvell MV78xx0"
612788c9700SRussell King	select CPU_FEROCEON
613788c9700SRussell King	select PCI
614a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
615788c9700SRussell King	select GENERIC_CLOCKEVENTS
616c334bc15SRob Herring	select NEED_MACH_IO_H
617788c9700SRussell King	select PLAT_ORION
618788c9700SRussell King	help
619788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
620788c9700SRussell King	  MV781x0, MV782x0.
621788c9700SRussell King
622788c9700SRussell Kingconfig ARCH_ORION5X
623788c9700SRussell King	bool "Marvell Orion"
624788c9700SRussell King	depends on MMU
625788c9700SRussell King	select CPU_FEROCEON
626788c9700SRussell King	select PCI
627a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
628788c9700SRussell King	select GENERIC_CLOCKEVENTS
629b5e12229SAndrew Lunn	select NEED_MACH_IO_H
630788c9700SRussell King	select PLAT_ORION
631788c9700SRussell King	help
632788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
633788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
634788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
635788c9700SRussell King
636788c9700SRussell Kingconfig ARCH_MMP
6372f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
638788c9700SRussell King	depends on MMU
639788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6406d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
641788c9700SRussell King	select GENERIC_CLOCKEVENTS
642157d2644SHaojian Zhuang	select GPIO_PXA
643c24b3114SHaojian Zhuang	select IRQ_DOMAIN
644788c9700SRussell King	select PLAT_PXA
6450bd86961SHaojian Zhuang	select SPARSE_IRQ
6463c7241bdSLeo Yan	select GENERIC_ALLOCATOR
647788c9700SRussell King	help
6482f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
649788c9700SRussell King
650c53c9cf6SAndrew Victorconfig ARCH_KS8695
651c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
652c750815eSRussell King	select CPU_ARM922T
65372880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6545cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6550cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
656c53c9cf6SAndrew Victor	help
657c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
658c53c9cf6SAndrew Victor	  System-on-Chip devices.
659c53c9cf6SAndrew Victor
660788c9700SRussell Kingconfig ARCH_W90X900
661788c9700SRussell King	bool "Nuvoton W90X900 CPU"
662788c9700SRussell King	select CPU_ARM926T
663c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6646d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6656fa5d5f7SRussell King	select CLKSRC_MMIO
66658b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
667777f9bebSLennert Buytenhek	help
668a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
669a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
670a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
671a8bc4eadSwanzongshun	  link address to know more.
672a8bc4eadSwanzongshun
673a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
674a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
675585cf175STzachi Perelstein
676c5f80065SErik Gillingconfig ARCH_TEGRA
677c5f80065SErik Gilling	bool "NVIDIA Tegra"
6784073723aSRussell King	select CLKDEV_LOOKUP
679234b6cedSRussell King	select CLKSRC_MMIO
680c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
681c5f80065SErik Gilling	select GENERIC_GPIO
682c5f80065SErik Gilling	select HAVE_CLK
6833b55658aSDave Martin	select HAVE_SMP
684ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
685c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6867056d423SColin Cross	select ARCH_HAS_CPUFREQ
6872c95b7e0SStephen Warren	select USE_OF
688c5f80065SErik Gilling	help
689c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
690c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
691c5f80065SErik Gilling
692af75655cSJamie Ilesconfig ARCH_PICOXCELL
693af75655cSJamie Iles	bool "Picochip picoXcell"
694af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
695af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
696af75655cSJamie Iles	select ARM_VIC
697af75655cSJamie Iles	select CPU_V6K
698af75655cSJamie Iles	select DW_APB_TIMER
699cfda5901SDinh Nguyen	select DW_APB_TIMER_OF
700af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
701af75655cSJamie Iles	select GENERIC_GPIO
702af75655cSJamie Iles	select HAVE_TCM
703af75655cSJamie Iles	select NO_IOPORT
70498e27a5cSJamie Iles	select SPARSE_IRQ
705af75655cSJamie Iles	select USE_OF
706af75655cSJamie Iles	help
707af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
708af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
709af75655cSJamie Iles	  for all boards.
710af75655cSJamie Iles
7114af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7124af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
713c750815eSRussell King	select CPU_ARM926T
7146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7155cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7164af6fee1SDeepak Saxena	help
7174af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7184af6fee1SDeepak Saxena
7191da177e4SLinus Torvaldsconfig ARCH_PXA
7202c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
721a4f7e763SRussell King	depends on MMU
722034d2f5aSAl Viro	select ARCH_MTD_XIP
72389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
725234b6cedSRussell King	select CLKSRC_MMIO
7267444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
727981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
728157d2644SHaojian Zhuang	select GPIO_PXA
729bd5ce433SEric Miao	select PLAT_PXA
7306ac6b817SHaojian Zhuang	select SPARSE_IRQ
7314e234cc0SEric Miao	select AUTO_ZRELADDR
7328a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
73315e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
734d0ee9f40SArnd Bergmann	select HAVE_IDE
735f999b8bdSMartin Michlmayr	help
7362c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7371da177e4SLinus Torvalds
738788c9700SRussell Kingconfig ARCH_MSM
739788c9700SRussell King	bool "Qualcomm MSM"
7404b536b8dSSteve Muckle	select HAVE_CLK
74149cbe786SEric Miao	select GENERIC_CLOCKEVENTS
742923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
743bd32344aSStephen Boyd	select CLKDEV_LOOKUP
74449cbe786SEric Miao	help
7454b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7464b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7474b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7484b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7494b53eb4fSDaniel Walker	  (clock and power control, etc).
75049cbe786SEric Miao
751c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7526d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7536d72ad35SPaul Mundt	select HAVE_CLK
7545e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
755aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7563b55658aSDave Martin	select HAVE_SMP
7576d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
758ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7596d72ad35SPaul Mundt	select NO_IOPORT
7606d72ad35SPaul Mundt	select SPARSE_IRQ
76160f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
762e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7630cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
764c793c1b0SMagnus Damm	help
7656d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
766c793c1b0SMagnus Damm
7671da177e4SLinus Torvaldsconfig ARCH_RPC
7681da177e4SLinus Torvalds	bool "RiscPC"
7691da177e4SLinus Torvalds	select ARCH_ACORN
7701da177e4SLinus Torvalds	select FIQ
771a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
772341eb781SBen Dooks	select HAVE_PATA_PLATFORM
773065909b9SRussell King	select ISA_DMA_API
7745ea81769SAl Viro	select NO_IOPORT
77507f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7765cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
777d0ee9f40SArnd Bergmann	select HAVE_IDE
778c334bc15SRob Herring	select NEED_MACH_IO_H
7790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7801da177e4SLinus Torvalds	help
7811da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7821da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7831da177e4SLinus Torvalds
7841da177e4SLinus Torvaldsconfig ARCH_SA1100
7851da177e4SLinus Torvalds	bool "SA1100-based"
786234b6cedSRussell King	select CLKSRC_MMIO
787c750815eSRussell King	select CPU_SA1100
788f7e68bbfSRussell King	select ISA
78905944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
790034d2f5aSAl Viro	select ARCH_MTD_XIP
79189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7921937f5b9SRussell King	select CPU_FREQ
7933e238be2SRussell King	select GENERIC_CLOCKEVENTS
7944a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7957444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
796d0ee9f40SArnd Bergmann	select HAVE_IDE
7970cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
798375dec92SRussell King	select SPARSE_IRQ
799f999b8bdSMartin Michlmayr	help
800f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
8011da177e4SLinus Torvalds
802b130d5c2SKukjin Kimconfig ARCH_S3C24XX
803b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
8040a938b97SDavid Brownell	select GENERIC_GPIO
8059d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8069483a578SDavid Brownell	select HAVE_CLK
807e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8085cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
80920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
810b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
811b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
812c334bc15SRob Herring	select NEED_MACH_IO_H
8131da177e4SLinus Torvalds	help
814b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
815b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
816b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
817b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
81863b1f51bSBen Dooks
819a08ab637SBen Dooksconfig ARCH_S3C64XX
820a08ab637SBen Dooks	bool "Samsung S3C64XX"
82189f1fa08SBen Dooks	select PLAT_SAMSUNG
82289f0ce72SBen Dooks	select CPU_V6
82389f0ce72SBen Dooks	select ARM_VIC
824a08ab637SBen Dooks	select HAVE_CLK
8256700397aSMark Brown	select HAVE_TCM
826226e85f4SThomas Abraham	select CLKDEV_LOOKUP
82789f0ce72SBen Dooks	select NO_IOPORT
8285cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
82989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
83089f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
83189f0ce72SBen Dooks	select SAMSUNG_CLKSRC
83289f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
83389f0ce72SBen Dooks	select S3C_GPIO_TRACK
83489f0ce72SBen Dooks	select S3C_DEV_NAND
83589f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
83689f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
83720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
838c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
839a08ab637SBen Dooks	help
840a08ab637SBen Dooks	  Samsung S3C64XX series based systems
841a08ab637SBen Dooks
84249b7a491SKukjin Kimconfig ARCH_S5P64X0
84349b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
844c4ffccddSKukjin Kim	select CPU_V6
845c4ffccddSKukjin Kim	select GENERIC_GPIO
846c4ffccddSKukjin Kim	select HAVE_CLK
847d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8480665ccc4SChanwoo Choi	select CLKSRC_MMIO
849c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8509e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
85120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
852754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
853c4ffccddSKukjin Kim	help
85449b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
85549b7a491SKukjin Kim	  SMDK6450.
856c4ffccddSKukjin Kim
857acc84707SMarek Szyprowskiconfig ARCH_S5PC100
858acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8595a7652f2SByungho Min	select GENERIC_GPIO
8605a7652f2SByungho Min	select HAVE_CLK
86129e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8625a7652f2SByungho Min	select CPU_V7
863925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
86420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
865754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
866c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8675a7652f2SByungho Min	help
868acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8695a7652f2SByungho Min
870170f4e42SKukjin Kimconfig ARCH_S5PV210
871170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
872170f4e42SKukjin Kim	select CPU_V7
873eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8740f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
875170f4e42SKukjin Kim	select GENERIC_GPIO
876170f4e42SKukjin Kim	select HAVE_CLK
877b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8780665ccc4SChanwoo Choi	select CLKSRC_MMIO
879d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8809e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
88120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
882754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
883c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8840cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
885170f4e42SKukjin Kim	help
886170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
887170f4e42SKukjin Kim
88883014579SKukjin Kimconfig ARCH_EXYNOS
88983014579SKukjin Kim	bool "SAMSUNG EXYNOS"
890cc0e72b8SChanghwan Youn	select CPU_V7
891f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8920f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
893cc0e72b8SChanghwan Youn	select GENERIC_GPIO
894cc0e72b8SChanghwan Youn	select HAVE_CLK
895badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
896b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
897cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
898754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
89920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
900c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
9010cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
902cc0e72b8SChanghwan Youn	help
90383014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
904cc0e72b8SChanghwan Youn
9051da177e4SLinus Torvaldsconfig ARCH_SHARK
9061da177e4SLinus Torvalds	bool "Shark"
907c750815eSRussell King	select CPU_SA110
908f7e68bbfSRussell King	select ISA
909f7e68bbfSRussell King	select ISA_DMA
9103bca103aSNicolas Pitre	select ZONE_DMA
911f7e68bbfSRussell King	select PCI
9125cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9130cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
914c334bc15SRob Herring	select NEED_MACH_IO_H
915f999b8bdSMartin Michlmayr	help
916f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
917f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9181da177e4SLinus Torvalds
919d98aac75SLinus Walleijconfig ARCH_U300
920d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
921d98aac75SLinus Walleij	depends on MMU
922234b6cedSRussell King	select CLKSRC_MMIO
923d98aac75SLinus Walleij	select CPU_ARM926T
924bc581770SLinus Walleij	select HAVE_TCM
925d98aac75SLinus Walleij	select ARM_AMBA
9265485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
927d98aac75SLinus Walleij	select ARM_VIC
928d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9296d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93050667d63SLinus Walleij	select COMMON_CLK
931d98aac75SLinus Walleij	select GENERIC_GPIO
932cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
933d98aac75SLinus Walleij	help
934d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
935d98aac75SLinus Walleij
936ccf50e23SRussell Kingconfig ARCH_U8500
937ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
93867ae14fcSArnd Bergmann	depends on MMU
939ccf50e23SRussell King	select CPU_V7
940ccf50e23SRussell King	select ARM_AMBA
941ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9426d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
94394bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9447c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9453b55658aSDave Martin	select HAVE_SMP
946ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
947ccf50e23SRussell King	help
948ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
949ccf50e23SRussell King
950ccf50e23SRussell Kingconfig ARCH_NOMADIK
951ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
952ccf50e23SRussell King	select ARM_AMBA
953ccf50e23SRussell King	select ARM_VIC
954ccf50e23SRussell King	select CPU_ARM926T
9554a31bd28SLinus Walleij	select COMMON_CLK
956ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9570fa7be40SArnd Bergmann	select PINCTRL
958ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
959ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
960ccf50e23SRussell King	help
961ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
962ccf50e23SRussell King
9637c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9647c6337e2SKevin Hilman	bool "TI DaVinci"
9657c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
966dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9673bca103aSNicolas Pitre	select ZONE_DMA
9689232fcc9SKevin Hilman	select HAVE_IDE
9696d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
97020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
971dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
972ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9737c6337e2SKevin Hilman	help
9747c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9757c6337e2SKevin Hilman
9763b938be6SRussell Kingconfig ARCH_OMAP
9773b938be6SRussell King	bool "TI OMAP"
97800a36698SArnd Bergmann	depends on MMU
9799483a578SDavid Brownell	select HAVE_CLK
9807444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
98189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
982354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
98306cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9849af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9853b938be6SRussell King	help
9866e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9873b938be6SRussell King
988cee37e50Sviresh kumarconfig PLAT_SPEAR
989cee37e50Sviresh kumar	bool "ST SPEAr"
990cee37e50Sviresh kumar	select ARM_AMBA
991cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9935df33a62SViresh Kumar	select COMMON_CLK
994d6e15d78SRussell King	select CLKSRC_MMIO
995cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
996cee37e50Sviresh kumar	select HAVE_CLK
997cee37e50Sviresh kumar	help
998cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
999cee37e50Sviresh kumar
100021f47fbcSAlexey Charkovconfig ARCH_VT8500
100121f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
100221f47fbcSAlexey Charkov	select CPU_ARM926T
100321f47fbcSAlexey Charkov	select GENERIC_GPIO
100421f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
100521f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
100621f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
100721f47fbcSAlexey Charkov	help
100821f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
100902c981c0SBinghua Duan
1010b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1011b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
101202c981c0SBinghua Duan	select CPU_V7
101302c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
101402c981c0SBinghua Duan	select CLKDEV_LOOKUP
1015b85a3ef4SJohn Linn	select ARM_GIC
1016b85a3ef4SJohn Linn	select ARM_AMBA
1017b85a3ef4SJohn Linn	select ICST
1018ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
101902c981c0SBinghua Duan	select USE_OF
102002c981c0SBinghua Duan	help
1021b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10221da177e4SLinus Torvaldsendchoice
10231da177e4SLinus Torvalds
1024ccf50e23SRussell King#
1025ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1026ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1027ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1028ccf50e23SRussell King#
10293e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10303e93a22bSGregory CLEMENT
103195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
103295b8f20fSRussell King
103395b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
103495b8f20fSRussell King
10351da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10361da177e4SLinus Torvalds
1037d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1038d94f944eSAnton Vorontsov
103995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
104095b8f20fSRussell King
104195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
104295b8f20fSRussell King
1043e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1044e7736d47SLennert Buytenhek
10451da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10461da177e4SLinus Torvalds
104759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
104859d3a193SPaulius Zaleckas
104995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
105095b8f20fSRussell King
10511da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10521da177e4SLinus Torvalds
10533f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10543f7e5815SLennert Buytenhek
10553f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10561da177e4SLinus Torvalds
1057285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1058285f5fa7SDan Williams
10591da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10601da177e4SLinus Torvalds
106195b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
106295b8f20fSRussell King
106395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
106495b8f20fSRussell King
106595b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
106695b8f20fSRussell King
1067794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1068794d15b2SStanislav Samsonov
106995b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10701da177e4SLinus Torvalds
10711d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10721d3f33d5SShawn Guo
107395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
107449cbe786SEric Miao
107595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
107695b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
107795b8f20fSRussell King
1078d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1079d48af15eSTony Lindgren
1080d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10811da177e4SLinus Torvalds
10821dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10831dbae815STony Lindgren
10849dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1085585cf175STzachi Perelstein
108695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
108795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10881da177e4SLinus Torvalds
108995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
109095b8f20fSRussell King
109195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
109295b8f20fSRussell King
109395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1094edabd38eSSaeed Bishara
1095cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1096a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1097a21765a7SBen Dooks
1098cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1099a21765a7SBen Dooks
110085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1101b130d5c2SKukjin Kimif ARCH_S3C24XX
1102a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1103a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1104a21765a7SBen Dooksendif
11051da177e4SLinus Torvalds
1106a08ab637SBen Dooksif ARCH_S3C64XX
1107431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1108a08ab637SBen Dooksendif
1109a08ab637SBen Dooks
111049b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1111c4ffccddSKukjin Kim
11125a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11135a7652f2SByungho Min
1114170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1115170f4e42SKukjin Kim
111683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1117cc0e72b8SChanghwan Youn
1118882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11191da177e4SLinus Torvalds
1120c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1121c5f80065SErik Gilling
112295b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11231da177e4SLinus Torvalds
112495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11251da177e4SLinus Torvalds
11261da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11271da177e4SLinus Torvalds
1128ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1129420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1130ceade897SRussell King
113121f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
113221f47fbcSAlexey Charkov
11337ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11347ec80ddfSwanzongshun
11351da177e4SLinus Torvalds# Definitions to make life easier
11361da177e4SLinus Torvaldsconfig ARCH_ACORN
11371da177e4SLinus Torvalds	bool
11381da177e4SLinus Torvalds
11397ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11407ae1f7ecSLennert Buytenhek	bool
1141469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11427ae1f7ecSLennert Buytenhek
114369b02f6aSLennert Buytenhekconfig PLAT_ORION
114469b02f6aSLennert Buytenhek	bool
1145bfe45e0bSRussell King	select CLKSRC_MMIO
1146dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1147278b45b0SAndrew Lunn	select IRQ_DOMAIN
11482f129bf4SAndrew Lunn	select COMMON_CLK
114969b02f6aSLennert Buytenhek
1150bd5ce433SEric Miaoconfig PLAT_PXA
1151bd5ce433SEric Miao	bool
1152bd5ce433SEric Miao
1153f4b8b319SRussell Kingconfig PLAT_VERSATILE
1154f4b8b319SRussell King	bool
1155f4b8b319SRussell King
1156e3887714SRussell Kingconfig ARM_TIMER_SP804
1157e3887714SRussell King	bool
1158bfe45e0bSRussell King	select CLKSRC_MMIO
1159a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1160e3887714SRussell King
11611da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11621da177e4SLinus Torvalds
1163958cab0fSRussell Kingconfig ARM_NR_BANKS
1164958cab0fSRussell King	int
1165958cab0fSRussell King	default 16 if ARCH_EP93XX
1166958cab0fSRussell King	default 8
1167958cab0fSRussell King
1168afe4b25eSLennert Buytenhekconfig IWMMXT
1169afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1170ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1171ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1172afe4b25eSLennert Buytenhek	help
1173afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1174afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1175afe4b25eSLennert Buytenhek
11761da177e4SLinus Torvaldsconfig XSCALE_PMU
11771da177e4SLinus Torvalds	bool
1178bfc994b5SPaul Bolle	depends on CPU_XSCALE
11791da177e4SLinus Torvalds	default y
11801da177e4SLinus Torvalds
11810f4f0672SJamie Ilesconfig CPU_HAS_PMU
1182e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11838954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11840f4f0672SJamie Iles	default y
11850f4f0672SJamie Iles	bool
11860f4f0672SJamie Iles
118752108641Seric miaoconfig MULTI_IRQ_HANDLER
118852108641Seric miao	bool
118952108641Seric miao	help
119052108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
119152108641Seric miao
11923b93e7b0SHyok S. Choiif !MMU
11933b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11943b93e7b0SHyok S. Choiendif
11953b93e7b0SHyok S. Choi
1196f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1197f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1198f0c4b8d6SWill Deacon	depends on CPU_V6
1199f0c4b8d6SWill Deacon	help
1200f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1201f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1202f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1203f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1204f0c4b8d6SWill Deacon
12059cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12069cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1207e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12089cba3cccSCatalin Marinas	help
12099cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12109cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12119cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12129cba3cccSCatalin Marinas	  recommended workaround.
12139cba3cccSCatalin Marinas
12147ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12157ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12167ce236fcSCatalin Marinas	depends on CPU_V7
12177ce236fcSCatalin Marinas	help
12187ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12197ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12207ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12217ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12227ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12237ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12247ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12257ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12267ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12277ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12287ce236fcSCatalin Marinas	  available in non-secure mode.
12297ce236fcSCatalin Marinas
1230855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1231855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1232855c551fSCatalin Marinas	depends on CPU_V7
1233855c551fSCatalin Marinas	help
1234855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1235855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1236855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1237855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1238855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1239855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1240855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1241855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1242855c551fSCatalin Marinas
12430516e464SCatalin Marinasconfig ARM_ERRATA_460075
12440516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12450516e464SCatalin Marinas	depends on CPU_V7
12460516e464SCatalin Marinas	help
12470516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12480516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12490516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12500516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12510516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12520516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12530516e464SCatalin Marinas	  may not be available in non-secure mode.
12540516e464SCatalin Marinas
12559f05027cSWill Deaconconfig ARM_ERRATA_742230
12569f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12579f05027cSWill Deacon	depends on CPU_V7 && SMP
12589f05027cSWill Deacon	help
12599f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12609f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12619f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12629f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12639f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12649f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12659f05027cSWill Deacon	  the two writes.
12669f05027cSWill Deacon
1267a672e99bSWill Deaconconfig ARM_ERRATA_742231
1268a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1269a672e99bSWill Deacon	depends on CPU_V7 && SMP
1270a672e99bSWill Deacon	help
1271a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1272a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1273a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1274a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1275a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1276a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1277a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1278a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1279a672e99bSWill Deacon	  capabilities of the processor.
1280a672e99bSWill Deacon
12819e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1282fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12832839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12849e65582aSSantosh Shilimkar	help
12859e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12869e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12879e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12889e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12899e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12909e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12919e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12922839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1293cdf357f1SWill Deacon
1294cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1295cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1296e66dc745SDave Martin	depends on CPU_V7
1297cdf357f1SWill Deacon	help
1298cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1299cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1300cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1301cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1302cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1303cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1304cdf357f1SWill Deacon	  entries regardless of the ASID.
1305475d92fcSWill Deacon
13061f0090a1SRussell Kingconfig PL310_ERRATA_727915
1307fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13081f0090a1SRussell King	depends on CACHE_L2X0
13091f0090a1SRussell King	help
13101f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13111f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13121f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13131f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13141f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13151f0090a1SRussell King	  Invalidate by Way operation.
13161f0090a1SRussell King
1317475d92fcSWill Deaconconfig ARM_ERRATA_743622
1318475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1319475d92fcSWill Deacon	depends on CPU_V7
1320475d92fcSWill Deacon	help
1321475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1322efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1323475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1324475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1325475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1326475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1327475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1328475d92fcSWill Deacon	  processor.
1329475d92fcSWill Deacon
13309a27c27cSWill Deaconconfig ARM_ERRATA_751472
13319a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1332ba90c516SDave Martin	depends on CPU_V7
13339a27c27cSWill Deacon	help
13349a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13359a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13369a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13379a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13389a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13399a27c27cSWill Deacon
1340fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1341fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1342885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1343885028e4SSrinidhi Kasagar	help
1344885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1345885028e4SSrinidhi Kasagar
1346885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1347885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1348885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1349885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1350885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1351885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1352885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1353885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1354885028e4SSrinidhi Kasagar
1355fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1356fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1357fcbdc5feSWill Deacon	depends on CPU_V7
1358fcbdc5feSWill Deacon	help
1359fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1360fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1361fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1362fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1363fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1364fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1365fcbdc5feSWill Deacon
13665dab26afSWill Deaconconfig ARM_ERRATA_754327
13675dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13685dab26afSWill Deacon	depends on CPU_V7 && SMP
13695dab26afSWill Deacon	help
13705dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13715dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13725dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13735dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13745dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13755dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13765dab26afSWill Deacon
1377145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1378145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1379145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1380145e10e1SCatalin Marinas	help
1381145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1382145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1383145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1384145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1385145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1386145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1387145e10e1SCatalin Marinas	  is not affected.
1388145e10e1SCatalin Marinas
1389f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1390f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1391f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1392f630c1bdSWill Deacon	help
1393f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1394f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1395f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1396f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1397f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1398f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1399f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1400f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1401f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1402f630c1bdSWill Deacon
140311ed0ba1SWill Deaconconfig PL310_ERRATA_769419
140411ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
140511ed0ba1SWill Deacon	depends on CACHE_L2X0
140611ed0ba1SWill Deacon	help
140711ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
140811ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
140911ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
141011ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
141111ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
141211ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
141311ed0ba1SWill Deacon	  explicitly.
141411ed0ba1SWill Deacon
14151da177e4SLinus Torvaldsendmenu
14161da177e4SLinus Torvalds
14171da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14181da177e4SLinus Torvalds
14191da177e4SLinus Torvaldsmenu "Bus support"
14201da177e4SLinus Torvalds
14211da177e4SLinus Torvaldsconfig ARM_AMBA
14221da177e4SLinus Torvalds	bool
14231da177e4SLinus Torvalds
14241da177e4SLinus Torvaldsconfig ISA
14251da177e4SLinus Torvalds	bool
14261da177e4SLinus Torvalds	help
14271da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14281da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14291da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14301da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14311da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14321da177e4SLinus Torvalds
1433065909b9SRussell King# Select ISA DMA controller support
14341da177e4SLinus Torvaldsconfig ISA_DMA
14351da177e4SLinus Torvalds	bool
1436065909b9SRussell King	select ISA_DMA_API
14371da177e4SLinus Torvalds
1438065909b9SRussell King# Select ISA DMA interface
14395cae841bSAl Viroconfig ISA_DMA_API
14405cae841bSAl Viro	bool
14415cae841bSAl Viro
14421da177e4SLinus Torvaldsconfig PCI
14430b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14441da177e4SLinus Torvalds	help
14451da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14461da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14471da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14481da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14491da177e4SLinus Torvalds
145052882173SAnton Vorontsovconfig PCI_DOMAINS
145152882173SAnton Vorontsov	bool
145252882173SAnton Vorontsov	depends on PCI
145352882173SAnton Vorontsov
1454b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1455b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1456b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1457b080ac8aSMarcelo Roberto Jimenez	help
1458b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1459b080ac8aSMarcelo Roberto Jimenez
146036e23590SMatthew Wilcoxconfig PCI_SYSCALL
146136e23590SMatthew Wilcox	def_bool PCI
146236e23590SMatthew Wilcox
14631da177e4SLinus Torvalds# Select the host bridge type
14641da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14651da177e4SLinus Torvalds	bool
14661da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14671da177e4SLinus Torvalds	default y
14681da177e4SLinus Torvalds
1469a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1470a0113a99SMike Rapoport	bool
1471a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1472a0113a99SMike Rapoport	default y
1473a0113a99SMike Rapoport	select DMABOUNCE
1474a0113a99SMike Rapoport
14751da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14761da177e4SLinus Torvalds
14771da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14781da177e4SLinus Torvalds
14791da177e4SLinus Torvaldsendmenu
14801da177e4SLinus Torvalds
14811da177e4SLinus Torvaldsmenu "Kernel Features"
14821da177e4SLinus Torvalds
14833b55658aSDave Martinconfig HAVE_SMP
14843b55658aSDave Martin	bool
14853b55658aSDave Martin	help
14863b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14873b55658aSDave Martin	  capable CPU.
14883b55658aSDave Martin
14893b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14903b55658aSDave Martin	  options available to the user for configuration.
14913b55658aSDave Martin
14921da177e4SLinus Torvaldsconfig SMP
1493bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1494fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1495bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14963b55658aSDave Martin	depends on HAVE_SMP
14979934ebb8SArnd Bergmann	depends on MMU
1498f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
149989c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
15001da177e4SLinus Torvalds	help
15011da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
15021da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15031da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15041da177e4SLinus Torvalds
15051da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15061da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15071da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15081da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15091da177e4SLinus Torvalds	  run faster if you say N here.
15101da177e4SLinus Torvalds
1511395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15121da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
151350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15141da177e4SLinus Torvalds
15151da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15161da177e4SLinus Torvalds
1517f00ec48fSRussell Kingconfig SMP_ON_UP
1518f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1519f00ec48fSRussell King	depends on EXPERIMENTAL
15204d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1521f00ec48fSRussell King	default y
1522f00ec48fSRussell King	help
1523f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1524f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1525f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1526f00ec48fSRussell King	  savings.
1527f00ec48fSRussell King
1528f00ec48fSRussell King	  If you don't know what to do here, say Y.
1529f00ec48fSRussell King
1530c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1531c9018aabSVincent Guittot	bool "Support cpu topology definition"
1532c9018aabSVincent Guittot	depends on SMP && CPU_V7
1533c9018aabSVincent Guittot	default y
1534c9018aabSVincent Guittot	help
1535c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1536c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1537c9018aabSVincent Guittot	  topology of an ARM System.
1538c9018aabSVincent Guittot
1539c9018aabSVincent Guittotconfig SCHED_MC
1540c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1541c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1542c9018aabSVincent Guittot	help
1543c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1544c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1545c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1546c9018aabSVincent Guittot
1547c9018aabSVincent Guittotconfig SCHED_SMT
1548c9018aabSVincent Guittot	bool "SMT scheduler support"
1549c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1550c9018aabSVincent Guittot	help
1551c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1552c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1553c9018aabSVincent Guittot	  places. If unsure say N here.
1554c9018aabSVincent Guittot
1555a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1556a8cbcd92SRussell King	bool
1557a8cbcd92SRussell King	help
1558a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1559a8cbcd92SRussell King
1560022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1561022c03a2SMarc Zyngier	bool "Architected timer support"
1562022c03a2SMarc Zyngier	depends on CPU_V7
1563022c03a2SMarc Zyngier	help
1564022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1565022c03a2SMarc Zyngier
1566f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1567f32f4ce2SRussell King	bool
1568f32f4ce2SRussell King	depends on SMP
1569f32f4ce2SRussell King	help
1570f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1571f32f4ce2SRussell King
15728d5796d2SLennert Buytenhekchoice
15738d5796d2SLennert Buytenhek	prompt "Memory split"
15748d5796d2SLennert Buytenhek	default VMSPLIT_3G
15758d5796d2SLennert Buytenhek	help
15768d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15778d5796d2SLennert Buytenhek
15788d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15798d5796d2SLennert Buytenhek	  option alone!
15808d5796d2SLennert Buytenhek
15818d5796d2SLennert Buytenhek	config VMSPLIT_3G
15828d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15838d5796d2SLennert Buytenhek	config VMSPLIT_2G
15848d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15858d5796d2SLennert Buytenhek	config VMSPLIT_1G
15868d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15878d5796d2SLennert Buytenhekendchoice
15888d5796d2SLennert Buytenhek
15898d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15908d5796d2SLennert Buytenhek	hex
15918d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15928d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15938d5796d2SLennert Buytenhek	default 0xC0000000
15948d5796d2SLennert Buytenhek
15951da177e4SLinus Torvaldsconfig NR_CPUS
15961da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15971da177e4SLinus Torvalds	range 2 32
15981da177e4SLinus Torvalds	depends on SMP
15991da177e4SLinus Torvalds	default "4"
16001da177e4SLinus Torvalds
1601a054a811SRussell Kingconfig HOTPLUG_CPU
1602a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1603a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1604a054a811SRussell King	help
1605a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1606a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1607a054a811SRussell King
160837ee16aeSRussell Kingconfig LOCAL_TIMERS
160937ee16aeSRussell King	bool "Use local timer interrupts"
1610971acb9bSRussell King	depends on SMP
161137ee16aeSRussell King	default y
161230d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
161337ee16aeSRussell King	help
161437ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
161537ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
161637ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
161737ee16aeSRussell King	  "thundering herd" at every timer tick.
161837ee16aeSRussell King
161944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
162044986ab0SPeter De Schrijver (NVIDIA)	int
16213dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
162270227a45SPhilippe Langlais	default 355 if ARCH_U8500
16239a01ec30SPaul Parsons	default 264 if MACH_H4700
162439f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
162544986ab0SPeter De Schrijver (NVIDIA)	default 0
162644986ab0SPeter De Schrijver (NVIDIA)	help
162744986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
162844986ab0SPeter De Schrijver (NVIDIA)
162944986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
163044986ab0SPeter De Schrijver (NVIDIA)
1631d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16321da177e4SLinus Torvalds
1633f8065813SRussell Kingconfig HZ
1634f8065813SRussell King	int
1635b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1636a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1637bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16385248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16395da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1640f8065813SRussell King	default 100
1641f8065813SRussell King
164216c79651SCatalin Marinasconfig THUMB2_KERNEL
16434a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1644e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
164516c79651SCatalin Marinas	select AEABI
164616c79651SCatalin Marinas	select ARM_ASM_UNIFIED
164789bace65SArnd Bergmann	select ARM_UNWIND
164816c79651SCatalin Marinas	help
164916c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
165016c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
165116c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
165216c79651SCatalin Marinas
165316c79651SCatalin Marinas	  If unsure, say N.
165416c79651SCatalin Marinas
16556f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16566f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16576f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16586f685c5cSDave Martin	default y
16596f685c5cSDave Martin	help
16606f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16616f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16626f685c5cSDave Martin	  branch instructions.
16636f685c5cSDave Martin
16646f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16656f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16666f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16676f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16686f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16696f685c5cSDave Martin	  support.
16706f685c5cSDave Martin
16716f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16726f685c5cSDave Martin	  relocation" error when loading some modules.
16736f685c5cSDave Martin
16746f685c5cSDave Martin	  Until fixed tools are available, passing
16756f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16766f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16776f685c5cSDave Martin	  stack usage in some cases.
16786f685c5cSDave Martin
16796f685c5cSDave Martin	  The problem is described in more detail at:
16806f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16816f685c5cSDave Martin
16826f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16836f685c5cSDave Martin
16846f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16856f685c5cSDave Martin
16860becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16870becb088SCatalin Marinas	bool
16880becb088SCatalin Marinas
1689704bdda0SNicolas Pitreconfig AEABI
1690704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1691704bdda0SNicolas Pitre	help
1692704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1693704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1694704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1695704bdda0SNicolas Pitre
1696704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1697704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1698704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1699704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1700704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1701704bdda0SNicolas Pitre
1702704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1703704bdda0SNicolas Pitre
17046c90c872SNicolas Pitreconfig OABI_COMPAT
1705a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
17069bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
17076c90c872SNicolas Pitre	default y
17086c90c872SNicolas Pitre	help
17096c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17106c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17116c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17126c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17136c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17146c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17156c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17166c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17176c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17186c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17196c90c872SNicolas Pitre	  at all). If in doubt say Y.
17206c90c872SNicolas Pitre
1721eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1722e80d6a24SMel Gorman	bool
1723e80d6a24SMel Gorman
172405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
172505944d74SRussell King	bool
172605944d74SRussell King
172707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
172807a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
172907a2f737SRussell King
173005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1731be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1732c80d79d7SYasunori Goto
17337b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17347b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17357b7bf499SWill Deacon
1736053a96caSNicolas Pitreconfig HIGHMEM
1737e8db89a2SRussell King	bool "High Memory Support"
1738e8db89a2SRussell King	depends on MMU
1739053a96caSNicolas Pitre	help
1740053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1741053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1742053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1743053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1744053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1745053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1746053a96caSNicolas Pitre
1747053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1748053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1749053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1750053a96caSNicolas Pitre
1751053a96caSNicolas Pitre	  If unsure, say n.
1752053a96caSNicolas Pitre
175365cec8e3SRussell Kingconfig HIGHPTE
175465cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
175565cec8e3SRussell King	depends on HIGHMEM
175665cec8e3SRussell King
17571b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17581b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1759fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17601b8873a0SJamie Iles	default y
17611b8873a0SJamie Iles	help
17621b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17631b8873a0SJamie Iles	  disabled, perf events will use software events only.
17641b8873a0SJamie Iles
17653f22ab27SDave Hansensource "mm/Kconfig"
17663f22ab27SDave Hansen
1767c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1768c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1769c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1770c1b2d970SMagnus Damm	default "9" if SA1111
1771c1b2d970SMagnus Damm	default "11"
1772c1b2d970SMagnus Damm	help
1773c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1774c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1775c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1776c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1777c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1778c1b2d970SMagnus Damm	  increase this value.
1779c1b2d970SMagnus Damm
1780c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1781c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1782c1b2d970SMagnus Damm
17831da177e4SLinus Torvaldsconfig LEDS
17841da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1785e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17868c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17871da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17881da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
178973a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
179025329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1791ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17921da177e4SLinus Torvalds	help
17931da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17941da177e4SLinus Torvalds	  to provide useful information about your current system status.
17951da177e4SLinus Torvalds
17961da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17971da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17981da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17991da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
18001da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
18011da177e4SLinus Torvalds	  system, but the driver will do nothing.
18021da177e4SLinus Torvalds
18031da177e4SLinus Torvaldsconfig LEDS_TIMER
18041da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1805eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1806eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
18071da177e4SLinus Torvalds	depends on LEDS
18080567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18091da177e4SLinus Torvalds	default y if ARCH_EBSA110
18101da177e4SLinus Torvalds	help
18111da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18121da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18131da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18141da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18151da177e4SLinus Torvalds	  debugging unstable kernels.
18161da177e4SLinus Torvalds
18171da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18181da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18191da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18201da177e4SLinus Torvalds
18211da177e4SLinus Torvaldsconfig LEDS_CPU
18221da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1823eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1824eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1825eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18261da177e4SLinus Torvalds	depends on LEDS
18271da177e4SLinus Torvalds	help
18281da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18291da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18301da177e4SLinus Torvalds	  is not currently executing.
18311da177e4SLinus Torvalds
18321da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18331da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18341da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18351da177e4SLinus Torvalds
18361da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18371da177e4SLinus Torvalds	bool
1838f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18391da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1840e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18411da177e4SLinus Torvalds	help
18421da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18431da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18441da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18451da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18461da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18471da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18481da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18491da177e4SLinus Torvalds
185039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
185139ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
185239ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
185339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
185439ec58f3SLennert Buytenhek	help
185539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
185639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
185739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
185839ec58f3SLennert Buytenhek
185939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
186039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
186139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
186239ec58f3SLennert Buytenhek
186339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
186439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
186539ec58f3SLennert Buytenhek
186670c70d97SNicolas Pitreconfig SECCOMP
186770c70d97SNicolas Pitre	bool
186870c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
186970c70d97SNicolas Pitre	---help---
187070c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
187170c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
187270c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
187370c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
187470c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
187570c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
187670c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
187770c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
187870c70d97SNicolas Pitre	  defined by each seccomp mode.
187970c70d97SNicolas Pitre
1880c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1881c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18824a50bfe3SRussell King	depends on EXPERIMENTAL
1883c743f380SNicolas Pitre	help
1884c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1885c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1886c743f380SNicolas Pitre	  the stack just before the return address, and validates
1887c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1888c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1889c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1890c743f380SNicolas Pitre	  neutralized via a kernel panic.
1891c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1892c743f380SNicolas Pitre
189373a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
189473a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
189573a65b3fSUwe Kleine-König	help
189673a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
189773a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
189873a65b3fSUwe Kleine-König
18991da177e4SLinus Torvaldsendmenu
19001da177e4SLinus Torvalds
19011da177e4SLinus Torvaldsmenu "Boot options"
19021da177e4SLinus Torvalds
19039eb8f674SGrant Likelyconfig USE_OF
19049eb8f674SGrant Likely	bool "Flattened Device Tree support"
19059eb8f674SGrant Likely	select OF
19069eb8f674SGrant Likely	select OF_EARLY_FLATTREE
190708a543adSGrant Likely	select IRQ_DOMAIN
19089eb8f674SGrant Likely	help
19099eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19109eb8f674SGrant Likely
19111da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19121da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19131da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19141da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19151da177e4SLinus Torvalds	default "0"
19161da177e4SLinus Torvalds	help
19171da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19181da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19191da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19201da177e4SLinus Torvalds	  value in their defconfig file.
19211da177e4SLinus Torvalds
19221da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19231da177e4SLinus Torvalds
19241da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19251da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19261da177e4SLinus Torvalds	default "0"
19271da177e4SLinus Torvalds	help
1928f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1929f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1930f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1931f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1932f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1933f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19341da177e4SLinus Torvalds
19351da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19361da177e4SLinus Torvalds
19371da177e4SLinus Torvaldsconfig ZBOOT_ROM
19381da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19391da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19401da177e4SLinus Torvalds	help
19411da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19421da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19431da177e4SLinus Torvalds
1944090ab3ffSSimon Hormanchoice
1945090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1946090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1947090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1948090ab3ffSSimon Horman	help
1949090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
195059bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1951090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1952090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
195359bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1954090ab3ffSSimon Horman	  rest the kernel image to RAM.
1955090ab3ffSSimon Horman
1956090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1957090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1958090ab3ffSSimon Horman	help
1959090ab3ffSSimon Horman	  Do not load image from SD or MMC
1960090ab3ffSSimon Horman
1961f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1962f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1963f45b1149SSimon Horman	help
1964090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1965090ab3ffSSimon Horman
1966090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1967090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1968090ab3ffSSimon Horman	help
1969090ab3ffSSimon Horman	  Load image from SDHI hardware block
1970090ab3ffSSimon Horman
1971090ab3ffSSimon Hormanendchoice
1972f45b1149SSimon Horman
1973e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1974e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1975e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1976e2a6a3aaSJohn Bonesio	help
1977e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1978e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1979e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1980e2a6a3aaSJohn Bonesio
1981e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1982e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1983e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1984e2a6a3aaSJohn Bonesio
1985e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1986e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1987e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1988e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1989e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1990e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1991e2a6a3aaSJohn Bonesio	  to this option.
1992e2a6a3aaSJohn Bonesio
1993b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1994b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1995b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1996b90b9a38SNicolas Pitre	help
1997b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1998b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1999b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2000b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2001b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2002b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2003b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2004b90b9a38SNicolas Pitre
2005d0f34a11SGenoud Richardchoice
2006d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2007d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2008d0f34a11SGenoud Richard
2009d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2010d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2011d0f34a11SGenoud Richard	help
2012d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2013d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2014d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2015d0f34a11SGenoud Richard
2016d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2017d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2018d0f34a11SGenoud Richard	help
2019d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2020d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2021d0f34a11SGenoud Richard
2022d0f34a11SGenoud Richardendchoice
2023d0f34a11SGenoud Richard
20241da177e4SLinus Torvaldsconfig CMDLINE
20251da177e4SLinus Torvalds	string "Default kernel command string"
20261da177e4SLinus Torvalds	default ""
20271da177e4SLinus Torvalds	help
20281da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20291da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20301da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20311da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20321da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20331da177e4SLinus Torvalds
20344394c124SVictor Boiviechoice
20354394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20364394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20374394c124SVictor Boivie
20384394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20394394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20404394c124SVictor Boivie	help
20414394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20424394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20434394c124SVictor Boivie	  string provided in CMDLINE will be used.
20444394c124SVictor Boivie
20454394c124SVictor Boivieconfig CMDLINE_EXTEND
20464394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20474394c124SVictor Boivie	help
20484394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20494394c124SVictor Boivie	  appended to the default kernel command string.
20504394c124SVictor Boivie
205192d2040dSAlexander Hollerconfig CMDLINE_FORCE
205292d2040dSAlexander Holler	bool "Always use the default kernel command string"
205392d2040dSAlexander Holler	help
205492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
205592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
205692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
205792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20584394c124SVictor Boivieendchoice
205992d2040dSAlexander Holler
20601da177e4SLinus Torvaldsconfig XIP_KERNEL
20611da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2062497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20631da177e4SLinus Torvalds	help
20641da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20651da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20661da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20671da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20681da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20691da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20701da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20711da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20721da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20731da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20741da177e4SLinus Torvalds
20751da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20761da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20771da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20781da177e4SLinus Torvalds
20791da177e4SLinus Torvalds	  If unsure, say N.
20801da177e4SLinus Torvalds
20811da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20821da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20831da177e4SLinus Torvalds	depends on XIP_KERNEL
20841da177e4SLinus Torvalds	default "0x00080000"
20851da177e4SLinus Torvalds	help
20861da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20871da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20881da177e4SLinus Torvalds	  own flash usage.
20891da177e4SLinus Torvalds
2090c587e4a6SRichard Purdieconfig KEXEC
2091c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
209202b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2093c587e4a6SRichard Purdie	help
2094c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2095c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
209601dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2097c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2098c587e4a6SRichard Purdie
2099c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2100c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2101c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2102c587e4a6SRichard Purdie	  support.
2103c587e4a6SRichard Purdie
21044cd9d6f7SRichard Purdieconfig ATAGS_PROC
21054cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2106b98d7291SUli Luckas	depends on KEXEC
2107b98d7291SUli Luckas	default y
21084cd9d6f7SRichard Purdie	help
21094cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21104cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21114cd9d6f7SRichard Purdie
2112cb5d39b3SMika Westerbergconfig CRASH_DUMP
2113cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2114cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2115cb5d39b3SMika Westerberg	help
2116cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2117cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2118cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2119cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2120cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2121cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2122cb5d39b3SMika Westerberg
2123cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2124cb5d39b3SMika Westerberg
2125e69edc79SEric Miaoconfig AUTO_ZRELADDR
2126e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2127e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2128e69edc79SEric Miao	help
2129e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2130e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2131e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2132e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2133e69edc79SEric Miao	  from start of memory.
2134e69edc79SEric Miao
21351da177e4SLinus Torvaldsendmenu
21361da177e4SLinus Torvalds
2137ac9d7efcSRussell Kingmenu "CPU Power Management"
21381da177e4SLinus Torvalds
213989c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21401da177e4SLinus Torvalds
21411da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21421da177e4SLinus Torvalds
214364f102b6SYong Shenconfig CPU_FREQ_IMX
214464f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
214564f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
214664f102b6SYong Shen	help
214764f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
214864f102b6SYong Shen
21491da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21501da177e4SLinus Torvalds	bool
21511da177e4SLinus Torvalds
21521da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21531da177e4SLinus Torvalds	bool
21541da177e4SLinus Torvalds
21551da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21561da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21571da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21581da177e4SLinus Torvalds	default y
21591da177e4SLinus Torvalds	help
21601da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21611da177e4SLinus Torvalds
21621da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21631da177e4SLinus Torvalds
21641da177e4SLinus Torvalds	  If in doubt, say Y.
21651da177e4SLinus Torvalds
21669e2697ffSRussell Kingconfig CPU_FREQ_PXA
21679e2697ffSRussell King	bool
21689e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21699e2697ffSRussell King	default y
2170ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21719e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21729e2697ffSRussell King
21739d56c02aSBen Dooksconfig CPU_FREQ_S3C
21749d56c02aSBen Dooks	bool
21759d56c02aSBen Dooks	help
21769d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21779d56c02aSBen Dooks
21789d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21794a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2180b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21819d56c02aSBen Dooks	select CPU_FREQ_S3C
21829d56c02aSBen Dooks	help
21839d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21849d56c02aSBen Dooks	  of CPUs.
21859d56c02aSBen Dooks
21869d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21879d56c02aSBen Dooks
21889d56c02aSBen Dooks	  If in doubt, say N.
21899d56c02aSBen Dooks
21909d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21914a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21929d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21939d56c02aSBen Dooks	help
21949d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21959d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21969d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21979d56c02aSBen Dooks
21989d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21999d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
22009d56c02aSBen Dooks
22019d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
22029d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
22039d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22049d56c02aSBen Dooks	help
22059d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
22069d56c02aSBen Dooks
22079d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
22089d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
22099d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22109d56c02aSBen Dooks	help
22119d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
22129d56c02aSBen Dooks
2213e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2214e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2215e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2216e6d197a6SBen Dooks	help
2217e6d197a6SBen Dooks	  Export status information via debugfs.
2218e6d197a6SBen Dooks
22191da177e4SLinus Torvaldsendif
22201da177e4SLinus Torvalds
2221ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2222ac9d7efcSRussell King
2223ac9d7efcSRussell Kingendmenu
2224ac9d7efcSRussell King
22251da177e4SLinus Torvaldsmenu "Floating point emulation"
22261da177e4SLinus Torvalds
22271da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22281da177e4SLinus Torvalds
22291da177e4SLinus Torvaldsconfig FPE_NWFPE
22301da177e4SLinus Torvalds	bool "NWFPE math emulation"
2231593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22321da177e4SLinus Torvalds	---help---
22331da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22341da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22351da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22361da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22371da177e4SLinus Torvalds
22381da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22391da177e4SLinus Torvalds	  early in the bootup.
22401da177e4SLinus Torvalds
22411da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22421da177e4SLinus Torvalds	bool "Support extended precision"
2243bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22441da177e4SLinus Torvalds	help
22451da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22461da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22471da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22481da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22491da177e4SLinus Torvalds	  floating point emulator without any good reason.
22501da177e4SLinus Torvalds
22511da177e4SLinus Torvalds	  You almost surely want to say N here.
22521da177e4SLinus Torvalds
22531da177e4SLinus Torvaldsconfig FPE_FASTFPE
22541da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22558993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22561da177e4SLinus Torvalds	---help---
22571da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22581da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22591da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22601da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22631da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22641da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22651da177e4SLinus Torvalds	  choose NWFPE.
22661da177e4SLinus Torvalds
22671da177e4SLinus Torvaldsconfig VFP
22681da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2269e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22701da177e4SLinus Torvalds	help
22711da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22721da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22751da177e4SLinus Torvalds	  release notes and additional status information.
22761da177e4SLinus Torvalds
22771da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22781da177e4SLinus Torvalds
227925ebee02SCatalin Marinasconfig VFPv3
228025ebee02SCatalin Marinas	bool
228125ebee02SCatalin Marinas	depends on VFP
228225ebee02SCatalin Marinas	default y if CPU_V7
228325ebee02SCatalin Marinas
2284b5872db4SCatalin Marinasconfig NEON
2285b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2286b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2287b5872db4SCatalin Marinas	help
2288b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2289b5872db4SCatalin Marinas	  Extension.
2290b5872db4SCatalin Marinas
22911da177e4SLinus Torvaldsendmenu
22921da177e4SLinus Torvalds
22931da177e4SLinus Torvaldsmenu "Userspace binary formats"
22941da177e4SLinus Torvalds
22951da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22961da177e4SLinus Torvalds
22971da177e4SLinus Torvaldsconfig ARTHUR
22981da177e4SLinus Torvalds	tristate "RISC OS personality"
2299704bdda0SNicolas Pitre	depends on !AEABI
23001da177e4SLinus Torvalds	help
23011da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
23021da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
23031da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
23041da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
23051da177e4SLinus Torvalds	  will be called arthur).
23061da177e4SLinus Torvalds
23071da177e4SLinus Torvaldsendmenu
23081da177e4SLinus Torvalds
23091da177e4SLinus Torvaldsmenu "Power management options"
23101da177e4SLinus Torvalds
2311eceab4acSRussell Kingsource "kernel/power/Kconfig"
23121da177e4SLinus Torvalds
2313f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
23143d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
23156a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
23163f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2317f4cb5700SJohannes Berg	def_bool y
2318f4cb5700SJohannes Berg
231915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
232015e0d9e3SArnd Bergmann	def_bool PM_SLEEP
232115e0d9e3SArnd Bergmann
23221da177e4SLinus Torvaldsendmenu
23231da177e4SLinus Torvalds
2324d5950b43SSam Ravnborgsource "net/Kconfig"
2325d5950b43SSam Ravnborg
2326ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
23271da177e4SLinus Torvalds
23281da177e4SLinus Torvaldssource "fs/Kconfig"
23291da177e4SLinus Torvalds
23301da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23311da177e4SLinus Torvalds
23321da177e4SLinus Torvaldssource "security/Kconfig"
23331da177e4SLinus Torvalds
23341da177e4SLinus Torvaldssource "crypto/Kconfig"
23351da177e4SLinus Torvalds
23361da177e4SLinus Torvaldssource "lib/Kconfig"
2337