11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47563bbf8SMark Brown select ARCH_HAVE_CUSTOM_GPIO_H 5e17c6d56SDavid Woodhouse select HAVE_AOUT 624056f52SRussell King select HAVE_DMA_API_DEBUG 7d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 82dc6a016SMarek Szyprowski select HAVE_DMA_ATTRS 9c7909509SMarek Szyprowski select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7) 102778f620SRussell King select HAVE_MEMBLOCK 1112b824fbSAlessandro Zummo select RTC_LIB 1275e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 13a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 14fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1509f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 165cbad0ebSJason Wessel select HAVE_ARCH_KGDB 170693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 18856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 199edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 20606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 2180be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 2280be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 230e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 24e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 251fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 26e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 27e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 286e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 29a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 30e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 317ada189fSJamie Iles select HAVE_PERF_EVENTS 327ada189fSJamie Iles select PERF_USE_VMALLOC 33e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 34e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 35ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 36e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3737e74bebSStephen Boyd select HARDIRQS_SW_RESEND 3837e74bebSStephen Boyd select GENERIC_IRQ_PROBE 3925a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 40d4aa8b15SThomas Gleixner select GENERIC_IRQ_PROBE 41d4aa8b15SThomas Gleixner select HARDIRQS_SW_RESEND 421fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 43e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 44e47b65b0SSam Ravnborg select HAVE_BPF_JIT 4584ec6d57SThomas Gleixner select GENERIC_SMP_IDLE_THREAD 463d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 473d92a71aSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS_BROADCAST if SMP 481da177e4SLinus Torvalds help 491da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 50f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 511da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 521da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 531da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 541da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 551da177e4SLinus Torvalds 5674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 5774facffeSRussell King bool 5874facffeSRussell King 594ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 604ce63fcdSMarek Szyprowski bool 614ce63fcdSMarek Szyprowski 624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 634ce63fcdSMarek Szyprowski select NEED_SG_DMA_LENGTH 644ce63fcdSMarek Szyprowski select ARM_HAS_SG_CHAIN 654ce63fcdSMarek Szyprowski bool 664ce63fcdSMarek Szyprowski 671a189b97SRussell Kingconfig HAVE_PWM 681a189b97SRussell King bool 691a189b97SRussell King 700b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 710b05da72SHans Ulli Kroll bool 720b05da72SHans Ulli Kroll 7375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 7475e7153aSRalf Baechle bool 7575e7153aSRalf Baechle 760a938b97SDavid Brownellconfig GENERIC_GPIO 770a938b97SDavid Brownell bool 780a938b97SDavid Brownell 79bc581770SLinus Walleijconfig HAVE_TCM 80bc581770SLinus Walleij bool 81bc581770SLinus Walleij select GENERIC_ALLOCATOR 82bc581770SLinus Walleij 83e119bfffSRussell Kingconfig HAVE_PROC_CPU 84e119bfffSRussell King bool 85e119bfffSRussell King 865ea81769SAl Viroconfig NO_IOPORT 875ea81769SAl Viro bool 885ea81769SAl Viro 891da177e4SLinus Torvaldsconfig EISA 901da177e4SLinus Torvalds bool 911da177e4SLinus Torvalds ---help--- 921da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 931da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 941da177e4SLinus Torvalds 951da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 961da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 971da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 981da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 991da177e4SLinus Torvalds 1001da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds Otherwise, say N. 1031da177e4SLinus Torvalds 1041da177e4SLinus Torvaldsconfig SBUS 1051da177e4SLinus Torvalds bool 1061da177e4SLinus Torvalds 107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 108f16fb1ecSRussell King bool 109f16fb1ecSRussell King default y 110f16fb1ecSRussell King 111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 112f76e9154SNicolas Pitre bool 113f76e9154SNicolas Pitre depends on !SMP 114f76e9154SNicolas Pitre default y 115f76e9154SNicolas Pitre 116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 117f16fb1ecSRussell King bool 118f16fb1ecSRussell King default y 119f16fb1ecSRussell King 1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1217ad1bcb2SRussell King bool 1227ad1bcb2SRussell King default y 1237ad1bcb2SRussell King 12495c354feSNick Pigginconfig GENERIC_LOCKBREAK 12595c354feSNick Piggin bool 12695c354feSNick Piggin default y 12795c354feSNick Piggin depends on SMP && PREEMPT 12895c354feSNick Piggin 1291da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1301da177e4SLinus Torvalds bool 1311da177e4SLinus Torvalds default y 1321da177e4SLinus Torvalds 1331da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1341da177e4SLinus Torvalds bool 1351da177e4SLinus Torvalds 136f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 137f0d1b0b3SDavid Howells bool 138f0d1b0b3SDavid Howells 139f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 140f0d1b0b3SDavid Howells bool 141f0d1b0b3SDavid Howells 14289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14389c52ed4SBen Dooks bool 14489c52ed4SBen Dooks help 14589c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 14689c52ed4SBen Dooks and that the relevant menu configurations are displayed for 14789c52ed4SBen Dooks it. 14889c52ed4SBen Dooks 149b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 150b89c3b16SAkinobu Mita bool 151b89c3b16SAkinobu Mita default y 152b89c3b16SAkinobu Mita 1531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1541da177e4SLinus Torvalds bool 1551da177e4SLinus Torvalds default y 1561da177e4SLinus Torvalds 157a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 158a08b6b79Sviro@ZenIV.linux.org.uk bool 159a08b6b79Sviro@ZenIV.linux.org.uk 1605ac6da66SChristoph Lameterconfig ZONE_DMA 1615ac6da66SChristoph Lameter bool 1625ac6da66SChristoph Lameter 163ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 164ccd7ab7fSFUJITA Tomonori def_bool y 165ccd7ab7fSFUJITA Tomonori 16658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 16758af4a24SRob Herring bool 16858af4a24SRob Herring 1691da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1701da177e4SLinus Torvalds bool 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvaldsconfig FIQ 1731da177e4SLinus Torvalds bool 1741da177e4SLinus Torvalds 17513a5045dSRob Herringconfig NEED_RET_TO_USER 17613a5045dSRob Herring bool 17713a5045dSRob Herring 178034d2f5aSAl Viroconfig ARCH_MTD_XIP 179034d2f5aSAl Viro bool 180034d2f5aSAl Viro 181c760fc19SHyok S. Choiconfig VECTORS_BASE 182c760fc19SHyok S. Choi hex 1836afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 184c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 185c760fc19SHyok S. Choi default 0x00000000 186c760fc19SHyok S. Choi help 187c760fc19SHyok S. Choi The base address of exception vectors. 188c760fc19SHyok S. Choi 189dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 190c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 191c1becedcSRussell King default y 192b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 193dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 194dc21af99SRussell King help 195111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 196111e9a5cSRussell King boot and module load time according to the position of the 197111e9a5cSRussell King kernel in system memory. 198dc21af99SRussell King 199111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 200daece596SNicolas Pitre of physical memory is at a 16MB boundary. 201dc21af99SRussell King 202c1becedcSRussell King Only disable this option if you know that you do not require 203c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 204c1becedcSRussell King you need to shrink the kernel to the minimal size. 205c1becedcSRussell King 206c334bc15SRob Herringconfig NEED_MACH_IO_H 207c334bc15SRob Herring bool 208c334bc15SRob Herring help 209c334bc15SRob Herring Select this when mach/io.h is required to provide special 210c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 211c334bc15SRob Herring be avoided when possible. 212c334bc15SRob Herring 2130cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2141b9f95f8SNicolas Pitre bool 215111e9a5cSRussell King help 2160cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2170cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2180cdc8b92SNicolas Pitre be avoided when possible. 2191b9f95f8SNicolas Pitre 2201b9f95f8SNicolas Pitreconfig PHYS_OFFSET 221974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2220cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 223974c0724SNicolas Pitre default DRAM_BASE if !MMU 2241b9f95f8SNicolas Pitre help 2251b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2261b9f95f8SNicolas Pitre location of main memory in your system. 227cada3c08SRussell King 22887e040b6SSimon Glassconfig GENERIC_BUG 22987e040b6SSimon Glass def_bool y 23087e040b6SSimon Glass depends on BUG 23187e040b6SSimon Glass 2321da177e4SLinus Torvaldssource "init/Kconfig" 2331da177e4SLinus Torvalds 234dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 235dc52ddc0SMatt Helsley 2361da177e4SLinus Torvaldsmenu "System Type" 2371da177e4SLinus Torvalds 2383c427975SHyok S. Choiconfig MMU 2393c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2403c427975SHyok S. Choi default y 2413c427975SHyok S. Choi help 2423c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2433c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2443c427975SHyok S. Choi 245ccf50e23SRussell King# 246ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 247ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 248ccf50e23SRussell King# 2491da177e4SLinus Torvaldschoice 2501da177e4SLinus Torvalds prompt "ARM system type" 2516a0e2430SCatalin Marinas default ARCH_VERSATILE 2521da177e4SLinus Torvalds 2534af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2544af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2554af6fee1SDeepak Saxena select ARM_AMBA 25689c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2576d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 258aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2599904f793SLinus Walleij select HAVE_TCM 260c5a0adb5SRussell King select ICST 26113edd86dSRussell King select GENERIC_CLOCKEVENTS 262f4b8b319SRussell King select PLAT_VERSATILE 263c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 264c334bc15SRob Herring select NEED_MACH_IO_H 2650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 266695436e3SLinus Walleij select SPARSE_IRQ 2673108e6abSLinus Walleij select MULTI_IRQ_HANDLER 2684af6fee1SDeepak Saxena help 2694af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2704af6fee1SDeepak Saxena 2714af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2724af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2734af6fee1SDeepak Saxena select ARM_AMBA 2746d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 275aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 276c5a0adb5SRussell King select ICST 277ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 278eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 279f4b8b319SRussell King select PLAT_VERSATILE 2803cb5ee49SRussell King select PLAT_VERSATILE_CLCD 281e3887714SRussell King select ARM_TIMER_SP804 282b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2830cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2844af6fee1SDeepak Saxena help 2854af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2864af6fee1SDeepak Saxena 2874af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2884af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2894af6fee1SDeepak Saxena select ARM_AMBA 2904af6fee1SDeepak Saxena select ARM_VIC 2916d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 292aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 293c5a0adb5SRussell King select ICST 29489df1272SKevin Hilman select GENERIC_CLOCKEVENTS 295bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 2969b0f7e39SArnd Bergmann select NEED_MACH_IO_H if PCI 297f4b8b319SRussell King select PLAT_VERSATILE 2983414ba8cSRussell King select PLAT_VERSATILE_CLCD 299c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 300e3887714SRussell King select ARM_TIMER_SP804 3014af6fee1SDeepak Saxena help 3024af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3034af6fee1SDeepak Saxena 304ceade897SRussell Kingconfig ARCH_VEXPRESS 305ceade897SRussell King bool "ARM Ltd. Versatile Express family" 306ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 307ceade897SRussell King select ARM_AMBA 308ceade897SRussell King select ARM_TIMER_SP804 3096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 310aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 311ceade897SRussell King select GENERIC_CLOCKEVENTS 312ceade897SRussell King select HAVE_CLK 31395c34f83SNick Bowler select HAVE_PATA_PLATFORM 314ceade897SRussell King select ICST 315ba81f502SRussell King select NO_IOPORT 316ceade897SRussell King select PLAT_VERSATILE 3170fb44b91SRussell King select PLAT_VERSATILE_CLCD 318ceade897SRussell King help 319ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 320ceade897SRussell King 3218fc5ffa0SAndrew Victorconfig ARCH_AT91 3228fc5ffa0SAndrew Victor bool "Atmel AT91" 323f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 32493686ae8SDavid Brownell select HAVE_CLK 325bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 326e261501dSNicolas Ferre select IRQ_DOMAIN 3271ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3284af6fee1SDeepak Saxena help 329929e994fSNicolas Ferre This enables support for systems based on Atmel 330929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3314af6fee1SDeepak Saxena 332ccf50e23SRussell Kingconfig ARCH_BCMRING 333ccf50e23SRussell King bool "Broadcom BCMRING" 334ccf50e23SRussell King depends on MMU 335ccf50e23SRussell King select CPU_V6 336ccf50e23SRussell King select ARM_AMBA 33782d63734SRussell King select ARM_TIMER_SP804 3386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 339ccf50e23SRussell King select GENERIC_CLOCKEVENTS 340ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 341ccf50e23SRussell King help 342ccf50e23SRussell King Support for Broadcom's BCMRing platform. 343ccf50e23SRussell King 344220e6cf7SRob Herringconfig ARCH_HIGHBANK 345220e6cf7SRob Herring bool "Calxeda Highbank-based" 346220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 347220e6cf7SRob Herring select ARM_AMBA 348220e6cf7SRob Herring select ARM_GIC 349220e6cf7SRob Herring select ARM_TIMER_SP804 35022d80379SDave Martin select CACHE_L2X0 351220e6cf7SRob Herring select CLKDEV_LOOKUP 352220e6cf7SRob Herring select CPU_V7 353220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 354220e6cf7SRob Herring select HAVE_ARM_SCU 3553b55658aSDave Martin select HAVE_SMP 356fdfa64a4SRob Herring select SPARSE_IRQ 357220e6cf7SRob Herring select USE_OF 358220e6cf7SRob Herring help 359220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 360220e6cf7SRob Herring 3611da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3620e2fce59SAlexander Shiyan bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 363c750815eSRussell King select CPU_ARM720T 3645cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 366f999b8bdSMartin Michlmayr help 3670e2fce59SAlexander Shiyan Support for Cirrus Logic 711x/721x/731x based boards. 3681da177e4SLinus Torvalds 369d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 370d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 37100d2711dSImre Kaloz select CPU_V6K 372d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 373d94f944eSAnton Vorontsov select ARM_GIC 374ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3750b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3765f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 377d94f944eSAnton Vorontsov help 378d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 379d94f944eSAnton Vorontsov 380788c9700SRussell Kingconfig ARCH_GEMINI 381788c9700SRussell King bool "Cortina Systems Gemini" 382788c9700SRussell King select CPU_FA526 383788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3845cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 385788c9700SRussell King help 386788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 387788c9700SRussell King 3883a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3893a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3903a6cb8ceSArnd Bergmann select CPU_V7 3913a6cb8ceSArnd Bergmann select NO_IOPORT 392*f6387092SArnd Bergmann select ARCH_REQUIRE_GPIOLIB 3933a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3943a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3953a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 396ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 397cbd8d842SBarry Song select PINCTRL 398cbd8d842SBarry Song select PINCTRL_SIRF 3993a6cb8ceSArnd Bergmann select USE_OF 4003a6cb8ceSArnd Bergmann select ZONE_DMA 4013a6cb8ceSArnd Bergmann help 4023a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 4033a6cb8ceSArnd Bergmann 4041da177e4SLinus Torvaldsconfig ARCH_EBSA110 4051da177e4SLinus Torvalds bool "EBSA-110" 406c750815eSRussell King select CPU_SA110 407f7e68bbfSRussell King select ISA 408c5eb2a2bSRussell King select NO_IOPORT 4095cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 410c334bc15SRob Herring select NEED_MACH_IO_H 4110cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4121da177e4SLinus Torvalds help 4131da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 414f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4151da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4161da177e4SLinus Torvalds parallel port. 4171da177e4SLinus Torvalds 418e7736d47SLennert Buytenhekconfig ARCH_EP93XX 419e7736d47SLennert Buytenhek bool "EP93xx-based" 420c750815eSRussell King select CPU_ARM920T 421e7736d47SLennert Buytenhek select ARM_AMBA 422e7736d47SLennert Buytenhek select ARM_VIC 4236d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4247444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 425eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4265cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4275725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 428e7736d47SLennert Buytenhek help 429e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 430e7736d47SLennert Buytenhek 4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4321da177e4SLinus Torvalds bool "FootBridge" 433c750815eSRussell King select CPU_SA110 4341da177e4SLinus Torvalds select FOOTBRIDGE 4354e8d7637SRussell King select GENERIC_CLOCKEVENTS 436d0ee9f40SArnd Bergmann select HAVE_IDE 437c334bc15SRob Herring select NEED_MACH_IO_H 4380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 439f999b8bdSMartin Michlmayr help 440f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 441f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4421da177e4SLinus Torvalds 443788c9700SRussell Kingconfig ARCH_MXC 444788c9700SRussell King bool "Freescale MXC/iMX-based" 445788c9700SRussell King select GENERIC_CLOCKEVENTS 446788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 448234b6cedSRussell King select CLKSRC_MMIO 4498b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 450ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 451788c9700SRussell King help 452788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 453788c9700SRussell King 4541d3f33d5SShawn Guoconfig ARCH_MXS 4551d3f33d5SShawn Guo bool "Freescale MXS-based" 4561d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4571d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 458b9214b97SSascha Hauer select CLKDEV_LOOKUP 4595c61ddcfSRussell King select CLKSRC_MMIO 4602664681fSShawn Guo select COMMON_CLK 4616abda3e1SShawn Guo select HAVE_CLK_PREPARE 462a0f5e363SShawn Guo select PINCTRL 4636c4d4efbSShawn Guo select USE_OF 4641d3f33d5SShawn Guo help 4651d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4661d3f33d5SShawn Guo 4674af6fee1SDeepak Saxenaconfig ARCH_NETX 4684af6fee1SDeepak Saxena bool "Hilscher NetX based" 469234b6cedSRussell King select CLKSRC_MMIO 470c750815eSRussell King select CPU_ARM926T 4714af6fee1SDeepak Saxena select ARM_VIC 4722fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 473f999b8bdSMartin Michlmayr help 4744af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4754af6fee1SDeepak Saxena 4764af6fee1SDeepak Saxenaconfig ARCH_H720X 4774af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 478c750815eSRussell King select CPU_ARM720T 4794af6fee1SDeepak Saxena select ISA_DMA_API 4805cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4814af6fee1SDeepak Saxena help 4824af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4834af6fee1SDeepak Saxena 4843b938be6SRussell Kingconfig ARCH_IOP13XX 4853b938be6SRussell King bool "IOP13xx-based" 4863b938be6SRussell King depends on MMU 487c750815eSRussell King select CPU_XSC3 4883b938be6SRussell King select PLAT_IOP 4893b938be6SRussell King select PCI 4903b938be6SRussell King select ARCH_SUPPORTS_MSI 4918d5796d2SLennert Buytenhek select VMSPLIT_1G 492c334bc15SRob Herring select NEED_MACH_IO_H 4930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 49413a5045dSRob Herring select NEED_RET_TO_USER 4953b938be6SRussell King help 4963b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4973b938be6SRussell King 4983f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4993f7e5815SLennert Buytenhek bool "IOP32x-based" 500a4f7e763SRussell King depends on MMU 501c750815eSRussell King select CPU_XSCALE 502c334bc15SRob Herring select NEED_MACH_IO_H 50313a5045dSRob Herring select NEED_RET_TO_USER 5047ae1f7ecSLennert Buytenhek select PLAT_IOP 505f7e68bbfSRussell King select PCI 506bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 507f999b8bdSMartin Michlmayr help 5083f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5093f7e5815SLennert Buytenhek processors. 5103f7e5815SLennert Buytenhek 5113f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5123f7e5815SLennert Buytenhek bool "IOP33x-based" 5133f7e5815SLennert Buytenhek depends on MMU 514c750815eSRussell King select CPU_XSCALE 515c334bc15SRob Herring select NEED_MACH_IO_H 51613a5045dSRob Herring select NEED_RET_TO_USER 5177ae1f7ecSLennert Buytenhek select PLAT_IOP 5183f7e5815SLennert Buytenhek select PCI 519bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5203f7e5815SLennert Buytenhek help 5213f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5221da177e4SLinus Torvalds 5233b938be6SRussell Kingconfig ARCH_IXP4XX 5243b938be6SRussell King bool "IXP4xx-based" 525a4f7e763SRussell King depends on MMU 52658af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 527234b6cedSRussell King select CLKSRC_MMIO 528c750815eSRussell King select CPU_XSCALE 5299dde0ae3SRichard Cochran select ARCH_REQUIRE_GPIOLIB 5303b938be6SRussell King select GENERIC_CLOCKEVENTS 5310b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 532c334bc15SRob Herring select NEED_MACH_IO_H 533485bdde7SRussell King select DMABOUNCE if PCI 534c4713074SLennert Buytenhek help 5353b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 536c4713074SLennert Buytenhek 537edabd38eSSaeed Bisharaconfig ARCH_DOVE 538edabd38eSSaeed Bishara bool "Marvell Dove" 5397b769bb3SKonstantin Porotchkin select CPU_V7 540edabd38eSSaeed Bishara select PCI 541edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 542edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 543c334bc15SRob Herring select NEED_MACH_IO_H 544edabd38eSSaeed Bishara select PLAT_ORION 545edabd38eSSaeed Bishara help 546edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 547edabd38eSSaeed Bishara 548651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 549651c74c7SSaeed Bishara bool "Marvell Kirkwood" 550c750815eSRussell King select CPU_FEROCEON 551651c74c7SSaeed Bishara select PCI 552a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 553651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 554c334bc15SRob Herring select NEED_MACH_IO_H 555651c74c7SSaeed Bishara select PLAT_ORION 556651c74c7SSaeed Bishara help 557651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 558651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 559651c74c7SSaeed Bishara 56040805949SKevin Wellsconfig ARCH_LPC32XX 56140805949SKevin Wells bool "NXP LPC32XX" 562234b6cedSRussell King select CLKSRC_MMIO 56340805949SKevin Wells select CPU_ARM926T 56440805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 56540805949SKevin Wells select HAVE_IDE 56640805949SKevin Wells select ARM_AMBA 56740805949SKevin Wells select USB_ARCH_HAS_OHCI 5686d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 56940805949SKevin Wells select GENERIC_CLOCKEVENTS 570f5c42271SRoland Stigge select USE_OF 57140805949SKevin Wells help 57240805949SKevin Wells Support for the NXP LPC32XX family of processors 57340805949SKevin Wells 574788c9700SRussell Kingconfig ARCH_MV78XX0 575788c9700SRussell King bool "Marvell MV78xx0" 576788c9700SRussell King select CPU_FEROCEON 577788c9700SRussell King select PCI 578a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 579788c9700SRussell King select GENERIC_CLOCKEVENTS 580c334bc15SRob Herring select NEED_MACH_IO_H 581788c9700SRussell King select PLAT_ORION 582788c9700SRussell King help 583788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 584788c9700SRussell King MV781x0, MV782x0. 585788c9700SRussell King 586788c9700SRussell Kingconfig ARCH_ORION5X 587788c9700SRussell King bool "Marvell Orion" 588788c9700SRussell King depends on MMU 589788c9700SRussell King select CPU_FEROCEON 590788c9700SRussell King select PCI 591a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 592788c9700SRussell King select GENERIC_CLOCKEVENTS 593b5e12229SAndrew Lunn select NEED_MACH_IO_H 594788c9700SRussell King select PLAT_ORION 595788c9700SRussell King help 596788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 597788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 598788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 599788c9700SRussell King 600788c9700SRussell Kingconfig ARCH_MMP 6012f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 602788c9700SRussell King depends on MMU 603788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6046d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 605788c9700SRussell King select GENERIC_CLOCKEVENTS 606157d2644SHaojian Zhuang select GPIO_PXA 607c24b3114SHaojian Zhuang select IRQ_DOMAIN 608788c9700SRussell King select PLAT_PXA 6090bd86961SHaojian Zhuang select SPARSE_IRQ 6103c7241bdSLeo Yan select GENERIC_ALLOCATOR 611788c9700SRussell King help 6122f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 613788c9700SRussell King 614c53c9cf6SAndrew Victorconfig ARCH_KS8695 615c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 616c750815eSRussell King select CPU_ARM922T 61772880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6185cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6190cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 620c53c9cf6SAndrew Victor help 621c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 622c53c9cf6SAndrew Victor System-on-Chip devices. 623c53c9cf6SAndrew Victor 624788c9700SRussell Kingconfig ARCH_W90X900 625788c9700SRussell King bool "Nuvoton W90X900 CPU" 626788c9700SRussell King select CPU_ARM926T 627c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6286d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6296fa5d5f7SRussell King select CLKSRC_MMIO 63058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 631777f9bebSLennert Buytenhek help 632a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 633a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 634a8bc4eadSwanzongshun the ARM series product line, you can login the following 635a8bc4eadSwanzongshun link address to know more. 636a8bc4eadSwanzongshun 637a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 638a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 639585cf175STzachi Perelstein 640c5f80065SErik Gillingconfig ARCH_TEGRA 641c5f80065SErik Gilling bool "NVIDIA Tegra" 6424073723aSRussell King select CLKDEV_LOOKUP 643234b6cedSRussell King select CLKSRC_MMIO 644c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 645c5f80065SErik Gilling select GENERIC_GPIO 646c5f80065SErik Gilling select HAVE_CLK 6473b55658aSDave Martin select HAVE_SMP 648ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 649c334bc15SRob Herring select NEED_MACH_IO_H if PCI 6507056d423SColin Cross select ARCH_HAS_CPUFREQ 651c5f80065SErik Gilling help 652c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 653c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 654c5f80065SErik Gilling 655af75655cSJamie Ilesconfig ARCH_PICOXCELL 656af75655cSJamie Iles bool "Picochip picoXcell" 657af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 658af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 659af75655cSJamie Iles select ARM_VIC 660af75655cSJamie Iles select CPU_V6K 661af75655cSJamie Iles select DW_APB_TIMER 662af75655cSJamie Iles select GENERIC_CLOCKEVENTS 663af75655cSJamie Iles select GENERIC_GPIO 664af75655cSJamie Iles select HAVE_TCM 665af75655cSJamie Iles select NO_IOPORT 66698e27a5cSJamie Iles select SPARSE_IRQ 667af75655cSJamie Iles select USE_OF 668af75655cSJamie Iles help 669af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 670af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 671af75655cSJamie Iles for all boards. 672af75655cSJamie Iles 6734af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6744af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 675c750815eSRussell King select CPU_ARM926T 6766d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6775cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6784af6fee1SDeepak Saxena help 6794af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6804af6fee1SDeepak Saxena 6811da177e4SLinus Torvaldsconfig ARCH_PXA 6822c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 683a4f7e763SRussell King depends on MMU 684034d2f5aSAl Viro select ARCH_MTD_XIP 68589c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6866d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 687234b6cedSRussell King select CLKSRC_MMIO 6887444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 689981d0f39SEric Miao select GENERIC_CLOCKEVENTS 690157d2644SHaojian Zhuang select GPIO_PXA 691bd5ce433SEric Miao select PLAT_PXA 6926ac6b817SHaojian Zhuang select SPARSE_IRQ 6934e234cc0SEric Miao select AUTO_ZRELADDR 6948a97ae2fSEric Miao select MULTI_IRQ_HANDLER 69515e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 696d0ee9f40SArnd Bergmann select HAVE_IDE 697f999b8bdSMartin Michlmayr help 6982c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6991da177e4SLinus Torvalds 700788c9700SRussell Kingconfig ARCH_MSM 701788c9700SRussell King bool "Qualcomm MSM" 7024b536b8dSSteve Muckle select HAVE_CLK 70349cbe786SEric Miao select GENERIC_CLOCKEVENTS 704923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 705bd32344aSStephen Boyd select CLKDEV_LOOKUP 70649cbe786SEric Miao help 7074b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7084b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7094b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7104b53eb4fSDaniel Walker stack and controls some vital subsystems 7114b53eb4fSDaniel Walker (clock and power control, etc). 71249cbe786SEric Miao 713c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7146d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7156d72ad35SPaul Mundt select HAVE_CLK 7165e93c6b4SPaul Mundt select CLKDEV_LOOKUP 717aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7183b55658aSDave Martin select HAVE_SMP 7196d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 720ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7216d72ad35SPaul Mundt select NO_IOPORT 7226d72ad35SPaul Mundt select SPARSE_IRQ 72360f1435cSMagnus Damm select MULTI_IRQ_HANDLER 724e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7250cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 726c793c1b0SMagnus Damm help 7276d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 728c793c1b0SMagnus Damm 7291da177e4SLinus Torvaldsconfig ARCH_RPC 7301da177e4SLinus Torvalds bool "RiscPC" 7311da177e4SLinus Torvalds select ARCH_ACORN 7321da177e4SLinus Torvalds select FIQ 733a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 734341eb781SBen Dooks select HAVE_PATA_PLATFORM 735065909b9SRussell King select ISA_DMA_API 7365ea81769SAl Viro select NO_IOPORT 73707f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7385cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 739d0ee9f40SArnd Bergmann select HAVE_IDE 740c334bc15SRob Herring select NEED_MACH_IO_H 7410cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7421da177e4SLinus Torvalds help 7431da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7441da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7451da177e4SLinus Torvalds 7461da177e4SLinus Torvaldsconfig ARCH_SA1100 7471da177e4SLinus Torvalds bool "SA1100-based" 748234b6cedSRussell King select CLKSRC_MMIO 749c750815eSRussell King select CPU_SA1100 750f7e68bbfSRussell King select ISA 75105944d74SRussell King select ARCH_SPARSEMEM_ENABLE 752034d2f5aSAl Viro select ARCH_MTD_XIP 75389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7541937f5b9SRussell King select CPU_FREQ 7553e238be2SRussell King select GENERIC_CLOCKEVENTS 7564a8f8340SJett.Zhou select CLKDEV_LOOKUP 7577444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 758d0ee9f40SArnd Bergmann select HAVE_IDE 7590cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 760375dec92SRussell King select SPARSE_IRQ 761f999b8bdSMartin Michlmayr help 762f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7631da177e4SLinus Torvalds 764b130d5c2SKukjin Kimconfig ARCH_S3C24XX 765b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7660a938b97SDavid Brownell select GENERIC_GPIO 7679d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7689483a578SDavid Brownell select HAVE_CLK 769e83626f2SThomas Abraham select CLKDEV_LOOKUP 7705cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 77120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 772b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 773b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 774c334bc15SRob Herring select NEED_MACH_IO_H 7751da177e4SLinus Torvalds help 776b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 777b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 778b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 779b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 78063b1f51bSBen Dooks 781a08ab637SBen Dooksconfig ARCH_S3C64XX 782a08ab637SBen Dooks bool "Samsung S3C64XX" 78389f1fa08SBen Dooks select PLAT_SAMSUNG 78489f0ce72SBen Dooks select CPU_V6 78589f0ce72SBen Dooks select ARM_VIC 786a08ab637SBen Dooks select HAVE_CLK 7876700397aSMark Brown select HAVE_TCM 788226e85f4SThomas Abraham select CLKDEV_LOOKUP 78989f0ce72SBen Dooks select NO_IOPORT 7905cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 79189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 79289f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 79389f0ce72SBen Dooks select SAMSUNG_CLKSRC 79489f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 79589f0ce72SBen Dooks select S3C_GPIO_TRACK 79689f0ce72SBen Dooks select S3C_DEV_NAND 79789f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 79889f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 79920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 800c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 801a08ab637SBen Dooks help 802a08ab637SBen Dooks Samsung S3C64XX series based systems 803a08ab637SBen Dooks 80449b7a491SKukjin Kimconfig ARCH_S5P64X0 80549b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 806c4ffccddSKukjin Kim select CPU_V6 807c4ffccddSKukjin Kim select GENERIC_GPIO 808c4ffccddSKukjin Kim select HAVE_CLK 809d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8100665ccc4SChanwoo Choi select CLKSRC_MMIO 811c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8129e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 81320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 814754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 815c4ffccddSKukjin Kim help 81649b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 81749b7a491SKukjin Kim SMDK6450. 818c4ffccddSKukjin Kim 819acc84707SMarek Szyprowskiconfig ARCH_S5PC100 820acc84707SMarek Szyprowski bool "Samsung S5PC100" 8215a7652f2SByungho Min select GENERIC_GPIO 8225a7652f2SByungho Min select HAVE_CLK 82329e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8245a7652f2SByungho Min select CPU_V7 825925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 82620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 827754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 828c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8295a7652f2SByungho Min help 830acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8315a7652f2SByungho Min 832170f4e42SKukjin Kimconfig ARCH_S5PV210 833170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 834170f4e42SKukjin Kim select CPU_V7 835eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8360f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 837170f4e42SKukjin Kim select GENERIC_GPIO 838170f4e42SKukjin Kim select HAVE_CLK 839b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8400665ccc4SChanwoo Choi select CLKSRC_MMIO 841d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8429e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 84320676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 844754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 845c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8460cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 847170f4e42SKukjin Kim help 848170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 849170f4e42SKukjin Kim 85083014579SKukjin Kimconfig ARCH_EXYNOS 85183014579SKukjin Kim bool "SAMSUNG EXYNOS" 852cc0e72b8SChanghwan Youn select CPU_V7 853f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8540f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 855cc0e72b8SChanghwan Youn select GENERIC_GPIO 856cc0e72b8SChanghwan Youn select HAVE_CLK 857badc4f2dSThomas Abraham select CLKDEV_LOOKUP 858b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 859cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 860754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 86120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 862c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8630cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 864cc0e72b8SChanghwan Youn help 86583014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 866cc0e72b8SChanghwan Youn 8671da177e4SLinus Torvaldsconfig ARCH_SHARK 8681da177e4SLinus Torvalds bool "Shark" 869c750815eSRussell King select CPU_SA110 870f7e68bbfSRussell King select ISA 871f7e68bbfSRussell King select ISA_DMA 8723bca103aSNicolas Pitre select ZONE_DMA 873f7e68bbfSRussell King select PCI 8745cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 876c334bc15SRob Herring select NEED_MACH_IO_H 877f999b8bdSMartin Michlmayr help 878f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 879f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8801da177e4SLinus Torvalds 881d98aac75SLinus Walleijconfig ARCH_U300 882d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 883d98aac75SLinus Walleij depends on MMU 884234b6cedSRussell King select CLKSRC_MMIO 885d98aac75SLinus Walleij select CPU_ARM926T 886bc581770SLinus Walleij select HAVE_TCM 887d98aac75SLinus Walleij select ARM_AMBA 8885485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 889d98aac75SLinus Walleij select ARM_VIC 890d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 8916d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 892aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 893d98aac75SLinus Walleij select GENERIC_GPIO 894cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 895d98aac75SLinus Walleij help 896d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 897d98aac75SLinus Walleij 898ccf50e23SRussell Kingconfig ARCH_U8500 899ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 90067ae14fcSArnd Bergmann depends on MMU 901ccf50e23SRussell King select CPU_V7 902ccf50e23SRussell King select ARM_AMBA 903ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9046d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 90594bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9067c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9073b55658aSDave Martin select HAVE_SMP 908ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 909ccf50e23SRussell King help 910ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 911ccf50e23SRussell King 912ccf50e23SRussell Kingconfig ARCH_NOMADIK 913ccf50e23SRussell King bool "STMicroelectronics Nomadik" 914ccf50e23SRussell King select ARM_AMBA 915ccf50e23SRussell King select ARM_VIC 916ccf50e23SRussell King select CPU_ARM926T 9176d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 918ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9190fa7be40SArnd Bergmann select PINCTRL 920ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 921ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 922ccf50e23SRussell King help 923ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 924ccf50e23SRussell King 9257c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9267c6337e2SKevin Hilman bool "TI DaVinci" 9277c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 928dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9293bca103aSNicolas Pitre select ZONE_DMA 9309232fcc9SKevin Hilman select HAVE_IDE 9316d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 93220e9969bSDavid Brownell select GENERIC_ALLOCATOR 933dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 934ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9357c6337e2SKevin Hilman help 9367c6337e2SKevin Hilman Support for TI's DaVinci platform. 9377c6337e2SKevin Hilman 9383b938be6SRussell Kingconfig ARCH_OMAP 9393b938be6SRussell King bool "TI OMAP" 9409483a578SDavid Brownell select HAVE_CLK 9417444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 94289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 943354a183fSRussell King - ARM Linux select CLKSRC_MMIO 94406cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9459af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9463b938be6SRussell King help 9476e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9483b938be6SRussell King 949cee37e50Sviresh kumarconfig PLAT_SPEAR 950cee37e50Sviresh kumar bool "ST SPEAr" 951cee37e50Sviresh kumar select ARM_AMBA 952cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 9545df33a62SViresh Kumar select COMMON_CLK 955d6e15d78SRussell King select CLKSRC_MMIO 956cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 957cee37e50Sviresh kumar select HAVE_CLK 958cee37e50Sviresh kumar help 959cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 960cee37e50Sviresh kumar 96121f47fbcSAlexey Charkovconfig ARCH_VT8500 96221f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 96321f47fbcSAlexey Charkov select CPU_ARM926T 96421f47fbcSAlexey Charkov select GENERIC_GPIO 96521f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 96621f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 96721f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 96821f47fbcSAlexey Charkov select HAVE_PWM 96921f47fbcSAlexey Charkov help 97021f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 97102c981c0SBinghua Duan 972b85a3ef4SJohn Linnconfig ARCH_ZYNQ 973b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 97402c981c0SBinghua Duan select CPU_V7 97502c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 97602c981c0SBinghua Duan select CLKDEV_LOOKUP 977b85a3ef4SJohn Linn select ARM_GIC 978b85a3ef4SJohn Linn select ARM_AMBA 979b85a3ef4SJohn Linn select ICST 980ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 98102c981c0SBinghua Duan select USE_OF 98202c981c0SBinghua Duan help 983b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9841da177e4SLinus Torvaldsendchoice 9851da177e4SLinus Torvalds 986ccf50e23SRussell King# 987ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 988ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 989ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 990ccf50e23SRussell King# 99195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 99295b8f20fSRussell King 99395b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 99495b8f20fSRussell King 9951da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9961da177e4SLinus Torvalds 997d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 998d94f944eSAnton Vorontsov 99995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 100095b8f20fSRussell King 100195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 100295b8f20fSRussell King 1003e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1004e7736d47SLennert Buytenhek 10051da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10061da177e4SLinus Torvalds 100759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 100859d3a193SPaulius Zaleckas 100995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 101095b8f20fSRussell King 10111da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10121da177e4SLinus Torvalds 10133f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10143f7e5815SLennert Buytenhek 10153f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10161da177e4SLinus Torvalds 1017285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1018285f5fa7SDan Williams 10191da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10201da177e4SLinus Torvalds 102195b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 102295b8f20fSRussell King 102395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 102495b8f20fSRussell King 102540805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 102640805949SKevin Wells 102795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 102895b8f20fSRussell King 1029794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1030794d15b2SStanislav Samsonov 103195b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10321da177e4SLinus Torvalds 10331d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10341d3f33d5SShawn Guo 103595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 103649cbe786SEric Miao 103795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 103895b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 103995b8f20fSRussell King 1040d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1041d48af15eSTony Lindgren 1042d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10431da177e4SLinus Torvalds 10441dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10451dbae815STony Lindgren 10469dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1047585cf175STzachi Perelstein 104895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 104995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10501da177e4SLinus Torvalds 105195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 105295b8f20fSRussell King 105395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 105495b8f20fSRussell King 105595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1056edabd38eSSaeed Bishara 1057cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1058a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1059a21765a7SBen Dooks 1060cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1061a21765a7SBen Dooks 106285fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1063b130d5c2SKukjin Kimif ARCH_S3C24XX 1064a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1065a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1066a21765a7SBen Dooksendif 10671da177e4SLinus Torvalds 1068a08ab637SBen Dooksif ARCH_S3C64XX 1069431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1070a08ab637SBen Dooksendif 1071a08ab637SBen Dooks 107249b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1073c4ffccddSKukjin Kim 10745a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10755a7652f2SByungho Min 1076170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1077170f4e42SKukjin Kim 107883014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1079cc0e72b8SChanghwan Youn 1080882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10811da177e4SLinus Torvalds 1082c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1083c5f80065SErik Gilling 108495b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10851da177e4SLinus Torvalds 108695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10871da177e4SLinus Torvalds 10881da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10891da177e4SLinus Torvalds 1090ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1091420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1092ceade897SRussell King 109321f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 109421f47fbcSAlexey Charkov 10957ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10967ec80ddfSwanzongshun 10971da177e4SLinus Torvalds# Definitions to make life easier 10981da177e4SLinus Torvaldsconfig ARCH_ACORN 10991da177e4SLinus Torvalds bool 11001da177e4SLinus Torvalds 11017ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11027ae1f7ecSLennert Buytenhek bool 1103469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11047ae1f7ecSLennert Buytenhek 110569b02f6aSLennert Buytenhekconfig PLAT_ORION 110669b02f6aSLennert Buytenhek bool 1107bfe45e0bSRussell King select CLKSRC_MMIO 1108dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 11092f129bf4SAndrew Lunn select COMMON_CLK 111069b02f6aSLennert Buytenhek 1111bd5ce433SEric Miaoconfig PLAT_PXA 1112bd5ce433SEric Miao bool 1113bd5ce433SEric Miao 1114f4b8b319SRussell Kingconfig PLAT_VERSATILE 1115f4b8b319SRussell King bool 1116f4b8b319SRussell King 1117e3887714SRussell Kingconfig ARM_TIMER_SP804 1118e3887714SRussell King bool 1119bfe45e0bSRussell King select CLKSRC_MMIO 1120a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1121e3887714SRussell King 11221da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11231da177e4SLinus Torvalds 1124958cab0fSRussell Kingconfig ARM_NR_BANKS 1125958cab0fSRussell King int 1126958cab0fSRussell King default 16 if ARCH_EP93XX 1127958cab0fSRussell King default 8 1128958cab0fSRussell King 1129afe4b25eSLennert Buytenhekconfig IWMMXT 1130afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1131ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1132ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1133afe4b25eSLennert Buytenhek help 1134afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1135afe4b25eSLennert Buytenhek running on a CPU that supports it. 1136afe4b25eSLennert Buytenhek 11371da177e4SLinus Torvaldsconfig XSCALE_PMU 11381da177e4SLinus Torvalds bool 1139bfc994b5SPaul Bolle depends on CPU_XSCALE 11401da177e4SLinus Torvalds default y 11411da177e4SLinus Torvalds 11420f4f0672SJamie Ilesconfig CPU_HAS_PMU 1143e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11448954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11450f4f0672SJamie Iles default y 11460f4f0672SJamie Iles bool 11470f4f0672SJamie Iles 114852108641Seric miaoconfig MULTI_IRQ_HANDLER 114952108641Seric miao bool 115052108641Seric miao help 115152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 115252108641Seric miao 11533b93e7b0SHyok S. Choiif !MMU 11543b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11553b93e7b0SHyok S. Choiendif 11563b93e7b0SHyok S. Choi 1157f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1158f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1159f0c4b8d6SWill Deacon depends on CPU_V6 1160f0c4b8d6SWill Deacon help 1161f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1162f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1163f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1164f0c4b8d6SWill Deacon causing the faulting task to livelock. 1165f0c4b8d6SWill Deacon 11669cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11679cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1168e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11699cba3cccSCatalin Marinas help 11709cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11719cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11729cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11739cba3cccSCatalin Marinas recommended workaround. 11749cba3cccSCatalin Marinas 11757ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11767ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11777ce236fcSCatalin Marinas depends on CPU_V7 11787ce236fcSCatalin Marinas help 11797ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11807ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11817ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11827ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11837ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11847ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11857ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11867ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11877ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11887ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11897ce236fcSCatalin Marinas available in non-secure mode. 11907ce236fcSCatalin Marinas 1191855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1192855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1193855c551fSCatalin Marinas depends on CPU_V7 1194855c551fSCatalin Marinas help 1195855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1196855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1197855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1198855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1199855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1200855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1201855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1202855c551fSCatalin Marinas register may not be available in non-secure mode. 1203855c551fSCatalin Marinas 12040516e464SCatalin Marinasconfig ARM_ERRATA_460075 12050516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12060516e464SCatalin Marinas depends on CPU_V7 12070516e464SCatalin Marinas help 12080516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12090516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12100516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12110516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12120516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12130516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12140516e464SCatalin Marinas may not be available in non-secure mode. 12150516e464SCatalin Marinas 12169f05027cSWill Deaconconfig ARM_ERRATA_742230 12179f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12189f05027cSWill Deacon depends on CPU_V7 && SMP 12199f05027cSWill Deacon help 12209f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12219f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12229f05027cSWill Deacon between two write operations may not ensure the correct visibility 12239f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12249f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12259f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12269f05027cSWill Deacon the two writes. 12279f05027cSWill Deacon 1228a672e99bSWill Deaconconfig ARM_ERRATA_742231 1229a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1230a672e99bSWill Deacon depends on CPU_V7 && SMP 1231a672e99bSWill Deacon help 1232a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1233a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1234a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1235a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1236a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1237a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1238a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1239a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1240a672e99bSWill Deacon capabilities of the processor. 1241a672e99bSWill Deacon 12429e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1243fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12442839e06cSSantosh Shilimkar depends on CACHE_L2X0 12459e65582aSSantosh Shilimkar help 12469e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12479e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12489e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12499e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12509e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12519e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12529e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12532839e06cSSantosh Shilimkar invalidated as a result of these operations. 1254cdf357f1SWill Deacon 1255cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1256cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1257e66dc745SDave Martin depends on CPU_V7 1258cdf357f1SWill Deacon help 1259cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1260cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1261cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1262cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1263cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1264cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1265cdf357f1SWill Deacon entries regardless of the ASID. 1266475d92fcSWill Deacon 12671f0090a1SRussell Kingconfig PL310_ERRATA_727915 1268fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12691f0090a1SRussell King depends on CACHE_L2X0 12701f0090a1SRussell King help 12711f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12721f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12731f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12741f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12751f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12761f0090a1SRussell King Invalidate by Way operation. 12771f0090a1SRussell King 1278475d92fcSWill Deaconconfig ARM_ERRATA_743622 1279475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1280475d92fcSWill Deacon depends on CPU_V7 1281475d92fcSWill Deacon help 1282475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1283efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1284475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1285475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1286475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1287475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1288475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1289475d92fcSWill Deacon processor. 1290475d92fcSWill Deacon 12919a27c27cSWill Deaconconfig ARM_ERRATA_751472 12929a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1293ba90c516SDave Martin depends on CPU_V7 12949a27c27cSWill Deacon help 12959a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12969a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12979a27c27cSWill Deacon completion of a following broadcasted operation if the second 12989a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12999a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13009a27c27cSWill Deacon 1301fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1302fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1303885028e4SSrinidhi Kasagar depends on CACHE_PL310 1304885028e4SSrinidhi Kasagar help 1305885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1306885028e4SSrinidhi Kasagar 1307885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1308885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1309885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1310885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1311885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1312885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1313885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1314885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1315885028e4SSrinidhi Kasagar 1316fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1317fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1318fcbdc5feSWill Deacon depends on CPU_V7 1319fcbdc5feSWill Deacon help 1320fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1321fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1322fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1323fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1324fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1325fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1326fcbdc5feSWill Deacon 13275dab26afSWill Deaconconfig ARM_ERRATA_754327 13285dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13295dab26afSWill Deacon depends on CPU_V7 && SMP 13305dab26afSWill Deacon help 13315dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13325dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13335dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13345dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13355dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13365dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13375dab26afSWill Deacon 1338145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1339145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1340145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1341145e10e1SCatalin Marinas help 1342145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1343145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1344145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1345145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1346145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1347145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1348145e10e1SCatalin Marinas is not affected. 1349145e10e1SCatalin Marinas 1350f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1351f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1352f630c1bdSWill Deacon depends on CPU_V7 && SMP 1353f630c1bdSWill Deacon help 1354f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1355f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1356f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1357f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1358f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1359f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1360f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1361f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1362f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1363f630c1bdSWill Deacon 136411ed0ba1SWill Deaconconfig PL310_ERRATA_769419 136511ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 136611ed0ba1SWill Deacon depends on CACHE_L2X0 136711ed0ba1SWill Deacon help 136811ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 136911ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 137011ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 137111ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137211ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137311ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 137411ed0ba1SWill Deacon explicitly. 137511ed0ba1SWill Deacon 13761da177e4SLinus Torvaldsendmenu 13771da177e4SLinus Torvalds 13781da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvaldsmenu "Bus support" 13811da177e4SLinus Torvalds 13821da177e4SLinus Torvaldsconfig ARM_AMBA 13831da177e4SLinus Torvalds bool 13841da177e4SLinus Torvalds 13851da177e4SLinus Torvaldsconfig ISA 13861da177e4SLinus Torvalds bool 13871da177e4SLinus Torvalds help 13881da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13891da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13901da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13911da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13921da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13931da177e4SLinus Torvalds 1394065909b9SRussell King# Select ISA DMA controller support 13951da177e4SLinus Torvaldsconfig ISA_DMA 13961da177e4SLinus Torvalds bool 1397065909b9SRussell King select ISA_DMA_API 13981da177e4SLinus Torvalds 1399065909b9SRussell King# Select ISA DMA interface 14005cae841bSAl Viroconfig ISA_DMA_API 14015cae841bSAl Viro bool 14025cae841bSAl Viro 14031da177e4SLinus Torvaldsconfig PCI 14040b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14051da177e4SLinus Torvalds help 14061da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14071da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14081da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14091da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14101da177e4SLinus Torvalds 141152882173SAnton Vorontsovconfig PCI_DOMAINS 141252882173SAnton Vorontsov bool 141352882173SAnton Vorontsov depends on PCI 141452882173SAnton Vorontsov 1415b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1416b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1417b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1418b080ac8aSMarcelo Roberto Jimenez help 1419b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1420b080ac8aSMarcelo Roberto Jimenez 142136e23590SMatthew Wilcoxconfig PCI_SYSCALL 142236e23590SMatthew Wilcox def_bool PCI 142336e23590SMatthew Wilcox 14241da177e4SLinus Torvalds# Select the host bridge type 14251da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14261da177e4SLinus Torvalds bool 14271da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14281da177e4SLinus Torvalds default y 14291da177e4SLinus Torvalds 1430a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1431a0113a99SMike Rapoport bool 1432a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1433a0113a99SMike Rapoport default y 1434a0113a99SMike Rapoport select DMABOUNCE 1435a0113a99SMike Rapoport 14361da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14371da177e4SLinus Torvalds 14381da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14391da177e4SLinus Torvalds 14401da177e4SLinus Torvaldsendmenu 14411da177e4SLinus Torvalds 14421da177e4SLinus Torvaldsmenu "Kernel Features" 14431da177e4SLinus Torvalds 14443b55658aSDave Martinconfig HAVE_SMP 14453b55658aSDave Martin bool 14463b55658aSDave Martin help 14473b55658aSDave Martin This option should be selected by machines which have an SMP- 14483b55658aSDave Martin capable CPU. 14493b55658aSDave Martin 14503b55658aSDave Martin The only effect of this option is to make the SMP-related 14513b55658aSDave Martin options available to the user for configuration. 14523b55658aSDave Martin 14531da177e4SLinus Torvaldsconfig SMP 1454bb2d8130SRussell King bool "Symmetric Multi-Processing" 1455fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1456bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14573b55658aSDave Martin depends on HAVE_SMP 14589934ebb8SArnd Bergmann depends on MMU 1459f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 146089c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14611da177e4SLinus Torvalds help 14621da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14631da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14641da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14651da177e4SLinus Torvalds 14661da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14671da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14681da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14691da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14701da177e4SLinus Torvalds run faster if you say N here. 14711da177e4SLinus Torvalds 1472395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14731da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 147450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14751da177e4SLinus Torvalds 14761da177e4SLinus Torvalds If you don't know what to do here, say N. 14771da177e4SLinus Torvalds 1478f00ec48fSRussell Kingconfig SMP_ON_UP 1479f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1480f00ec48fSRussell King depends on EXPERIMENTAL 14814d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1482f00ec48fSRussell King default y 1483f00ec48fSRussell King help 1484f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1485f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1486f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1487f00ec48fSRussell King savings. 1488f00ec48fSRussell King 1489f00ec48fSRussell King If you don't know what to do here, say Y. 1490f00ec48fSRussell King 1491c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1492c9018aabSVincent Guittot bool "Support cpu topology definition" 1493c9018aabSVincent Guittot depends on SMP && CPU_V7 1494c9018aabSVincent Guittot default y 1495c9018aabSVincent Guittot help 1496c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1497c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1498c9018aabSVincent Guittot topology of an ARM System. 1499c9018aabSVincent Guittot 1500c9018aabSVincent Guittotconfig SCHED_MC 1501c9018aabSVincent Guittot bool "Multi-core scheduler support" 1502c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1503c9018aabSVincent Guittot help 1504c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1505c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1506c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1507c9018aabSVincent Guittot 1508c9018aabSVincent Guittotconfig SCHED_SMT 1509c9018aabSVincent Guittot bool "SMT scheduler support" 1510c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1511c9018aabSVincent Guittot help 1512c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1513c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1514c9018aabSVincent Guittot places. If unsure say N here. 1515c9018aabSVincent Guittot 1516a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1517a8cbcd92SRussell King bool 1518a8cbcd92SRussell King help 1519a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1520a8cbcd92SRussell King 1521022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER 1522022c03a2SMarc Zyngier bool "Architected timer support" 1523022c03a2SMarc Zyngier depends on CPU_V7 1524022c03a2SMarc Zyngier help 1525022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1526022c03a2SMarc Zyngier 1527f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1528f32f4ce2SRussell King bool 1529f32f4ce2SRussell King depends on SMP 1530f32f4ce2SRussell King help 1531f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1532f32f4ce2SRussell King 15338d5796d2SLennert Buytenhekchoice 15348d5796d2SLennert Buytenhek prompt "Memory split" 15358d5796d2SLennert Buytenhek default VMSPLIT_3G 15368d5796d2SLennert Buytenhek help 15378d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15388d5796d2SLennert Buytenhek 15398d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15408d5796d2SLennert Buytenhek option alone! 15418d5796d2SLennert Buytenhek 15428d5796d2SLennert Buytenhek config VMSPLIT_3G 15438d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15448d5796d2SLennert Buytenhek config VMSPLIT_2G 15458d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15468d5796d2SLennert Buytenhek config VMSPLIT_1G 15478d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15488d5796d2SLennert Buytenhekendchoice 15498d5796d2SLennert Buytenhek 15508d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15518d5796d2SLennert Buytenhek hex 15528d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15538d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15548d5796d2SLennert Buytenhek default 0xC0000000 15558d5796d2SLennert Buytenhek 15561da177e4SLinus Torvaldsconfig NR_CPUS 15571da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15581da177e4SLinus Torvalds range 2 32 15591da177e4SLinus Torvalds depends on SMP 15601da177e4SLinus Torvalds default "4" 15611da177e4SLinus Torvalds 1562a054a811SRussell Kingconfig HOTPLUG_CPU 1563a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1564a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1565a054a811SRussell King help 1566a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1567a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1568a054a811SRussell King 156937ee16aeSRussell Kingconfig LOCAL_TIMERS 157037ee16aeSRussell King bool "Use local timer interrupts" 1571971acb9bSRussell King depends on SMP 157237ee16aeSRussell King default y 157330d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 157437ee16aeSRussell King help 157537ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 157637ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 157737ee16aeSRussell King accounting to be spread across the timer interval, preventing a 157837ee16aeSRussell King "thundering herd" at every timer tick. 157937ee16aeSRussell King 158044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 158144986ab0SPeter De Schrijver (NVIDIA) int 15823dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 158370227a45SPhilippe Langlais default 355 if ARCH_U8500 15849a01ec30SPaul Parsons default 264 if MACH_H4700 158544986ab0SPeter De Schrijver (NVIDIA) default 0 158644986ab0SPeter De Schrijver (NVIDIA) help 158744986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 158844986ab0SPeter De Schrijver (NVIDIA) 158944986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 159044986ab0SPeter De Schrijver (NVIDIA) 1591d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15921da177e4SLinus Torvalds 1593f8065813SRussell Kingconfig HZ 1594f8065813SRussell King int 1595b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1596a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1597bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 15985248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15995da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1600f8065813SRussell King default 100 1601f8065813SRussell King 160216c79651SCatalin Marinasconfig THUMB2_KERNEL 16034a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1604e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 160516c79651SCatalin Marinas select AEABI 160616c79651SCatalin Marinas select ARM_ASM_UNIFIED 160789bace65SArnd Bergmann select ARM_UNWIND 160816c79651SCatalin Marinas help 160916c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 161016c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 161116c79651SCatalin Marinas ARM-Thumb syntax is needed. 161216c79651SCatalin Marinas 161316c79651SCatalin Marinas If unsure, say N. 161416c79651SCatalin Marinas 16156f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16166f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16176f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16186f685c5cSDave Martin default y 16196f685c5cSDave Martin help 16206f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16216f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16226f685c5cSDave Martin branch instructions. 16236f685c5cSDave Martin 16246f685c5cSDave Martin This is a problem, because there's no guarantee the final 16256f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16266f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16276f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16286f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16296f685c5cSDave Martin support. 16306f685c5cSDave Martin 16316f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16326f685c5cSDave Martin relocation" error when loading some modules. 16336f685c5cSDave Martin 16346f685c5cSDave Martin Until fixed tools are available, passing 16356f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16366f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16376f685c5cSDave Martin stack usage in some cases. 16386f685c5cSDave Martin 16396f685c5cSDave Martin The problem is described in more detail at: 16406f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16416f685c5cSDave Martin 16426f685c5cSDave Martin Only Thumb-2 kernels are affected. 16436f685c5cSDave Martin 16446f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16456f685c5cSDave Martin 16460becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16470becb088SCatalin Marinas bool 16480becb088SCatalin Marinas 1649704bdda0SNicolas Pitreconfig AEABI 1650704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1651704bdda0SNicolas Pitre help 1652704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1653704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1654704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1655704bdda0SNicolas Pitre 1656704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1657704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1658704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1659704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1660704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1661704bdda0SNicolas Pitre 1662704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1663704bdda0SNicolas Pitre 16646c90c872SNicolas Pitreconfig OABI_COMPAT 1665a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16669bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 16676c90c872SNicolas Pitre default y 16686c90c872SNicolas Pitre help 16696c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16706c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16716c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16726c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16736c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16746c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16756c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16766c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16776c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16786c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16796c90c872SNicolas Pitre at all). If in doubt say Y. 16806c90c872SNicolas Pitre 1681eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1682e80d6a24SMel Gorman bool 1683e80d6a24SMel Gorman 168405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 168505944d74SRussell King bool 168605944d74SRussell King 168707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 168807a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 168907a2f737SRussell King 169005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1691be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1692c80d79d7SYasunori Goto 16937b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16947b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16957b7bf499SWill Deacon 1696053a96caSNicolas Pitreconfig HIGHMEM 1697e8db89a2SRussell King bool "High Memory Support" 1698e8db89a2SRussell King depends on MMU 1699053a96caSNicolas Pitre help 1700053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1701053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1702053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1703053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1704053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1705053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1706053a96caSNicolas Pitre 1707053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1708053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1709053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1710053a96caSNicolas Pitre 1711053a96caSNicolas Pitre If unsure, say n. 1712053a96caSNicolas Pitre 171365cec8e3SRussell Kingconfig HIGHPTE 171465cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 171565cec8e3SRussell King depends on HIGHMEM 171665cec8e3SRussell King 17171b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17181b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1719fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17201b8873a0SJamie Iles default y 17211b8873a0SJamie Iles help 17221b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17231b8873a0SJamie Iles disabled, perf events will use software events only. 17241b8873a0SJamie Iles 17253f22ab27SDave Hansensource "mm/Kconfig" 17263f22ab27SDave Hansen 1727c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1728c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1729c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1730c1b2d970SMagnus Damm default "9" if SA1111 1731c1b2d970SMagnus Damm default "11" 1732c1b2d970SMagnus Damm help 1733c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1734c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1735c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1736c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1737c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1738c1b2d970SMagnus Damm increase this value. 1739c1b2d970SMagnus Damm 1740c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1741c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1742c1b2d970SMagnus Damm 17431da177e4SLinus Torvaldsconfig LEDS 17441da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1745e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17468c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17471da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17481da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 174973a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 175025329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1751ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17521da177e4SLinus Torvalds help 17531da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17541da177e4SLinus Torvalds to provide useful information about your current system status. 17551da177e4SLinus Torvalds 17561da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17571da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17581da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17591da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17601da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17611da177e4SLinus Torvalds system, but the driver will do nothing. 17621da177e4SLinus Torvalds 17631da177e4SLinus Torvaldsconfig LEDS_TIMER 17641da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1765eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1766eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17671da177e4SLinus Torvalds depends on LEDS 17680567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 17691da177e4SLinus Torvalds default y if ARCH_EBSA110 17701da177e4SLinus Torvalds help 17711da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 17721da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 17731da177e4SLinus Torvalds will flash regularly to indicate that the system is still 17741da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 17751da177e4SLinus Torvalds debugging unstable kernels. 17761da177e4SLinus Torvalds 17771da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17781da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17791da177e4SLinus Torvalds will overrule the CPU usage LED. 17801da177e4SLinus Torvalds 17811da177e4SLinus Torvaldsconfig LEDS_CPU 17821da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1783eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1784eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1785eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17861da177e4SLinus Torvalds depends on LEDS 17871da177e4SLinus Torvalds help 17881da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 17891da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 17901da177e4SLinus Torvalds is not currently executing. 17911da177e4SLinus Torvalds 17921da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17931da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17941da177e4SLinus Torvalds will overrule the CPU usage LED. 17951da177e4SLinus Torvalds 17961da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17971da177e4SLinus Torvalds bool 1798f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17991da177e4SLinus Torvalds default y if !ARCH_EBSA110 1800e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18011da177e4SLinus Torvalds help 18021da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18031da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18041da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18051da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18061da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18071da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18081da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18091da177e4SLinus Torvalds 181039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 181139ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 181239ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 181339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 181439ec58f3SLennert Buytenhek help 181539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 181639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 181739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 181839ec58f3SLennert Buytenhek 181939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 182039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 182139ec58f3SLennert Buytenhek such copy operations with large buffers. 182239ec58f3SLennert Buytenhek 182339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 182439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 182539ec58f3SLennert Buytenhek 182670c70d97SNicolas Pitreconfig SECCOMP 182770c70d97SNicolas Pitre bool 182870c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 182970c70d97SNicolas Pitre ---help--- 183070c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 183170c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 183270c70d97SNicolas Pitre execution. By using pipes or other transports made available to 183370c70d97SNicolas Pitre the process as file descriptors supporting the read/write 183470c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 183570c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 183670c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 183770c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 183870c70d97SNicolas Pitre defined by each seccomp mode. 183970c70d97SNicolas Pitre 1840c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1841c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18424a50bfe3SRussell King depends on EXPERIMENTAL 1843c743f380SNicolas Pitre help 1844c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1845c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1846c743f380SNicolas Pitre the stack just before the return address, and validates 1847c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1848c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1849c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1850c743f380SNicolas Pitre neutralized via a kernel panic. 1851c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1852c743f380SNicolas Pitre 185373a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 185473a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 185573a65b3fSUwe Kleine-König help 185673a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 185773a65b3fSUwe Kleine-König Some old boot loaders still use this way. 185873a65b3fSUwe Kleine-König 18591da177e4SLinus Torvaldsendmenu 18601da177e4SLinus Torvalds 18611da177e4SLinus Torvaldsmenu "Boot options" 18621da177e4SLinus Torvalds 18639eb8f674SGrant Likelyconfig USE_OF 18649eb8f674SGrant Likely bool "Flattened Device Tree support" 18659eb8f674SGrant Likely select OF 18669eb8f674SGrant Likely select OF_EARLY_FLATTREE 186708a543adSGrant Likely select IRQ_DOMAIN 18689eb8f674SGrant Likely help 18699eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18709eb8f674SGrant Likely 18711da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18721da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18731da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18741da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18751da177e4SLinus Torvalds default "0" 18761da177e4SLinus Torvalds help 18771da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18781da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18791da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18801da177e4SLinus Torvalds value in their defconfig file. 18811da177e4SLinus Torvalds 18821da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18831da177e4SLinus Torvalds 18841da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18851da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18861da177e4SLinus Torvalds default "0" 18871da177e4SLinus Torvalds help 1888f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1889f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1890f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1891f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1892f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1893f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18941da177e4SLinus Torvalds 18951da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18961da177e4SLinus Torvalds 18971da177e4SLinus Torvaldsconfig ZBOOT_ROM 18981da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18991da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19001da177e4SLinus Torvalds help 19011da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19021da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19031da177e4SLinus Torvalds 1904090ab3ffSSimon Hormanchoice 1905090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1906090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1907090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1908090ab3ffSSimon Horman help 1909090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 191059bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1911090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1912090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 191359bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1914090ab3ffSSimon Horman rest the kernel image to RAM. 1915090ab3ffSSimon Horman 1916090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1917090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1918090ab3ffSSimon Horman help 1919090ab3ffSSimon Horman Do not load image from SD or MMC 1920090ab3ffSSimon Horman 1921f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1922f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1923f45b1149SSimon Horman help 1924090ab3ffSSimon Horman Load image from MMCIF hardware block. 1925090ab3ffSSimon Horman 1926090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1927090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1928090ab3ffSSimon Horman help 1929090ab3ffSSimon Horman Load image from SDHI hardware block 1930090ab3ffSSimon Horman 1931090ab3ffSSimon Hormanendchoice 1932f45b1149SSimon Horman 1933e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1934e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1935e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1936e2a6a3aaSJohn Bonesio help 1937e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1938e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1939e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1940e2a6a3aaSJohn Bonesio 1941e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1942e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1943e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1944e2a6a3aaSJohn Bonesio 1945e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1946e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1947e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1948e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1949e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1950e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1951e2a6a3aaSJohn Bonesio to this option. 1952e2a6a3aaSJohn Bonesio 1953b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1954b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1955b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1956b90b9a38SNicolas Pitre help 1957b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1958b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1959b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1960b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1961b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1962b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1963b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1964b90b9a38SNicolas Pitre 19651da177e4SLinus Torvaldsconfig CMDLINE 19661da177e4SLinus Torvalds string "Default kernel command string" 19671da177e4SLinus Torvalds default "" 19681da177e4SLinus Torvalds help 19691da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19701da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19711da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19721da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19731da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19741da177e4SLinus Torvalds 19754394c124SVictor Boiviechoice 19764394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19774394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 19784394c124SVictor Boivie 19794394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19804394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19814394c124SVictor Boivie help 19824394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19834394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19844394c124SVictor Boivie string provided in CMDLINE will be used. 19854394c124SVictor Boivie 19864394c124SVictor Boivieconfig CMDLINE_EXTEND 19874394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19884394c124SVictor Boivie help 19894394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19904394c124SVictor Boivie appended to the default kernel command string. 19914394c124SVictor Boivie 199292d2040dSAlexander Hollerconfig CMDLINE_FORCE 199392d2040dSAlexander Holler bool "Always use the default kernel command string" 199492d2040dSAlexander Holler help 199592d2040dSAlexander Holler Always use the default kernel command string, even if the boot 199692d2040dSAlexander Holler loader passes other arguments to the kernel. 199792d2040dSAlexander Holler This is useful if you cannot or don't want to change the 199892d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19994394c124SVictor Boivieendchoice 200092d2040dSAlexander Holler 20011da177e4SLinus Torvaldsconfig XIP_KERNEL 20021da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2003497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20041da177e4SLinus Torvalds help 20051da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20061da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20071da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20081da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20091da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20101da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20111da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20121da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20131da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20141da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20151da177e4SLinus Torvalds 20161da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20171da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20181da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20191da177e4SLinus Torvalds 20201da177e4SLinus Torvalds If unsure, say N. 20211da177e4SLinus Torvalds 20221da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20231da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20241da177e4SLinus Torvalds depends on XIP_KERNEL 20251da177e4SLinus Torvalds default "0x00080000" 20261da177e4SLinus Torvalds help 20271da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20281da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20291da177e4SLinus Torvalds own flash usage. 20301da177e4SLinus Torvalds 2031c587e4a6SRichard Purdieconfig KEXEC 2032c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 203302b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2034c587e4a6SRichard Purdie help 2035c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2036c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 203701dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2038c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2039c587e4a6SRichard Purdie 2040c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2041c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2042c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2043c587e4a6SRichard Purdie support. 2044c587e4a6SRichard Purdie 20454cd9d6f7SRichard Purdieconfig ATAGS_PROC 20464cd9d6f7SRichard Purdie bool "Export atags in procfs" 2047b98d7291SUli Luckas depends on KEXEC 2048b98d7291SUli Luckas default y 20494cd9d6f7SRichard Purdie help 20504cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20514cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20524cd9d6f7SRichard Purdie 2053cb5d39b3SMika Westerbergconfig CRASH_DUMP 2054cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2055cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2056cb5d39b3SMika Westerberg help 2057cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2058cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2059cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2060cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2061cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2062cb5d39b3SMika Westerberg memory address not used by the main kernel 2063cb5d39b3SMika Westerberg 2064cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2065cb5d39b3SMika Westerberg 2066e69edc79SEric Miaoconfig AUTO_ZRELADDR 2067e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2068e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2069e69edc79SEric Miao help 2070e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2071e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2072e69edc79SEric Miao will be determined at run-time by masking the current IP with 2073e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2074e69edc79SEric Miao from start of memory. 2075e69edc79SEric Miao 20761da177e4SLinus Torvaldsendmenu 20771da177e4SLinus Torvalds 2078ac9d7efcSRussell Kingmenu "CPU Power Management" 20791da177e4SLinus Torvalds 208089c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20831da177e4SLinus Torvalds 208464f102b6SYong Shenconfig CPU_FREQ_IMX 208564f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 208664f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 208764f102b6SYong Shen help 208864f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 208964f102b6SYong Shen 20901da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 20911da177e4SLinus Torvalds bool 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 20941da177e4SLinus Torvalds bool 20951da177e4SLinus Torvalds 20961da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 20971da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 20981da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 20991da177e4SLinus Torvalds default y 21001da177e4SLinus Torvalds help 21011da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21041da177e4SLinus Torvalds 21051da177e4SLinus Torvalds If in doubt, say Y. 21061da177e4SLinus Torvalds 21079e2697ffSRussell Kingconfig CPU_FREQ_PXA 21089e2697ffSRussell King bool 21099e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21109e2697ffSRussell King default y 2111ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21129e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21139e2697ffSRussell King 21149d56c02aSBen Dooksconfig CPU_FREQ_S3C 21159d56c02aSBen Dooks bool 21169d56c02aSBen Dooks help 21179d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21189d56c02aSBen Dooks 21199d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21204a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2121b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21229d56c02aSBen Dooks select CPU_FREQ_S3C 21239d56c02aSBen Dooks help 21249d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21259d56c02aSBen Dooks of CPUs. 21269d56c02aSBen Dooks 21279d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21289d56c02aSBen Dooks 21299d56c02aSBen Dooks If in doubt, say N. 21309d56c02aSBen Dooks 21319d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21324a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21339d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21349d56c02aSBen Dooks help 21359d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21369d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21379d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21389d56c02aSBen Dooks 21399d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21409d56c02aSBen Dooks be built which may increase the size of the kernel image. 21419d56c02aSBen Dooks 21429d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21439d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21449d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21459d56c02aSBen Dooks help 21469d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21479d56c02aSBen Dooks 21489d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21499d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21509d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21519d56c02aSBen Dooks help 21529d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21539d56c02aSBen Dooks 2154e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2155e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2156e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2157e6d197a6SBen Dooks help 2158e6d197a6SBen Dooks Export status information via debugfs. 2159e6d197a6SBen Dooks 21601da177e4SLinus Torvaldsendif 21611da177e4SLinus Torvalds 2162ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2163ac9d7efcSRussell King 2164ac9d7efcSRussell Kingendmenu 2165ac9d7efcSRussell King 21661da177e4SLinus Torvaldsmenu "Floating point emulation" 21671da177e4SLinus Torvalds 21681da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvaldsconfig FPE_NWFPE 21711da177e4SLinus Torvalds bool "NWFPE math emulation" 2172593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21731da177e4SLinus Torvalds ---help--- 21741da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21751da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21761da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21771da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21781da177e4SLinus Torvalds 21791da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21801da177e4SLinus Torvalds early in the bootup. 21811da177e4SLinus Torvalds 21821da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21831da177e4SLinus Torvalds bool "Support extended precision" 2184bedf142bSLennert Buytenhek depends on FPE_NWFPE 21851da177e4SLinus Torvalds help 21861da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21871da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21881da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21891da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21901da177e4SLinus Torvalds floating point emulator without any good reason. 21911da177e4SLinus Torvalds 21921da177e4SLinus Torvalds You almost surely want to say N here. 21931da177e4SLinus Torvalds 21941da177e4SLinus Torvaldsconfig FPE_FASTFPE 21951da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 21968993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 21971da177e4SLinus Torvalds ---help--- 21981da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21991da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22001da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22011da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22021da177e4SLinus Torvalds 22031da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22041da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22051da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22061da177e4SLinus Torvalds choose NWFPE. 22071da177e4SLinus Torvalds 22081da177e4SLinus Torvaldsconfig VFP 22091da177e4SLinus Torvalds bool "VFP-format floating point maths" 2210e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22111da177e4SLinus Torvalds help 22121da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22131da177e4SLinus Torvalds if your hardware includes a VFP unit. 22141da177e4SLinus Torvalds 22151da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22161da177e4SLinus Torvalds release notes and additional status information. 22171da177e4SLinus Torvalds 22181da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22191da177e4SLinus Torvalds 222025ebee02SCatalin Marinasconfig VFPv3 222125ebee02SCatalin Marinas bool 222225ebee02SCatalin Marinas depends on VFP 222325ebee02SCatalin Marinas default y if CPU_V7 222425ebee02SCatalin Marinas 2225b5872db4SCatalin Marinasconfig NEON 2226b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2227b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2228b5872db4SCatalin Marinas help 2229b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2230b5872db4SCatalin Marinas Extension. 2231b5872db4SCatalin Marinas 22321da177e4SLinus Torvaldsendmenu 22331da177e4SLinus Torvalds 22341da177e4SLinus Torvaldsmenu "Userspace binary formats" 22351da177e4SLinus Torvalds 22361da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22371da177e4SLinus Torvalds 22381da177e4SLinus Torvaldsconfig ARTHUR 22391da177e4SLinus Torvalds tristate "RISC OS personality" 2240704bdda0SNicolas Pitre depends on !AEABI 22411da177e4SLinus Torvalds help 22421da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22431da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22441da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22451da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22461da177e4SLinus Torvalds will be called arthur). 22471da177e4SLinus Torvalds 22481da177e4SLinus Torvaldsendmenu 22491da177e4SLinus Torvalds 22501da177e4SLinus Torvaldsmenu "Power management options" 22511da177e4SLinus Torvalds 2252eceab4acSRussell Kingsource "kernel/power/Kconfig" 22531da177e4SLinus Torvalds 2254f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22553d5e8af4SStephen Warren depends on !ARCH_S5PC100 && !ARCH_TEGRA 22566a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22573f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2258f4cb5700SJohannes Berg def_bool y 2259f4cb5700SJohannes Berg 226015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 226115e0d9e3SArnd Bergmann def_bool PM_SLEEP 226215e0d9e3SArnd Bergmann 22631da177e4SLinus Torvaldsendmenu 22641da177e4SLinus Torvalds 2265d5950b43SSam Ravnborgsource "net/Kconfig" 2266d5950b43SSam Ravnborg 2267ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldssource "fs/Kconfig" 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22721da177e4SLinus Torvalds 22731da177e4SLinus Torvaldssource "security/Kconfig" 22741da177e4SLinus Torvalds 22751da177e4SLinus Torvaldssource "crypto/Kconfig" 22761da177e4SLinus Torvalds 22771da177e4SLinus Torvaldssource "lib/Kconfig" 2278