11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 9ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 10171b3f0dSRussell King select CLONE_BACKWARDS 11b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 1239b175a0SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 134477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 14b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 15171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 16b1b3f49cSRussell King select GENERIC_IRQ_PROBE 17b1b3f49cSRussell King select GENERIC_IRQ_SHOW 18b1b3f49cSRussell King select GENERIC_PCI_IOMAP 1938ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 20b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 21b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 22b1b3f49cSRussell King select GENERIC_STRNLEN_USER 23b1b3f49cSRussell King select HARDIRQS_SW_RESEND 2409f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 255cbad0ebSJason Wessel select HAVE_ARCH_KGDB 264095ccc3SWill Drewry select HAVE_ARCH_SECCOMP_FILTER 270693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 28b1b3f49cSRussell King select HAVE_BPF_JIT 29171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 30b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 31b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 32b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 33b1b3f49cSRussell King select HAVE_DMA_ATTRS 34b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 35b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 36b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 37b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 38b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 39b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 40b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 41b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4287c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 43b1b3f49cSRussell King select HAVE_KERNEL_GZIP 44f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 45b1b3f49cSRussell King select HAVE_KERNEL_LZMA 46b1b3f49cSRussell King select HAVE_KERNEL_LZO 47b1b3f49cSRussell King select HAVE_KERNEL_XZ 48856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 499edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 50b1b3f49cSRussell King select HAVE_MEMBLOCK 51171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 52b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 537ada189fSJamie Iles select HAVE_PERF_EVENTS 54e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 55b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 56af1839ebSCatalin Marinas select HAVE_UID16 57da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 583d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 59171b3f0dSRussell King select MODULES_USE_ELF_REL 60171b3f0dSRussell King select OLD_SIGACTION 61171b3f0dSRussell King select OLD_SIGSUSPEND3 62b1b3f49cSRussell King select PERF_USE_VMALLOC 63b1b3f49cSRussell King select RTC_LIB 64b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 65171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 66171b3f0dSRussell King # according to that. Thanks. 671da177e4SLinus Torvalds help 681da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 69f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 701da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 711da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 721da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 731da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 741da177e4SLinus Torvalds 7574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 7674facffeSRussell King bool 7774facffeSRussell King 784ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 794ce63fcdSMarek Szyprowski bool 804ce63fcdSMarek Szyprowski 814ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 824ce63fcdSMarek Szyprowski bool 83b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 84b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 854ce63fcdSMarek Szyprowski 8660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 8760460abfSSeung-Woo Kim 8860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 8960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 9060460abfSSeung-Woo Kim range 4 9 9160460abfSSeung-Woo Kim default 8 9260460abfSSeung-Woo Kim help 9360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 9460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 9560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 9660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 9760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 9860460abfSSeung-Woo Kim virtual space with just a few allocations. 9960460abfSSeung-Woo Kim 10060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 10160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 10260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 10360460abfSSeung-Woo Kim by the PAGE_SIZE. 10460460abfSSeung-Woo Kim 10560460abfSSeung-Woo Kimendif 10660460abfSSeung-Woo Kim 1071a189b97SRussell Kingconfig HAVE_PWM 1081a189b97SRussell King bool 1091a189b97SRussell King 1100b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1110b05da72SHans Ulli Kroll bool 1120b05da72SHans Ulli Kroll 11375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11475e7153aSRalf Baechle bool 11575e7153aSRalf Baechle 116bc581770SLinus Walleijconfig HAVE_TCM 117bc581770SLinus Walleij bool 118bc581770SLinus Walleij select GENERIC_ALLOCATOR 119bc581770SLinus Walleij 120e119bfffSRussell Kingconfig HAVE_PROC_CPU 121e119bfffSRussell King bool 122e119bfffSRussell King 1235ea81769SAl Viroconfig NO_IOPORT 1245ea81769SAl Viro bool 1255ea81769SAl Viro 1261da177e4SLinus Torvaldsconfig EISA 1271da177e4SLinus Torvalds bool 1281da177e4SLinus Torvalds ---help--- 1291da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1301da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1311da177e4SLinus Torvalds 1321da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1331da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1341da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1351da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds Otherwise, say N. 1401da177e4SLinus Torvalds 1411da177e4SLinus Torvaldsconfig SBUS 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds 144f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 145f16fb1ecSRussell King bool 146f16fb1ecSRussell King default y 147f16fb1ecSRussell King 148f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 149f76e9154SNicolas Pitre bool 150f76e9154SNicolas Pitre depends on !SMP 151f76e9154SNicolas Pitre default y 152f76e9154SNicolas Pitre 153f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 154f16fb1ecSRussell King bool 155f16fb1ecSRussell King default y 156f16fb1ecSRussell King 1577ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1587ad1bcb2SRussell King bool 1597ad1bcb2SRussell King default y 1607ad1bcb2SRussell King 1611da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1621da177e4SLinus Torvalds bool 1631da177e4SLinus Torvalds default y 1641da177e4SLinus Torvalds 1651da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1661da177e4SLinus Torvalds bool 1671da177e4SLinus Torvalds 168f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 169f0d1b0b3SDavid Howells bool 170f0d1b0b3SDavid Howells 171f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 172f0d1b0b3SDavid Howells bool 173f0d1b0b3SDavid Howells 17489c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 17589c52ed4SBen Dooks bool 17689c52ed4SBen Dooks help 17789c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 17889c52ed4SBen Dooks and that the relevant menu configurations are displayed for 17989c52ed4SBen Dooks it. 18089c52ed4SBen Dooks 1814a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1824a1b5733SEduardo Valentin bool 1834a1b5733SEduardo Valentin 184b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 185b89c3b16SAkinobu Mita bool 186b89c3b16SAkinobu Mita default y 187b89c3b16SAkinobu Mita 1881da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1891da177e4SLinus Torvalds bool 1901da177e4SLinus Torvalds default y 1911da177e4SLinus Torvalds 192a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 193a08b6b79Sviro@ZenIV.linux.org.uk bool 194a08b6b79Sviro@ZenIV.linux.org.uk 1955ac6da66SChristoph Lameterconfig ZONE_DMA 1965ac6da66SChristoph Lameter bool 1975ac6da66SChristoph Lameter 198ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 199ccd7ab7fSFUJITA Tomonori def_bool y 200ccd7ab7fSFUJITA Tomonori 20158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 20258af4a24SRob Herring bool 20358af4a24SRob Herring 2041da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2051da177e4SLinus Torvalds bool 2061da177e4SLinus Torvalds 2071da177e4SLinus Torvaldsconfig FIQ 2081da177e4SLinus Torvalds bool 2091da177e4SLinus Torvalds 21013a5045dSRob Herringconfig NEED_RET_TO_USER 21113a5045dSRob Herring bool 21213a5045dSRob Herring 213034d2f5aSAl Viroconfig ARCH_MTD_XIP 214034d2f5aSAl Viro bool 215034d2f5aSAl Viro 216c760fc19SHyok S. Choiconfig VECTORS_BASE 217c760fc19SHyok S. Choi hex 2186afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 219c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 220c760fc19SHyok S. Choi default 0x00000000 221c760fc19SHyok S. Choi help 22219accfd3SRussell King The base address of exception vectors. This must be two pages 22319accfd3SRussell King in size. 224c760fc19SHyok S. Choi 225dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 226c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 227c1becedcSRussell King default y 228b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 229dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 230dc21af99SRussell King help 231111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 232111e9a5cSRussell King boot and module load time according to the position of the 233111e9a5cSRussell King kernel in system memory. 234dc21af99SRussell King 235111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 236daece596SNicolas Pitre of physical memory is at a 16MB boundary. 237dc21af99SRussell King 238c1becedcSRussell King Only disable this option if you know that you do not require 239c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 240c1becedcSRussell King you need to shrink the kernel to the minimal size. 241c1becedcSRussell King 24201464226SRob Herringconfig NEED_MACH_GPIO_H 24301464226SRob Herring bool 24401464226SRob Herring help 24501464226SRob Herring Select this when mach/gpio.h is required to provide special 24601464226SRob Herring definitions for this platform. The need for mach/gpio.h should 24701464226SRob Herring be avoided when possible. 24801464226SRob Herring 249c334bc15SRob Herringconfig NEED_MACH_IO_H 250c334bc15SRob Herring bool 251c334bc15SRob Herring help 252c334bc15SRob Herring Select this when mach/io.h is required to provide special 253c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 254c334bc15SRob Herring be avoided when possible. 255c334bc15SRob Herring 2560cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2571b9f95f8SNicolas Pitre bool 258111e9a5cSRussell King help 2590cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2600cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2610cdc8b92SNicolas Pitre be avoided when possible. 2621b9f95f8SNicolas Pitre 2631b9f95f8SNicolas Pitreconfig PHYS_OFFSET 264974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2650cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 266974c0724SNicolas Pitre default DRAM_BASE if !MMU 2671b9f95f8SNicolas Pitre help 2681b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2691b9f95f8SNicolas Pitre location of main memory in your system. 270cada3c08SRussell King 27187e040b6SSimon Glassconfig GENERIC_BUG 27287e040b6SSimon Glass def_bool y 27387e040b6SSimon Glass depends on BUG 27487e040b6SSimon Glass 2751da177e4SLinus Torvaldssource "init/Kconfig" 2761da177e4SLinus Torvalds 277dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 278dc52ddc0SMatt Helsley 2791da177e4SLinus Torvaldsmenu "System Type" 2801da177e4SLinus Torvalds 2813c427975SHyok S. Choiconfig MMU 2823c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2833c427975SHyok S. Choi default y 2843c427975SHyok S. Choi help 2853c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2863c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2873c427975SHyok S. Choi 288ccf50e23SRussell King# 289ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 290ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 291ccf50e23SRussell King# 2921da177e4SLinus Torvaldschoice 2931da177e4SLinus Torvalds prompt "ARM system type" 2941420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 2951420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 2961da177e4SLinus Torvalds 297387798b3SRob Herringconfig ARCH_MULTIPLATFORM 298387798b3SRob Herring bool "Allow multiple platforms to be selected" 299b1b3f49cSRussell King depends on MMU 300387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 301387798b3SRob Herring select AUTO_ZRELADDR 30266314223SDinh Nguyen select COMMON_CLK 303387798b3SRob Herring select MULTI_IRQ_HANDLER 30466314223SDinh Nguyen select SPARSE_IRQ 30566314223SDinh Nguyen select USE_OF 30666314223SDinh Nguyen 3074af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3084af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 30989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 310b1b3f49cSRussell King select ARM_AMBA 311a613163dSLinus Walleij select COMMON_CLK 312f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 313b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3149904f793SLinus Walleij select HAVE_TCM 315c5a0adb5SRussell King select ICST 316b1b3f49cSRussell King select MULTI_IRQ_HANDLER 317b1b3f49cSRussell King select NEED_MACH_MEMORY_H 318f4b8b319SRussell King select PLAT_VERSATILE 319695436e3SLinus Walleij select SPARSE_IRQ 3202389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3214af6fee1SDeepak Saxena help 3224af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3234af6fee1SDeepak Saxena 3244af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3254af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 326b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3274af6fee1SDeepak Saxena select ARM_AMBA 328b1b3f49cSRussell King select ARM_TIMER_SP804 329f9a6aa43SLinus Walleij select COMMON_CLK 330f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 331ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 332b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 333b1b3f49cSRussell King select ICST 334b1b3f49cSRussell King select NEED_MACH_MEMORY_H 335f4b8b319SRussell King select PLAT_VERSATILE 3363cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3374af6fee1SDeepak Saxena help 3384af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3394af6fee1SDeepak Saxena 3404af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3414af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 342b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3434af6fee1SDeepak Saxena select ARM_AMBA 344b1b3f49cSRussell King select ARM_TIMER_SP804 3454af6fee1SDeepak Saxena select ARM_VIC 3466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 347b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 348aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 349c5a0adb5SRussell King select ICST 350f4b8b319SRussell King select PLAT_VERSATILE 3513414ba8cSRussell King select PLAT_VERSATILE_CLCD 352b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3532389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3544af6fee1SDeepak Saxena help 3554af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3564af6fee1SDeepak Saxena 3578fc5ffa0SAndrew Victorconfig ARCH_AT91 3588fc5ffa0SAndrew Victor bool "Atmel AT91" 359f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 360bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 361e261501dSNicolas Ferre select IRQ_DOMAIN 36201464226SRob Herring select NEED_MACH_GPIO_H 3631ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3646732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3656732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3664af6fee1SDeepak Saxena help 367929e994fSNicolas Ferre This enables support for systems based on Atmel 368929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3694af6fee1SDeepak Saxena 37093e22567SRussell Kingconfig ARCH_CLPS711X 37193e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 372a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 373ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 374c99f72adSAlexander Shiyan select CLKSRC_MMIO 37593e22567SRussell King select COMMON_CLK 37693e22567SRussell King select CPU_ARM720T 3774a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3786597619fSAlexander Shiyan select MFD_SYSCON 37999f04c8fSAlexander Shiyan select MULTI_IRQ_HANDLER 3800d8be81cSAlexander Shiyan select SPARSE_IRQ 38193e22567SRussell King help 38293e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 38393e22567SRussell King 384788c9700SRussell Kingconfig ARCH_GEMINI 385788c9700SRussell King bool "Cortina Systems Gemini" 386788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 387*f3372c01SLinus Walleij select CLKSRC_MMIO 388b1b3f49cSRussell King select CPU_FA526 389*f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 390171b3f0dSRussell King select NEED_MACH_GPIO_H 391788c9700SRussell King help 392788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 393788c9700SRussell King 3941da177e4SLinus Torvaldsconfig ARCH_EBSA110 3951da177e4SLinus Torvalds bool "EBSA-110" 396b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 397c750815eSRussell King select CPU_SA110 398f7e68bbfSRussell King select ISA 399c334bc15SRob Herring select NEED_MACH_IO_H 4000cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 401b1b3f49cSRussell King select NO_IOPORT 4021da177e4SLinus Torvalds help 4031da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 404f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4051da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4061da177e4SLinus Torvalds parallel port. 4071da177e4SLinus Torvalds 408e7736d47SLennert Buytenhekconfig ARCH_EP93XX 409e7736d47SLennert Buytenhek bool "EP93xx-based" 410b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 411b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 412b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 413e7736d47SLennert Buytenhek select ARM_AMBA 414e7736d47SLennert Buytenhek select ARM_VIC 4156d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 416b1b3f49cSRussell King select CPU_ARM920T 4175725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 418e7736d47SLennert Buytenhek help 419e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 420e7736d47SLennert Buytenhek 4211da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4221da177e4SLinus Torvalds bool "FootBridge" 423c750815eSRussell King select CPU_SA110 4241da177e4SLinus Torvalds select FOOTBRIDGE 4254e8d7637SRussell King select GENERIC_CLOCKEVENTS 426d0ee9f40SArnd Bergmann select HAVE_IDE 4278ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4280cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 429f999b8bdSMartin Michlmayr help 430f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 431f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4321da177e4SLinus Torvalds 4334af6fee1SDeepak Saxenaconfig ARCH_NETX 4344af6fee1SDeepak Saxena bool "Hilscher NetX based" 435b1b3f49cSRussell King select ARM_VIC 436234b6cedSRussell King select CLKSRC_MMIO 437c750815eSRussell King select CPU_ARM926T 4382fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 439f999b8bdSMartin Michlmayr help 4404af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4414af6fee1SDeepak Saxena 4423b938be6SRussell Kingconfig ARCH_IOP13XX 4433b938be6SRussell King bool "IOP13xx-based" 4443b938be6SRussell King depends on MMU 445b1b3f49cSRussell King select CPU_XSC3 4460cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 44713a5045dSRob Herring select NEED_RET_TO_USER 448b1b3f49cSRussell King select PCI 449b1b3f49cSRussell King select PLAT_IOP 450b1b3f49cSRussell King select VMSPLIT_1G 4513b938be6SRussell King help 4523b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4533b938be6SRussell King 4543f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4553f7e5815SLennert Buytenhek bool "IOP32x-based" 456a4f7e763SRussell King depends on MMU 457b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 458c750815eSRussell King select CPU_XSCALE 45901464226SRob Herring select NEED_MACH_GPIO_H 46013a5045dSRob Herring select NEED_RET_TO_USER 461f7e68bbfSRussell King select PCI 462b1b3f49cSRussell King select PLAT_IOP 463f999b8bdSMartin Michlmayr help 4643f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4653f7e5815SLennert Buytenhek processors. 4663f7e5815SLennert Buytenhek 4673f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4683f7e5815SLennert Buytenhek bool "IOP33x-based" 4693f7e5815SLennert Buytenhek depends on MMU 470b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 471c750815eSRussell King select CPU_XSCALE 47201464226SRob Herring select NEED_MACH_GPIO_H 47313a5045dSRob Herring select NEED_RET_TO_USER 4743f7e5815SLennert Buytenhek select PCI 475b1b3f49cSRussell King select PLAT_IOP 4763f7e5815SLennert Buytenhek help 4773f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4781da177e4SLinus Torvalds 4793b938be6SRussell Kingconfig ARCH_IXP4XX 4803b938be6SRussell King bool "IXP4xx-based" 481a4f7e763SRussell King depends on MMU 48258af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 483b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 484234b6cedSRussell King select CLKSRC_MMIO 485c750815eSRussell King select CPU_XSCALE 486b1b3f49cSRussell King select DMABOUNCE if PCI 4873b938be6SRussell King select GENERIC_CLOCKEVENTS 4880b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 489c334bc15SRob Herring select NEED_MACH_IO_H 4909296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 491171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 492c4713074SLennert Buytenhek help 4933b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 494c4713074SLennert Buytenhek 495edabd38eSSaeed Bisharaconfig ARCH_DOVE 496edabd38eSSaeed Bishara bool "Marvell Dove" 497edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 498756b2531SSebastian Hesselbarth select CPU_PJ4 499edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5000f81bd43SRussell King select MIGHT_HAVE_PCI 501171b3f0dSRussell King select MVEBU_MBUS 5029139acd1SSebastian Hesselbarth select PINCTRL 5039139acd1SSebastian Hesselbarth select PINCTRL_DOVE 504abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5050f81bd43SRussell King select USB_ARCH_HAS_EHCI 506edabd38eSSaeed Bishara help 507edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 508edabd38eSSaeed Bishara 509651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 510651c74c7SSaeed Bishara bool "Marvell Kirkwood" 5110e2ee0c0SAndrew Lunn select ARCH_HAS_CPUFREQ 512a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 513b1b3f49cSRussell King select CPU_FEROCEON 514651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 515171b3f0dSRussell King select MVEBU_MBUS 516b1b3f49cSRussell King select PCI 5171dc831bfSJason Gunthorpe select PCI_QUIRKS 518f9e75922SAndrew Lunn select PINCTRL 519f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 520abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 521651c74c7SSaeed Bishara help 522651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 523651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 524651c74c7SSaeed Bishara 525788c9700SRussell Kingconfig ARCH_MV78XX0 526788c9700SRussell King bool "Marvell MV78xx0" 527a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 528b1b3f49cSRussell King select CPU_FEROCEON 529788c9700SRussell King select GENERIC_CLOCKEVENTS 530171b3f0dSRussell King select MVEBU_MBUS 531b1b3f49cSRussell King select PCI 532abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 533788c9700SRussell King help 534788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 535788c9700SRussell King MV781x0, MV782x0. 536788c9700SRussell King 537788c9700SRussell Kingconfig ARCH_ORION5X 538788c9700SRussell King bool "Marvell Orion" 539788c9700SRussell King depends on MMU 540a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 541b1b3f49cSRussell King select CPU_FEROCEON 542788c9700SRussell King select GENERIC_CLOCKEVENTS 543171b3f0dSRussell King select MVEBU_MBUS 544b1b3f49cSRussell King select PCI 545abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 546788c9700SRussell King help 547788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 548788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 549788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 550788c9700SRussell King 551788c9700SRussell Kingconfig ARCH_MMP 5522f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 553788c9700SRussell King depends on MMU 554788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5556d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 556b1b3f49cSRussell King select GENERIC_ALLOCATOR 557788c9700SRussell King select GENERIC_CLOCKEVENTS 558157d2644SHaojian Zhuang select GPIO_PXA 559c24b3114SHaojian Zhuang select IRQ_DOMAIN 5600f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 561b1b3f49cSRussell King select NEED_MACH_GPIO_H 5627c8f86a4SAxel Lin select PINCTRL 563788c9700SRussell King select PLAT_PXA 5640bd86961SHaojian Zhuang select SPARSE_IRQ 565788c9700SRussell King help 5662f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 567788c9700SRussell King 568c53c9cf6SAndrew Victorconfig ARCH_KS8695 569c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 57072880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 571c7e783d6SLinus Walleij select CLKSRC_MMIO 572b1b3f49cSRussell King select CPU_ARM922T 573c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 574b1b3f49cSRussell King select NEED_MACH_MEMORY_H 575c53c9cf6SAndrew Victor help 576c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 577c53c9cf6SAndrew Victor System-on-Chip devices. 578c53c9cf6SAndrew Victor 579788c9700SRussell Kingconfig ARCH_W90X900 580788c9700SRussell King bool "Nuvoton W90X900 CPU" 581c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5826d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5836fa5d5f7SRussell King select CLKSRC_MMIO 584b1b3f49cSRussell King select CPU_ARM926T 58558b5369eSwanzongshun select GENERIC_CLOCKEVENTS 586777f9bebSLennert Buytenhek help 587a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 588a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 589a8bc4eadSwanzongshun the ARM series product line, you can login the following 590a8bc4eadSwanzongshun link address to know more. 591a8bc4eadSwanzongshun 592a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 593a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 594585cf175STzachi Perelstein 59593e22567SRussell Kingconfig ARCH_LPC32XX 59693e22567SRussell King bool "NXP LPC32XX" 59793e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59893e22567SRussell King select ARM_AMBA 5994073723aSRussell King select CLKDEV_LOOKUP 600234b6cedSRussell King select CLKSRC_MMIO 60193e22567SRussell King select CPU_ARM926T 60293e22567SRussell King select GENERIC_CLOCKEVENTS 60393e22567SRussell King select HAVE_IDE 60493e22567SRussell King select HAVE_PWM 60593e22567SRussell King select USB_ARCH_HAS_OHCI 60693e22567SRussell King select USE_OF 60793e22567SRussell King help 60893e22567SRussell King Support for the NXP LPC32XX family of processors 60993e22567SRussell King 6101da177e4SLinus Torvaldsconfig ARCH_PXA 6112c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 612a4f7e763SRussell King depends on MMU 61389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 614b1b3f49cSRussell King select ARCH_MTD_XIP 615b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 616b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 617b1b3f49cSRussell King select AUTO_ZRELADDR 6186d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 619234b6cedSRussell King select CLKSRC_MMIO 620981d0f39SEric Miao select GENERIC_CLOCKEVENTS 621157d2644SHaojian Zhuang select GPIO_PXA 622b1b3f49cSRussell King select HAVE_IDE 623b1b3f49cSRussell King select MULTI_IRQ_HANDLER 624b1b3f49cSRussell King select NEED_MACH_GPIO_H 625bd5ce433SEric Miao select PLAT_PXA 6266ac6b817SHaojian Zhuang select SPARSE_IRQ 627f999b8bdSMartin Michlmayr help 6282c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6291da177e4SLinus Torvalds 630788c9700SRussell Kingconfig ARCH_MSM 631788c9700SRussell King bool "Qualcomm MSM" 632923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 633c602520fSStephen Boyd select CLKSRC_OF if OF 6348cc7f533SStephen Boyd select COMMON_CLK 635b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 63649cbe786SEric Miao help 6374b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6384b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6394b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6404b53eb4fSDaniel Walker stack and controls some vital subsystems 6414b53eb4fSDaniel Walker (clock and power control, etc). 64249cbe786SEric Miao 643c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6446d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 64569469995SMagnus Damm select ARM_PATCH_PHYS_VIRT 6465e93c6b4SPaul Mundt select CLKDEV_LOOKUP 647b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6484c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 649a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 650aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6513b55658aSDave Martin select HAVE_SMP 652ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 65360f1435cSMagnus Damm select MULTI_IRQ_HANDLER 654b1b3f49cSRussell King select NO_IOPORT 6552cd3c927SLaurent Pinchart select PINCTRL 656b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 657b1b3f49cSRussell King select SPARSE_IRQ 658c793c1b0SMagnus Damm help 6596d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 660c793c1b0SMagnus Damm 6611da177e4SLinus Torvaldsconfig ARCH_RPC 6621da177e4SLinus Torvalds bool "RiscPC" 6631da177e4SLinus Torvalds select ARCH_ACORN 664a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 66507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6665cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 667b1b3f49cSRussell King select FIQ 668d0ee9f40SArnd Bergmann select HAVE_IDE 669b1b3f49cSRussell King select HAVE_PATA_PLATFORM 670b1b3f49cSRussell King select ISA_DMA_API 671c334bc15SRob Herring select NEED_MACH_IO_H 6720cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 673b1b3f49cSRussell King select NO_IOPORT 674b4811bacSArnd Bergmann select VIRT_TO_BUS 6751da177e4SLinus Torvalds help 6761da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6771da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6781da177e4SLinus Torvalds 6791da177e4SLinus Torvaldsconfig ARCH_SA1100 6801da177e4SLinus Torvalds bool "SA1100-based" 68189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 682b1b3f49cSRussell King select ARCH_MTD_XIP 6837444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 684b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 685b1b3f49cSRussell King select CLKDEV_LOOKUP 686b1b3f49cSRussell King select CLKSRC_MMIO 687b1b3f49cSRussell King select CPU_FREQ 688b1b3f49cSRussell King select CPU_SA1100 689b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 690d0ee9f40SArnd Bergmann select HAVE_IDE 691b1b3f49cSRussell King select ISA 69201464226SRob Herring select NEED_MACH_GPIO_H 6930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 694375dec92SRussell King select SPARSE_IRQ 695f999b8bdSMartin Michlmayr help 696f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6971da177e4SLinus Torvalds 698b130d5c2SKukjin Kimconfig ARCH_S3C24XX 699b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7009d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 70153650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 702b1b3f49cSRussell King select CLKDEV_LOOKUP 7034280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7047f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 705880cf071STomasz Figa select GPIO_SAMSUNG 70620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 707b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 708b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 70917453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 71001464226SRob Herring select NEED_MACH_GPIO_H 711c334bc15SRob Herring select NEED_MACH_IO_H 712cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7131da177e4SLinus Torvalds help 714b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 715b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 716b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 717b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 71863b1f51bSBen Dooks 719a08ab637SBen Dooksconfig ARCH_S3C64XX 720a08ab637SBen Dooks bool "Samsung S3C64XX" 72189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 72289f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 723b1b3f49cSRussell King select ARM_VIC 724b1b3f49cSRussell King select CLKDEV_LOOKUP 7254280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 726b1b3f49cSRussell King select CPU_V6 72704a49b71SRomain Naour select GENERIC_CLOCKEVENTS 728880cf071STomasz Figa select GPIO_SAMSUNG 72920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 730c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 731b1b3f49cSRussell King select HAVE_TCM 73201464226SRob Herring select NEED_MACH_GPIO_H 733b1b3f49cSRussell King select NO_IOPORT 734b1b3f49cSRussell King select PLAT_SAMSUNG 7356e2d9e93STomasz Figa select PM_GENERIC_DOMAINS 736b1b3f49cSRussell King select S3C_DEV_NAND 737b1b3f49cSRussell King select S3C_GPIO_TRACK 738cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 739b1b3f49cSRussell King select SAMSUNG_CLKSRC 740b1b3f49cSRussell King select SAMSUNG_GPIOLIB_4BIT 7416e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 74288f59738STomasz Figa select SAMSUNG_WDT_RESET 743b1b3f49cSRussell King select USB_ARCH_HAS_OHCI 744a08ab637SBen Dooks help 745a08ab637SBen Dooks Samsung S3C64XX series based systems 746a08ab637SBen Dooks 74749b7a491SKukjin Kimconfig ARCH_S5P64X0 74849b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 749d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7504280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 751b1b3f49cSRussell King select CPU_V6 7529e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 753880cf071STomasz Figa select GPIO_SAMSUNG 75420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 755b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 756754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 75701464226SRob Herring select NEED_MACH_GPIO_H 758cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 759171b3f0dSRussell King select SAMSUNG_WDT_RESET 760c4ffccddSKukjin Kim help 76149b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 76249b7a491SKukjin Kim SMDK6450. 763c4ffccddSKukjin Kim 764acc84707SMarek Szyprowskiconfig ARCH_S5PC100 765acc84707SMarek Szyprowski bool "Samsung S5PC100" 76653650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 76729e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7684280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7695a7652f2SByungho Min select CPU_V7 7706a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 771880cf071STomasz Figa select GPIO_SAMSUNG 77220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 773c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 774b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 77501464226SRob Herring select NEED_MACH_GPIO_H 776cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 777171b3f0dSRussell King select SAMSUNG_WDT_RESET 7785a7652f2SByungho Min help 779acc84707SMarek Szyprowski Samsung S5PC100 series based systems 7805a7652f2SByungho Min 781170f4e42SKukjin Kimconfig ARCH_S5PV210 782170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 783b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 7840f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 785b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 786b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 7874280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 788b1b3f49cSRussell King select CPU_V7 7899e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 790880cf071STomasz Figa select GPIO_SAMSUNG 79120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 792c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 793b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 79401464226SRob Herring select NEED_MACH_GPIO_H 7950cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 796cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 797170f4e42SKukjin Kim help 798170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 799170f4e42SKukjin Kim 80083014579SKukjin Kimconfig ARCH_EXYNOS 80193e22567SRussell King bool "Samsung EXYNOS" 802b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8030f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 804e245f969STomasz Figa select ARCH_REQUIRE_GPIOLIB 805b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 806e245f969STomasz Figa select ARM_GIC 807340fcb5cSOlof Johansson select COMMON_CLK 808b1b3f49cSRussell King select CPU_V7 809b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 81020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 811c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 812b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 8130cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 8146e726ea4STomasz Figa select SPARSE_IRQ 815f8b1ac01STomasz Figa select USE_OF 816cc0e72b8SChanghwan Youn help 81783014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 818cc0e72b8SChanghwan Youn 8197c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8207c6337e2SKevin Hilman bool "TI DaVinci" 821b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 822dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8236d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 82420e9969bSDavid Brownell select GENERIC_ALLOCATOR 825b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 826dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 827b1b3f49cSRussell King select HAVE_IDE 82801464226SRob Herring select NEED_MACH_GPIO_H 8293ad7a42dSMatt Porter select TI_PRIV_EDMA 830689e331fSSekhar Nori select USE_OF 831b1b3f49cSRussell King select ZONE_DMA 8327c6337e2SKevin Hilman help 8337c6337e2SKevin Hilman Support for TI's DaVinci platform. 8347c6337e2SKevin Hilman 835a0694861STony Lindgrenconfig ARCH_OMAP1 836a0694861STony Lindgren bool "TI OMAP1" 83700a36698SArnd Bergmann depends on MMU 83889c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 839b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 840a0694861STony Lindgren select ARCH_OMAP 84121f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 842e9a91de7STony Prisk select CLKDEV_LOOKUP 843cee37e50Sviresh kumar select CLKSRC_MMIO 844b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 845a0694861STony Lindgren select GENERIC_IRQ_CHIP 846a0694861STony Lindgren select HAVE_IDE 847a0694861STony Lindgren select IRQ_DOMAIN 848a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 849a0694861STony Lindgren select NEED_MACH_MEMORY_H 85021f47fbcSAlexey Charkov help 851a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 85202c981c0SBinghua Duan 8531da177e4SLinus Torvaldsendchoice 8541da177e4SLinus Torvalds 855387798b3SRob Herringmenu "Multiple platform selection" 856387798b3SRob Herring depends on ARCH_MULTIPLATFORM 857387798b3SRob Herring 858387798b3SRob Herringcomment "CPU Core family selection" 859387798b3SRob Herring 860387798b3SRob Herringconfig ARCH_MULTI_V4T 861387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 862387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 863b1b3f49cSRussell King select ARCH_MULTI_V4_V5 86424e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 86524e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 86624e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 867387798b3SRob Herring 868387798b3SRob Herringconfig ARCH_MULTI_V5 869387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 870387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 871b1b3f49cSRussell King select ARCH_MULTI_V4_V5 87224e860fbSArnd Bergmann select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \ 87324e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 87424e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 875387798b3SRob Herring 876387798b3SRob Herringconfig ARCH_MULTI_V4_V5 877387798b3SRob Herring bool 878387798b3SRob Herring 879387798b3SRob Herringconfig ARCH_MULTI_V6 8808dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 881387798b3SRob Herring select ARCH_MULTI_V6_V7 882b1b3f49cSRussell King select CPU_V6 883387798b3SRob Herring 884387798b3SRob Herringconfig ARCH_MULTI_V7 8858dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 886387798b3SRob Herring default y 887387798b3SRob Herring select ARCH_MULTI_V6_V7 888b1b3f49cSRussell King select CPU_V7 889387798b3SRob Herring 890387798b3SRob Herringconfig ARCH_MULTI_V6_V7 891387798b3SRob Herring bool 892387798b3SRob Herring 893387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 894387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 895387798b3SRob Herring select ARCH_MULTI_V5 896387798b3SRob Herring 897387798b3SRob Herringendmenu 898387798b3SRob Herring 899ccf50e23SRussell King# 900ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 901ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 902ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 903ccf50e23SRussell King# 9043e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9053e93a22bSGregory CLEMENT 90695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 90795b8f20fSRussell King 9088ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9098ac49e04SChristian Daudt 910f1ac922dSStephen Warrensource "arch/arm/mach-bcm2835/Kconfig" 911f1ac922dSStephen Warren 9121da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9131da177e4SLinus Torvalds 914d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 915d94f944eSAnton Vorontsov 91695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 91795b8f20fSRussell King 91895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 91995b8f20fSRussell King 920e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 921e7736d47SLennert Buytenhek 9221da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9231da177e4SLinus Torvalds 92459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 92559d3a193SPaulius Zaleckas 926387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 927387798b3SRob Herring 9281da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9291da177e4SLinus Torvalds 9303f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9313f7e5815SLennert Buytenhek 9323f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9331da177e4SLinus Torvalds 934285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 935285f5fa7SDan Williams 9361da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9371da177e4SLinus Torvalds 938828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 939828989adSSantosh Shilimkar 94095b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 94195b8f20fSRussell King 94295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 94395b8f20fSRussell King 94495b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 94595b8f20fSRussell King 946794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 947794d15b2SStanislav Samsonov 9483995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9491da177e4SLinus Torvalds 9501d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9511d3f33d5SShawn Guo 95295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 95349cbe786SEric Miao 95495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 95595b8f20fSRussell King 9569851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9579851ca57SDaniel Tang 958d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 959d48af15eSTony Lindgren 960d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9611da177e4SLinus Torvalds 9621dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9631dbae815STony Lindgren 9649dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 965585cf175STzachi Perelstein 966387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 967387798b3SRob Herring 96895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 96995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9701da177e4SLinus Torvalds 97195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 97295b8f20fSRussell King 97395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 97495b8f20fSRussell King 975d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 976d63dc051SHeiko Stuebner 97795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 978edabd38eSSaeed Bishara 979cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 980a21765a7SBen Dooks 981387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 982387798b3SRob Herring 983a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 984a21765a7SBen Dooks 98565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 98665ebcc11SSrinivas Kandagatla 98785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9881da177e4SLinus Torvalds 989431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 990a08ab637SBen Dooks 99149b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 992c4ffccddSKukjin Kim 9935a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 9945a7652f2SByungho Min 995170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 996170f4e42SKukjin Kim 99783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 998cc0e72b8SChanghwan Youn 999882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10001da177e4SLinus Torvalds 10013b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10023b52634fSMaxime Ripard 1003156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1004156a0997SBarry Song 1005c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1006c5f80065SErik Gilling 100795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10081da177e4SLinus Torvalds 100995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10101da177e4SLinus Torvalds 10111da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10121da177e4SLinus Torvalds 1013ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1014420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1015ceade897SRussell King 10162a0ba738SMarc Zyngiersource "arch/arm/mach-virt/Kconfig" 10172a0ba738SMarc Zyngier 10186f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10196f35f9a9STony Prisk 10207ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10217ec80ddfSwanzongshun 10229a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10239a45eb69SJosh Cartwright 10241da177e4SLinus Torvalds# Definitions to make life easier 10251da177e4SLinus Torvaldsconfig ARCH_ACORN 10261da177e4SLinus Torvalds bool 10271da177e4SLinus Torvalds 10287ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10297ae1f7ecSLennert Buytenhek bool 1030469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10317ae1f7ecSLennert Buytenhek 103269b02f6aSLennert Buytenhekconfig PLAT_ORION 103369b02f6aSLennert Buytenhek bool 1034bfe45e0bSRussell King select CLKSRC_MMIO 1035b1b3f49cSRussell King select COMMON_CLK 1036dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1037278b45b0SAndrew Lunn select IRQ_DOMAIN 103869b02f6aSLennert Buytenhek 1039abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1040abcda1dcSThomas Petazzoni bool 1041abcda1dcSThomas Petazzoni select PLAT_ORION 1042abcda1dcSThomas Petazzoni 1043bd5ce433SEric Miaoconfig PLAT_PXA 1044bd5ce433SEric Miao bool 1045bd5ce433SEric Miao 1046f4b8b319SRussell Kingconfig PLAT_VERSATILE 1047f4b8b319SRussell King bool 1048f4b8b319SRussell King 1049e3887714SRussell Kingconfig ARM_TIMER_SP804 1050e3887714SRussell King bool 1051bfe45e0bSRussell King select CLKSRC_MMIO 10527a0eca71SRob Herring select CLKSRC_OF if OF 1053e3887714SRussell King 10541da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10551da177e4SLinus Torvalds 1056958cab0fSRussell Kingconfig ARM_NR_BANKS 1057958cab0fSRussell King int 1058958cab0fSRussell King default 16 if ARCH_EP93XX 1059958cab0fSRussell King default 8 1060958cab0fSRussell King 1061afe4b25eSLennert Buytenhekconfig IWMMXT 1062698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1063ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1064698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1065afe4b25eSLennert Buytenhek help 1066afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1067afe4b25eSLennert Buytenhek running on a CPU that supports it. 1068afe4b25eSLennert Buytenhek 10691da177e4SLinus Torvaldsconfig XSCALE_PMU 10701da177e4SLinus Torvalds bool 1071bfc994b5SPaul Bolle depends on CPU_XSCALE 10721da177e4SLinus Torvalds default y 10731da177e4SLinus Torvalds 107452108641Seric miaoconfig MULTI_IRQ_HANDLER 107552108641Seric miao bool 107652108641Seric miao help 107752108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 107852108641Seric miao 10793b93e7b0SHyok S. Choiif !MMU 10803b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10813b93e7b0SHyok S. Choiendif 10823b93e7b0SHyok S. Choi 10833e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10843e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10853e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10863e0a07f8SGregory CLEMENT default y 10873e0a07f8SGregory CLEMENT help 10883e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10893e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10903e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10913e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10923e0a07f8SGregory CLEMENT Workaround: 10933e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10943e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10953e0a07f8SGregory CLEMENT instruction 10963e0a07f8SGregory CLEMENT 1097f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1098f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1099f0c4b8d6SWill Deacon depends on CPU_V6 1100f0c4b8d6SWill Deacon help 1101f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1102f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1103f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1104f0c4b8d6SWill Deacon causing the faulting task to livelock. 1105f0c4b8d6SWill Deacon 11069cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11079cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1108e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11099cba3cccSCatalin Marinas help 11109cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11119cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11129cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11139cba3cccSCatalin Marinas recommended workaround. 11149cba3cccSCatalin Marinas 11157ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11167ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11177ce236fcSCatalin Marinas depends on CPU_V7 11187ce236fcSCatalin Marinas help 11197ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11207ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11217ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11227ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11237ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11247ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11257ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11267ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11277ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11287ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11297ce236fcSCatalin Marinas available in non-secure mode. 11307ce236fcSCatalin Marinas 1131855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1132855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1133855c551fSCatalin Marinas depends on CPU_V7 113462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1135855c551fSCatalin Marinas help 1136855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1137855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1138855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1139855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1140855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1141855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1142855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1143855c551fSCatalin Marinas register may not be available in non-secure mode. 1144855c551fSCatalin Marinas 11450516e464SCatalin Marinasconfig ARM_ERRATA_460075 11460516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11470516e464SCatalin Marinas depends on CPU_V7 114862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11490516e464SCatalin Marinas help 11500516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11510516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11520516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11530516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11540516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11550516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11560516e464SCatalin Marinas may not be available in non-secure mode. 11570516e464SCatalin Marinas 11589f05027cSWill Deaconconfig ARM_ERRATA_742230 11599f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11609f05027cSWill Deacon depends on CPU_V7 && SMP 116162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11629f05027cSWill Deacon help 11639f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11649f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11659f05027cSWill Deacon between two write operations may not ensure the correct visibility 11669f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11679f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11689f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11699f05027cSWill Deacon the two writes. 11709f05027cSWill Deacon 1171a672e99bSWill Deaconconfig ARM_ERRATA_742231 1172a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1173a672e99bSWill Deacon depends on CPU_V7 && SMP 117462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1175a672e99bSWill Deacon help 1176a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1177a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1178a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1179a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1180a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1181a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1182a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1183a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1184a672e99bSWill Deacon capabilities of the processor. 1185a672e99bSWill Deacon 11869e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1187fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 11882839e06cSSantosh Shilimkar depends on CACHE_L2X0 11899e65582aSSantosh Shilimkar help 11909e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 11919e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 11929e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 11939e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 11949e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 11959e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 11969e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 11972839e06cSSantosh Shilimkar invalidated as a result of these operations. 1198cdf357f1SWill Deacon 119969155794SJon Medhurstconfig ARM_ERRATA_643719 120069155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 120169155794SJon Medhurst depends on CPU_V7 && SMP 120269155794SJon Medhurst help 120369155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 120469155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 120569155794SJon Medhurst register returns zero when it should return one. The workaround 120669155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 120769155794SJon Medhurst it behave as intended and avoiding data corruption. 120869155794SJon Medhurst 1209cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1210cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1211e66dc745SDave Martin depends on CPU_V7 1212cdf357f1SWill Deacon help 1213cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1214cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1215cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1216cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1217cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1218cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1219cdf357f1SWill Deacon entries regardless of the ASID. 1220475d92fcSWill Deacon 12211f0090a1SRussell Kingconfig PL310_ERRATA_727915 1222fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12231f0090a1SRussell King depends on CACHE_L2X0 12241f0090a1SRussell King help 12251f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12261f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12271f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12281f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12291f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12301f0090a1SRussell King Invalidate by Way operation. 12311f0090a1SRussell King 1232475d92fcSWill Deaconconfig ARM_ERRATA_743622 1233475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1234475d92fcSWill Deacon depends on CPU_V7 123562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1236475d92fcSWill Deacon help 1237475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1238efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1239475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1240475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1241475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1242475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1243475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1244475d92fcSWill Deacon processor. 1245475d92fcSWill Deacon 12469a27c27cSWill Deaconconfig ARM_ERRATA_751472 12479a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1248ba90c516SDave Martin depends on CPU_V7 124962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12509a27c27cSWill Deacon help 12519a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12529a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12539a27c27cSWill Deacon completion of a following broadcasted operation if the second 12549a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12559a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12569a27c27cSWill Deacon 1257fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1258fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1259885028e4SSrinidhi Kasagar depends on CACHE_PL310 1260885028e4SSrinidhi Kasagar help 1261885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1262885028e4SSrinidhi Kasagar 1263885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1264885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1265885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1266885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1267885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1268885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1269885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1270885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1271885028e4SSrinidhi Kasagar 1272fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1273fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1274fcbdc5feSWill Deacon depends on CPU_V7 1275fcbdc5feSWill Deacon help 1276fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1277fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1278fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1279fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1280fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1281fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1282fcbdc5feSWill Deacon 12835dab26afSWill Deaconconfig ARM_ERRATA_754327 12845dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12855dab26afSWill Deacon depends on CPU_V7 && SMP 12865dab26afSWill Deacon help 12875dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12885dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12895dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12905dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12915dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12925dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12935dab26afSWill Deacon 1294145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1295145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1296fd832478SFabio Estevam depends on CPU_V6 1297145e10e1SCatalin Marinas help 1298145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1299145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1300145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1301145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1302145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1303145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1304145e10e1SCatalin Marinas is not affected. 1305145e10e1SCatalin Marinas 1306f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1307f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1308f630c1bdSWill Deacon depends on CPU_V7 && SMP 1309f630c1bdSWill Deacon help 1310f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1311f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1312f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1313f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1314f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1315f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1316f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1317f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1318f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1319f630c1bdSWill Deacon 132011ed0ba1SWill Deaconconfig PL310_ERRATA_769419 132111ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 132211ed0ba1SWill Deacon depends on CACHE_L2X0 132311ed0ba1SWill Deacon help 132411ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 132511ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 132611ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 132711ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 132811ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 132911ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 133011ed0ba1SWill Deacon explicitly. 133111ed0ba1SWill Deacon 13327253b85cSSimon Hormanconfig ARM_ERRATA_775420 13337253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13347253b85cSSimon Horman depends on CPU_V7 13357253b85cSSimon Horman help 13367253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13377253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13387253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13397253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13407253b85cSSimon Horman an abort may occur on cache maintenance. 13417253b85cSSimon Horman 134293dc6887SCatalin Marinasconfig ARM_ERRATA_798181 134393dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 134493dc6887SCatalin Marinas depends on CPU_V7 && SMP 134593dc6887SCatalin Marinas help 134693dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 134793dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 134893dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 134993dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 135093dc6887SCatalin Marinas as the one being invalidated. 135193dc6887SCatalin Marinas 135284b6504fSWill Deaconconfig ARM_ERRATA_773022 135384b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 135484b6504fSWill Deacon depends on CPU_V7 135584b6504fSWill Deacon help 135684b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 135784b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 135884b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 135984b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 136084b6504fSWill Deacon 13611da177e4SLinus Torvaldsendmenu 13621da177e4SLinus Torvalds 13631da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13641da177e4SLinus Torvalds 13651da177e4SLinus Torvaldsmenu "Bus support" 13661da177e4SLinus Torvalds 13671da177e4SLinus Torvaldsconfig ARM_AMBA 13681da177e4SLinus Torvalds bool 13691da177e4SLinus Torvalds 13701da177e4SLinus Torvaldsconfig ISA 13711da177e4SLinus Torvalds bool 13721da177e4SLinus Torvalds help 13731da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13741da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13751da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13761da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13771da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13781da177e4SLinus Torvalds 1379065909b9SRussell King# Select ISA DMA controller support 13801da177e4SLinus Torvaldsconfig ISA_DMA 13811da177e4SLinus Torvalds bool 1382065909b9SRussell King select ISA_DMA_API 13831da177e4SLinus Torvalds 1384065909b9SRussell King# Select ISA DMA interface 13855cae841bSAl Viroconfig ISA_DMA_API 13865cae841bSAl Viro bool 13875cae841bSAl Viro 13881da177e4SLinus Torvaldsconfig PCI 13890b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13901da177e4SLinus Torvalds help 13911da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13921da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13931da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13941da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13951da177e4SLinus Torvalds 139652882173SAnton Vorontsovconfig PCI_DOMAINS 139752882173SAnton Vorontsov bool 139852882173SAnton Vorontsov depends on PCI 139952882173SAnton Vorontsov 1400b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1401b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1402b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1403b080ac8aSMarcelo Roberto Jimenez help 1404b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1405b080ac8aSMarcelo Roberto Jimenez 140636e23590SMatthew Wilcoxconfig PCI_SYSCALL 140736e23590SMatthew Wilcox def_bool PCI 140836e23590SMatthew Wilcox 1409a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1410a0113a99SMike Rapoport bool 1411a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1412a0113a99SMike Rapoport default y 1413a0113a99SMike Rapoport select DMABOUNCE 1414a0113a99SMike Rapoport 14151da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14163f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 14171da177e4SLinus Torvalds 14181da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14191da177e4SLinus Torvalds 14201da177e4SLinus Torvaldsendmenu 14211da177e4SLinus Torvalds 14221da177e4SLinus Torvaldsmenu "Kernel Features" 14231da177e4SLinus Torvalds 14243b55658aSDave Martinconfig HAVE_SMP 14253b55658aSDave Martin bool 14263b55658aSDave Martin help 14273b55658aSDave Martin This option should be selected by machines which have an SMP- 14283b55658aSDave Martin capable CPU. 14293b55658aSDave Martin 14303b55658aSDave Martin The only effect of this option is to make the SMP-related 14313b55658aSDave Martin options available to the user for configuration. 14323b55658aSDave Martin 14331da177e4SLinus Torvaldsconfig SMP 1434bb2d8130SRussell King bool "Symmetric Multi-Processing" 1435fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1436bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14373b55658aSDave Martin depends on HAVE_SMP 1438801bb21cSJonathan Austin depends on MMU || ARM_MPU 1439b1b3f49cSRussell King select USE_GENERIC_SMP_HELPERS 14401da177e4SLinus Torvalds help 14411da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14421da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14431da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14441da177e4SLinus Torvalds 14451da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14461da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14471da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14481da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14491da177e4SLinus Torvalds run faster if you say N here. 14501da177e4SLinus Torvalds 1451395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14521da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 145350a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14541da177e4SLinus Torvalds 14551da177e4SLinus Torvalds If you don't know what to do here, say N. 14561da177e4SLinus Torvalds 1457f00ec48fSRussell Kingconfig SMP_ON_UP 1458f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1459801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1460f00ec48fSRussell King default y 1461f00ec48fSRussell King help 1462f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1463f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1464f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1465f00ec48fSRussell King savings. 1466f00ec48fSRussell King 1467f00ec48fSRussell King If you don't know what to do here, say Y. 1468f00ec48fSRussell King 1469c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1470c9018aabSVincent Guittot bool "Support cpu topology definition" 1471c9018aabSVincent Guittot depends on SMP && CPU_V7 1472c9018aabSVincent Guittot default y 1473c9018aabSVincent Guittot help 1474c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1475c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1476c9018aabSVincent Guittot topology of an ARM System. 1477c9018aabSVincent Guittot 1478c9018aabSVincent Guittotconfig SCHED_MC 1479c9018aabSVincent Guittot bool "Multi-core scheduler support" 1480c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1481c9018aabSVincent Guittot help 1482c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1483c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1484c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1485c9018aabSVincent Guittot 1486c9018aabSVincent Guittotconfig SCHED_SMT 1487c9018aabSVincent Guittot bool "SMT scheduler support" 1488c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1489c9018aabSVincent Guittot help 1490c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1491c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1492c9018aabSVincent Guittot places. If unsure say N here. 1493c9018aabSVincent Guittot 1494a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1495a8cbcd92SRussell King bool 1496a8cbcd92SRussell King help 1497a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1498a8cbcd92SRussell King 14998a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1500022c03a2SMarc Zyngier bool "Architected timer support" 1501022c03a2SMarc Zyngier depends on CPU_V7 15028a4da6e3SMark Rutland select ARM_ARCH_TIMER 1503022c03a2SMarc Zyngier help 1504022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1505022c03a2SMarc Zyngier 1506f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1507f32f4ce2SRussell King bool 1508f32f4ce2SRussell King depends on SMP 1509da4a686aSRob Herring select CLKSRC_OF if OF 1510f32f4ce2SRussell King help 1511f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1512f32f4ce2SRussell King 1513e8db288eSNicolas Pitreconfig MCPM 1514e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1515e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1516e8db288eSNicolas Pitre help 1517e8db288eSNicolas Pitre This option provides the common power management infrastructure 1518e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1519e8db288eSNicolas Pitre systems. 1520e8db288eSNicolas Pitre 15218d5796d2SLennert Buytenhekchoice 15228d5796d2SLennert Buytenhek prompt "Memory split" 15238d5796d2SLennert Buytenhek default VMSPLIT_3G 15248d5796d2SLennert Buytenhek help 15258d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15268d5796d2SLennert Buytenhek 15278d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15288d5796d2SLennert Buytenhek option alone! 15298d5796d2SLennert Buytenhek 15308d5796d2SLennert Buytenhek config VMSPLIT_3G 15318d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15328d5796d2SLennert Buytenhek config VMSPLIT_2G 15338d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15348d5796d2SLennert Buytenhek config VMSPLIT_1G 15358d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15368d5796d2SLennert Buytenhekendchoice 15378d5796d2SLennert Buytenhek 15388d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15398d5796d2SLennert Buytenhek hex 15408d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15418d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15428d5796d2SLennert Buytenhek default 0xC0000000 15438d5796d2SLennert Buytenhek 15441da177e4SLinus Torvaldsconfig NR_CPUS 15451da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15461da177e4SLinus Torvalds range 2 32 15471da177e4SLinus Torvalds depends on SMP 15481da177e4SLinus Torvalds default "4" 15491da177e4SLinus Torvalds 1550a054a811SRussell Kingconfig HOTPLUG_CPU 155100b7dedeSRussell King bool "Support for hot-pluggable CPUs" 155240b31360SStephen Rothwell depends on SMP 1553a054a811SRussell King help 1554a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1555a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1556a054a811SRussell King 15572bdd424fSWill Deaconconfig ARM_PSCI 15582bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15592bdd424fSWill Deacon depends on CPU_V7 15602bdd424fSWill Deacon help 15612bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15622bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15632bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15642bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15652bdd424fSWill Deacon ARM processors"). 15662bdd424fSWill Deacon 15672a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15682a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15692a6ad871SMaxime Ripard# selected platforms. 157044986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 157144986ab0SPeter De Schrijver (NVIDIA) int 15723dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 15736d0fc190SR Sricharan default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX 157406b851e5SOlof Johansson default 392 if ARCH_U8500 157501bb914cSTony Prisk default 352 if ARCH_VT8500 157601bb914cSTony Prisk default 288 if ARCH_SUNXI 15772a6ad871SMaxime Ripard default 264 if MACH_H4700 157844986ab0SPeter De Schrijver (NVIDIA) default 0 157944986ab0SPeter De Schrijver (NVIDIA) help 158044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 158144986ab0SPeter De Schrijver (NVIDIA) 158244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 158344986ab0SPeter De Schrijver (NVIDIA) 1584d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15851da177e4SLinus Torvalds 1586c9218b16SRussell Kingconfig HZ_FIXED 1587f8065813SRussell King int 1588b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1589a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15905248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15915da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 159247d84682SRussell King default 0 1593c9218b16SRussell King 1594c9218b16SRussell Kingchoice 159547d84682SRussell King depends on HZ_FIXED = 0 1596c9218b16SRussell King prompt "Timer frequency" 1597c9218b16SRussell King 1598c9218b16SRussell Kingconfig HZ_100 1599c9218b16SRussell King bool "100 Hz" 1600c9218b16SRussell King 1601c9218b16SRussell Kingconfig HZ_200 1602c9218b16SRussell King bool "200 Hz" 1603c9218b16SRussell King 1604c9218b16SRussell Kingconfig HZ_250 1605c9218b16SRussell King bool "250 Hz" 1606c9218b16SRussell King 1607c9218b16SRussell Kingconfig HZ_300 1608c9218b16SRussell King bool "300 Hz" 1609c9218b16SRussell King 1610c9218b16SRussell Kingconfig HZ_500 1611c9218b16SRussell King bool "500 Hz" 1612c9218b16SRussell King 1613c9218b16SRussell Kingconfig HZ_1000 1614c9218b16SRussell King bool "1000 Hz" 1615c9218b16SRussell King 1616c9218b16SRussell Kingendchoice 1617c9218b16SRussell King 1618c9218b16SRussell Kingconfig HZ 1619c9218b16SRussell King int 162047d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1621c9218b16SRussell King default 100 if HZ_100 1622c9218b16SRussell King default 200 if HZ_200 1623c9218b16SRussell King default 250 if HZ_250 1624c9218b16SRussell King default 300 if HZ_300 1625c9218b16SRussell King default 500 if HZ_500 1626c9218b16SRussell King default 1000 1627c9218b16SRussell King 1628c9218b16SRussell Kingconfig SCHED_HRTICK 1629c9218b16SRussell King def_bool HIGH_RES_TIMERS 1630f8065813SRussell King 1631b28748fbSRussell Kingconfig SCHED_HRTICK 1632b28748fbSRussell King def_bool HIGH_RES_TIMERS 1633b28748fbSRussell King 163416c79651SCatalin Marinasconfig THUMB2_KERNEL 1635bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 16364477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1637bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 163816c79651SCatalin Marinas select AEABI 163916c79651SCatalin Marinas select ARM_ASM_UNIFIED 164089bace65SArnd Bergmann select ARM_UNWIND 164116c79651SCatalin Marinas help 164216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 164316c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 164416c79651SCatalin Marinas ARM-Thumb syntax is needed. 164516c79651SCatalin Marinas 164616c79651SCatalin Marinas If unsure, say N. 164716c79651SCatalin Marinas 16486f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16496f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16506f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16516f685c5cSDave Martin default y 16526f685c5cSDave Martin help 16536f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16546f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16556f685c5cSDave Martin branch instructions. 16566f685c5cSDave Martin 16576f685c5cSDave Martin This is a problem, because there's no guarantee the final 16586f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16596f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16606f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16616f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16626f685c5cSDave Martin support. 16636f685c5cSDave Martin 16646f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16656f685c5cSDave Martin relocation" error when loading some modules. 16666f685c5cSDave Martin 16676f685c5cSDave Martin Until fixed tools are available, passing 16686f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16696f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16706f685c5cSDave Martin stack usage in some cases. 16716f685c5cSDave Martin 16726f685c5cSDave Martin The problem is described in more detail at: 16736f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16746f685c5cSDave Martin 16756f685c5cSDave Martin Only Thumb-2 kernels are affected. 16766f685c5cSDave Martin 16776f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16786f685c5cSDave Martin 16790becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16800becb088SCatalin Marinas bool 16810becb088SCatalin Marinas 1682704bdda0SNicolas Pitreconfig AEABI 1683704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1684704bdda0SNicolas Pitre help 1685704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1686704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1687704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1688704bdda0SNicolas Pitre 1689704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1690704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1691704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1692704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1693704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1694704bdda0SNicolas Pitre 1695704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1696704bdda0SNicolas Pitre 16976c90c872SNicolas Pitreconfig OABI_COMPAT 1698a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1699d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17006c90c872SNicolas Pitre default y 17016c90c872SNicolas Pitre help 17026c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17036c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17046c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17056c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17066c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17076c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 17086c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17096c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17106c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17116c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 17126c90c872SNicolas Pitre at all). If in doubt say Y. 17136c90c872SNicolas Pitre 1714eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1715e80d6a24SMel Gorman bool 1716e80d6a24SMel Gorman 171705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 171805944d74SRussell King bool 171905944d74SRussell King 172007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 172107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 172207a2f737SRussell King 172305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1724be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1725c80d79d7SYasunori Goto 17267b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17277b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17287b7bf499SWill Deacon 1729053a96caSNicolas Pitreconfig HIGHMEM 1730e8db89a2SRussell King bool "High Memory Support" 1731e8db89a2SRussell King depends on MMU 1732053a96caSNicolas Pitre help 1733053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1734053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1735053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1736053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1737053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1738053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1739053a96caSNicolas Pitre 1740053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1741053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1742053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1743053a96caSNicolas Pitre 1744053a96caSNicolas Pitre If unsure, say n. 1745053a96caSNicolas Pitre 174665cec8e3SRussell Kingconfig HIGHPTE 174765cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 174865cec8e3SRussell King depends on HIGHMEM 174965cec8e3SRussell King 17501b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17511b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1752f0d1bc47SWill Deacon depends on PERF_EVENTS 17531b8873a0SJamie Iles default y 17541b8873a0SJamie Iles help 17551b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17561b8873a0SJamie Iles disabled, perf events will use software events only. 17571b8873a0SJamie Iles 17581355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17591355e2a6SCatalin Marinas def_bool y 17601355e2a6SCatalin Marinas depends on ARM_LPAE 17611355e2a6SCatalin Marinas 17628d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17638d962507SCatalin Marinas def_bool y 17648d962507SCatalin Marinas depends on ARM_LPAE 17658d962507SCatalin Marinas 17664bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17674bfab203SSteven Capper def_bool y 17684bfab203SSteven Capper 17693f22ab27SDave Hansensource "mm/Kconfig" 17703f22ab27SDave Hansen 1771c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1772c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1773c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1774898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1775c1b2d970SMagnus Damm default "9" if SA1111 1776c1b2d970SMagnus Damm default "11" 1777c1b2d970SMagnus Damm help 1778c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1779c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1780c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1781c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1782c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1783c1b2d970SMagnus Damm increase this value. 1784c1b2d970SMagnus Damm 1785c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1786c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1787c1b2d970SMagnus Damm 17881da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17891da177e4SLinus Torvalds bool 1790f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17911da177e4SLinus Torvalds default y if !ARCH_EBSA110 1792e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17931da177e4SLinus Torvalds help 17941da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17951da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17961da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17971da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17981da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17991da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18001da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18011da177e4SLinus Torvalds 180239ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 180338ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 180438ef2ad5SLinus Walleij depends on MMU 180539ec58f3SLennert Buytenhek default y if CPU_FEROCEON 180639ec58f3SLennert Buytenhek help 180739ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 180839ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 180939ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 181039ec58f3SLennert Buytenhek 181139ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 181239ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 181339ec58f3SLennert Buytenhek such copy operations with large buffers. 181439ec58f3SLennert Buytenhek 181539ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 181639ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 181739ec58f3SLennert Buytenhek 181870c70d97SNicolas Pitreconfig SECCOMP 181970c70d97SNicolas Pitre bool 182070c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 182170c70d97SNicolas Pitre ---help--- 182270c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 182370c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 182470c70d97SNicolas Pitre execution. By using pipes or other transports made available to 182570c70d97SNicolas Pitre the process as file descriptors supporting the read/write 182670c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 182770c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 182870c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 182970c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 183070c70d97SNicolas Pitre defined by each seccomp mode. 183170c70d97SNicolas Pitre 1832c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1833c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1834c743f380SNicolas Pitre help 1835c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1836c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1837c743f380SNicolas Pitre the stack just before the return address, and validates 1838c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1839c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1840c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1841c743f380SNicolas Pitre neutralized via a kernel panic. 1842c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1843c743f380SNicolas Pitre 1844eff8d644SStefano Stabelliniconfig XEN_DOM0 1845eff8d644SStefano Stabellini def_bool y 1846eff8d644SStefano Stabellini depends on XEN 1847eff8d644SStefano Stabellini 1848eff8d644SStefano Stabelliniconfig XEN 1849eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 185085323a99SIan Campbell depends on ARM && AEABI && OF 1851f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 185285323a99SIan Campbell depends on !GENERIC_ATOMIC64 185317b7ab80SStefano Stabellini select ARM_PSCI 1854eff8d644SStefano Stabellini help 1855eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1856eff8d644SStefano Stabellini 18571da177e4SLinus Torvaldsendmenu 18581da177e4SLinus Torvalds 18591da177e4SLinus Torvaldsmenu "Boot options" 18601da177e4SLinus Torvalds 18619eb8f674SGrant Likelyconfig USE_OF 18629eb8f674SGrant Likely bool "Flattened Device Tree support" 1863b1b3f49cSRussell King select IRQ_DOMAIN 18649eb8f674SGrant Likely select OF 18659eb8f674SGrant Likely select OF_EARLY_FLATTREE 18669eb8f674SGrant Likely help 18679eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18689eb8f674SGrant Likely 1869bd51e2f5SNicolas Pitreconfig ATAGS 1870bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1871bd51e2f5SNicolas Pitre default y 1872bd51e2f5SNicolas Pitre help 1873bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1874bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1875bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1876bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1877bd51e2f5SNicolas Pitre leave this to y. 1878bd51e2f5SNicolas Pitre 1879bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1880bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1881bd51e2f5SNicolas Pitre depends on ATAGS 1882bd51e2f5SNicolas Pitre help 1883bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1884bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1885bd51e2f5SNicolas Pitre 18861da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18871da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18881da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18891da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18901da177e4SLinus Torvalds default "0" 18911da177e4SLinus Torvalds help 18921da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18931da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18941da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18951da177e4SLinus Torvalds value in their defconfig file. 18961da177e4SLinus Torvalds 18971da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18981da177e4SLinus Torvalds 18991da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19001da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19011da177e4SLinus Torvalds default "0" 19021da177e4SLinus Torvalds help 1903f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1904f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1905f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1906f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1907f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1908f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19091da177e4SLinus Torvalds 19101da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19111da177e4SLinus Torvalds 19121da177e4SLinus Torvaldsconfig ZBOOT_ROM 19131da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19141da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19151da177e4SLinus Torvalds help 19161da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19171da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19181da177e4SLinus Torvalds 1919090ab3ffSSimon Hormanchoice 1920090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1921d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1922090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1923090ab3ffSSimon Horman help 1924090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 192559bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1926090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1927090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 192859bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1929090ab3ffSSimon Horman rest the kernel image to RAM. 1930090ab3ffSSimon Horman 1931090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1932090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1933090ab3ffSSimon Horman help 1934090ab3ffSSimon Horman Do not load image from SD or MMC 1935090ab3ffSSimon Horman 1936f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1937f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1938f45b1149SSimon Horman help 1939090ab3ffSSimon Horman Load image from MMCIF hardware block. 1940090ab3ffSSimon Horman 1941090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1942090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1943090ab3ffSSimon Horman help 1944090ab3ffSSimon Horman Load image from SDHI hardware block 1945090ab3ffSSimon Horman 1946090ab3ffSSimon Hormanendchoice 1947f45b1149SSimon Horman 1948e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1949e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1950d6f94fa0SKees Cook depends on OF && !ZBOOT_ROM 1951e2a6a3aaSJohn Bonesio help 1952e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1953e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1954e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1955e2a6a3aaSJohn Bonesio 1956e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1957e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1958e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1959e2a6a3aaSJohn Bonesio 1960e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1961e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1962e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1963e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1964e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1965e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1966e2a6a3aaSJohn Bonesio to this option. 1967e2a6a3aaSJohn Bonesio 1968b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1969b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1970b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1971b90b9a38SNicolas Pitre help 1972b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1973b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1974b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1975b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1976b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1977b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1978b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1979b90b9a38SNicolas Pitre 1980d0f34a11SGenoud Richardchoice 1981d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1982d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1983d0f34a11SGenoud Richard 1984d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1985d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1986d0f34a11SGenoud Richard help 1987d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1988d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1989d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1990d0f34a11SGenoud Richard 1991d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1992d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1993d0f34a11SGenoud Richard help 1994d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1995d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1996d0f34a11SGenoud Richard 1997d0f34a11SGenoud Richardendchoice 1998d0f34a11SGenoud Richard 19991da177e4SLinus Torvaldsconfig CMDLINE 20001da177e4SLinus Torvalds string "Default kernel command string" 20011da177e4SLinus Torvalds default "" 20021da177e4SLinus Torvalds help 20031da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20041da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20051da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20061da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20071da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20081da177e4SLinus Torvalds 20094394c124SVictor Boiviechoice 20104394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20114394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2012bd51e2f5SNicolas Pitre depends on ATAGS 20134394c124SVictor Boivie 20144394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20154394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20164394c124SVictor Boivie help 20174394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20184394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20194394c124SVictor Boivie string provided in CMDLINE will be used. 20204394c124SVictor Boivie 20214394c124SVictor Boivieconfig CMDLINE_EXTEND 20224394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20234394c124SVictor Boivie help 20244394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20254394c124SVictor Boivie appended to the default kernel command string. 20264394c124SVictor Boivie 202792d2040dSAlexander Hollerconfig CMDLINE_FORCE 202892d2040dSAlexander Holler bool "Always use the default kernel command string" 202992d2040dSAlexander Holler help 203092d2040dSAlexander Holler Always use the default kernel command string, even if the boot 203192d2040dSAlexander Holler loader passes other arguments to the kernel. 203292d2040dSAlexander Holler This is useful if you cannot or don't want to change the 203392d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20344394c124SVictor Boivieendchoice 203592d2040dSAlexander Holler 20361da177e4SLinus Torvaldsconfig XIP_KERNEL 20371da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2038387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 20391da177e4SLinus Torvalds help 20401da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20411da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20421da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20431da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20441da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20451da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20461da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20471da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20481da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20491da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20501da177e4SLinus Torvalds 20511da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20521da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20531da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20541da177e4SLinus Torvalds 20551da177e4SLinus Torvalds If unsure, say N. 20561da177e4SLinus Torvalds 20571da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20581da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20591da177e4SLinus Torvalds depends on XIP_KERNEL 20601da177e4SLinus Torvalds default "0x00080000" 20611da177e4SLinus Torvalds help 20621da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20631da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20641da177e4SLinus Torvalds own flash usage. 20651da177e4SLinus Torvalds 2066c587e4a6SRichard Purdieconfig KEXEC 2067c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 206819ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2069c587e4a6SRichard Purdie help 2070c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2071c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 207201dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2073c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2074c587e4a6SRichard Purdie 2075c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2076c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2077bf220695SGeert Uytterhoeven initially work for you. 2078c587e4a6SRichard Purdie 20794cd9d6f7SRichard Purdieconfig ATAGS_PROC 20804cd9d6f7SRichard Purdie bool "Export atags in procfs" 2081bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2082b98d7291SUli Luckas default y 20834cd9d6f7SRichard Purdie help 20844cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20854cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20864cd9d6f7SRichard Purdie 2087cb5d39b3SMika Westerbergconfig CRASH_DUMP 2088cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2089cb5d39b3SMika Westerberg help 2090cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2091cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2092cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2093cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2094cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2095cb5d39b3SMika Westerberg memory address not used by the main kernel 2096cb5d39b3SMika Westerberg 2097cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2098cb5d39b3SMika Westerberg 2099e69edc79SEric Miaoconfig AUTO_ZRELADDR 2100e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2101e1b31445SLinus Walleij depends on !ZBOOT_ROM 2102e69edc79SEric Miao help 2103e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2104e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2105e69edc79SEric Miao will be determined at run-time by masking the current IP with 2106e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2107e69edc79SEric Miao from start of memory. 2108e69edc79SEric Miao 21091da177e4SLinus Torvaldsendmenu 21101da177e4SLinus Torvalds 2111ac9d7efcSRussell Kingmenu "CPU Power Management" 21121da177e4SLinus Torvalds 211389c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21141da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21151da177e4SLinus Torvaldsendif 21161da177e4SLinus Torvalds 2117ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2118ac9d7efcSRussell King 2119ac9d7efcSRussell Kingendmenu 2120ac9d7efcSRussell King 21211da177e4SLinus Torvaldsmenu "Floating point emulation" 21221da177e4SLinus Torvalds 21231da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvaldsconfig FPE_NWFPE 21261da177e4SLinus Torvalds bool "NWFPE math emulation" 2127593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21281da177e4SLinus Torvalds ---help--- 21291da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21301da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21311da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21321da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21351da177e4SLinus Torvalds early in the bootup. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21381da177e4SLinus Torvalds bool "Support extended precision" 2139bedf142bSLennert Buytenhek depends on FPE_NWFPE 21401da177e4SLinus Torvalds help 21411da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21421da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21431da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21441da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21451da177e4SLinus Torvalds floating point emulator without any good reason. 21461da177e4SLinus Torvalds 21471da177e4SLinus Torvalds You almost surely want to say N here. 21481da177e4SLinus Torvalds 21491da177e4SLinus Torvaldsconfig FPE_FASTFPE 21501da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2151d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21521da177e4SLinus Torvalds ---help--- 21531da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21541da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21551da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21561da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21591da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21601da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21611da177e4SLinus Torvalds choose NWFPE. 21621da177e4SLinus Torvalds 21631da177e4SLinus Torvaldsconfig VFP 21641da177e4SLinus Torvalds bool "VFP-format floating point maths" 2165e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21661da177e4SLinus Torvalds help 21671da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21681da177e4SLinus Torvalds if your hardware includes a VFP unit. 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21711da177e4SLinus Torvalds release notes and additional status information. 21721da177e4SLinus Torvalds 21731da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21741da177e4SLinus Torvalds 217525ebee02SCatalin Marinasconfig VFPv3 217625ebee02SCatalin Marinas bool 217725ebee02SCatalin Marinas depends on VFP 217825ebee02SCatalin Marinas default y if CPU_V7 217925ebee02SCatalin Marinas 2180b5872db4SCatalin Marinasconfig NEON 2181b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2182b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2183b5872db4SCatalin Marinas help 2184b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2185b5872db4SCatalin Marinas Extension. 2186b5872db4SCatalin Marinas 218773c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 218873c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2189c4a30c3bSRussell King depends on NEON && AEABI 219073c132c1SArd Biesheuvel help 219173c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 219273c132c1SArd Biesheuvel 21931da177e4SLinus Torvaldsendmenu 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldsmenu "Userspace binary formats" 21961da177e4SLinus Torvalds 21971da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21981da177e4SLinus Torvalds 21991da177e4SLinus Torvaldsconfig ARTHUR 22001da177e4SLinus Torvalds tristate "RISC OS personality" 2201704bdda0SNicolas Pitre depends on !AEABI 22021da177e4SLinus Torvalds help 22031da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22041da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22051da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22061da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22071da177e4SLinus Torvalds will be called arthur). 22081da177e4SLinus Torvalds 22091da177e4SLinus Torvaldsendmenu 22101da177e4SLinus Torvalds 22111da177e4SLinus Torvaldsmenu "Power management options" 22121da177e4SLinus Torvalds 2213eceab4acSRussell Kingsource "kernel/power/Kconfig" 22141da177e4SLinus Torvalds 2215f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22164b1082caSStephen Warren depends on !ARCH_S5PC100 221719a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 22183f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2219f4cb5700SJohannes Berg def_bool y 2220f4cb5700SJohannes Berg 222115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 222215e0d9e3SArnd Bergmann def_bool PM_SLEEP 222315e0d9e3SArnd Bergmann 22241da177e4SLinus Torvaldsendmenu 22251da177e4SLinus Torvalds 2226d5950b43SSam Ravnborgsource "net/Kconfig" 2227d5950b43SSam Ravnborg 2228ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22291da177e4SLinus Torvalds 22301da177e4SLinus Torvaldssource "fs/Kconfig" 22311da177e4SLinus Torvalds 22321da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22331da177e4SLinus Torvalds 22341da177e4SLinus Torvaldssource "security/Kconfig" 22351da177e4SLinus Torvalds 22361da177e4SLinus Torvaldssource "crypto/Kconfig" 22371da177e4SLinus Torvalds 22381da177e4SLinus Torvaldssource "lib/Kconfig" 2239749cf76cSChristoffer Dall 2240749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2241