1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 51d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 6ec80eb46SArnd Bergmann select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 1175851720SDmitry Vyukov select ARCH_HAS_KCOV 12e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 133010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 14ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 1575851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 16ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 17ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 183d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 19171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 20957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 21d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 22ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 23ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 244badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 25017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 260cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 27b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 28ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 29171b3f0dSRussell King select CLONE_BACKWARDS 30b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 31dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 32002e6745SChristoph Hellwig select DMA_DIRECT_OPS if !MMU 33*f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 34b01aec9bSBorislav Petkov select EDAC_SUPPORT 35b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 3636d0fd21SLaura Abbott select GENERIC_ALLOCATOR 372ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 384477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 39b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 40ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 412937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 42171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 43b1b3f49cSRussell King select GENERIC_IRQ_PROBE 44b1b3f49cSRussell King select GENERIC_IRQ_SHOW 457c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 46b1b3f49cSRussell King select GENERIC_PCI_IOMAP 4738ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 48b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 49b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 50b1b3f49cSRussell King select GENERIC_STRNLEN_USER 51a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 52b1b3f49cSRussell King select HARDIRQS_SW_RESEND 537a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 540b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 55437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 56437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 57e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 5891702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 5908626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 600693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 61b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6239c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 63171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 64b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 65b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 66b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 67437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 68620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 69dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 705f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 71b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 72b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 73b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 746b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 75b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 76b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 77b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 7887c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 79b1b3f49cSRussell King select HAVE_KERNEL_GZIP 80f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 81b1b3f49cSRussell King select HAVE_KERNEL_LZMA 82b1b3f49cSRussell King select HAVE_KERNEL_LZO 83b1b3f49cSRussell King select HAVE_KERNEL_XZ 84cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 859edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 867d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 8742a0bb3fSPetr Mladek select HAVE_NMI 88b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 890dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 907ada189fSJamie Iles select HAVE_PERF_EVENTS 9149863894SWill Deacon select HAVE_PERF_REGS 9249863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 93a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 94e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 959800b9dcSMathieu Desnoyers select HAVE_RSEQ 96d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 97b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 98af1839ebSCatalin Marinas select HAVE_UID16 9931c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 100da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 101171b3f0dSRussell King select MODULES_USE_ELF_REL 102f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 103aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 104aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 105171b3f0dSRussell King select OLD_SIGACTION 106171b3f0dSRussell King select OLD_SIGSUSPEND3 107b1b3f49cSRussell King select PERF_USE_VMALLOC 108b26d07a0SJinbum Park select REFCOUNT_FULL 109b1b3f49cSRussell King select RTC_LIB 110b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 111171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 112171b3f0dSRussell King # according to that. Thanks. 1131da177e4SLinus Torvalds help 1141da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 115f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1161da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1171da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1181da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1191da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1201da177e4SLinus Torvalds 12174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 122308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 12374facffeSRussell King bool 12474facffeSRussell King 1254ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1264ce63fcdSMarek Szyprowski bool 127b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 128b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1294ce63fcdSMarek Szyprowski 13060460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13160460abfSSeung-Woo Kim 13260460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13360460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 13460460abfSSeung-Woo Kim range 4 9 13560460abfSSeung-Woo Kim default 8 13660460abfSSeung-Woo Kim help 13760460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 13860460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 13960460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14060460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14160460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14260460abfSSeung-Woo Kim virtual space with just a few allocations. 14360460abfSSeung-Woo Kim 14460460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 14560460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14660460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 14760460abfSSeung-Woo Kim by the PAGE_SIZE. 14860460abfSSeung-Woo Kim 14960460abfSSeung-Woo Kimendif 15060460abfSSeung-Woo Kim 1510b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1520b05da72SHans Ulli Kroll bool 1530b05da72SHans Ulli Kroll 15475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15575e7153aSRalf Baechle bool 15675e7153aSRalf Baechle 157bc581770SLinus Walleijconfig HAVE_TCM 158bc581770SLinus Walleij bool 159bc581770SLinus Walleij select GENERIC_ALLOCATOR 160bc581770SLinus Walleij 161e119bfffSRussell Kingconfig HAVE_PROC_CPU 162e119bfffSRussell King bool 163e119bfffSRussell King 164ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1655ea81769SAl Viro bool 1665ea81769SAl Viro 1671da177e4SLinus Torvaldsconfig EISA 1681da177e4SLinus Torvalds bool 1691da177e4SLinus Torvalds ---help--- 1701da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1711da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1721da177e4SLinus Torvalds 1731da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1741da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1751da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1761da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1771da177e4SLinus Torvalds 1781da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1791da177e4SLinus Torvalds 1801da177e4SLinus Torvalds Otherwise, say N. 1811da177e4SLinus Torvalds 1821da177e4SLinus Torvaldsconfig SBUS 1831da177e4SLinus Torvalds bool 1841da177e4SLinus Torvalds 185f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 186f16fb1ecSRussell King bool 187f16fb1ecSRussell King default y 188f16fb1ecSRussell King 189f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 190f16fb1ecSRussell King bool 191f16fb1ecSRussell King default y 192f16fb1ecSRussell King 1937ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1947ad1bcb2SRussell King bool 195cb1293e2SArnd Bergmann default !CPU_V7M 1967ad1bcb2SRussell King 1971da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1981da177e4SLinus Torvalds bool 1998a87411bSWill Deacon default y 2001da177e4SLinus Torvalds 201f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 202f0d1b0b3SDavid Howells bool 203f0d1b0b3SDavid Howells 204f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 205f0d1b0b3SDavid Howells bool 206f0d1b0b3SDavid Howells 2074a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2084a1b5733SEduardo Valentin bool 2094a1b5733SEduardo Valentin 210a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 211a5f4c561SStefan Agner def_bool y if MMU 212a5f4c561SStefan Agner 213b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 214b89c3b16SAkinobu Mita bool 215b89c3b16SAkinobu Mita default y 216b89c3b16SAkinobu Mita 2171da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds default y 2201da177e4SLinus Torvalds 221a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 222a08b6b79Sviro@ZenIV.linux.org.uk bool 223a08b6b79Sviro@ZenIV.linux.org.uk 2245ac6da66SChristoph Lameterconfig ZONE_DMA 2255ac6da66SChristoph Lameter bool 2265ac6da66SChristoph Lameter 227c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 228c7edc9e3SDavid A. Long def_bool y 229c7edc9e3SDavid A. Long 23058af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 23158af4a24SRob Herring bool 23258af4a24SRob Herring 2331da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2341da177e4SLinus Torvalds bool 2351da177e4SLinus Torvalds 2361da177e4SLinus Torvaldsconfig FIQ 2371da177e4SLinus Torvalds bool 2381da177e4SLinus Torvalds 23913a5045dSRob Herringconfig NEED_RET_TO_USER 24013a5045dSRob Herring bool 24113a5045dSRob Herring 242034d2f5aSAl Viroconfig ARCH_MTD_XIP 243034d2f5aSAl Viro bool 244034d2f5aSAl Viro 245dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 246c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 247c1becedcSRussell King default y 248b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 249dc21af99SRussell King help 250111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 251111e9a5cSRussell King boot and module load time according to the position of the 252111e9a5cSRussell King kernel in system memory. 253dc21af99SRussell King 254111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 255daece596SNicolas Pitre of physical memory is at a 16MB boundary. 256dc21af99SRussell King 257c1becedcSRussell King Only disable this option if you know that you do not require 258c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 259c1becedcSRussell King you need to shrink the kernel to the minimal size. 260c1becedcSRussell King 261c334bc15SRob Herringconfig NEED_MACH_IO_H 262c334bc15SRob Herring bool 263c334bc15SRob Herring help 264c334bc15SRob Herring Select this when mach/io.h is required to provide special 265c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 266c334bc15SRob Herring be avoided when possible. 267c334bc15SRob Herring 2680cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2691b9f95f8SNicolas Pitre bool 270111e9a5cSRussell King help 2710cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2720cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2730cdc8b92SNicolas Pitre be avoided when possible. 2741b9f95f8SNicolas Pitre 2751b9f95f8SNicolas Pitreconfig PHYS_OFFSET 276974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 277c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 278974c0724SNicolas Pitre default DRAM_BASE if !MMU 279c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 280c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 281c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 282c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 283c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2848f2c0062SLinus Walleij ARCH_REALVIEW 285c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 286c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 287b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2881b9f95f8SNicolas Pitre help 2891b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2901b9f95f8SNicolas Pitre location of main memory in your system. 291cada3c08SRussell King 29287e040b6SSimon Glassconfig GENERIC_BUG 29387e040b6SSimon Glass def_bool y 29487e040b6SSimon Glass depends on BUG 29587e040b6SSimon Glass 2961bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2971bcad26eSKirill A. Shutemov int 2981bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2991bcad26eSKirill A. Shutemov default 2 3001bcad26eSKirill A. Shutemov 3011da177e4SLinus Torvaldsmenu "System Type" 3021da177e4SLinus Torvalds 3033c427975SHyok S. Choiconfig MMU 3043c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3053c427975SHyok S. Choi default y 3063c427975SHyok S. Choi help 3073c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3083c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3093c427975SHyok S. Choi 310e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 311e0c25d95SDaniel Cashman default 8 312e0c25d95SDaniel Cashman 313e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 314e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 315e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 316e0c25d95SDaniel Cashman default 16 317e0c25d95SDaniel Cashman 318ccf50e23SRussell King# 319ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 320ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 321ccf50e23SRussell King# 3221da177e4SLinus Torvaldschoice 3231da177e4SLinus Torvalds prompt "ARM system type" 32470722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3251420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3261da177e4SLinus Torvalds 327387798b3SRob Herringconfig ARCH_MULTIPLATFORM 328387798b3SRob Herring bool "Allow multiple platforms to be selected" 329b1b3f49cSRussell King depends on MMU 33042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 331387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 332387798b3SRob Herring select AUTO_ZRELADDR 333bb0eb050SDaniel Lezcano select TIMER_OF 33466314223SDinh Nguyen select COMMON_CLK 335ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3364c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 33708d38bebSWill Deacon select MIGHT_HAVE_PCI 338e13688feSKishon Vijay Abraham I select PCI_DOMAINS if PCI 33966314223SDinh Nguyen select SPARSE_IRQ 34066314223SDinh Nguyen select USE_OF 34166314223SDinh Nguyen 3429c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3439c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3449c77bc43SStefan Agner depends on !MMU 3459c77bc43SStefan Agner select ARM_NVIC 346499f1640SStefan Agner select AUTO_ZRELADDR 347bb0eb050SDaniel Lezcano select TIMER_OF 3489c77bc43SStefan Agner select COMMON_CLK 3499c77bc43SStefan Agner select CPU_V7M 3509c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3519c77bc43SStefan Agner select NO_IOPORT_MAP 3529c77bc43SStefan Agner select SPARSE_IRQ 3539c77bc43SStefan Agner select USE_OF 3549c77bc43SStefan Agner 3551da177e4SLinus Torvaldsconfig ARCH_EBSA110 3561da177e4SLinus Torvalds bool "EBSA-110" 357b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 358c750815eSRussell King select CPU_SA110 359f7e68bbfSRussell King select ISA 360c334bc15SRob Herring select NEED_MACH_IO_H 3610cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 362ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3631da177e4SLinus Torvalds help 3641da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 365f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3661da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3671da177e4SLinus Torvalds parallel port. 3681da177e4SLinus Torvalds 369e7736d47SLennert Buytenhekconfig ARCH_EP93XX 370e7736d47SLennert Buytenhek bool "EP93xx-based" 37180320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 372e7736d47SLennert Buytenhek select ARM_AMBA 373cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 374e7736d47SLennert Buytenhek select ARM_VIC 375b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3766d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 377000bc178SLinus Walleij select CLKSRC_MMIO 378b1b3f49cSRussell King select CPU_ARM920T 379000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3805c34a4e8SLinus Walleij select GPIOLIB 381e7736d47SLennert Buytenhek help 382e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 383e7736d47SLennert Buytenhek 3841da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3851da177e4SLinus Torvalds bool "FootBridge" 386c750815eSRussell King select CPU_SA110 3871da177e4SLinus Torvalds select FOOTBRIDGE 3884e8d7637SRussell King select GENERIC_CLOCKEVENTS 389d0ee9f40SArnd Bergmann select HAVE_IDE 3908ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3910cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 392f999b8bdSMartin Michlmayr help 393f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 394f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3951da177e4SLinus Torvalds 3964af6fee1SDeepak Saxenaconfig ARCH_NETX 3974af6fee1SDeepak Saxena bool "Hilscher NetX based" 398b1b3f49cSRussell King select ARM_VIC 399234b6cedSRussell King select CLKSRC_MMIO 400c750815eSRussell King select CPU_ARM926T 4012fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 402f999b8bdSMartin Michlmayr help 4034af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4044af6fee1SDeepak Saxena 4053b938be6SRussell Kingconfig ARCH_IOP13XX 4063b938be6SRussell King bool "IOP13xx-based" 4073b938be6SRussell King depends on MMU 408b1b3f49cSRussell King select CPU_XSC3 4090cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 41013a5045dSRob Herring select NEED_RET_TO_USER 411b1b3f49cSRussell King select PCI 412b1b3f49cSRussell King select PLAT_IOP 413b1b3f49cSRussell King select VMSPLIT_1G 41437ebbcffSThomas Gleixner select SPARSE_IRQ 4153b938be6SRussell King help 4163b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4173b938be6SRussell King 4183f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4193f7e5815SLennert Buytenhek bool "IOP32x-based" 420a4f7e763SRussell King depends on MMU 421c750815eSRussell King select CPU_XSCALE 422e9004f50SLinus Walleij select GPIO_IOP 4235c34a4e8SLinus Walleij select GPIOLIB 42413a5045dSRob Herring select NEED_RET_TO_USER 425f7e68bbfSRussell King select PCI 426b1b3f49cSRussell King select PLAT_IOP 427f999b8bdSMartin Michlmayr help 4283f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4293f7e5815SLennert Buytenhek processors. 4303f7e5815SLennert Buytenhek 4313f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4323f7e5815SLennert Buytenhek bool "IOP33x-based" 4333f7e5815SLennert Buytenhek depends on MMU 434c750815eSRussell King select CPU_XSCALE 435e9004f50SLinus Walleij select GPIO_IOP 4365c34a4e8SLinus Walleij select GPIOLIB 43713a5045dSRob Herring select NEED_RET_TO_USER 4383f7e5815SLennert Buytenhek select PCI 439b1b3f49cSRussell King select PLAT_IOP 4403f7e5815SLennert Buytenhek help 4413f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4421da177e4SLinus Torvalds 4433b938be6SRussell Kingconfig ARCH_IXP4XX 4443b938be6SRussell King bool "IXP4xx-based" 445a4f7e763SRussell King depends on MMU 44658af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 44751aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 448234b6cedSRussell King select CLKSRC_MMIO 449c750815eSRussell King select CPU_XSCALE 450b1b3f49cSRussell King select DMABOUNCE if PCI 4513b938be6SRussell King select GENERIC_CLOCKEVENTS 4525c34a4e8SLinus Walleij select GPIOLIB 4530b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 454c334bc15SRob Herring select NEED_MACH_IO_H 4559296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 456171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 457c4713074SLennert Buytenhek help 4583b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 459c4713074SLennert Buytenhek 460edabd38eSSaeed Bisharaconfig ARCH_DOVE 461edabd38eSSaeed Bishara bool "Marvell Dove" 462756b2531SSebastian Hesselbarth select CPU_PJ4 463edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4644c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4655c34a4e8SLinus Walleij select GPIOLIB 4660f81bd43SRussell King select MIGHT_HAVE_PCI 467171b3f0dSRussell King select MVEBU_MBUS 4689139acd1SSebastian Hesselbarth select PINCTRL 4699139acd1SSebastian Hesselbarth select PINCTRL_DOVE 470abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4715cdbe5d2SArnd Bergmann select SPARSE_IRQ 472c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 473edabd38eSSaeed Bishara help 474edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 475edabd38eSSaeed Bishara 476c53c9cf6SAndrew Victorconfig ARCH_KS8695 477c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 478c7e783d6SLinus Walleij select CLKSRC_MMIO 479b1b3f49cSRussell King select CPU_ARM922T 480c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4815c34a4e8SLinus Walleij select GPIOLIB 482b1b3f49cSRussell King select NEED_MACH_MEMORY_H 483c53c9cf6SAndrew Victor help 484c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 485c53c9cf6SAndrew Victor System-on-Chip devices. 486c53c9cf6SAndrew Victor 487788c9700SRussell Kingconfig ARCH_W90X900 488788c9700SRussell King bool "Nuvoton W90X900 CPU" 4896d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4906fa5d5f7SRussell King select CLKSRC_MMIO 491b1b3f49cSRussell King select CPU_ARM926T 49258b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4935c34a4e8SLinus Walleij select GPIOLIB 494777f9bebSLennert Buytenhek help 495a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 496a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 497a8bc4eadSwanzongshun the ARM series product line, you can login the following 498a8bc4eadSwanzongshun link address to know more. 499a8bc4eadSwanzongshun 500a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 501a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 502585cf175STzachi Perelstein 50393e22567SRussell Kingconfig ARCH_LPC32XX 50493e22567SRussell King bool "NXP LPC32XX" 50593e22567SRussell King select ARM_AMBA 5064073723aSRussell King select CLKDEV_LOOKUP 507c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 508c227f127SVladimir Zapolskiy select COMMON_CLK 50993e22567SRussell King select CPU_ARM926T 51093e22567SRussell King select GENERIC_CLOCKEVENTS 5114c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5125c34a4e8SLinus Walleij select GPIOLIB 5138cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 51493e22567SRussell King select USE_OF 51593e22567SRussell King help 51693e22567SRussell King Support for the NXP LPC32XX family of processors 51793e22567SRussell King 5181da177e4SLinus Torvaldsconfig ARCH_PXA 5192c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 520a4f7e763SRussell King depends on MMU 521b1b3f49cSRussell King select ARCH_MTD_XIP 522b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 523b1b3f49cSRussell King select AUTO_ZRELADDR 524a1c0a6adSRobert Jarzmik select COMMON_CLK 5256d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 526389d9b58SDaniel Lezcano select CLKSRC_PXA 527234b6cedSRussell King select CLKSRC_MMIO 528bb0eb050SDaniel Lezcano select TIMER_OF 5292f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 530981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5314c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 532157d2644SHaojian Zhuang select GPIO_PXA 5335c34a4e8SLinus Walleij select GPIOLIB 534b1b3f49cSRussell King select HAVE_IDE 535d6cf30caSRobert Jarzmik select IRQ_DOMAIN 536bd5ce433SEric Miao select PLAT_PXA 5376ac6b817SHaojian Zhuang select SPARSE_IRQ 538f999b8bdSMartin Michlmayr help 5392c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5401da177e4SLinus Torvalds 5411da177e4SLinus Torvaldsconfig ARCH_RPC 5421da177e4SLinus Torvalds bool "RiscPC" 543868e87ccSRussell King depends on MMU 5441da177e4SLinus Torvalds select ARCH_ACORN 545a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 54607f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5475cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 548fa04e209SArnd Bergmann select CPU_SA110 549b1b3f49cSRussell King select FIQ 550d0ee9f40SArnd Bergmann select HAVE_IDE 551b1b3f49cSRussell King select HAVE_PATA_PLATFORM 552b1b3f49cSRussell King select ISA_DMA_API 553c334bc15SRob Herring select NEED_MACH_IO_H 5540cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 555ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5561da177e4SLinus Torvalds help 5571da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5581da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5591da177e4SLinus Torvalds 5601da177e4SLinus Torvaldsconfig ARCH_SA1100 5611da177e4SLinus Torvalds bool "SA1100-based" 562b1b3f49cSRussell King select ARCH_MTD_XIP 563b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 564b1b3f49cSRussell King select CLKDEV_LOOKUP 565b1b3f49cSRussell King select CLKSRC_MMIO 566389d9b58SDaniel Lezcano select CLKSRC_PXA 567bb0eb050SDaniel Lezcano select TIMER_OF if OF 568b1b3f49cSRussell King select CPU_FREQ 569b1b3f49cSRussell King select CPU_SA1100 570b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5714c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5725c34a4e8SLinus Walleij select GPIOLIB 573d0ee9f40SArnd Bergmann select HAVE_IDE 5741eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 575b1b3f49cSRussell King select ISA 5760cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 577375dec92SRussell King select SPARSE_IRQ 578f999b8bdSMartin Michlmayr help 579f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5801da177e4SLinus Torvalds 581b130d5c2SKukjin Kimconfig ARCH_S3C24XX 582b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 583335cce74SArnd Bergmann select ATAGS 584b1b3f49cSRussell King select CLKDEV_LOOKUP 5854280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5867f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 587880cf071STomasz Figa select GPIO_SAMSUNG 5885c34a4e8SLinus Walleij select GPIOLIB 5894c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 59020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 591b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 592b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 593c334bc15SRob Herring select NEED_MACH_IO_H 594cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 595ea04d6b4SMasahiro Yamada select USE_OF 5961da177e4SLinus Torvalds help 597b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 598b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 599b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 600b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 60163b1f51bSBen Dooks 6027c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6037c6337e2SKevin Hilman bool "TI DaVinci" 604b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 60527823278SDavid Lechner select COMMON_CLK 606ce32c5c5SArnd Bergmann select CPU_ARM926T 60720e9969bSDavid Brownell select GENERIC_ALLOCATOR 608b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 609dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6105c34a4e8SLinus Walleij select GPIOLIB 611b1b3f49cSRussell King select HAVE_IDE 61227823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 61327823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 61427823278SDavid Lechner select RESET_CONTROLLER 615689e331fSSekhar Nori select USE_OF 616b1b3f49cSRussell King select ZONE_DMA 6177c6337e2SKevin Hilman help 6187c6337e2SKevin Hilman Support for TI's DaVinci platform. 6197c6337e2SKevin Hilman 620a0694861STony Lindgrenconfig ARCH_OMAP1 621a0694861STony Lindgren bool "TI OMAP1" 62200a36698SArnd Bergmann depends on MMU 623b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 624a0694861STony Lindgren select ARCH_OMAP 625e9a91de7STony Prisk select CLKDEV_LOOKUP 626cee37e50Sviresh kumar select CLKSRC_MMIO 627b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 628a0694861STony Lindgren select GENERIC_IRQ_CHIP 6294c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6305c34a4e8SLinus Walleij select GPIOLIB 631a0694861STony Lindgren select HAVE_IDE 632a0694861STony Lindgren select IRQ_DOMAIN 633a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 634a0694861STony Lindgren select NEED_MACH_MEMORY_H 635685e2d08STony Lindgren select SPARSE_IRQ 63621f47fbcSAlexey Charkov help 637a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 63802c981c0SBinghua Duan 6391da177e4SLinus Torvaldsendchoice 6401da177e4SLinus Torvalds 641387798b3SRob Herringmenu "Multiple platform selection" 642387798b3SRob Herring depends on ARCH_MULTIPLATFORM 643387798b3SRob Herring 644387798b3SRob Herringcomment "CPU Core family selection" 645387798b3SRob Herring 646f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 647f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 648f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 649f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 650f8afae40SArnd Bergmann select CPU_FA526 651f8afae40SArnd Bergmann 652387798b3SRob Herringconfig ARCH_MULTI_V4T 653387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 654387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 655b1b3f49cSRussell King select ARCH_MULTI_V4_V5 65624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 65724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 65824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 659387798b3SRob Herring 660387798b3SRob Herringconfig ARCH_MULTI_V5 661387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 662387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 663b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66412567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 66524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 66624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 667387798b3SRob Herring 668387798b3SRob Herringconfig ARCH_MULTI_V4_V5 669387798b3SRob Herring bool 670387798b3SRob Herring 671387798b3SRob Herringconfig ARCH_MULTI_V6 6728dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 673387798b3SRob Herring select ARCH_MULTI_V6_V7 67442f4754aSRob Herring select CPU_V6K 675387798b3SRob Herring 676387798b3SRob Herringconfig ARCH_MULTI_V7 6778dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 678387798b3SRob Herring default y 679387798b3SRob Herring select ARCH_MULTI_V6_V7 680b1b3f49cSRussell King select CPU_V7 68190bc8ac7SRob Herring select HAVE_SMP 682387798b3SRob Herring 683387798b3SRob Herringconfig ARCH_MULTI_V6_V7 684387798b3SRob Herring bool 6859352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 686387798b3SRob Herring 687387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 688387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 689387798b3SRob Herring select ARCH_MULTI_V5 690387798b3SRob Herring 691387798b3SRob Herringendmenu 692387798b3SRob Herring 69305e2a3deSRob Herringconfig ARCH_VIRT 694e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 695e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6964b8b5f25SRob Herring select ARM_AMBA 69705e2a3deSRob Herring select ARM_GIC 6983ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6990b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 700bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 70105e2a3deSRob Herring select ARM_PSCI 7024b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 7038e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 70405e2a3deSRob Herring 705ccf50e23SRussell King# 706ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 707ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 708ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 709ccf50e23SRussell King# 7106bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 7116bb8536cSAndreas Färber 712445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 713445d9b30STsahee Zidenberg 714590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 715590b460cSLars Persson 716d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 717d9bfc86dSOleksij Rempel 718a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 719a66c51f9SAlexandre Belloni 72095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 72195b8f20fSRussell King 7221d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7231d22924eSAnders Berg 7248ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7258ac49e04SChristian Daudt 7261c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7271c37fa10SSebastian Hesselbarth 7281da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7291da177e4SLinus Torvalds 730d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 731d94f944eSAnton Vorontsov 73295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 73395b8f20fSRussell King 734df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 735df8d742eSBaruch Siach 73695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 73795b8f20fSRussell King 738e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 739e7736d47SLennert Buytenhek 740a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 741a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 742a66c51f9SAlexandre Belloni 7431da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7441da177e4SLinus Torvalds 74559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 74659d3a193SPaulius Zaleckas 747387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 748387798b3SRob Herring 749389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 750389ee0c2SHaojian Zhuang 751a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 752a66c51f9SAlexandre Belloni 7531da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7541da177e4SLinus Torvalds 755a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 756a66c51f9SAlexandre Belloni 7573f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7583f7e5815SLennert Buytenhek 7593f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7601da177e4SLinus Torvalds 7611da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7621da177e4SLinus Torvalds 763828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 764828989adSSantosh Shilimkar 76595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 76695b8f20fSRussell King 767a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 768a66c51f9SAlexandre Belloni 7693b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7703b8f5030SCarlo Caione 771a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 772a66c51f9SAlexandre Belloni 77317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 77417723fd3SJonas Jensen 775794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 776794d15b2SStanislav Samsonov 777a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 778f682a218SMatthias Brugger 7791d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7801d3f33d5SShawn Guo 78195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 78249cbe786SEric Miao 78395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78495b8f20fSRussell King 7857bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7867bffa14cSBrendan Higgins 7879851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7889851ca57SDaniel Tang 789d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 790d48af15eSTony Lindgren 791d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7921da177e4SLinus Torvalds 7931dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7941dbae815STony Lindgren 7959dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 796585cf175STzachi Perelstein 797a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 798a66c51f9SAlexandre Belloni 799387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 800387798b3SRob Herring 801a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 802a66c51f9SAlexandre Belloni 80395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 80495b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8051da177e4SLinus Torvalds 8068fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8078fc1b0f8SKumar Gala 80895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80995b8f20fSRussell King 810d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 811d63dc051SHeiko Stuebner 812a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 813a66c51f9SAlexandre Belloni 814a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 815a66c51f9SAlexandre Belloni 816a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 817a66c51f9SAlexandre Belloni 81895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 819edabd38eSSaeed Bishara 820a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 821a66c51f9SAlexandre Belloni 822387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 823387798b3SRob Herring 824a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 825a21765a7SBen Dooks 82665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 82765ebcc11SSrinivas Kandagatla 828bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 829bcb84fb4SAlexandre TORGUE 8303b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8313b52634fSMaxime Ripard 832d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 833d6de5b02SMarc Gonzalez 834c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 835c5f80065SErik Gilling 83695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8371da177e4SLinus Torvalds 838ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 839ba56a987SMasahiro Yamada 84095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8411da177e4SLinus Torvalds 8421da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8431da177e4SLinus Torvalds 844ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 845420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 846ceade897SRussell King 8476f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8486f35f9a9STony Prisk 8497ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8507ec80ddfSwanzongshun 851acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 852acede515SJun Nie 8539a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8549a45eb69SJosh Cartwright 855499f1640SStefan Agner# ARMv7-M architecture 856499f1640SStefan Agnerconfig ARCH_EFM32 857499f1640SStefan Agner bool "Energy Micro efm32" 858499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8595c34a4e8SLinus Walleij select GPIOLIB 860499f1640SStefan Agner help 861499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 862499f1640SStefan Agner processors. 863499f1640SStefan Agner 864499f1640SStefan Agnerconfig ARCH_LPC18XX 865499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 866499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 867499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 868499f1640SStefan Agner select ARM_AMBA 869499f1640SStefan Agner select CLKSRC_LPC32XX 870499f1640SStefan Agner select PINCTRL 871499f1640SStefan Agner help 872499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 873499f1640SStefan Agner high performance microcontrollers. 874499f1640SStefan Agner 8751847119dSVladimir Murzinconfig ARCH_MPS2 87617bd274eSBaruch Siach bool "ARM MPS2 platform" 8771847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8781847119dSVladimir Murzin select ARM_AMBA 8791847119dSVladimir Murzin select CLKSRC_MPS2 8801847119dSVladimir Murzin help 8811847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8821847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8831847119dSVladimir Murzin 8841847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8851847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8861847119dSVladimir Murzin 8871da177e4SLinus Torvalds# Definitions to make life easier 8881da177e4SLinus Torvaldsconfig ARCH_ACORN 8891da177e4SLinus Torvalds bool 8901da177e4SLinus Torvalds 8917ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8927ae1f7ecSLennert Buytenhek bool 893469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8947ae1f7ecSLennert Buytenhek 89569b02f6aSLennert Buytenhekconfig PLAT_ORION 89669b02f6aSLennert Buytenhek bool 897bfe45e0bSRussell King select CLKSRC_MMIO 898b1b3f49cSRussell King select COMMON_CLK 899dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 900278b45b0SAndrew Lunn select IRQ_DOMAIN 90169b02f6aSLennert Buytenhek 902abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 903abcda1dcSThomas Petazzoni bool 904abcda1dcSThomas Petazzoni select PLAT_ORION 905abcda1dcSThomas Petazzoni 906bd5ce433SEric Miaoconfig PLAT_PXA 907bd5ce433SEric Miao bool 908bd5ce433SEric Miao 909f4b8b319SRussell Kingconfig PLAT_VERSATILE 910f4b8b319SRussell King bool 911f4b8b319SRussell King 912d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 913d9a1beaaSAlexandre Courbot 9141da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9151da177e4SLinus Torvalds 916afe4b25eSLennert Buytenhekconfig IWMMXT 917d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 918d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 919d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 920afe4b25eSLennert Buytenhek help 921afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 922afe4b25eSLennert Buytenhek running on a CPU that supports it. 923afe4b25eSLennert Buytenhek 9243b93e7b0SHyok S. Choiif !MMU 9253b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9263b93e7b0SHyok S. Choiendif 9273b93e7b0SHyok S. Choi 9283e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9293e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9303e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9313e0a07f8SGregory CLEMENT default y 9323e0a07f8SGregory CLEMENT help 9333e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9343e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9353e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9363e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9373e0a07f8SGregory CLEMENT Workaround: 9383e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9393e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9403e0a07f8SGregory CLEMENT instruction 9413e0a07f8SGregory CLEMENT 942f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 943f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 944f0c4b8d6SWill Deacon depends on CPU_V6 945f0c4b8d6SWill Deacon help 946f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 947f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 948f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 949f0c4b8d6SWill Deacon causing the faulting task to livelock. 950f0c4b8d6SWill Deacon 9519cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9529cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 953e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9549cba3cccSCatalin Marinas help 9559cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9569cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9579cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9589cba3cccSCatalin Marinas recommended workaround. 9599cba3cccSCatalin Marinas 9607ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9617ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9627ce236fcSCatalin Marinas depends on CPU_V7 9637ce236fcSCatalin Marinas help 9647ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 96579403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9667ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9677ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9687ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9697ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9707ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9717ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9727ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9737ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9747ce236fcSCatalin Marinas available in non-secure mode. 9757ce236fcSCatalin Marinas 976855c551fSCatalin Marinasconfig ARM_ERRATA_458693 977855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 978855c551fSCatalin Marinas depends on CPU_V7 97962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 980855c551fSCatalin Marinas help 981855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 982855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 983855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 984855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 985855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 986855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 987855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 988855c551fSCatalin Marinas register may not be available in non-secure mode. 989855c551fSCatalin Marinas 9900516e464SCatalin Marinasconfig ARM_ERRATA_460075 9910516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9920516e464SCatalin Marinas depends on CPU_V7 99362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9940516e464SCatalin Marinas help 9950516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9960516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9970516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9980516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9990516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10000516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10010516e464SCatalin Marinas may not be available in non-secure mode. 10020516e464SCatalin Marinas 10039f05027cSWill Deaconconfig ARM_ERRATA_742230 10049f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10059f05027cSWill Deacon depends on CPU_V7 && SMP 100662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10079f05027cSWill Deacon help 10089f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10099f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10109f05027cSWill Deacon between two write operations may not ensure the correct visibility 10119f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10129f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10139f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10149f05027cSWill Deacon the two writes. 10159f05027cSWill Deacon 1016a672e99bSWill Deaconconfig ARM_ERRATA_742231 1017a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1018a672e99bSWill Deacon depends on CPU_V7 && SMP 101962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1020a672e99bSWill Deacon help 1021a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1022a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1023a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1024a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1025a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1026a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1027a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1028a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1029a672e99bSWill Deacon capabilities of the processor. 1030a672e99bSWill Deacon 103169155794SJon Medhurstconfig ARM_ERRATA_643719 103269155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 103369155794SJon Medhurst depends on CPU_V7 && SMP 1034e5a5de44SRussell King default y 103569155794SJon Medhurst help 103669155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 103769155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 103869155794SJon Medhurst register returns zero when it should return one. The workaround 103969155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 104069155794SJon Medhurst it behave as intended and avoiding data corruption. 104169155794SJon Medhurst 1042cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1043cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1044e66dc745SDave Martin depends on CPU_V7 1045cdf357f1SWill Deacon help 1046cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1047cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1048cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1049cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1050cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1051cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1052cdf357f1SWill Deacon entries regardless of the ASID. 1053475d92fcSWill Deacon 1054475d92fcSWill Deaconconfig ARM_ERRATA_743622 1055475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1056475d92fcSWill Deacon depends on CPU_V7 105762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1058475d92fcSWill Deacon help 1059475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1060efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1061475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1062475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1063475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1064475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1065475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1066475d92fcSWill Deacon processor. 1067475d92fcSWill Deacon 10689a27c27cSWill Deaconconfig ARM_ERRATA_751472 10699a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1070ba90c516SDave Martin depends on CPU_V7 107162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10729a27c27cSWill Deacon help 10739a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10749a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10759a27c27cSWill Deacon completion of a following broadcasted operation if the second 10769a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10779a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10789a27c27cSWill Deacon 1079fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1080fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1081fcbdc5feSWill Deacon depends on CPU_V7 1082fcbdc5feSWill Deacon help 1083fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1084fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1085fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1086fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1087fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1088fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1089fcbdc5feSWill Deacon 10905dab26afSWill Deaconconfig ARM_ERRATA_754327 10915dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10925dab26afSWill Deacon depends on CPU_V7 && SMP 10935dab26afSWill Deacon help 10945dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10955dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10965dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10975dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10985dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10995dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11005dab26afSWill Deacon 1101145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1102145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1103fd832478SFabio Estevam depends on CPU_V6 1104145e10e1SCatalin Marinas help 1105145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1106145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1107145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1108145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1109145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1110145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1111145e10e1SCatalin Marinas is not affected. 1112145e10e1SCatalin Marinas 1113f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1114f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1115f630c1bdSWill Deacon depends on CPU_V7 && SMP 1116f630c1bdSWill Deacon help 1117f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1118f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1119f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1120f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1121f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1122f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1123f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1124f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1125f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1126f630c1bdSWill Deacon 11277253b85cSSimon Hormanconfig ARM_ERRATA_775420 11287253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11297253b85cSSimon Horman depends on CPU_V7 11307253b85cSSimon Horman help 11317253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11327253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11337253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11347253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11357253b85cSSimon Horman an abort may occur on cache maintenance. 11367253b85cSSimon Horman 113793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 113893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 113993dc6887SCatalin Marinas depends on CPU_V7 && SMP 114093dc6887SCatalin Marinas help 114193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 114293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 114393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 114493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 114593dc6887SCatalin Marinas as the one being invalidated. 114693dc6887SCatalin Marinas 114784b6504fSWill Deaconconfig ARM_ERRATA_773022 114884b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 114984b6504fSWill Deacon depends on CPU_V7 115084b6504fSWill Deacon help 115184b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 115284b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 115384b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 115484b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 115584b6504fSWill Deacon 115662c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 115762c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 115862c0f4a5SDoug Anderson depends on CPU_V7 115962c0f4a5SDoug Anderson help 116062c0f4a5SDoug Anderson This option enables the workaround for: 116162c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 116262c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 116362c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 116462c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 116562c0f4a5SDoug Anderson any Cortex-A12 cores yet. 116662c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 116762c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 116862c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 116962c0f4a5SDoug Anderson 1170416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1171416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1172416bcf21SDoug Anderson depends on CPU_V7 1173416bcf21SDoug Anderson help 1174416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1175416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1176416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1177416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1178416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1179416bcf21SDoug Anderson 11809f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11819f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11829f6f9354SDoug Anderson depends on CPU_V7 11839f6f9354SDoug Anderson help 11849f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11859f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11869f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11879f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11889f6f9354SDoug Anderson 11899f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11909f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11919f6f9354SDoug Anderson depends on CPU_V7 11929f6f9354SDoug Anderson help 11939f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11949f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11959f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11969f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11979f6f9354SDoug Anderson 119862c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 119962c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 120062c0f4a5SDoug Anderson depends on CPU_V7 120162c0f4a5SDoug Anderson help 120262c0f4a5SDoug Anderson This option enables the workaround for: 120362c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 120462c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 120562c0f4a5SDoug Anderson any Cortex-A17 cores yet. 120662c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 120762c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 120862c0f4a5SDoug Anderson for and handled. 120962c0f4a5SDoug Anderson 12101da177e4SLinus Torvaldsendmenu 12111da177e4SLinus Torvalds 12121da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12131da177e4SLinus Torvalds 12141da177e4SLinus Torvaldsmenu "Bus support" 12151da177e4SLinus Torvalds 12161da177e4SLinus Torvaldsconfig ISA 12171da177e4SLinus Torvalds bool 12181da177e4SLinus Torvalds help 12191da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12201da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12211da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12221da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12231da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12241da177e4SLinus Torvalds 1225065909b9SRussell King# Select ISA DMA controller support 12261da177e4SLinus Torvaldsconfig ISA_DMA 12271da177e4SLinus Torvalds bool 1228065909b9SRussell King select ISA_DMA_API 12291da177e4SLinus Torvalds 1230065909b9SRussell King# Select ISA DMA interface 12315cae841bSAl Viroconfig ISA_DMA_API 12325cae841bSAl Viro bool 12335cae841bSAl Viro 12341da177e4SLinus Torvaldsconfig PCI 12350b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12361da177e4SLinus Torvalds help 12371da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12381da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12391da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12401da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12411da177e4SLinus Torvalds 124252882173SAnton Vorontsovconfig PCI_DOMAINS 1243925d3166SLorenzo Pieralisi bool "Support for multiple PCI domains" 124452882173SAnton Vorontsov depends on PCI 1245925d3166SLorenzo Pieralisi help 1246925d3166SLorenzo Pieralisi Enable PCI domains kernel management. Say Y if your machine 1247925d3166SLorenzo Pieralisi has a PCI bus hierarchy that requires more than one PCI 1248925d3166SLorenzo Pieralisi domain (aka segment) to be correctly managed. Say N otherwise. 1249925d3166SLorenzo Pieralisi 1250925d3166SLorenzo Pieralisi If you don't know what to do here, say N. 125152882173SAnton Vorontsov 12528c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12538c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12548c7d1474SLorenzo Pieralisi 1255b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1256b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1257b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1258b080ac8aSMarcelo Roberto Jimenez help 1259b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1260b080ac8aSMarcelo Roberto Jimenez 126136e23590SMatthew Wilcoxconfig PCI_SYSCALL 126236e23590SMatthew Wilcox def_bool PCI 126336e23590SMatthew Wilcox 1264a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1265a0113a99SMike Rapoport bool 1266a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1267a0113a99SMike Rapoport default y 1268a0113a99SMike Rapoport select DMABOUNCE 1269a0113a99SMike Rapoport 12701da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12711da177e4SLinus Torvalds 12721da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12731da177e4SLinus Torvalds 12741da177e4SLinus Torvaldsendmenu 12751da177e4SLinus Torvalds 12761da177e4SLinus Torvaldsmenu "Kernel Features" 12771da177e4SLinus Torvalds 12783b55658aSDave Martinconfig HAVE_SMP 12793b55658aSDave Martin bool 12803b55658aSDave Martin help 12813b55658aSDave Martin This option should be selected by machines which have an SMP- 12823b55658aSDave Martin capable CPU. 12833b55658aSDave Martin 12843b55658aSDave Martin The only effect of this option is to make the SMP-related 12853b55658aSDave Martin options available to the user for configuration. 12863b55658aSDave Martin 12871da177e4SLinus Torvaldsconfig SMP 1288bb2d8130SRussell King bool "Symmetric Multi-Processing" 1289fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1290bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12913b55658aSDave Martin depends on HAVE_SMP 1292801bb21cSJonathan Austin depends on MMU || ARM_MPU 12930361748fSArnd Bergmann select IRQ_WORK 12941da177e4SLinus Torvalds help 12951da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12964a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12974a474157SRobert Graffham than one CPU, say Y. 12981da177e4SLinus Torvalds 12994a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13001da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13014a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13024a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13034a474157SRobert Graffham will run faster if you say N here. 13041da177e4SLinus Torvalds 1305395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 1306ecf38679SMauro Carvalho Chehab <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at 130750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13081da177e4SLinus Torvalds 13091da177e4SLinus Torvalds If you don't know what to do here, say N. 13101da177e4SLinus Torvalds 1311f00ec48fSRussell Kingconfig SMP_ON_UP 13125744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1313801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1314f00ec48fSRussell King default y 1315f00ec48fSRussell King help 1316f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1317f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1318f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1319f00ec48fSRussell King savings. 1320f00ec48fSRussell King 1321f00ec48fSRussell King If you don't know what to do here, say Y. 1322f00ec48fSRussell King 1323c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1324c9018aabSVincent Guittot bool "Support cpu topology definition" 1325c9018aabSVincent Guittot depends on SMP && CPU_V7 1326c9018aabSVincent Guittot default y 1327c9018aabSVincent Guittot help 1328c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1329c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1330c9018aabSVincent Guittot topology of an ARM System. 1331c9018aabSVincent Guittot 1332c9018aabSVincent Guittotconfig SCHED_MC 1333c9018aabSVincent Guittot bool "Multi-core scheduler support" 1334c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1335c9018aabSVincent Guittot help 1336c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1337c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1338c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1339c9018aabSVincent Guittot 1340c9018aabSVincent Guittotconfig SCHED_SMT 1341c9018aabSVincent Guittot bool "SMT scheduler support" 1342c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1343c9018aabSVincent Guittot help 1344c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1345c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1346c9018aabSVincent Guittot places. If unsure say N here. 1347c9018aabSVincent Guittot 1348a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1349a8cbcd92SRussell King bool 1350a8cbcd92SRussell King help 1351a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1352a8cbcd92SRussell King 13538a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1354022c03a2SMarc Zyngier bool "Architected timer support" 1355022c03a2SMarc Zyngier depends on CPU_V7 13568a4da6e3SMark Rutland select ARM_ARCH_TIMER 13570c403462SWill Deacon select GENERIC_CLOCKEVENTS 1358022c03a2SMarc Zyngier help 1359022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1360022c03a2SMarc Zyngier 1361f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1362f32f4ce2SRussell King bool 1363bb0eb050SDaniel Lezcano select TIMER_OF if OF 1364f32f4ce2SRussell King help 1365f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1366f32f4ce2SRussell King 1367e8db288eSNicolas Pitreconfig MCPM 1368e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1369e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1370e8db288eSNicolas Pitre help 1371e8db288eSNicolas Pitre This option provides the common power management infrastructure 1372e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1373e8db288eSNicolas Pitre systems. 1374e8db288eSNicolas Pitre 1375ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1376ebf4a5c5SHaojian Zhuang bool 1377ebf4a5c5SHaojian Zhuang depends on MCPM 1378ebf4a5c5SHaojian Zhuang help 1379ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1380ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1381ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1382ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1383ebf4a5c5SHaojian Zhuang 13841c33be57SNicolas Pitreconfig BIG_LITTLE 13851c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13861c33be57SNicolas Pitre depends on CPU_V7 && SMP 13871c33be57SNicolas Pitre select MCPM 13881c33be57SNicolas Pitre help 13891c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13901c33be57SNicolas Pitre system architecture. 13911c33be57SNicolas Pitre 13921c33be57SNicolas Pitreconfig BL_SWITCHER 13931c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13946c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 139551aaf81fSRussell King select CPU_PM 13961c33be57SNicolas Pitre help 13971c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13981c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13991c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14001c33be57SNicolas Pitre 1401b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1402b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1403b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1404b22537c6SNicolas Pitre help 1405b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1406b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1407b22537c6SNicolas Pitre debugging purposes only. 1408b22537c6SNicolas Pitre 14098d5796d2SLennert Buytenhekchoice 14108d5796d2SLennert Buytenhek prompt "Memory split" 1411006fa259SRussell King depends on MMU 14128d5796d2SLennert Buytenhek default VMSPLIT_3G 14138d5796d2SLennert Buytenhek help 14148d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14158d5796d2SLennert Buytenhek 14168d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14178d5796d2SLennert Buytenhek option alone! 14188d5796d2SLennert Buytenhek 14198d5796d2SLennert Buytenhek config VMSPLIT_3G 14208d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 142163ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1422bbeedfdaSYisheng Xie depends on !ARM_LPAE 142363ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14248d5796d2SLennert Buytenhek config VMSPLIT_2G 14258d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14268d5796d2SLennert Buytenhek config VMSPLIT_1G 14278d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14288d5796d2SLennert Buytenhekendchoice 14298d5796d2SLennert Buytenhek 14308d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14318d5796d2SLennert Buytenhek hex 1432006fa259SRussell King default PHYS_OFFSET if !MMU 14338d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14348d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 143563ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14368d5796d2SLennert Buytenhek default 0xC0000000 14378d5796d2SLennert Buytenhek 14381da177e4SLinus Torvaldsconfig NR_CPUS 14391da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14401da177e4SLinus Torvalds range 2 32 14411da177e4SLinus Torvalds depends on SMP 14421da177e4SLinus Torvalds default "4" 14431da177e4SLinus Torvalds 1444a054a811SRussell Kingconfig HOTPLUG_CPU 144500b7dedeSRussell King bool "Support for hot-pluggable CPUs" 144640b31360SStephen Rothwell depends on SMP 1447a054a811SRussell King help 1448a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1449a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1450a054a811SRussell King 14512bdd424fSWill Deaconconfig ARM_PSCI 14522bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1453e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1454be120397SMark Rutland select ARM_PSCI_FW 14552bdd424fSWill Deacon help 14562bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14572bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14582bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14592bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14602bdd424fSWill Deacon ARM processors"). 14612bdd424fSWill Deacon 14622a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14632a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14642a6ad871SMaxime Ripard# selected platforms. 146544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 146644986ab0SPeter De Schrijver (NVIDIA) int 1467139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1468d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1469b35d2e56SGregory Fong ARCH_ZYNQ 1470aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1471aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1472eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 147306b851e5SOlof Johansson default 392 if ARCH_U8500 147401bb914cSTony Prisk default 352 if ARCH_VT8500 14757b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14762a6ad871SMaxime Ripard default 264 if MACH_H4700 147744986ab0SPeter De Schrijver (NVIDIA) default 0 147844986ab0SPeter De Schrijver (NVIDIA) help 147944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 148044986ab0SPeter De Schrijver (NVIDIA) 148144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 148244986ab0SPeter De Schrijver (NVIDIA) 1483c9218b16SRussell Kingconfig HZ_FIXED 1484f8065813SRussell King int 1485da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14861164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 148747d84682SRussell King default 0 1488c9218b16SRussell King 1489c9218b16SRussell Kingchoice 149047d84682SRussell King depends on HZ_FIXED = 0 1491c9218b16SRussell King prompt "Timer frequency" 1492c9218b16SRussell King 1493c9218b16SRussell Kingconfig HZ_100 1494c9218b16SRussell King bool "100 Hz" 1495c9218b16SRussell King 1496c9218b16SRussell Kingconfig HZ_200 1497c9218b16SRussell King bool "200 Hz" 1498c9218b16SRussell King 1499c9218b16SRussell Kingconfig HZ_250 1500c9218b16SRussell King bool "250 Hz" 1501c9218b16SRussell King 1502c9218b16SRussell Kingconfig HZ_300 1503c9218b16SRussell King bool "300 Hz" 1504c9218b16SRussell King 1505c9218b16SRussell Kingconfig HZ_500 1506c9218b16SRussell King bool "500 Hz" 1507c9218b16SRussell King 1508c9218b16SRussell Kingconfig HZ_1000 1509c9218b16SRussell King bool "1000 Hz" 1510c9218b16SRussell King 1511c9218b16SRussell Kingendchoice 1512c9218b16SRussell King 1513c9218b16SRussell Kingconfig HZ 1514c9218b16SRussell King int 151547d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1516c9218b16SRussell King default 100 if HZ_100 1517c9218b16SRussell King default 200 if HZ_200 1518c9218b16SRussell King default 250 if HZ_250 1519c9218b16SRussell King default 300 if HZ_300 1520c9218b16SRussell King default 500 if HZ_500 1521c9218b16SRussell King default 1000 1522c9218b16SRussell King 1523c9218b16SRussell Kingconfig SCHED_HRTICK 1524c9218b16SRussell King def_bool HIGH_RES_TIMERS 1525f8065813SRussell King 152616c79651SCatalin Marinasconfig THUMB2_KERNEL 1527bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15284477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1529bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 153089bace65SArnd Bergmann select ARM_UNWIND 153116c79651SCatalin Marinas help 153216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 153375fea300SNicolas Pitre Thumb-2 mode. 153416c79651SCatalin Marinas 153516c79651SCatalin Marinas If unsure, say N. 153616c79651SCatalin Marinas 15376f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15386f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15396f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15406f685c5cSDave Martin default y 15416f685c5cSDave Martin help 15426f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15436f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15446f685c5cSDave Martin branch instructions. 15456f685c5cSDave Martin 15466f685c5cSDave Martin This is a problem, because there's no guarantee the final 15476f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15486f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15496f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15506f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15516f685c5cSDave Martin support. 15526f685c5cSDave Martin 15536f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15546f685c5cSDave Martin relocation" error when loading some modules. 15556f685c5cSDave Martin 15566f685c5cSDave Martin Until fixed tools are available, passing 15576f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15586f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15596f685c5cSDave Martin stack usage in some cases. 15606f685c5cSDave Martin 15616f685c5cSDave Martin The problem is described in more detail at: 15626f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15636f685c5cSDave Martin 15646f685c5cSDave Martin Only Thumb-2 kernels are affected. 15656f685c5cSDave Martin 15666f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15676f685c5cSDave Martin 156842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 156942f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 157042f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 157142f25bddSNicolas Pitre default y 157242f25bddSNicolas Pitre help 157342f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 157442f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 157542f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 157642f25bddSNicolas Pitre and udiv instructions that can be used to implement those 157742f25bddSNicolas Pitre functions. 157842f25bddSNicolas Pitre 157942f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 158042f25bddSNicolas Pitre replace the first two instructions of these library functions 158142f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 158242f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 158342f25bddSNicolas Pitre and less power intensive than running the original library 158442f25bddSNicolas Pitre code to do integer division. 158542f25bddSNicolas Pitre 1586704bdda0SNicolas Pitreconfig AEABI 158749460970SRussell King bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K 158849460970SRussell King default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K 1589704bdda0SNicolas Pitre help 1590704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1591704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1592704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1593704bdda0SNicolas Pitre 1594704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1595704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1596704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1597704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1598704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1599704bdda0SNicolas Pitre 1600704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1601704bdda0SNicolas Pitre 16026c90c872SNicolas Pitreconfig OABI_COMPAT 1603a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1604d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16056c90c872SNicolas Pitre help 16066c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16076c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16086c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16096c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16106c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16116c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 161291702175SKees Cook 161391702175SKees Cook The seccomp filter system will not be available when this is 161491702175SKees Cook selected, since there is no way yet to sensibly distinguish 161591702175SKees Cook between calling conventions during filtering. 161691702175SKees Cook 16176c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16186c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16196c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16206c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1621b02f8467SKees Cook at all). If in doubt say N. 16226c90c872SNicolas Pitre 1623eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1624e80d6a24SMel Gorman bool 1625e80d6a24SMel Gorman 162605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 162705944d74SRussell King bool 162805944d74SRussell King 162907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 163007a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 163107a2f737SRussell King 163205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1633be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1634c80d79d7SYasunori Goto 16357b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16367b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16377b7bf499SWill Deacon 1638e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1639b8cd51afSSteve Capper def_bool y 1640b8cd51afSSteve Capper depends on ARM_LPAE 1641b8cd51afSSteve Capper 1642053a96caSNicolas Pitreconfig HIGHMEM 1643e8db89a2SRussell King bool "High Memory Support" 1644e8db89a2SRussell King depends on MMU 1645053a96caSNicolas Pitre help 1646053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1647053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1648053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1649053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1650053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1651053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1652053a96caSNicolas Pitre 1653053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1654053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1655053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1656053a96caSNicolas Pitre 1657053a96caSNicolas Pitre If unsure, say n. 1658053a96caSNicolas Pitre 165965cec8e3SRussell Kingconfig HIGHPTE 16609a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 166165cec8e3SRussell King depends on HIGHMEM 16629a431bd5SRussell King default y 1663b4d103d1SRussell King help 1664b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1665b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1666b4d103d1SRussell King precious low memory, eventually leading to low memory being 1667b4d103d1SRussell King consumed by page tables. Setting this option will allow 1668b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 166965cec8e3SRussell King 1670a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1671a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1672a5e090acSRussell King depends on MMU && !ARM_LPAE 16731b8873a0SJamie Iles default y 16741b8873a0SJamie Iles help 1675a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1676a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1677a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1678a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1679a5e090acSRussell King fault when dereferenced. 1680a5e090acSRussell King 1681a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1682a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1683a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16841da177e4SLinus Torvalds 16851da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1686fa8ad788SMark Rutland def_bool y 1687fa8ad788SMark Rutland depends on ARM_PMU 16881b8873a0SJamie Iles 16891355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16901355e2a6SCatalin Marinas def_bool y 16911355e2a6SCatalin Marinas depends on ARM_LPAE 16921355e2a6SCatalin Marinas 16938d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16948d962507SCatalin Marinas def_bool y 16958d962507SCatalin Marinas depends on ARM_LPAE 16968d962507SCatalin Marinas 16974bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16984bfab203SSteven Capper def_bool y 16994bfab203SSteven Capper 17007d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17017d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17027d485f64SArd Biesheuvel depends on MODULES 1703e7229f7dSAnders Roxell default y 17047d485f64SArd Biesheuvel help 17057d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17067d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17077d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17087d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17097d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17107d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17117d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17127d485f64SArd Biesheuvel the same. 17137d485f64SArd Biesheuvel 1714e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1715e7229f7dSAnders Roxell configurations. If unsure, say y. 17167d485f64SArd Biesheuvel 1717c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 171836d6c928SUlrich Hecht int "Maximum zone order" 1719898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17206d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1721c1b2d970SMagnus Damm default "11" 1722c1b2d970SMagnus Damm help 1723c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1724c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1725c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1726c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1727c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1728c1b2d970SMagnus Damm increase this value. 1729c1b2d970SMagnus Damm 1730c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1731c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1732c1b2d970SMagnus Damm 17331da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17341da177e4SLinus Torvalds bool 1735f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17361da177e4SLinus Torvalds default y if !ARCH_EBSA110 1737e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17381da177e4SLinus Torvalds help 17391da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17401da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17411da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17421da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17431da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17441da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17451da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17461da177e4SLinus Torvalds 174739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 174838ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174938ef2ad5SLinus Walleij depends on MMU 175039ec58f3SLennert Buytenhek default y if CPU_FEROCEON 175139ec58f3SLennert Buytenhek help 175239ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 175339ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 175439ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 175539ec58f3SLennert Buytenhek 175639ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 175739ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 175839ec58f3SLennert Buytenhek such copy operations with large buffers. 175939ec58f3SLennert Buytenhek 176039ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 176139ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 176239ec58f3SLennert Buytenhek 176370c70d97SNicolas Pitreconfig SECCOMP 176470c70d97SNicolas Pitre bool 176570c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 176670c70d97SNicolas Pitre ---help--- 176770c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 176870c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176970c70d97SNicolas Pitre execution. By using pipes or other transports made available to 177070c70d97SNicolas Pitre the process as file descriptors supporting the read/write 177170c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 177270c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 177370c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 177470c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 177570c70d97SNicolas Pitre defined by each seccomp mode. 177670c70d97SNicolas Pitre 177702c2433bSStefano Stabelliniconfig PARAVIRT 177802c2433bSStefano Stabellini bool "Enable paravirtualization code" 177902c2433bSStefano Stabellini help 178002c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 178102c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 178202c2433bSStefano Stabellini over full virtualization. 178302c2433bSStefano Stabellini 178402c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 178502c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 178602c2433bSStefano Stabellini select PARAVIRT 178702c2433bSStefano Stabellini default n 178802c2433bSStefano Stabellini help 178902c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 179002c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 179102c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 179202c2433bSStefano Stabellini that, there can be a small performance impact. 179302c2433bSStefano Stabellini 179402c2433bSStefano Stabellini If in doubt, say N here. 179502c2433bSStefano Stabellini 1796eff8d644SStefano Stabelliniconfig XEN_DOM0 1797eff8d644SStefano Stabellini def_bool y 1798eff8d644SStefano Stabellini depends on XEN 1799eff8d644SStefano Stabellini 1800eff8d644SStefano Stabelliniconfig XEN 1801c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 180285323a99SIan Campbell depends on ARM && AEABI && OF 1803f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 180485323a99SIan Campbell depends on !GENERIC_ATOMIC64 18057693deccSUwe Kleine-König depends on MMU 180651aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 180717b7ab80SStefano Stabellini select ARM_PSCI 1808f21254cdSChristoph Hellwig select SWIOTLB 180983862ccfSStefano Stabellini select SWIOTLB_XEN 181002c2433bSStefano Stabellini select PARAVIRT 1811eff8d644SStefano Stabellini help 1812eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1813eff8d644SStefano Stabellini 18141da177e4SLinus Torvaldsendmenu 18151da177e4SLinus Torvalds 18161da177e4SLinus Torvaldsmenu "Boot options" 18171da177e4SLinus Torvalds 18189eb8f674SGrant Likelyconfig USE_OF 18199eb8f674SGrant Likely bool "Flattened Device Tree support" 1820b1b3f49cSRussell King select IRQ_DOMAIN 18219eb8f674SGrant Likely select OF 18229eb8f674SGrant Likely help 18239eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18249eb8f674SGrant Likely 1825bd51e2f5SNicolas Pitreconfig ATAGS 1826bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1827bd51e2f5SNicolas Pitre default y 1828bd51e2f5SNicolas Pitre help 1829bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1830bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1831bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1832bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1833bd51e2f5SNicolas Pitre leave this to y. 1834bd51e2f5SNicolas Pitre 1835bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1836bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1837bd51e2f5SNicolas Pitre depends on ATAGS 1838bd51e2f5SNicolas Pitre help 1839bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1840bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1841bd51e2f5SNicolas Pitre 18421da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18431da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18441da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18451da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18461da177e4SLinus Torvalds default "0" 18471da177e4SLinus Torvalds help 18481da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18491da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18501da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18511da177e4SLinus Torvalds value in their defconfig file. 18521da177e4SLinus Torvalds 18531da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18541da177e4SLinus Torvalds 18551da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18561da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18571da177e4SLinus Torvalds default "0" 18581da177e4SLinus Torvalds help 1859f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1860f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1861f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1862f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1863f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1864f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18651da177e4SLinus Torvalds 18661da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18671da177e4SLinus Torvalds 18681da177e4SLinus Torvaldsconfig ZBOOT_ROM 18691da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18701da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 187110968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18721da177e4SLinus Torvalds help 18731da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18741da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18751da177e4SLinus Torvalds 1876e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1877e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 187810968131SRussell King depends on OF 1879e2a6a3aaSJohn Bonesio help 1880e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1881e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1882e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1883e2a6a3aaSJohn Bonesio 1884e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1885e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1886e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1887e2a6a3aaSJohn Bonesio 1888e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1889e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1890e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1891e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1892e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1893e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1894e2a6a3aaSJohn Bonesio to this option. 1895e2a6a3aaSJohn Bonesio 1896b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1897b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1898b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1899b90b9a38SNicolas Pitre help 1900b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1901b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1902b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1903b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1904b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1905b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1906b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1907b90b9a38SNicolas Pitre 1908d0f34a11SGenoud Richardchoice 1909d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1910d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1911d0f34a11SGenoud Richard 1912d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1913d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1914d0f34a11SGenoud Richard help 1915d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1916d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1917d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1918d0f34a11SGenoud Richard 1919d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1920d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1921d0f34a11SGenoud Richard help 1922d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1923d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1924d0f34a11SGenoud Richard 1925d0f34a11SGenoud Richardendchoice 1926d0f34a11SGenoud Richard 19271da177e4SLinus Torvaldsconfig CMDLINE 19281da177e4SLinus Torvalds string "Default kernel command string" 19291da177e4SLinus Torvalds default "" 19301da177e4SLinus Torvalds help 19311da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19321da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19331da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19341da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19351da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19361da177e4SLinus Torvalds 19374394c124SVictor Boiviechoice 19384394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19394394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1940bd51e2f5SNicolas Pitre depends on ATAGS 19414394c124SVictor Boivie 19424394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19434394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19444394c124SVictor Boivie help 19454394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19464394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19474394c124SVictor Boivie string provided in CMDLINE will be used. 19484394c124SVictor Boivie 19494394c124SVictor Boivieconfig CMDLINE_EXTEND 19504394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19514394c124SVictor Boivie help 19524394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19534394c124SVictor Boivie appended to the default kernel command string. 19544394c124SVictor Boivie 195592d2040dSAlexander Hollerconfig CMDLINE_FORCE 195692d2040dSAlexander Holler bool "Always use the default kernel command string" 195792d2040dSAlexander Holler help 195892d2040dSAlexander Holler Always use the default kernel command string, even if the boot 195992d2040dSAlexander Holler loader passes other arguments to the kernel. 196092d2040dSAlexander Holler This is useful if you cannot or don't want to change the 196192d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19624394c124SVictor Boivieendchoice 196392d2040dSAlexander Holler 19641da177e4SLinus Torvaldsconfig XIP_KERNEL 19651da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 196610968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19671da177e4SLinus Torvalds help 19681da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19691da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19701da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19711da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19721da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19731da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19741da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19751da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19761da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19771da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19781da177e4SLinus Torvalds 19791da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19801da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19811da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19821da177e4SLinus Torvalds 19831da177e4SLinus Torvalds If unsure, say N. 19841da177e4SLinus Torvalds 19851da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19861da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19871da177e4SLinus Torvalds depends on XIP_KERNEL 19881da177e4SLinus Torvalds default "0x00080000" 19891da177e4SLinus Torvalds help 19901da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19911da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19921da177e4SLinus Torvalds own flash usage. 19931da177e4SLinus Torvalds 1994ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1995ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1996ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1997ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1998ca8b5d97SNicolas Pitre help 1999ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 2000ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 2001ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 2002ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 2003ca8b5d97SNicolas Pitre slightly longer boot delay. 2004ca8b5d97SNicolas Pitre 2005c587e4a6SRichard Purdieconfig KEXEC 2006c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 200719ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2008cb1293e2SArnd Bergmann depends on !CPU_V7M 20092965faa5SDave Young select KEXEC_CORE 2010c587e4a6SRichard Purdie help 2011c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2012c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 201301dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2014c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2015c587e4a6SRichard Purdie 2016c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2017c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2018bf220695SGeert Uytterhoeven initially work for you. 2019c587e4a6SRichard Purdie 20204cd9d6f7SRichard Purdieconfig ATAGS_PROC 20214cd9d6f7SRichard Purdie bool "Export atags in procfs" 2022bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2023b98d7291SUli Luckas default y 20244cd9d6f7SRichard Purdie help 20254cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20264cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20274cd9d6f7SRichard Purdie 2028cb5d39b3SMika Westerbergconfig CRASH_DUMP 2029cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2030cb5d39b3SMika Westerberg help 2031cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2032cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2033cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2034cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2035cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2036cb5d39b3SMika Westerberg memory address not used by the main kernel 2037cb5d39b3SMika Westerberg 2038cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2039cb5d39b3SMika Westerberg 2040e69edc79SEric Miaoconfig AUTO_ZRELADDR 2041e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2042e69edc79SEric Miao help 2043e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2044e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2045e69edc79SEric Miao will be determined at run-time by masking the current IP with 2046e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2047e69edc79SEric Miao from start of memory. 2048e69edc79SEric Miao 204981a0bc39SRoy Franzconfig EFI_STUB 205081a0bc39SRoy Franz bool 205181a0bc39SRoy Franz 205281a0bc39SRoy Franzconfig EFI 205381a0bc39SRoy Franz bool "UEFI runtime support" 205481a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 205581a0bc39SRoy Franz select UCS2_STRING 205681a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 205781a0bc39SRoy Franz select EFI_STUB 205881a0bc39SRoy Franz select EFI_ARMSTUB 205981a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 206081a0bc39SRoy Franz ---help--- 206181a0bc39SRoy Franz This option provides support for runtime services provided 206281a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 206381a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 206481a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 206581a0bc39SRoy Franz is only useful for kernels that may run on systems that have 206681a0bc39SRoy Franz UEFI firmware. 206781a0bc39SRoy Franz 2068bb817befSArd Biesheuvelconfig DMI 2069bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2070bb817befSArd Biesheuvel depends on EFI 2071bb817befSArd Biesheuvel default y 2072bb817befSArd Biesheuvel help 2073bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2074bb817befSArd Biesheuvel 2075bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2076bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2077bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2078bb817befSArd Biesheuvel 2079bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2080bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2081bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2082bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2083bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2084bb817befSArd Biesheuvel 20851da177e4SLinus Torvaldsendmenu 20861da177e4SLinus Torvalds 2087ac9d7efcSRussell Kingmenu "CPU Power Management" 20881da177e4SLinus Torvalds 20891da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20901da177e4SLinus Torvalds 2091ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2092ac9d7efcSRussell King 2093ac9d7efcSRussell Kingendmenu 2094ac9d7efcSRussell King 20951da177e4SLinus Torvaldsmenu "Floating point emulation" 20961da177e4SLinus Torvalds 20971da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20981da177e4SLinus Torvalds 20991da177e4SLinus Torvaldsconfig FPE_NWFPE 21001da177e4SLinus Torvalds bool "NWFPE math emulation" 2101593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21021da177e4SLinus Torvalds ---help--- 21031da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21041da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21051da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21061da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21091da177e4SLinus Torvalds early in the bootup. 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21121da177e4SLinus Torvalds bool "Support extended precision" 2113bedf142bSLennert Buytenhek depends on FPE_NWFPE 21141da177e4SLinus Torvalds help 21151da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21161da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21171da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21181da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21191da177e4SLinus Torvalds floating point emulator without any good reason. 21201da177e4SLinus Torvalds 21211da177e4SLinus Torvalds You almost surely want to say N here. 21221da177e4SLinus Torvalds 21231da177e4SLinus Torvaldsconfig FPE_FASTFPE 21241da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2125d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21261da177e4SLinus Torvalds ---help--- 21271da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21281da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21291da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21301da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21331da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21341da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21351da177e4SLinus Torvalds choose NWFPE. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig VFP 21381da177e4SLinus Torvalds bool "VFP-format floating point maths" 2139e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21401da177e4SLinus Torvalds help 21411da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21421da177e4SLinus Torvalds if your hardware includes a VFP unit. 21431da177e4SLinus Torvalds 21441da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21451da177e4SLinus Torvalds release notes and additional status information. 21461da177e4SLinus Torvalds 21471da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21481da177e4SLinus Torvalds 214925ebee02SCatalin Marinasconfig VFPv3 215025ebee02SCatalin Marinas bool 215125ebee02SCatalin Marinas depends on VFP 215225ebee02SCatalin Marinas default y if CPU_V7 215325ebee02SCatalin Marinas 2154b5872db4SCatalin Marinasconfig NEON 2155b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2156b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2157b5872db4SCatalin Marinas help 2158b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2159b5872db4SCatalin Marinas Extension. 2160b5872db4SCatalin Marinas 216173c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 216273c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2163c4a30c3bSRussell King depends on NEON && AEABI 216473c132c1SArd Biesheuvel help 216573c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 216673c132c1SArd Biesheuvel 21671da177e4SLinus Torvaldsendmenu 21681da177e4SLinus Torvalds 21691da177e4SLinus Torvaldsmenu "Power management options" 21701da177e4SLinus Torvalds 2171eceab4acSRussell Kingsource "kernel/power/Kconfig" 21721da177e4SLinus Torvalds 2173f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 217419a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2175f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2176f4cb5700SJohannes Berg def_bool y 2177f4cb5700SJohannes Berg 217815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21798b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21801b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 218115e0d9e3SArnd Bergmann 2182603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2183603fb42aSSebastian Capella bool 2184603fb42aSSebastian Capella depends on MMU 2185603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2186603fb42aSSebastian Capella 21871da177e4SLinus Torvaldsendmenu 21881da177e4SLinus Torvalds 2189916f743dSKumar Galasource "drivers/firmware/Kconfig" 2190916f743dSKumar Gala 2191652ccae5SArd Biesheuvelif CRYPTO 2192652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2193652ccae5SArd Biesheuvelendif 21941da177e4SLinus Torvalds 2195749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2196