xref: /linux/arch/arm/Kconfig (revision f0c4b8d653f5ee091fb8d4d02ed7eaad397491bb)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
6d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1209f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
135cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
14856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
159edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
16606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1880be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
190e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
20e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
211fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
22e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
23e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
246e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
25a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
26e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
277ada189fSJamie Iles	select HAVE_PERF_EVENTS
287ada189fSJamie Iles	select PERF_USE_VMALLOC
29e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
30e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
31ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
32e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3325a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
341fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
35e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
36fada8dcfSRussell King	select HAVE_BPF_JIT if NET
371da177e4SLinus Torvalds	help
381da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
39f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
401da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
411da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
421da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
431da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
441da177e4SLinus Torvalds
4574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4674facffeSRussell King	bool
4774facffeSRussell King
481a189b97SRussell Kingconfig HAVE_PWM
491a189b97SRussell King	bool
501a189b97SRussell King
510b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
520b05da72SHans Ulli Kroll	bool
530b05da72SHans Ulli Kroll
5475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5575e7153aSRalf Baechle	bool
5675e7153aSRalf Baechle
570a938b97SDavid Brownellconfig GENERIC_GPIO
580a938b97SDavid Brownell	bool
590a938b97SDavid Brownell
605cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
615cfc8ee0SJohn Stultz	bool
625cfc8ee0SJohn Stultz	default n
63746140c7SKevin Hilman
640567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
650567a0c0SKevin Hilman	bool
660567a0c0SKevin Hilman
67a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
68a8655e83SCatalin Marinas	bool
69a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
705388a6b2SRussell King	default y if SMP
71a8655e83SCatalin Marinas
72bf9dd360SRob Herringconfig KTIME_SCALAR
73bf9dd360SRob Herring	bool
74bf9dd360SRob Herring	default y
75bf9dd360SRob Herring
76bc581770SLinus Walleijconfig HAVE_TCM
77bc581770SLinus Walleij	bool
78bc581770SLinus Walleij	select GENERIC_ALLOCATOR
79bc581770SLinus Walleij
80e119bfffSRussell Kingconfig HAVE_PROC_CPU
81e119bfffSRussell King	bool
82e119bfffSRussell King
835ea81769SAl Viroconfig NO_IOPORT
845ea81769SAl Viro	bool
855ea81769SAl Viro
861da177e4SLinus Torvaldsconfig EISA
871da177e4SLinus Torvalds	bool
881da177e4SLinus Torvalds	---help---
891da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
901da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
911da177e4SLinus Torvalds
921da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
931da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
941da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
951da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  Otherwise, say N.
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvaldsconfig SBUS
1021da177e4SLinus Torvalds	bool
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvaldsconfig MCA
1051da177e4SLinus Torvalds	bool
1061da177e4SLinus Torvalds	help
1071da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1081da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1091da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1101da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1111da177e4SLinus Torvalds
112f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
113f16fb1ecSRussell King	bool
114f16fb1ecSRussell King	default y
115f16fb1ecSRussell King
116f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
117f76e9154SNicolas Pitre	bool
118f76e9154SNicolas Pitre	depends on !SMP
119f76e9154SNicolas Pitre	default y
120f76e9154SNicolas Pitre
121f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
122f16fb1ecSRussell King	bool
123f16fb1ecSRussell King	default y
124f16fb1ecSRussell King
1257ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1267ad1bcb2SRussell King	bool
1277ad1bcb2SRussell King	default y
1287ad1bcb2SRussell King
1294a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1304a2581a0SThomas Gleixner	bool
1314a2581a0SThomas Gleixner	default y
1324a2581a0SThomas Gleixner
1334a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1344a2581a0SThomas Gleixner	bool
1354a2581a0SThomas Gleixner	default y
1364a2581a0SThomas Gleixner
13795c354feSNick Pigginconfig GENERIC_LOCKBREAK
13895c354feSNick Piggin	bool
13995c354feSNick Piggin	default y
14095c354feSNick Piggin	depends on SMP && PREEMPT
14195c354feSNick Piggin
1421da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1431da177e4SLinus Torvalds	bool
1441da177e4SLinus Torvalds	default y
1451da177e4SLinus Torvalds
1461da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1471da177e4SLinus Torvalds	bool
1481da177e4SLinus Torvalds
149f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
150f0d1b0b3SDavid Howells	bool
151f0d1b0b3SDavid Howells
152f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
153f0d1b0b3SDavid Howells	bool
154f0d1b0b3SDavid Howells
15589c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15689c52ed4SBen Dooks	bool
15789c52ed4SBen Dooks	help
15889c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15989c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
16089c52ed4SBen Dooks	  it.
16189c52ed4SBen Dooks
162c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
163c7b0aff4SKevin Hilman       def_bool y
164c7b0aff4SKevin Hilman
165b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
166b89c3b16SAkinobu Mita	bool
167b89c3b16SAkinobu Mita	default y
168b89c3b16SAkinobu Mita
1691da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1701da177e4SLinus Torvalds	bool
1711da177e4SLinus Torvalds	default y
1721da177e4SLinus Torvalds
173a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
174a08b6b79Sviro@ZenIV.linux.org.uk	bool
175a08b6b79Sviro@ZenIV.linux.org.uk
1765ac6da66SChristoph Lameterconfig ZONE_DMA
1775ac6da66SChristoph Lameter	bool
1785ac6da66SChristoph Lameter
179ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
180ccd7ab7fSFUJITA Tomonori       def_bool y
181ccd7ab7fSFUJITA Tomonori
18258af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
18358af4a24SRob Herring	bool
18458af4a24SRob Herring
1851da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1861da177e4SLinus Torvalds	bool
1871da177e4SLinus Torvalds
1881da177e4SLinus Torvaldsconfig FIQ
1891da177e4SLinus Torvalds	bool
1901da177e4SLinus Torvalds
19113a5045dSRob Herringconfig NEED_RET_TO_USER
19213a5045dSRob Herring	bool
19313a5045dSRob Herring
194034d2f5aSAl Viroconfig ARCH_MTD_XIP
195034d2f5aSAl Viro	bool
196034d2f5aSAl Viro
197c760fc19SHyok S. Choiconfig VECTORS_BASE
198c760fc19SHyok S. Choi	hex
1996afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
200c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
201c760fc19SHyok S. Choi	default 0x00000000
202c760fc19SHyok S. Choi	help
203c760fc19SHyok S. Choi	  The base address of exception vectors.
204c760fc19SHyok S. Choi
205dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
206c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
207c1becedcSRussell King	default y
208b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
209dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
210dc21af99SRussell King	help
211111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
212111e9a5cSRussell King	  boot and module load time according to the position of the
213111e9a5cSRussell King	  kernel in system memory.
214dc21af99SRussell King
215111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
216daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
217dc21af99SRussell King
218c1becedcSRussell King	  Only disable this option if you know that you do not require
219c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
220c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
221c1becedcSRussell King
222c334bc15SRob Herringconfig NEED_MACH_IO_H
223c334bc15SRob Herring	bool
224c334bc15SRob Herring	help
225c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
226c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
227c334bc15SRob Herring	  be avoided when possible.
228c334bc15SRob Herring
2290cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2301b9f95f8SNicolas Pitre	bool
231111e9a5cSRussell King	help
2320cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2330cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2340cdc8b92SNicolas Pitre	  be avoided when possible.
2351b9f95f8SNicolas Pitre
2361b9f95f8SNicolas Pitreconfig PHYS_OFFSET
237974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2380cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
239974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2401b9f95f8SNicolas Pitre	help
2411b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2421b9f95f8SNicolas Pitre	  location of main memory in your system.
243cada3c08SRussell King
24487e040b6SSimon Glassconfig GENERIC_BUG
24587e040b6SSimon Glass	def_bool y
24687e040b6SSimon Glass	depends on BUG
24787e040b6SSimon Glass
2481da177e4SLinus Torvaldssource "init/Kconfig"
2491da177e4SLinus Torvalds
250dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
251dc52ddc0SMatt Helsley
2521da177e4SLinus Torvaldsmenu "System Type"
2531da177e4SLinus Torvalds
2543c427975SHyok S. Choiconfig MMU
2553c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2563c427975SHyok S. Choi	default y
2573c427975SHyok S. Choi	help
2583c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2593c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2603c427975SHyok S. Choi
261ccf50e23SRussell King#
262ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
263ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
264ccf50e23SRussell King#
2651da177e4SLinus Torvaldschoice
2661da177e4SLinus Torvalds	prompt "ARM system type"
2676a0e2430SCatalin Marinas	default ARCH_VERSATILE
2681da177e4SLinus Torvalds
2694af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2704af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2714af6fee1SDeepak Saxena	select ARM_AMBA
27289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2736d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
274aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2759904f793SLinus Walleij	select HAVE_TCM
276c5a0adb5SRussell King	select ICST
27713edd86dSRussell King	select GENERIC_CLOCKEVENTS
278f4b8b319SRussell King	select PLAT_VERSATILE
279c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
280c334bc15SRob Herring	select NEED_MACH_IO_H
2810cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
282695436e3SLinus Walleij	select SPARSE_IRQ
2834af6fee1SDeepak Saxena	help
2844af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2854af6fee1SDeepak Saxena
2864af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2874af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2884af6fee1SDeepak Saxena	select ARM_AMBA
2896d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
290aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
291c5a0adb5SRussell King	select ICST
292ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
293eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
294f4b8b319SRussell King	select PLAT_VERSATILE
2953cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
296e3887714SRussell King	select ARM_TIMER_SP804
297b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2980cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2994af6fee1SDeepak Saxena	help
3004af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3014af6fee1SDeepak Saxena
3024af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3034af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3044af6fee1SDeepak Saxena	select ARM_AMBA
3054af6fee1SDeepak Saxena	select ARM_VIC
3066d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
307aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
308c5a0adb5SRussell King	select ICST
30989df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
310bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
311f4b8b319SRussell King	select PLAT_VERSATILE
3123414ba8cSRussell King	select PLAT_VERSATILE_CLCD
313c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
314e3887714SRussell King	select ARM_TIMER_SP804
3154af6fee1SDeepak Saxena	help
3164af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3174af6fee1SDeepak Saxena
318ceade897SRussell Kingconfig ARCH_VEXPRESS
319ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
320ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
321ceade897SRussell King	select ARM_AMBA
322ceade897SRussell King	select ARM_TIMER_SP804
3236d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
324aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
325ceade897SRussell King	select GENERIC_CLOCKEVENTS
326ceade897SRussell King	select HAVE_CLK
32795c34f83SNick Bowler	select HAVE_PATA_PLATFORM
328ceade897SRussell King	select ICST
329ba81f502SRussell King	select NO_IOPORT
330ceade897SRussell King	select PLAT_VERSATILE
3310fb44b91SRussell King	select PLAT_VERSATILE_CLCD
332ceade897SRussell King	help
333ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
334ceade897SRussell King
3358fc5ffa0SAndrew Victorconfig ARCH_AT91
3368fc5ffa0SAndrew Victor	bool "Atmel AT91"
337f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
33893686ae8SDavid Brownell	select HAVE_CLK
339bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
340e261501dSNicolas Ferre	select IRQ_DOMAIN
3411ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3424af6fee1SDeepak Saxena	help
3432b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3449918ceafSJean-Christophe PLAGNIOL-VILLARD	  AT91SAM9 processors.
3454af6fee1SDeepak Saxena
346ccf50e23SRussell Kingconfig ARCH_BCMRING
347ccf50e23SRussell King	bool "Broadcom BCMRING"
348ccf50e23SRussell King	depends on MMU
349ccf50e23SRussell King	select CPU_V6
350ccf50e23SRussell King	select ARM_AMBA
35182d63734SRussell King	select ARM_TIMER_SP804
3526d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
353ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
354ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
355ccf50e23SRussell King	help
356ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
357ccf50e23SRussell King
358220e6cf7SRob Herringconfig ARCH_HIGHBANK
359220e6cf7SRob Herring	bool "Calxeda Highbank-based"
360220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
361220e6cf7SRob Herring	select ARM_AMBA
362220e6cf7SRob Herring	select ARM_GIC
363220e6cf7SRob Herring	select ARM_TIMER_SP804
36422d80379SDave Martin	select CACHE_L2X0
365220e6cf7SRob Herring	select CLKDEV_LOOKUP
366220e6cf7SRob Herring	select CPU_V7
367220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
368220e6cf7SRob Herring	select HAVE_ARM_SCU
3693b55658aSDave Martin	select HAVE_SMP
370fdfa64a4SRob Herring	select SPARSE_IRQ
371220e6cf7SRob Herring	select USE_OF
372220e6cf7SRob Herring	help
373220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
374220e6cf7SRob Herring
3751da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3764af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
377c750815eSRussell King	select CPU_ARM720T
3785cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3790cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
380f999b8bdSMartin Michlmayr	help
381f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3821da177e4SLinus Torvalds
383d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
384d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
38500d2711dSImre Kaloz	select CPU_V6K
386d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
387d94f944eSAnton Vorontsov	select ARM_GIC
388ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3890b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3905f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
391d94f944eSAnton Vorontsov	help
392d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
393d94f944eSAnton Vorontsov
394788c9700SRussell Kingconfig ARCH_GEMINI
395788c9700SRussell King	bool "Cortina Systems Gemini"
396788c9700SRussell King	select CPU_FA526
397788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3985cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
399788c9700SRussell King	help
400788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
401788c9700SRussell King
4023a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4033a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4043a6cb8ceSArnd Bergmann	select CPU_V7
4053a6cb8ceSArnd Bergmann	select NO_IOPORT
4063a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4073a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4083a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
409ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4103a6cb8ceSArnd Bergmann	select USE_OF
4113a6cb8ceSArnd Bergmann	select ZONE_DMA
4123a6cb8ceSArnd Bergmann	help
4133a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4143a6cb8ceSArnd Bergmann
4151da177e4SLinus Torvaldsconfig ARCH_EBSA110
4161da177e4SLinus Torvalds	bool "EBSA-110"
417c750815eSRussell King	select CPU_SA110
418f7e68bbfSRussell King	select ISA
419c5eb2a2bSRussell King	select NO_IOPORT
4205cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
421c334bc15SRob Herring	select NEED_MACH_IO_H
4220cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4231da177e4SLinus Torvalds	help
4241da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
425f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4261da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4271da177e4SLinus Torvalds	  parallel port.
4281da177e4SLinus Torvalds
429e7736d47SLennert Buytenhekconfig ARCH_EP93XX
430e7736d47SLennert Buytenhek	bool "EP93xx-based"
431c750815eSRussell King	select CPU_ARM920T
432e7736d47SLennert Buytenhek	select ARM_AMBA
433e7736d47SLennert Buytenhek	select ARM_VIC
4346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4357444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
436eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4375cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4385725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
439e7736d47SLennert Buytenhek	help
440e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
441e7736d47SLennert Buytenhek
4421da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4431da177e4SLinus Torvalds	bool "FootBridge"
444c750815eSRussell King	select CPU_SA110
4451da177e4SLinus Torvalds	select FOOTBRIDGE
4464e8d7637SRussell King	select GENERIC_CLOCKEVENTS
447d0ee9f40SArnd Bergmann	select HAVE_IDE
448c334bc15SRob Herring	select NEED_MACH_IO_H
4490cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
450f999b8bdSMartin Michlmayr	help
451f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
452f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4531da177e4SLinus Torvalds
454788c9700SRussell Kingconfig ARCH_MXC
455788c9700SRussell King	bool "Freescale MXC/iMX-based"
456788c9700SRussell King	select GENERIC_CLOCKEVENTS
457788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
459234b6cedSRussell King	select CLKSRC_MMIO
4608b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
461ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
462788c9700SRussell King	help
463788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
464788c9700SRussell King
4651d3f33d5SShawn Guoconfig ARCH_MXS
4661d3f33d5SShawn Guo	bool "Freescale MXS-based"
4671d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4681d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
469b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4705c61ddcfSRussell King	select CLKSRC_MMIO
4716abda3e1SShawn Guo	select HAVE_CLK_PREPARE
4721d3f33d5SShawn Guo	help
4731d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4741d3f33d5SShawn Guo
4754af6fee1SDeepak Saxenaconfig ARCH_NETX
4764af6fee1SDeepak Saxena	bool "Hilscher NetX based"
477234b6cedSRussell King	select CLKSRC_MMIO
478c750815eSRussell King	select CPU_ARM926T
4794af6fee1SDeepak Saxena	select ARM_VIC
4802fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
481f999b8bdSMartin Michlmayr	help
4824af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4834af6fee1SDeepak Saxena
4844af6fee1SDeepak Saxenaconfig ARCH_H720X
4854af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
486c750815eSRussell King	select CPU_ARM720T
4874af6fee1SDeepak Saxena	select ISA_DMA_API
4885cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4894af6fee1SDeepak Saxena	help
4904af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4914af6fee1SDeepak Saxena
4923b938be6SRussell Kingconfig ARCH_IOP13XX
4933b938be6SRussell King	bool "IOP13xx-based"
4943b938be6SRussell King	depends on MMU
495c750815eSRussell King	select CPU_XSC3
4963b938be6SRussell King	select PLAT_IOP
4973b938be6SRussell King	select PCI
4983b938be6SRussell King	select ARCH_SUPPORTS_MSI
4998d5796d2SLennert Buytenhek	select VMSPLIT_1G
500c334bc15SRob Herring	select NEED_MACH_IO_H
5010cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
50213a5045dSRob Herring	select NEED_RET_TO_USER
5033b938be6SRussell King	help
5043b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5053b938be6SRussell King
5063f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5073f7e5815SLennert Buytenhek	bool "IOP32x-based"
508a4f7e763SRussell King	depends on MMU
509c750815eSRussell King	select CPU_XSCALE
510c334bc15SRob Herring	select NEED_MACH_IO_H
51113a5045dSRob Herring	select NEED_RET_TO_USER
5127ae1f7ecSLennert Buytenhek	select PLAT_IOP
513f7e68bbfSRussell King	select PCI
514bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
515f999b8bdSMartin Michlmayr	help
5163f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5173f7e5815SLennert Buytenhek	  processors.
5183f7e5815SLennert Buytenhek
5193f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5203f7e5815SLennert Buytenhek	bool "IOP33x-based"
5213f7e5815SLennert Buytenhek	depends on MMU
522c750815eSRussell King	select CPU_XSCALE
523c334bc15SRob Herring	select NEED_MACH_IO_H
52413a5045dSRob Herring	select NEED_RET_TO_USER
5257ae1f7ecSLennert Buytenhek	select PLAT_IOP
5263f7e5815SLennert Buytenhek	select PCI
527bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5283f7e5815SLennert Buytenhek	help
5293f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5301da177e4SLinus Torvalds
5313b938be6SRussell Kingconfig ARCH_IXP23XX
5323b938be6SRussell King 	bool "IXP23XX-based"
533588ef769SDan Williams	depends on MMU
534c750815eSRussell King	select CPU_XSC3
535285f5fa7SDan Williams 	select PCI
5365cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
537c334bc15SRob Herring	select NEED_MACH_IO_H
5380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
539285f5fa7SDan Williams	help
5403b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5411da177e4SLinus Torvalds
5421da177e4SLinus Torvaldsconfig ARCH_IXP2000
5431da177e4SLinus Torvalds	bool "IXP2400/2800-based"
544a4f7e763SRussell King	depends on MMU
545c750815eSRussell King	select CPU_XSCALE
546f7e68bbfSRussell King	select PCI
5475cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
548c334bc15SRob Herring	select NEED_MACH_IO_H
5490cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
550f999b8bdSMartin Michlmayr	help
551f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5521da177e4SLinus Torvalds
5533b938be6SRussell Kingconfig ARCH_IXP4XX
5543b938be6SRussell King	bool "IXP4xx-based"
555a4f7e763SRussell King	depends on MMU
55658af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
557234b6cedSRussell King	select CLKSRC_MMIO
558c750815eSRussell King	select CPU_XSCALE
5598858e9afSMilan Svoboda	select GENERIC_GPIO
5603b938be6SRussell King	select GENERIC_CLOCKEVENTS
5610b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
562c334bc15SRob Herring	select NEED_MACH_IO_H
563485bdde7SRussell King	select DMABOUNCE if PCI
564c4713074SLennert Buytenhek	help
5653b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
566c4713074SLennert Buytenhek
567edabd38eSSaeed Bisharaconfig ARCH_DOVE
568edabd38eSSaeed Bishara	bool "Marvell Dove"
5697b769bb3SKonstantin Porotchkin	select CPU_V7
570edabd38eSSaeed Bishara	select PCI
571edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
572edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
573c334bc15SRob Herring	select NEED_MACH_IO_H
574edabd38eSSaeed Bishara	select PLAT_ORION
575edabd38eSSaeed Bishara	help
576edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
577edabd38eSSaeed Bishara
578651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
579651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
580c750815eSRussell King	select CPU_FEROCEON
581651c74c7SSaeed Bishara	select PCI
582a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
583651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
584c334bc15SRob Herring	select NEED_MACH_IO_H
585651c74c7SSaeed Bishara	select PLAT_ORION
586651c74c7SSaeed Bishara	help
587651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
588651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
589651c74c7SSaeed Bishara
59040805949SKevin Wellsconfig ARCH_LPC32XX
59140805949SKevin Wells	bool "NXP LPC32XX"
592234b6cedSRussell King	select CLKSRC_MMIO
59340805949SKevin Wells	select CPU_ARM926T
59440805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
59540805949SKevin Wells	select HAVE_IDE
59640805949SKevin Wells	select ARM_AMBA
59740805949SKevin Wells	select USB_ARCH_HAS_OHCI
5986d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
59940805949SKevin Wells	select GENERIC_CLOCKEVENTS
60040805949SKevin Wells	help
60140805949SKevin Wells	  Support for the NXP LPC32XX family of processors
60240805949SKevin Wells
603788c9700SRussell Kingconfig ARCH_MV78XX0
604788c9700SRussell King	bool "Marvell MV78xx0"
605788c9700SRussell King	select CPU_FEROCEON
606788c9700SRussell King	select PCI
607a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
608788c9700SRussell King	select GENERIC_CLOCKEVENTS
609c334bc15SRob Herring	select NEED_MACH_IO_H
610788c9700SRussell King	select PLAT_ORION
611788c9700SRussell King	help
612788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
613788c9700SRussell King	  MV781x0, MV782x0.
614788c9700SRussell King
615788c9700SRussell Kingconfig ARCH_ORION5X
616788c9700SRussell King	bool "Marvell Orion"
617788c9700SRussell King	depends on MMU
618788c9700SRussell King	select CPU_FEROCEON
619788c9700SRussell King	select PCI
620a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
621788c9700SRussell King	select GENERIC_CLOCKEVENTS
622788c9700SRussell King	select PLAT_ORION
623788c9700SRussell King	help
624788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
625788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
626788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
627788c9700SRussell King
628788c9700SRussell Kingconfig ARCH_MMP
6292f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
630788c9700SRussell King	depends on MMU
631788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6326d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
633788c9700SRussell King	select GENERIC_CLOCKEVENTS
634157d2644SHaojian Zhuang	select GPIO_PXA
635788c9700SRussell King	select TICK_ONESHOT
636788c9700SRussell King	select PLAT_PXA
6370bd86961SHaojian Zhuang	select SPARSE_IRQ
6383c7241bdSLeo Yan	select GENERIC_ALLOCATOR
639788c9700SRussell King	help
6402f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
641788c9700SRussell King
642c53c9cf6SAndrew Victorconfig ARCH_KS8695
643c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
644c750815eSRussell King	select CPU_ARM922T
64572880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6465cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6470cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
648c53c9cf6SAndrew Victor	help
649c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
650c53c9cf6SAndrew Victor	  System-on-Chip devices.
651c53c9cf6SAndrew Victor
652788c9700SRussell Kingconfig ARCH_W90X900
653788c9700SRussell King	bool "Nuvoton W90X900 CPU"
654788c9700SRussell King	select CPU_ARM926T
655c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6566d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6576fa5d5f7SRussell King	select CLKSRC_MMIO
65858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
659777f9bebSLennert Buytenhek	help
660a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
661a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
662a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
663a8bc4eadSwanzongshun	  link address to know more.
664a8bc4eadSwanzongshun
665a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
666a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
667585cf175STzachi Perelstein
668c5f80065SErik Gillingconfig ARCH_TEGRA
669c5f80065SErik Gilling	bool "NVIDIA Tegra"
6704073723aSRussell King	select CLKDEV_LOOKUP
671234b6cedSRussell King	select CLKSRC_MMIO
672c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
673c5f80065SErik Gilling	select GENERIC_GPIO
674c5f80065SErik Gilling	select HAVE_CLK
6753b55658aSDave Martin	select HAVE_SMP
676ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
677c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6787056d423SColin Cross	select ARCH_HAS_CPUFREQ
679c5f80065SErik Gilling	help
680c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
681c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
682c5f80065SErik Gilling
683af75655cSJamie Ilesconfig ARCH_PICOXCELL
684af75655cSJamie Iles	bool "Picochip picoXcell"
685af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
686af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
687af75655cSJamie Iles	select ARM_VIC
688af75655cSJamie Iles	select CPU_V6K
689af75655cSJamie Iles	select DW_APB_TIMER
690af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
691af75655cSJamie Iles	select GENERIC_GPIO
692af75655cSJamie Iles	select HAVE_TCM
693af75655cSJamie Iles	select NO_IOPORT
69498e27a5cSJamie Iles	select SPARSE_IRQ
695af75655cSJamie Iles	select USE_OF
696af75655cSJamie Iles	help
697af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
698af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
699af75655cSJamie Iles	  for all boards.
700af75655cSJamie Iles
7014af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7024af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
703c750815eSRussell King	select CPU_ARM926T
7046d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7055cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7064af6fee1SDeepak Saxena	help
7074af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7084af6fee1SDeepak Saxena
7091da177e4SLinus Torvaldsconfig ARCH_PXA
7102c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
711a4f7e763SRussell King	depends on MMU
712034d2f5aSAl Viro	select ARCH_MTD_XIP
71389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7146d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
715234b6cedSRussell King	select CLKSRC_MMIO
7167444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
717981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
718157d2644SHaojian Zhuang	select GPIO_PXA
719a88264c2SRussell King	select TICK_ONESHOT
720bd5ce433SEric Miao	select PLAT_PXA
7216ac6b817SHaojian Zhuang	select SPARSE_IRQ
7224e234cc0SEric Miao	select AUTO_ZRELADDR
7238a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
72415e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
725d0ee9f40SArnd Bergmann	select HAVE_IDE
726f999b8bdSMartin Michlmayr	help
7272c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7281da177e4SLinus Torvalds
729788c9700SRussell Kingconfig ARCH_MSM
730788c9700SRussell King	bool "Qualcomm MSM"
7314b536b8dSSteve Muckle	select HAVE_CLK
73249cbe786SEric Miao	select GENERIC_CLOCKEVENTS
733923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
734bd32344aSStephen Boyd	select CLKDEV_LOOKUP
73549cbe786SEric Miao	help
7364b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7374b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7384b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7394b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7404b53eb4fSDaniel Walker	  (clock and power control, etc).
74149cbe786SEric Miao
742c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7436d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7446d72ad35SPaul Mundt	select HAVE_CLK
7455e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
746aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7473b55658aSDave Martin	select HAVE_SMP
7486d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
749ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7506d72ad35SPaul Mundt	select NO_IOPORT
7516d72ad35SPaul Mundt	select SPARSE_IRQ
75260f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
753e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7540cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
755c793c1b0SMagnus Damm	help
7566d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
757c793c1b0SMagnus Damm
7581da177e4SLinus Torvaldsconfig ARCH_RPC
7591da177e4SLinus Torvalds	bool "RiscPC"
7601da177e4SLinus Torvalds	select ARCH_ACORN
7611da177e4SLinus Torvalds	select FIQ
762a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
763341eb781SBen Dooks	select HAVE_PATA_PLATFORM
764065909b9SRussell King	select ISA_DMA_API
7655ea81769SAl Viro	select NO_IOPORT
76607f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7675cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
768d0ee9f40SArnd Bergmann	select HAVE_IDE
769c334bc15SRob Herring	select NEED_MACH_IO_H
7700cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7711da177e4SLinus Torvalds	help
7721da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7731da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7741da177e4SLinus Torvalds
7751da177e4SLinus Torvaldsconfig ARCH_SA1100
7761da177e4SLinus Torvalds	bool "SA1100-based"
777234b6cedSRussell King	select CLKSRC_MMIO
778c750815eSRussell King	select CPU_SA1100
779f7e68bbfSRussell King	select ISA
78005944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
781034d2f5aSAl Viro	select ARCH_MTD_XIP
78289c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7831937f5b9SRussell King	select CPU_FREQ
7843e238be2SRussell King	select GENERIC_CLOCKEVENTS
7854a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7863e238be2SRussell King	select TICK_ONESHOT
7877444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
788d0ee9f40SArnd Bergmann	select HAVE_IDE
7890cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
790375dec92SRussell King	select SPARSE_IRQ
791f999b8bdSMartin Michlmayr	help
792f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7931da177e4SLinus Torvalds
794b130d5c2SKukjin Kimconfig ARCH_S3C24XX
795b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7960a938b97SDavid Brownell	select GENERIC_GPIO
7979d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7989483a578SDavid Brownell	select HAVE_CLK
799e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8005cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
80120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
802b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
803b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
804c334bc15SRob Herring	select NEED_MACH_IO_H
8051da177e4SLinus Torvalds	help
806b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
807b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
808b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
809b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
81063b1f51bSBen Dooks
811a08ab637SBen Dooksconfig ARCH_S3C64XX
812a08ab637SBen Dooks	bool "Samsung S3C64XX"
81389f1fa08SBen Dooks	select PLAT_SAMSUNG
81489f0ce72SBen Dooks	select CPU_V6
81589f0ce72SBen Dooks	select ARM_VIC
816a08ab637SBen Dooks	select HAVE_CLK
8176700397aSMark Brown	select HAVE_TCM
818226e85f4SThomas Abraham	select CLKDEV_LOOKUP
81989f0ce72SBen Dooks	select NO_IOPORT
8205cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
82189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
82289f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
82389f0ce72SBen Dooks	select SAMSUNG_CLKSRC
82489f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
82589f0ce72SBen Dooks	select S3C_GPIO_TRACK
82689f0ce72SBen Dooks	select S3C_DEV_NAND
82789f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
82889f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
82920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
830c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
831a08ab637SBen Dooks	help
832a08ab637SBen Dooks	  Samsung S3C64XX series based systems
833a08ab637SBen Dooks
83449b7a491SKukjin Kimconfig ARCH_S5P64X0
83549b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
836c4ffccddSKukjin Kim	select CPU_V6
837c4ffccddSKukjin Kim	select GENERIC_GPIO
838c4ffccddSKukjin Kim	select HAVE_CLK
839d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8400665ccc4SChanwoo Choi	select CLKSRC_MMIO
841c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8429e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
84320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
844754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
845c4ffccddSKukjin Kim	help
84649b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
84749b7a491SKukjin Kim	  SMDK6450.
848c4ffccddSKukjin Kim
849acc84707SMarek Szyprowskiconfig ARCH_S5PC100
850acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8515a7652f2SByungho Min	select GENERIC_GPIO
8525a7652f2SByungho Min	select HAVE_CLK
85329e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8545a7652f2SByungho Min	select CPU_V7
855925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
85620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
857754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
858c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8595a7652f2SByungho Min	help
860acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8615a7652f2SByungho Min
862170f4e42SKukjin Kimconfig ARCH_S5PV210
863170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
864170f4e42SKukjin Kim	select CPU_V7
865eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8660f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
867170f4e42SKukjin Kim	select GENERIC_GPIO
868170f4e42SKukjin Kim	select HAVE_CLK
869b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8700665ccc4SChanwoo Choi	select CLKSRC_MMIO
871d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8729e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
87320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
874754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
875c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8760cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
877170f4e42SKukjin Kim	help
878170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
879170f4e42SKukjin Kim
88083014579SKukjin Kimconfig ARCH_EXYNOS
88183014579SKukjin Kim	bool "SAMSUNG EXYNOS"
882cc0e72b8SChanghwan Youn	select CPU_V7
883f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8840f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
885cc0e72b8SChanghwan Youn	select GENERIC_GPIO
886cc0e72b8SChanghwan Youn	select HAVE_CLK
887badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
888b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
889cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
890754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
89120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
892c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8930cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
894cc0e72b8SChanghwan Youn	help
89583014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
896cc0e72b8SChanghwan Youn
8971da177e4SLinus Torvaldsconfig ARCH_SHARK
8981da177e4SLinus Torvalds	bool "Shark"
899c750815eSRussell King	select CPU_SA110
900f7e68bbfSRussell King	select ISA
901f7e68bbfSRussell King	select ISA_DMA
9023bca103aSNicolas Pitre	select ZONE_DMA
903f7e68bbfSRussell King	select PCI
9045cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9050cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
906c334bc15SRob Herring	select NEED_MACH_IO_H
907f999b8bdSMartin Michlmayr	help
908f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
909f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9101da177e4SLinus Torvalds
911d98aac75SLinus Walleijconfig ARCH_U300
912d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
913d98aac75SLinus Walleij	depends on MMU
914234b6cedSRussell King	select CLKSRC_MMIO
915d98aac75SLinus Walleij	select CPU_ARM926T
916bc581770SLinus Walleij	select HAVE_TCM
917d98aac75SLinus Walleij	select ARM_AMBA
9185485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
919d98aac75SLinus Walleij	select ARM_VIC
920d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9216d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
922aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
923d98aac75SLinus Walleij	select GENERIC_GPIO
924cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
925d98aac75SLinus Walleij	help
926d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
927d98aac75SLinus Walleij
928ccf50e23SRussell Kingconfig ARCH_U8500
929ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
93067ae14fcSArnd Bergmann	depends on MMU
931ccf50e23SRussell King	select CPU_V7
932ccf50e23SRussell King	select ARM_AMBA
933ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93594bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9367c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9373b55658aSDave Martin	select HAVE_SMP
938ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
939ccf50e23SRussell King	help
940ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
941ccf50e23SRussell King
942ccf50e23SRussell Kingconfig ARCH_NOMADIK
943ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
944ccf50e23SRussell King	select ARM_AMBA
945ccf50e23SRussell King	select ARM_VIC
946ccf50e23SRussell King	select CPU_ARM926T
9476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
948ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
949ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
950ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
951ccf50e23SRussell King	help
952ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
953ccf50e23SRussell King
9547c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9557c6337e2SKevin Hilman	bool "TI DaVinci"
9567c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
957dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9583bca103aSNicolas Pitre	select ZONE_DMA
9599232fcc9SKevin Hilman	select HAVE_IDE
9606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
96120e9969bSDavid Brownell	select GENERIC_ALLOCATOR
962dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
963ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9647c6337e2SKevin Hilman	help
9657c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9667c6337e2SKevin Hilman
9673b938be6SRussell Kingconfig ARCH_OMAP
9683b938be6SRussell King	bool "TI OMAP"
9699483a578SDavid Brownell	select HAVE_CLK
9707444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
97189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
972354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
97306cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9749af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9753b938be6SRussell King	help
9766e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9773b938be6SRussell King
978cee37e50Sviresh kumarconfig PLAT_SPEAR
979cee37e50Sviresh kumar	bool "ST SPEAr"
980cee37e50Sviresh kumar	select ARM_AMBA
981cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9826d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
983d6e15d78SRussell King	select CLKSRC_MMIO
984cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
985cee37e50Sviresh kumar	select HAVE_CLK
986cee37e50Sviresh kumar	help
987cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
988cee37e50Sviresh kumar
98921f47fbcSAlexey Charkovconfig ARCH_VT8500
99021f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
99121f47fbcSAlexey Charkov	select CPU_ARM926T
99221f47fbcSAlexey Charkov	select GENERIC_GPIO
99321f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
99421f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
99521f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
99621f47fbcSAlexey Charkov	select HAVE_PWM
99721f47fbcSAlexey Charkov	help
99821f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
99902c981c0SBinghua Duan
1000b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1001b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
100202c981c0SBinghua Duan	select CPU_V7
100302c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
100402c981c0SBinghua Duan	select CLKDEV_LOOKUP
1005b85a3ef4SJohn Linn	select ARM_GIC
1006b85a3ef4SJohn Linn	select ARM_AMBA
1007b85a3ef4SJohn Linn	select ICST
1008ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
100902c981c0SBinghua Duan	select USE_OF
101002c981c0SBinghua Duan	help
1011b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10121da177e4SLinus Torvaldsendchoice
10131da177e4SLinus Torvalds
1014ccf50e23SRussell King#
1015ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1016ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1017ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1018ccf50e23SRussell King#
101995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
102095b8f20fSRussell King
102195b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
102295b8f20fSRussell King
10231da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10241da177e4SLinus Torvalds
1025d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1026d94f944eSAnton Vorontsov
102795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
102895b8f20fSRussell King
102995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
103095b8f20fSRussell King
1031e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1032e7736d47SLennert Buytenhek
10331da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10341da177e4SLinus Torvalds
103559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
103659d3a193SPaulius Zaleckas
103795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
103895b8f20fSRussell King
10391da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10401da177e4SLinus Torvalds
10413f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10423f7e5815SLennert Buytenhek
10433f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10441da177e4SLinus Torvalds
1045285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1046285f5fa7SDan Williams
10471da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10481da177e4SLinus Torvalds
10491da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10501da177e4SLinus Torvalds
1051c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1052c4713074SLennert Buytenhek
105395b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
105495b8f20fSRussell King
105595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
105695b8f20fSRussell King
105740805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
105840805949SKevin Wells
105995b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
106095b8f20fSRussell King
1061794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1062794d15b2SStanislav Samsonov
106395b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10641da177e4SLinus Torvalds
10651d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10661d3f33d5SShawn Guo
106795b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
106849cbe786SEric Miao
106995b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
107095b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
107195b8f20fSRussell King
1072d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1073d48af15eSTony Lindgren
1074d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10751da177e4SLinus Torvalds
10761dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10771dbae815STony Lindgren
10789dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1079585cf175STzachi Perelstein
108095b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
108195b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10821da177e4SLinus Torvalds
108395b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
108495b8f20fSRussell King
108595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
108695b8f20fSRussell King
108795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1088edabd38eSSaeed Bishara
1089cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1090a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1091c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1092a21765a7SBen Dooks
1093cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1094a21765a7SBen Dooks
109585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1096b130d5c2SKukjin Kimif ARCH_S3C24XX
1097a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1098a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1099a21765a7SBen Dooksendif
11001da177e4SLinus Torvalds
1101a08ab637SBen Dooksif ARCH_S3C64XX
1102431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1103a08ab637SBen Dooksendif
1104a08ab637SBen Dooks
110549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1106c4ffccddSKukjin Kim
11075a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11085a7652f2SByungho Min
1109170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1110170f4e42SKukjin Kim
111183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1112cc0e72b8SChanghwan Youn
1113882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11141da177e4SLinus Torvalds
1115c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1116c5f80065SErik Gilling
111795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11181da177e4SLinus Torvalds
111995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11201da177e4SLinus Torvalds
11211da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11221da177e4SLinus Torvalds
1123ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1124420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1125ceade897SRussell King
112621f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
112721f47fbcSAlexey Charkov
11287ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11297ec80ddfSwanzongshun
11301da177e4SLinus Torvalds# Definitions to make life easier
11311da177e4SLinus Torvaldsconfig ARCH_ACORN
11321da177e4SLinus Torvalds	bool
11331da177e4SLinus Torvalds
11347ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11357ae1f7ecSLennert Buytenhek	bool
1136469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11377ae1f7ecSLennert Buytenhek
113869b02f6aSLennert Buytenhekconfig PLAT_ORION
113969b02f6aSLennert Buytenhek	bool
1140bfe45e0bSRussell King	select CLKSRC_MMIO
1141dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
114269b02f6aSLennert Buytenhek
1143bd5ce433SEric Miaoconfig PLAT_PXA
1144bd5ce433SEric Miao	bool
1145bd5ce433SEric Miao
1146f4b8b319SRussell Kingconfig PLAT_VERSATILE
1147f4b8b319SRussell King	bool
1148f4b8b319SRussell King
1149e3887714SRussell Kingconfig ARM_TIMER_SP804
1150e3887714SRussell King	bool
1151bfe45e0bSRussell King	select CLKSRC_MMIO
1152a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1153e3887714SRussell King
11541da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11551da177e4SLinus Torvalds
1156958cab0fSRussell Kingconfig ARM_NR_BANKS
1157958cab0fSRussell King	int
1158958cab0fSRussell King	default 16 if ARCH_EP93XX
1159958cab0fSRussell King	default 8
1160958cab0fSRussell King
1161afe4b25eSLennert Buytenhekconfig IWMMXT
1162afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1163ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1164ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1165afe4b25eSLennert Buytenhek	help
1166afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1167afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1168afe4b25eSLennert Buytenhek
11691da177e4SLinus Torvaldsconfig XSCALE_PMU
11701da177e4SLinus Torvalds	bool
1171bfc994b5SPaul Bolle	depends on CPU_XSCALE
11721da177e4SLinus Torvalds	default y
11731da177e4SLinus Torvalds
11740f4f0672SJamie Ilesconfig CPU_HAS_PMU
1175e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11768954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11770f4f0672SJamie Iles	default y
11780f4f0672SJamie Iles	bool
11790f4f0672SJamie Iles
118052108641Seric miaoconfig MULTI_IRQ_HANDLER
118152108641Seric miao	bool
118252108641Seric miao	help
118352108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
118452108641Seric miao
11853b93e7b0SHyok S. Choiif !MMU
11863b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11873b93e7b0SHyok S. Choiendif
11883b93e7b0SHyok S. Choi
1189*f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1190*f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1191*f0c4b8d6SWill Deacon	depends on CPU_V6
1192*f0c4b8d6SWill Deacon	help
1193*f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1194*f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1195*f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1196*f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1197*f0c4b8d6SWill Deacon
11989cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11999cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1200e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12019cba3cccSCatalin Marinas	help
12029cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12039cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12049cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12059cba3cccSCatalin Marinas	  recommended workaround.
12069cba3cccSCatalin Marinas
12077ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12087ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12097ce236fcSCatalin Marinas	depends on CPU_V7
12107ce236fcSCatalin Marinas	help
12117ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12127ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12137ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12147ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12157ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12167ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12177ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12187ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12197ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12207ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12217ce236fcSCatalin Marinas	  available in non-secure mode.
12227ce236fcSCatalin Marinas
1223855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1224855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1225855c551fSCatalin Marinas	depends on CPU_V7
1226855c551fSCatalin Marinas	help
1227855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1228855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1229855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1230855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1231855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1232855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1233855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1234855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1235855c551fSCatalin Marinas
12360516e464SCatalin Marinasconfig ARM_ERRATA_460075
12370516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12380516e464SCatalin Marinas	depends on CPU_V7
12390516e464SCatalin Marinas	help
12400516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12410516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12420516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12430516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12440516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12450516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12460516e464SCatalin Marinas	  may not be available in non-secure mode.
12470516e464SCatalin Marinas
12489f05027cSWill Deaconconfig ARM_ERRATA_742230
12499f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12509f05027cSWill Deacon	depends on CPU_V7 && SMP
12519f05027cSWill Deacon	help
12529f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12539f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12549f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12559f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12569f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12579f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12589f05027cSWill Deacon	  the two writes.
12599f05027cSWill Deacon
1260a672e99bSWill Deaconconfig ARM_ERRATA_742231
1261a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1262a672e99bSWill Deacon	depends on CPU_V7 && SMP
1263a672e99bSWill Deacon	help
1264a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1265a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1266a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1267a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1268a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1269a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1270a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1271a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1272a672e99bSWill Deacon	  capabilities of the processor.
1273a672e99bSWill Deacon
12749e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1275fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12762839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12779e65582aSSantosh Shilimkar	help
12789e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12799e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12809e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12819e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12829e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12839e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12849e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12852839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1286cdf357f1SWill Deacon
1287cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1288cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1289e66dc745SDave Martin	depends on CPU_V7
1290cdf357f1SWill Deacon	help
1291cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1292cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1293cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1294cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1295cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1296cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1297cdf357f1SWill Deacon	  entries regardless of the ASID.
1298475d92fcSWill Deacon
12991f0090a1SRussell Kingconfig PL310_ERRATA_727915
1300fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13011f0090a1SRussell King	depends on CACHE_L2X0
13021f0090a1SRussell King	help
13031f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13041f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13051f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13061f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13071f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13081f0090a1SRussell King	  Invalidate by Way operation.
13091f0090a1SRussell King
1310475d92fcSWill Deaconconfig ARM_ERRATA_743622
1311475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1312475d92fcSWill Deacon	depends on CPU_V7
1313475d92fcSWill Deacon	help
1314475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1315efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1316475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1317475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1318475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1319475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1320475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1321475d92fcSWill Deacon	  processor.
1322475d92fcSWill Deacon
13239a27c27cSWill Deaconconfig ARM_ERRATA_751472
13249a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1325ba90c516SDave Martin	depends on CPU_V7
13269a27c27cSWill Deacon	help
13279a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13289a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13299a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13309a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13319a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13329a27c27cSWill Deacon
1333fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1334fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1335885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1336885028e4SSrinidhi Kasagar	help
1337885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1338885028e4SSrinidhi Kasagar
1339885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1340885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1341885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1342885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1343885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1344885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1345885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1346885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1347885028e4SSrinidhi Kasagar
1348fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1349fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1350fcbdc5feSWill Deacon	depends on CPU_V7
1351fcbdc5feSWill Deacon	help
1352fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1353fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1354fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1355fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1356fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1357fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1358fcbdc5feSWill Deacon
13595dab26afSWill Deaconconfig ARM_ERRATA_754327
13605dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13615dab26afSWill Deacon	depends on CPU_V7 && SMP
13625dab26afSWill Deacon	help
13635dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13645dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13655dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13665dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13675dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13685dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13695dab26afSWill Deacon
1370145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1371145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1372145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1373145e10e1SCatalin Marinas	help
1374145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1375145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1376145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1377145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1378145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1379145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1380145e10e1SCatalin Marinas	  is not affected.
1381145e10e1SCatalin Marinas
1382f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1383f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1384f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1385f630c1bdSWill Deacon	help
1386f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1387f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1388f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1389f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1390f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1391f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1392f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1393f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1394f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1395f630c1bdSWill Deacon
139611ed0ba1SWill Deaconconfig PL310_ERRATA_769419
139711ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
139811ed0ba1SWill Deacon	depends on CACHE_L2X0
139911ed0ba1SWill Deacon	help
140011ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
140111ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
140211ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
140311ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
140411ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
140511ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
140611ed0ba1SWill Deacon	  explicitly.
140711ed0ba1SWill Deacon
14081da177e4SLinus Torvaldsendmenu
14091da177e4SLinus Torvalds
14101da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14111da177e4SLinus Torvalds
14121da177e4SLinus Torvaldsmenu "Bus support"
14131da177e4SLinus Torvalds
14141da177e4SLinus Torvaldsconfig ARM_AMBA
14151da177e4SLinus Torvalds	bool
14161da177e4SLinus Torvalds
14171da177e4SLinus Torvaldsconfig ISA
14181da177e4SLinus Torvalds	bool
14191da177e4SLinus Torvalds	help
14201da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14211da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14221da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14231da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14241da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14251da177e4SLinus Torvalds
1426065909b9SRussell King# Select ISA DMA controller support
14271da177e4SLinus Torvaldsconfig ISA_DMA
14281da177e4SLinus Torvalds	bool
1429065909b9SRussell King	select ISA_DMA_API
14301da177e4SLinus Torvalds
1431065909b9SRussell King# Select ISA DMA interface
14325cae841bSAl Viroconfig ISA_DMA_API
14335cae841bSAl Viro	bool
14345cae841bSAl Viro
14351da177e4SLinus Torvaldsconfig PCI
14360b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14371da177e4SLinus Torvalds	help
14381da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14391da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14401da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14411da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14421da177e4SLinus Torvalds
144352882173SAnton Vorontsovconfig PCI_DOMAINS
144452882173SAnton Vorontsov	bool
144552882173SAnton Vorontsov	depends on PCI
144652882173SAnton Vorontsov
1447b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1448b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1449b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1450b080ac8aSMarcelo Roberto Jimenez	help
1451b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1452b080ac8aSMarcelo Roberto Jimenez
145336e23590SMatthew Wilcoxconfig PCI_SYSCALL
145436e23590SMatthew Wilcox	def_bool PCI
145536e23590SMatthew Wilcox
14561da177e4SLinus Torvalds# Select the host bridge type
14571da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14581da177e4SLinus Torvalds	bool
14591da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14601da177e4SLinus Torvalds	default y
14611da177e4SLinus Torvalds
1462a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1463a0113a99SMike Rapoport	bool
1464a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1465a0113a99SMike Rapoport	default y
1466a0113a99SMike Rapoport	select DMABOUNCE
1467a0113a99SMike Rapoport
14681da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14691da177e4SLinus Torvalds
14701da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14711da177e4SLinus Torvalds
14721da177e4SLinus Torvaldsendmenu
14731da177e4SLinus Torvalds
14741da177e4SLinus Torvaldsmenu "Kernel Features"
14751da177e4SLinus Torvalds
14760567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14770567a0c0SKevin Hilman
14783b55658aSDave Martinconfig HAVE_SMP
14793b55658aSDave Martin	bool
14803b55658aSDave Martin	help
14813b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14823b55658aSDave Martin	  capable CPU.
14833b55658aSDave Martin
14843b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14853b55658aSDave Martin	  options available to the user for configuration.
14863b55658aSDave Martin
14871da177e4SLinus Torvaldsconfig SMP
1488bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1489fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1490bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14913b55658aSDave Martin	depends on HAVE_SMP
14929934ebb8SArnd Bergmann	depends on MMU
1493f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
149489c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14951da177e4SLinus Torvalds	help
14961da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14971da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14981da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14991da177e4SLinus Torvalds
15001da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15011da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15021da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15031da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15041da177e4SLinus Torvalds	  run faster if you say N here.
15051da177e4SLinus Torvalds
1506395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15071da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
150850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15091da177e4SLinus Torvalds
15101da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15111da177e4SLinus Torvalds
1512f00ec48fSRussell Kingconfig SMP_ON_UP
1513f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1514f00ec48fSRussell King	depends on EXPERIMENTAL
15154d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1516f00ec48fSRussell King	default y
1517f00ec48fSRussell King	help
1518f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1519f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1520f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1521f00ec48fSRussell King	  savings.
1522f00ec48fSRussell King
1523f00ec48fSRussell King	  If you don't know what to do here, say Y.
1524f00ec48fSRussell King
1525c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1526c9018aabSVincent Guittot	bool "Support cpu topology definition"
1527c9018aabSVincent Guittot	depends on SMP && CPU_V7
1528c9018aabSVincent Guittot	default y
1529c9018aabSVincent Guittot	help
1530c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1531c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1532c9018aabSVincent Guittot	  topology of an ARM System.
1533c9018aabSVincent Guittot
1534c9018aabSVincent Guittotconfig SCHED_MC
1535c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1536c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1537c9018aabSVincent Guittot	help
1538c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1539c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1540c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1541c9018aabSVincent Guittot
1542c9018aabSVincent Guittotconfig SCHED_SMT
1543c9018aabSVincent Guittot	bool "SMT scheduler support"
1544c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1545c9018aabSVincent Guittot	help
1546c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1547c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1548c9018aabSVincent Guittot	  places. If unsure say N here.
1549c9018aabSVincent Guittot
1550a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1551a8cbcd92SRussell King	bool
1552a8cbcd92SRussell King	help
1553a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1554a8cbcd92SRussell King
1555f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1556f32f4ce2SRussell King	bool
1557f32f4ce2SRussell King	depends on SMP
155815095bb0SRussell King	select TICK_ONESHOT
1559f32f4ce2SRussell King	help
1560f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1561f32f4ce2SRussell King
15628d5796d2SLennert Buytenhekchoice
15638d5796d2SLennert Buytenhek	prompt "Memory split"
15648d5796d2SLennert Buytenhek	default VMSPLIT_3G
15658d5796d2SLennert Buytenhek	help
15668d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15678d5796d2SLennert Buytenhek
15688d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15698d5796d2SLennert Buytenhek	  option alone!
15708d5796d2SLennert Buytenhek
15718d5796d2SLennert Buytenhek	config VMSPLIT_3G
15728d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15738d5796d2SLennert Buytenhek	config VMSPLIT_2G
15748d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15758d5796d2SLennert Buytenhek	config VMSPLIT_1G
15768d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15778d5796d2SLennert Buytenhekendchoice
15788d5796d2SLennert Buytenhek
15798d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15808d5796d2SLennert Buytenhek	hex
15818d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15828d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15838d5796d2SLennert Buytenhek	default 0xC0000000
15848d5796d2SLennert Buytenhek
15851da177e4SLinus Torvaldsconfig NR_CPUS
15861da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15871da177e4SLinus Torvalds	range 2 32
15881da177e4SLinus Torvalds	depends on SMP
15891da177e4SLinus Torvalds	default "4"
15901da177e4SLinus Torvalds
1591a054a811SRussell Kingconfig HOTPLUG_CPU
1592a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1593a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1594a054a811SRussell King	help
1595a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1596a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1597a054a811SRussell King
159837ee16aeSRussell Kingconfig LOCAL_TIMERS
159937ee16aeSRussell King	bool "Use local timer interrupts"
1600971acb9bSRussell King	depends on SMP
160137ee16aeSRussell King	default y
160230d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
160337ee16aeSRussell King	help
160437ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
160537ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
160637ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
160737ee16aeSRussell King	  "thundering herd" at every timer tick.
160837ee16aeSRussell King
160944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
161044986ab0SPeter De Schrijver (NVIDIA)	int
16113dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
161270227a45SPhilippe Langlais	default 355 if ARCH_U8500
16139a01ec30SPaul Parsons	default 264 if MACH_H4700
161444986ab0SPeter De Schrijver (NVIDIA)	default 0
161544986ab0SPeter De Schrijver (NVIDIA)	help
161644986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
161744986ab0SPeter De Schrijver (NVIDIA)
161844986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
161944986ab0SPeter De Schrijver (NVIDIA)
1620d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16211da177e4SLinus Torvalds
1622f8065813SRussell Kingconfig HZ
1623f8065813SRussell King	int
1624b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1625a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1626bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16275248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16285da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1629f8065813SRussell King	default 100
1630f8065813SRussell King
163116c79651SCatalin Marinasconfig THUMB2_KERNEL
16324a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1633e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
163416c79651SCatalin Marinas	select AEABI
163516c79651SCatalin Marinas	select ARM_ASM_UNIFIED
163689bace65SArnd Bergmann	select ARM_UNWIND
163716c79651SCatalin Marinas	help
163816c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
163916c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
164016c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
164116c79651SCatalin Marinas
164216c79651SCatalin Marinas	  If unsure, say N.
164316c79651SCatalin Marinas
16446f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16456f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16466f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16476f685c5cSDave Martin	default y
16486f685c5cSDave Martin	help
16496f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16506f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16516f685c5cSDave Martin	  branch instructions.
16526f685c5cSDave Martin
16536f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16546f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16556f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16566f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16576f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16586f685c5cSDave Martin	  support.
16596f685c5cSDave Martin
16606f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16616f685c5cSDave Martin	  relocation" error when loading some modules.
16626f685c5cSDave Martin
16636f685c5cSDave Martin	  Until fixed tools are available, passing
16646f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16656f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16666f685c5cSDave Martin	  stack usage in some cases.
16676f685c5cSDave Martin
16686f685c5cSDave Martin	  The problem is described in more detail at:
16696f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16706f685c5cSDave Martin
16716f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16726f685c5cSDave Martin
16736f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16746f685c5cSDave Martin
16750becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16760becb088SCatalin Marinas	bool
16770becb088SCatalin Marinas
1678704bdda0SNicolas Pitreconfig AEABI
1679704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1680704bdda0SNicolas Pitre	help
1681704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1682704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1683704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1684704bdda0SNicolas Pitre
1685704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1686704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1687704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1688704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1689704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1690704bdda0SNicolas Pitre
1691704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1692704bdda0SNicolas Pitre
16936c90c872SNicolas Pitreconfig OABI_COMPAT
1694a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16959bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16966c90c872SNicolas Pitre	default y
16976c90c872SNicolas Pitre	help
16986c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16996c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17006c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17016c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17026c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17036c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17046c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17056c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17066c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17076c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17086c90c872SNicolas Pitre	  at all). If in doubt say Y.
17096c90c872SNicolas Pitre
1710eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1711e80d6a24SMel Gorman	bool
1712e80d6a24SMel Gorman
171305944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
171405944d74SRussell King	bool
171505944d74SRussell King
171607a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
171707a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
171807a2f737SRussell King
171905944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1720be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1721c80d79d7SYasunori Goto
17227b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17237b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17247b7bf499SWill Deacon
1725053a96caSNicolas Pitreconfig HIGHMEM
1726e8db89a2SRussell King	bool "High Memory Support"
1727e8db89a2SRussell King	depends on MMU
1728053a96caSNicolas Pitre	help
1729053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1730053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1731053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1732053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1733053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1734053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1735053a96caSNicolas Pitre
1736053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1737053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1738053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1739053a96caSNicolas Pitre
1740053a96caSNicolas Pitre	  If unsure, say n.
1741053a96caSNicolas Pitre
174265cec8e3SRussell Kingconfig HIGHPTE
174365cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
174465cec8e3SRussell King	depends on HIGHMEM
174565cec8e3SRussell King
17461b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17471b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1748fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17491b8873a0SJamie Iles	default y
17501b8873a0SJamie Iles	help
17511b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17521b8873a0SJamie Iles	  disabled, perf events will use software events only.
17531b8873a0SJamie Iles
17543f22ab27SDave Hansensource "mm/Kconfig"
17553f22ab27SDave Hansen
1756c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1757c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1758c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1759c1b2d970SMagnus Damm	default "9" if SA1111
1760c1b2d970SMagnus Damm	default "11"
1761c1b2d970SMagnus Damm	help
1762c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1763c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1764c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1765c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1766c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1767c1b2d970SMagnus Damm	  increase this value.
1768c1b2d970SMagnus Damm
1769c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1770c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1771c1b2d970SMagnus Damm
17721da177e4SLinus Torvaldsconfig LEDS
17731da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1774e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17758c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17761da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17771da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
177873a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
177925329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1780ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17811da177e4SLinus Torvalds	help
17821da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17831da177e4SLinus Torvalds	  to provide useful information about your current system status.
17841da177e4SLinus Torvalds
17851da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17861da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17871da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17881da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17891da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17901da177e4SLinus Torvalds	  system, but the driver will do nothing.
17911da177e4SLinus Torvalds
17921da177e4SLinus Torvaldsconfig LEDS_TIMER
17931da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1794eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1795eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17961da177e4SLinus Torvalds	depends on LEDS
17970567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17981da177e4SLinus Torvalds	default y if ARCH_EBSA110
17991da177e4SLinus Torvalds	help
18001da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18011da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18021da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18031da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18041da177e4SLinus Torvalds	  debugging unstable kernels.
18051da177e4SLinus Torvalds
18061da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18071da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18081da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18091da177e4SLinus Torvalds
18101da177e4SLinus Torvaldsconfig LEDS_CPU
18111da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1812eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1813eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1814eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18151da177e4SLinus Torvalds	depends on LEDS
18161da177e4SLinus Torvalds	help
18171da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18181da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18191da177e4SLinus Torvalds	  is not currently executing.
18201da177e4SLinus Torvalds
18211da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18221da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18231da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18241da177e4SLinus Torvalds
18251da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18261da177e4SLinus Torvalds	bool
1827f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18281da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1829e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18301da177e4SLinus Torvalds	help
18311da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18321da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18331da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18341da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18351da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18361da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18371da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18381da177e4SLinus Torvalds
183939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
184039ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
184139ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
184239ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
184339ec58f3SLennert Buytenhek	help
184439ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
184539ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
184639ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
184739ec58f3SLennert Buytenhek
184839ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
184939ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
185039ec58f3SLennert Buytenhek	  such copy operations with large buffers.
185139ec58f3SLennert Buytenhek
185239ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
185339ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
185439ec58f3SLennert Buytenhek
185570c70d97SNicolas Pitreconfig SECCOMP
185670c70d97SNicolas Pitre	bool
185770c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
185870c70d97SNicolas Pitre	---help---
185970c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
186070c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
186170c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
186270c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
186370c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
186470c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
186570c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
186670c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
186770c70d97SNicolas Pitre	  defined by each seccomp mode.
186870c70d97SNicolas Pitre
1869c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1870c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18714a50bfe3SRussell King	depends on EXPERIMENTAL
1872c743f380SNicolas Pitre	help
1873c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1874c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1875c743f380SNicolas Pitre	  the stack just before the return address, and validates
1876c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1877c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1878c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1879c743f380SNicolas Pitre	  neutralized via a kernel panic.
1880c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1881c743f380SNicolas Pitre
188273a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
188373a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
188473a65b3fSUwe Kleine-König	help
188573a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
188673a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
188773a65b3fSUwe Kleine-König
18881da177e4SLinus Torvaldsendmenu
18891da177e4SLinus Torvalds
18901da177e4SLinus Torvaldsmenu "Boot options"
18911da177e4SLinus Torvalds
18929eb8f674SGrant Likelyconfig USE_OF
18939eb8f674SGrant Likely	bool "Flattened Device Tree support"
18949eb8f674SGrant Likely	select OF
18959eb8f674SGrant Likely	select OF_EARLY_FLATTREE
189608a543adSGrant Likely	select IRQ_DOMAIN
18979eb8f674SGrant Likely	help
18989eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18999eb8f674SGrant Likely
19001da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19011da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19021da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19031da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19041da177e4SLinus Torvalds	default "0"
19051da177e4SLinus Torvalds	help
19061da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19071da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19081da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19091da177e4SLinus Torvalds	  value in their defconfig file.
19101da177e4SLinus Torvalds
19111da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19121da177e4SLinus Torvalds
19131da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19141da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19151da177e4SLinus Torvalds	default "0"
19161da177e4SLinus Torvalds	help
1917f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1918f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1919f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1920f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1921f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1922f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19231da177e4SLinus Torvalds
19241da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19251da177e4SLinus Torvalds
19261da177e4SLinus Torvaldsconfig ZBOOT_ROM
19271da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19281da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19291da177e4SLinus Torvalds	help
19301da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19311da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19321da177e4SLinus Torvalds
1933090ab3ffSSimon Hormanchoice
1934090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1935090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1936090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1937090ab3ffSSimon Horman	help
1938090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1939090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1940090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1941090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1942090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1943090ab3ffSSimon Horman	  rest the kernel image to RAM.
1944090ab3ffSSimon Horman
1945090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1946090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1947090ab3ffSSimon Horman	help
1948090ab3ffSSimon Horman	  Do not load image from SD or MMC
1949090ab3ffSSimon Horman
1950f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1951f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1952f45b1149SSimon Horman	help
1953090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1954090ab3ffSSimon Horman
1955090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1956090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1957090ab3ffSSimon Horman	help
1958090ab3ffSSimon Horman	  Load image from SDHI hardware block
1959090ab3ffSSimon Horman
1960090ab3ffSSimon Hormanendchoice
1961f45b1149SSimon Horman
1962e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1963e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1964e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1965e2a6a3aaSJohn Bonesio	help
1966e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1967e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1968e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1969e2a6a3aaSJohn Bonesio
1970e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1971e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1972e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1973e2a6a3aaSJohn Bonesio
1974e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1975e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1976e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1977e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1978e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1979e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1980e2a6a3aaSJohn Bonesio	  to this option.
1981e2a6a3aaSJohn Bonesio
1982b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1983b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1984b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1985b90b9a38SNicolas Pitre	help
1986b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1987b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1988b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1989b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1990b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1991b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1992b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1993b90b9a38SNicolas Pitre
19941da177e4SLinus Torvaldsconfig CMDLINE
19951da177e4SLinus Torvalds	string "Default kernel command string"
19961da177e4SLinus Torvalds	default ""
19971da177e4SLinus Torvalds	help
19981da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19991da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20001da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20011da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20021da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20031da177e4SLinus Torvalds
20044394c124SVictor Boiviechoice
20054394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20064394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20074394c124SVictor Boivie
20084394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20094394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20104394c124SVictor Boivie	help
20114394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20124394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20134394c124SVictor Boivie	  string provided in CMDLINE will be used.
20144394c124SVictor Boivie
20154394c124SVictor Boivieconfig CMDLINE_EXTEND
20164394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20174394c124SVictor Boivie	help
20184394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20194394c124SVictor Boivie	  appended to the default kernel command string.
20204394c124SVictor Boivie
202192d2040dSAlexander Hollerconfig CMDLINE_FORCE
202292d2040dSAlexander Holler	bool "Always use the default kernel command string"
202392d2040dSAlexander Holler	help
202492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
202592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
202692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
202792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20284394c124SVictor Boivieendchoice
202992d2040dSAlexander Holler
20301da177e4SLinus Torvaldsconfig XIP_KERNEL
20311da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2032497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20331da177e4SLinus Torvalds	help
20341da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20351da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20361da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20371da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20381da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20391da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20401da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20411da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20421da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20431da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20441da177e4SLinus Torvalds
20451da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20461da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20471da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20481da177e4SLinus Torvalds
20491da177e4SLinus Torvalds	  If unsure, say N.
20501da177e4SLinus Torvalds
20511da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20521da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20531da177e4SLinus Torvalds	depends on XIP_KERNEL
20541da177e4SLinus Torvalds	default "0x00080000"
20551da177e4SLinus Torvalds	help
20561da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20571da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20581da177e4SLinus Torvalds	  own flash usage.
20591da177e4SLinus Torvalds
2060c587e4a6SRichard Purdieconfig KEXEC
2061c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
206202b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2063c587e4a6SRichard Purdie	help
2064c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2065c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
206601dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2067c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2068c587e4a6SRichard Purdie
2069c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2070c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2071c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2072c587e4a6SRichard Purdie	  support.
2073c587e4a6SRichard Purdie
20744cd9d6f7SRichard Purdieconfig ATAGS_PROC
20754cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2076b98d7291SUli Luckas	depends on KEXEC
2077b98d7291SUli Luckas	default y
20784cd9d6f7SRichard Purdie	help
20794cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20804cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20814cd9d6f7SRichard Purdie
2082cb5d39b3SMika Westerbergconfig CRASH_DUMP
2083cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2084cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2085cb5d39b3SMika Westerberg	help
2086cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2087cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2088cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2089cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2090cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2091cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2092cb5d39b3SMika Westerberg
2093cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2094cb5d39b3SMika Westerberg
2095e69edc79SEric Miaoconfig AUTO_ZRELADDR
2096e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2097e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2098e69edc79SEric Miao	help
2099e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2100e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2101e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2102e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2103e69edc79SEric Miao	  from start of memory.
2104e69edc79SEric Miao
21051da177e4SLinus Torvaldsendmenu
21061da177e4SLinus Torvalds
2107ac9d7efcSRussell Kingmenu "CPU Power Management"
21081da177e4SLinus Torvalds
210989c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21121da177e4SLinus Torvalds
211364f102b6SYong Shenconfig CPU_FREQ_IMX
211464f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
211564f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
211664f102b6SYong Shen	help
211764f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
211864f102b6SYong Shen
21191da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21201da177e4SLinus Torvalds	bool
21211da177e4SLinus Torvalds
21221da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21231da177e4SLinus Torvalds	bool
21241da177e4SLinus Torvalds
21251da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21261da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21271da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21281da177e4SLinus Torvalds	default y
21291da177e4SLinus Torvalds	help
21301da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21311da177e4SLinus Torvalds
21321da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvalds	  If in doubt, say Y.
21351da177e4SLinus Torvalds
21369e2697ffSRussell Kingconfig CPU_FREQ_PXA
21379e2697ffSRussell King	bool
21389e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21399e2697ffSRussell King	default y
2140ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21419e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21429e2697ffSRussell King
21439d56c02aSBen Dooksconfig CPU_FREQ_S3C
21449d56c02aSBen Dooks	bool
21459d56c02aSBen Dooks	help
21469d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21479d56c02aSBen Dooks
21489d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21494a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2150b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21519d56c02aSBen Dooks	select CPU_FREQ_S3C
21529d56c02aSBen Dooks	help
21539d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21549d56c02aSBen Dooks	  of CPUs.
21559d56c02aSBen Dooks
21569d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21579d56c02aSBen Dooks
21589d56c02aSBen Dooks	  If in doubt, say N.
21599d56c02aSBen Dooks
21609d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21614a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21629d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21639d56c02aSBen Dooks	help
21649d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21659d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21669d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21679d56c02aSBen Dooks
21689d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21699d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21709d56c02aSBen Dooks
21719d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21729d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21739d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21749d56c02aSBen Dooks	help
21759d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21769d56c02aSBen Dooks
21779d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21789d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21799d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21809d56c02aSBen Dooks	help
21819d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21829d56c02aSBen Dooks
2183e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2184e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2185e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2186e6d197a6SBen Dooks	help
2187e6d197a6SBen Dooks	  Export status information via debugfs.
2188e6d197a6SBen Dooks
21891da177e4SLinus Torvaldsendif
21901da177e4SLinus Torvalds
2191ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2192ac9d7efcSRussell King
2193ac9d7efcSRussell Kingendmenu
2194ac9d7efcSRussell King
21951da177e4SLinus Torvaldsmenu "Floating point emulation"
21961da177e4SLinus Torvalds
21971da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21981da177e4SLinus Torvalds
21991da177e4SLinus Torvaldsconfig FPE_NWFPE
22001da177e4SLinus Torvalds	bool "NWFPE math emulation"
2201593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22021da177e4SLinus Torvalds	---help---
22031da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22041da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22051da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22061da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22091da177e4SLinus Torvalds	  early in the bootup.
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22121da177e4SLinus Torvalds	bool "Support extended precision"
2213bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22141da177e4SLinus Torvalds	help
22151da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22161da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22171da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22181da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22191da177e4SLinus Torvalds	  floating point emulator without any good reason.
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvalds	  You almost surely want to say N here.
22221da177e4SLinus Torvalds
22231da177e4SLinus Torvaldsconfig FPE_FASTFPE
22241da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22258993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22261da177e4SLinus Torvalds	---help---
22271da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22281da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22291da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22301da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22311da177e4SLinus Torvalds
22321da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22331da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22341da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22351da177e4SLinus Torvalds	  choose NWFPE.
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsconfig VFP
22381da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2239e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22401da177e4SLinus Torvalds	help
22411da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22421da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22431da177e4SLinus Torvalds
22441da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22451da177e4SLinus Torvalds	  release notes and additional status information.
22461da177e4SLinus Torvalds
22471da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22481da177e4SLinus Torvalds
224925ebee02SCatalin Marinasconfig VFPv3
225025ebee02SCatalin Marinas	bool
225125ebee02SCatalin Marinas	depends on VFP
225225ebee02SCatalin Marinas	default y if CPU_V7
225325ebee02SCatalin Marinas
2254b5872db4SCatalin Marinasconfig NEON
2255b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2256b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2257b5872db4SCatalin Marinas	help
2258b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2259b5872db4SCatalin Marinas	  Extension.
2260b5872db4SCatalin Marinas
22611da177e4SLinus Torvaldsendmenu
22621da177e4SLinus Torvalds
22631da177e4SLinus Torvaldsmenu "Userspace binary formats"
22641da177e4SLinus Torvalds
22651da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22661da177e4SLinus Torvalds
22671da177e4SLinus Torvaldsconfig ARTHUR
22681da177e4SLinus Torvalds	tristate "RISC OS personality"
2269704bdda0SNicolas Pitre	depends on !AEABI
22701da177e4SLinus Torvalds	help
22711da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22721da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22731da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22741da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22751da177e4SLinus Torvalds	  will be called arthur).
22761da177e4SLinus Torvalds
22771da177e4SLinus Torvaldsendmenu
22781da177e4SLinus Torvalds
22791da177e4SLinus Torvaldsmenu "Power management options"
22801da177e4SLinus Torvalds
2281eceab4acSRussell Kingsource "kernel/power/Kconfig"
22821da177e4SLinus Torvalds
2283f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22846b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
22856a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22866a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2287f4cb5700SJohannes Berg	def_bool y
2288f4cb5700SJohannes Berg
228915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
229015e0d9e3SArnd Bergmann	def_bool PM_SLEEP
229115e0d9e3SArnd Bergmann
22921da177e4SLinus Torvaldsendmenu
22931da177e4SLinus Torvalds
2294d5950b43SSam Ravnborgsource "net/Kconfig"
2295d5950b43SSam Ravnborg
2296ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22971da177e4SLinus Torvalds
22981da177e4SLinus Torvaldssource "fs/Kconfig"
22991da177e4SLinus Torvalds
23001da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23011da177e4SLinus Torvalds
23021da177e4SLinus Torvaldssource "security/Kconfig"
23031da177e4SLinus Torvalds
23041da177e4SLinus Torvaldssource "crypto/Kconfig"
23051da177e4SLinus Torvalds
23061da177e4SLinus Torvaldssource "lib/Kconfig"
2307