xref: /linux/arch/arm/Kconfig (revision ec9653b8476bf526dde7bdefbc2be6b7aaa34db7)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9e092705bSMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if MMU
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
42d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
431fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
44e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
45e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4684ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
473d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
483d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
498c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
508c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
51b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
521da177e4SLinus Torvalds	help
531da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
54f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
551da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
561da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
571da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
581da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
591da177e4SLinus Torvalds
6074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6174facffeSRussell King	bool
6274facffeSRussell King
634ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	bool
654ce63fcdSMarek Szyprowski
664ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
674ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
684ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
694ce63fcdSMarek Szyprowski	bool
704ce63fcdSMarek Szyprowski
711a189b97SRussell Kingconfig HAVE_PWM
721a189b97SRussell King	bool
731a189b97SRussell King
740b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
750b05da72SHans Ulli Kroll	bool
760b05da72SHans Ulli Kroll
7775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7875e7153aSRalf Baechle	bool
7975e7153aSRalf Baechle
800a938b97SDavid Brownellconfig GENERIC_GPIO
810a938b97SDavid Brownell	bool
820a938b97SDavid Brownell
83bc581770SLinus Walleijconfig HAVE_TCM
84bc581770SLinus Walleij	bool
85bc581770SLinus Walleij	select GENERIC_ALLOCATOR
86bc581770SLinus Walleij
87e119bfffSRussell Kingconfig HAVE_PROC_CPU
88e119bfffSRussell King	bool
89e119bfffSRussell King
905ea81769SAl Viroconfig NO_IOPORT
915ea81769SAl Viro	bool
925ea81769SAl Viro
931da177e4SLinus Torvaldsconfig EISA
941da177e4SLinus Torvalds	bool
951da177e4SLinus Torvalds	---help---
961da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
971da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1001da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1011da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1021da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds	  Otherwise, say N.
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvaldsconfig SBUS
1091da177e4SLinus Torvalds	bool
1101da177e4SLinus Torvalds
111f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
112f16fb1ecSRussell King	bool
113f16fb1ecSRussell King	default y
114f16fb1ecSRussell King
115f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
116f76e9154SNicolas Pitre	bool
117f76e9154SNicolas Pitre	depends on !SMP
118f76e9154SNicolas Pitre	default y
119f76e9154SNicolas Pitre
120f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
121f16fb1ecSRussell King	bool
122f16fb1ecSRussell King	default y
123f16fb1ecSRussell King
1247ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1257ad1bcb2SRussell King	bool
1267ad1bcb2SRussell King	default y
1277ad1bcb2SRussell King
1281da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1291da177e4SLinus Torvalds	bool
1301da177e4SLinus Torvalds	default y
1311da177e4SLinus Torvalds
1321da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1331da177e4SLinus Torvalds	bool
1341da177e4SLinus Torvalds
135f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
136f0d1b0b3SDavid Howells	bool
137f0d1b0b3SDavid Howells
138f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
139f0d1b0b3SDavid Howells	bool
140f0d1b0b3SDavid Howells
14189c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14289c52ed4SBen Dooks	bool
14389c52ed4SBen Dooks	help
14489c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14589c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14689c52ed4SBen Dooks	  it.
14789c52ed4SBen Dooks
148b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
149b89c3b16SAkinobu Mita	bool
150b89c3b16SAkinobu Mita	default y
151b89c3b16SAkinobu Mita
1521da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1531da177e4SLinus Torvalds	bool
1541da177e4SLinus Torvalds	default y
1551da177e4SLinus Torvalds
156a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
157a08b6b79Sviro@ZenIV.linux.org.uk	bool
158a08b6b79Sviro@ZenIV.linux.org.uk
1595ac6da66SChristoph Lameterconfig ZONE_DMA
1605ac6da66SChristoph Lameter	bool
1615ac6da66SChristoph Lameter
162ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
163ccd7ab7fSFUJITA Tomonori       def_bool y
164ccd7ab7fSFUJITA Tomonori
16558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16658af4a24SRob Herring	bool
16758af4a24SRob Herring
1681da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1691da177e4SLinus Torvalds	bool
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvaldsconfig FIQ
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds
17413a5045dSRob Herringconfig NEED_RET_TO_USER
17513a5045dSRob Herring	bool
17613a5045dSRob Herring
177034d2f5aSAl Viroconfig ARCH_MTD_XIP
178034d2f5aSAl Viro	bool
179034d2f5aSAl Viro
180c760fc19SHyok S. Choiconfig VECTORS_BASE
181c760fc19SHyok S. Choi	hex
1826afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
183c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
184c760fc19SHyok S. Choi	default 0x00000000
185c760fc19SHyok S. Choi	help
186c760fc19SHyok S. Choi	  The base address of exception vectors.
187c760fc19SHyok S. Choi
188dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
189c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
190c1becedcSRussell King	default y
191b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
192dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
193dc21af99SRussell King	help
194111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
195111e9a5cSRussell King	  boot and module load time according to the position of the
196111e9a5cSRussell King	  kernel in system memory.
197dc21af99SRussell King
198111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
199daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
200dc21af99SRussell King
201c1becedcSRussell King	  Only disable this option if you know that you do not require
202c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
203c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
204c1becedcSRussell King
205c334bc15SRob Herringconfig NEED_MACH_IO_H
206c334bc15SRob Herring	bool
207c334bc15SRob Herring	help
208c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
209c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
210c334bc15SRob Herring	  be avoided when possible.
211c334bc15SRob Herring
2120cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2131b9f95f8SNicolas Pitre	bool
214111e9a5cSRussell King	help
2150cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2160cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2170cdc8b92SNicolas Pitre	  be avoided when possible.
2181b9f95f8SNicolas Pitre
2191b9f95f8SNicolas Pitreconfig PHYS_OFFSET
220974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2210cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
222974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2231b9f95f8SNicolas Pitre	help
2241b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2251b9f95f8SNicolas Pitre	  location of main memory in your system.
226cada3c08SRussell King
22787e040b6SSimon Glassconfig GENERIC_BUG
22887e040b6SSimon Glass	def_bool y
22987e040b6SSimon Glass	depends on BUG
23087e040b6SSimon Glass
2311da177e4SLinus Torvaldssource "init/Kconfig"
2321da177e4SLinus Torvalds
233dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
234dc52ddc0SMatt Helsley
2351da177e4SLinus Torvaldsmenu "System Type"
2361da177e4SLinus Torvalds
2373c427975SHyok S. Choiconfig MMU
2383c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2393c427975SHyok S. Choi	default y
2403c427975SHyok S. Choi	help
2413c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2423c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2433c427975SHyok S. Choi
244ccf50e23SRussell King#
245ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
246ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
247ccf50e23SRussell King#
2481da177e4SLinus Torvaldschoice
2491da177e4SLinus Torvalds	prompt "ARM system type"
2506a0e2430SCatalin Marinas	default ARCH_VERSATILE
2511da177e4SLinus Torvalds
25266314223SDinh Nguyenconfig ARCH_SOCFPGA
25366314223SDinh Nguyen	bool "Altera SOCFPGA family"
25466314223SDinh Nguyen	select ARCH_WANT_OPTIONAL_GPIOLIB
25566314223SDinh Nguyen	select ARM_AMBA
25666314223SDinh Nguyen	select ARM_GIC
25766314223SDinh Nguyen	select CACHE_L2X0
25866314223SDinh Nguyen	select CLKDEV_LOOKUP
25966314223SDinh Nguyen	select COMMON_CLK
26066314223SDinh Nguyen	select CPU_V7
26166314223SDinh Nguyen	select DW_APB_TIMER
26266314223SDinh Nguyen	select DW_APB_TIMER_OF
26366314223SDinh Nguyen	select GENERIC_CLOCKEVENTS
26466314223SDinh Nguyen	select GPIO_PL061 if GPIOLIB
26566314223SDinh Nguyen	select HAVE_ARM_SCU
26666314223SDinh Nguyen	select SPARSE_IRQ
26766314223SDinh Nguyen	select USE_OF
26866314223SDinh Nguyen	help
26966314223SDinh Nguyen	  This enables support for Altera SOCFPGA Cyclone V platform
27066314223SDinh Nguyen
2714af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2724af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2734af6fee1SDeepak Saxena	select ARM_AMBA
27489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
275a613163dSLinus Walleij	select COMMON_CLK
276a613163dSLinus Walleij	select CLK_VERSATILE
2779904f793SLinus Walleij	select HAVE_TCM
278c5a0adb5SRussell King	select ICST
27913edd86dSRussell King	select GENERIC_CLOCKEVENTS
280f4b8b319SRussell King	select PLAT_VERSATILE
281c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
282c334bc15SRob Herring	select NEED_MACH_IO_H
2830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
284695436e3SLinus Walleij	select SPARSE_IRQ
2853108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2864af6fee1SDeepak Saxena	help
2874af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2884af6fee1SDeepak Saxena
2894af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2904af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2914af6fee1SDeepak Saxena	select ARM_AMBA
2926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
293aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
294c5a0adb5SRussell King	select ICST
295ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
296eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
297f4b8b319SRussell King	select PLAT_VERSATILE
29856a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
2993cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
300e3887714SRussell King	select ARM_TIMER_SP804
301b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3020cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3034af6fee1SDeepak Saxena	help
3044af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3054af6fee1SDeepak Saxena
3064af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3074af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3084af6fee1SDeepak Saxena	select ARM_AMBA
3094af6fee1SDeepak Saxena	select ARM_VIC
3106d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
311aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
312c5a0adb5SRussell King	select ICST
31389df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
314bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3159b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
316f4b8b319SRussell King	select PLAT_VERSATILE
31756a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3183414ba8cSRussell King	select PLAT_VERSATILE_CLCD
319c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
320e3887714SRussell King	select ARM_TIMER_SP804
3214af6fee1SDeepak Saxena	help
3224af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3234af6fee1SDeepak Saxena
324ceade897SRussell Kingconfig ARCH_VEXPRESS
325ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
326ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
327ceade897SRussell King	select ARM_AMBA
328ceade897SRussell King	select ARM_TIMER_SP804
3296d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
330d1b8a775SPawel Moll	select COMMON_CLK
331ceade897SRussell King	select GENERIC_CLOCKEVENTS
332ceade897SRussell King	select HAVE_CLK
33395c34f83SNick Bowler	select HAVE_PATA_PLATFORM
334ceade897SRussell King	select ICST
335ba81f502SRussell King	select NO_IOPORT
336ceade897SRussell King	select PLAT_VERSATILE
3370fb44b91SRussell King	select PLAT_VERSATILE_CLCD
338b2a54ff0SPawel Moll	select REGULATOR_FIXED_VOLTAGE if REGULATOR
339ceade897SRussell King	help
340ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
341ceade897SRussell King
3428fc5ffa0SAndrew Victorconfig ARCH_AT91
3438fc5ffa0SAndrew Victor	bool "Atmel AT91"
344f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
34593686ae8SDavid Brownell	select HAVE_CLK
346bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
347e261501dSNicolas Ferre	select IRQ_DOMAIN
3481ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3494af6fee1SDeepak Saxena	help
350929e994fSNicolas Ferre	  This enables support for systems based on Atmel
351929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3524af6fee1SDeepak Saxena
353*ec9653b8SSimon Arlottconfig ARCH_BCM2835
354*ec9653b8SSimon Arlott	bool "Broadcom BCM2835 family"
355*ec9653b8SSimon Arlott	select ARCH_WANT_OPTIONAL_GPIOLIB
356*ec9653b8SSimon Arlott	select ARM_AMBA
357*ec9653b8SSimon Arlott	select ARM_ERRATA_411920
358*ec9653b8SSimon Arlott	select ARM_TIMER_SP804
359*ec9653b8SSimon Arlott	select CLKDEV_LOOKUP
360*ec9653b8SSimon Arlott	select COMMON_CLK
361*ec9653b8SSimon Arlott	select CPU_V6
362*ec9653b8SSimon Arlott	select GENERIC_CLOCKEVENTS
363*ec9653b8SSimon Arlott	select MULTI_IRQ_HANDLER
364*ec9653b8SSimon Arlott	select SPARSE_IRQ
365*ec9653b8SSimon Arlott	select USE_OF
366*ec9653b8SSimon Arlott	help
367*ec9653b8SSimon Arlott	  This enables support for the Broadcom BCM2835 SoC. This SoC is
368*ec9653b8SSimon Arlott	  use in the Raspberry Pi, and Roku 2 devices.
369*ec9653b8SSimon Arlott
370ccf50e23SRussell Kingconfig ARCH_BCMRING
371ccf50e23SRussell King	bool "Broadcom BCMRING"
372ccf50e23SRussell King	depends on MMU
373ccf50e23SRussell King	select CPU_V6
374ccf50e23SRussell King	select ARM_AMBA
37582d63734SRussell King	select ARM_TIMER_SP804
3766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
377ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
378ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
379ccf50e23SRussell King	help
380ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
381ccf50e23SRussell King
382220e6cf7SRob Herringconfig ARCH_HIGHBANK
383220e6cf7SRob Herring	bool "Calxeda Highbank-based"
384220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
385220e6cf7SRob Herring	select ARM_AMBA
386220e6cf7SRob Herring	select ARM_GIC
387220e6cf7SRob Herring	select ARM_TIMER_SP804
38822d80379SDave Martin	select CACHE_L2X0
389220e6cf7SRob Herring	select CLKDEV_LOOKUP
3908d4d9f52SRob Herring	select COMMON_CLK
391220e6cf7SRob Herring	select CPU_V7
392220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
393220e6cf7SRob Herring	select HAVE_ARM_SCU
3943b55658aSDave Martin	select HAVE_SMP
395fdfa64a4SRob Herring	select SPARSE_IRQ
396220e6cf7SRob Herring	select USE_OF
397220e6cf7SRob Herring	help
398220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
399220e6cf7SRob Herring
4001da177e4SLinus Torvaldsconfig ARCH_CLPS711X
4010e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
402c750815eSRussell King	select CPU_ARM720T
4035cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4040cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
405f999b8bdSMartin Michlmayr	help
4060e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
4071da177e4SLinus Torvalds
408d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
409d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
41000d2711dSImre Kaloz	select CPU_V6K
411d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
412d94f944eSAnton Vorontsov	select ARM_GIC
413ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4140b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
4155f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
416d94f944eSAnton Vorontsov	help
417d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
418d94f944eSAnton Vorontsov
419788c9700SRussell Kingconfig ARCH_GEMINI
420788c9700SRussell King	bool "Cortina Systems Gemini"
421788c9700SRussell King	select CPU_FA526
422788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4235cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
424788c9700SRussell King	help
425788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
426788c9700SRussell King
4273a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4283a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4293a6cb8ceSArnd Bergmann	select CPU_V7
4303a6cb8ceSArnd Bergmann	select NO_IOPORT
431f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
4323a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4333a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4343a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
435ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
436cbd8d842SBarry Song	select PINCTRL
437cbd8d842SBarry Song	select PINCTRL_SIRF
4383a6cb8ceSArnd Bergmann	select USE_OF
4393a6cb8ceSArnd Bergmann	select ZONE_DMA
4403a6cb8ceSArnd Bergmann	help
4413a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4423a6cb8ceSArnd Bergmann
4431da177e4SLinus Torvaldsconfig ARCH_EBSA110
4441da177e4SLinus Torvalds	bool "EBSA-110"
445c750815eSRussell King	select CPU_SA110
446f7e68bbfSRussell King	select ISA
447c5eb2a2bSRussell King	select NO_IOPORT
4485cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
449c334bc15SRob Herring	select NEED_MACH_IO_H
4500cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4511da177e4SLinus Torvalds	help
4521da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
453f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4541da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4551da177e4SLinus Torvalds	  parallel port.
4561da177e4SLinus Torvalds
457e7736d47SLennert Buytenhekconfig ARCH_EP93XX
458e7736d47SLennert Buytenhek	bool "EP93xx-based"
459c750815eSRussell King	select CPU_ARM920T
460e7736d47SLennert Buytenhek	select ARM_AMBA
461e7736d47SLennert Buytenhek	select ARM_VIC
4626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4637444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
464eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4655cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4665725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
467e7736d47SLennert Buytenhek	help
468e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
469e7736d47SLennert Buytenhek
4701da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4711da177e4SLinus Torvalds	bool "FootBridge"
472c750815eSRussell King	select CPU_SA110
4731da177e4SLinus Torvalds	select FOOTBRIDGE
4744e8d7637SRussell King	select GENERIC_CLOCKEVENTS
475d0ee9f40SArnd Bergmann	select HAVE_IDE
476c334bc15SRob Herring	select NEED_MACH_IO_H
4770cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
478f999b8bdSMartin Michlmayr	help
479f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
480f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4811da177e4SLinus Torvalds
482788c9700SRussell Kingconfig ARCH_MXC
483788c9700SRussell King	bool "Freescale MXC/iMX-based"
484788c9700SRussell King	select GENERIC_CLOCKEVENTS
485788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4866d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
487234b6cedSRussell King	select CLKSRC_MMIO
4888b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
489ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4908842a9e2SShawn Guo	select SPARSE_IRQ
4913e62af82SUwe Kleine-König	select USE_OF
492788c9700SRussell King	help
493788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
494788c9700SRussell King
4951d3f33d5SShawn Guoconfig ARCH_MXS
4961d3f33d5SShawn Guo	bool "Freescale MXS-based"
4971d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4981d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
499b9214b97SSascha Hauer	select CLKDEV_LOOKUP
5005c61ddcfSRussell King	select CLKSRC_MMIO
5012664681fSShawn Guo	select COMMON_CLK
5026abda3e1SShawn Guo	select HAVE_CLK_PREPARE
503a0f5e363SShawn Guo	select PINCTRL
5046c4d4efbSShawn Guo	select USE_OF
5051d3f33d5SShawn Guo	help
5061d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
5071d3f33d5SShawn Guo
5084af6fee1SDeepak Saxenaconfig ARCH_NETX
5094af6fee1SDeepak Saxena	bool "Hilscher NetX based"
510234b6cedSRussell King	select CLKSRC_MMIO
511c750815eSRussell King	select CPU_ARM926T
5124af6fee1SDeepak Saxena	select ARM_VIC
5132fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
514f999b8bdSMartin Michlmayr	help
5154af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
5164af6fee1SDeepak Saxena
5174af6fee1SDeepak Saxenaconfig ARCH_H720X
5184af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
519c750815eSRussell King	select CPU_ARM720T
5204af6fee1SDeepak Saxena	select ISA_DMA_API
5215cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5224af6fee1SDeepak Saxena	help
5234af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
5244af6fee1SDeepak Saxena
5253b938be6SRussell Kingconfig ARCH_IOP13XX
5263b938be6SRussell King	bool "IOP13xx-based"
5273b938be6SRussell King	depends on MMU
528c750815eSRussell King	select CPU_XSC3
5293b938be6SRussell King	select PLAT_IOP
5303b938be6SRussell King	select PCI
5313b938be6SRussell King	select ARCH_SUPPORTS_MSI
5328d5796d2SLennert Buytenhek	select VMSPLIT_1G
533c334bc15SRob Herring	select NEED_MACH_IO_H
5340cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
53513a5045dSRob Herring	select NEED_RET_TO_USER
5363b938be6SRussell King	help
5373b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5383b938be6SRussell King
5393f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5403f7e5815SLennert Buytenhek	bool "IOP32x-based"
541a4f7e763SRussell King	depends on MMU
542c750815eSRussell King	select CPU_XSCALE
543c334bc15SRob Herring	select NEED_MACH_IO_H
54413a5045dSRob Herring	select NEED_RET_TO_USER
5457ae1f7ecSLennert Buytenhek	select PLAT_IOP
546f7e68bbfSRussell King	select PCI
547bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
548f999b8bdSMartin Michlmayr	help
5493f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5503f7e5815SLennert Buytenhek	  processors.
5513f7e5815SLennert Buytenhek
5523f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5533f7e5815SLennert Buytenhek	bool "IOP33x-based"
5543f7e5815SLennert Buytenhek	depends on MMU
555c750815eSRussell King	select CPU_XSCALE
556c334bc15SRob Herring	select NEED_MACH_IO_H
55713a5045dSRob Herring	select NEED_RET_TO_USER
5587ae1f7ecSLennert Buytenhek	select PLAT_IOP
5593f7e5815SLennert Buytenhek	select PCI
560bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5613f7e5815SLennert Buytenhek	help
5623f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5631da177e4SLinus Torvalds
5643b938be6SRussell Kingconfig ARCH_IXP4XX
5653b938be6SRussell King	bool "IXP4xx-based"
566a4f7e763SRussell King	depends on MMU
56758af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
568234b6cedSRussell King	select CLKSRC_MMIO
569c750815eSRussell King	select CPU_XSCALE
5709dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5713b938be6SRussell King	select GENERIC_CLOCKEVENTS
5720b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
573c334bc15SRob Herring	select NEED_MACH_IO_H
574485bdde7SRussell King	select DMABOUNCE if PCI
575c4713074SLennert Buytenhek	help
5763b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
577c4713074SLennert Buytenhek
5783e93a22bSGregory CLEMENTconfig ARCH_MVEBU
5793e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
5803e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
5813e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
5823e93a22bSGregory CLEMENT	select SPARSE_IRQ
5833e93a22bSGregory CLEMENT	select CLKSRC_MMIO
5843e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
5853e93a22bSGregory CLEMENT	select IRQ_DOMAIN
5863e93a22bSGregory CLEMENT	select COMMON_CLK
5873e93a22bSGregory CLEMENT	help
5883e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
5893e93a22bSGregory CLEMENT
590edabd38eSSaeed Bisharaconfig ARCH_DOVE
591edabd38eSSaeed Bishara	bool "Marvell Dove"
5927b769bb3SKonstantin Porotchkin	select CPU_V7
593edabd38eSSaeed Bishara	select PCI
594edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
595edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
596c334bc15SRob Herring	select NEED_MACH_IO_H
597edabd38eSSaeed Bishara	select PLAT_ORION
598edabd38eSSaeed Bishara	help
599edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
600edabd38eSSaeed Bishara
601651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
602651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
603c750815eSRussell King	select CPU_FEROCEON
604651c74c7SSaeed Bishara	select PCI
605a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
606651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
607c334bc15SRob Herring	select NEED_MACH_IO_H
608651c74c7SSaeed Bishara	select PLAT_ORION
609651c74c7SSaeed Bishara	help
610651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
611651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
612651c74c7SSaeed Bishara
61340805949SKevin Wellsconfig ARCH_LPC32XX
61440805949SKevin Wells	bool "NXP LPC32XX"
615234b6cedSRussell King	select CLKSRC_MMIO
61640805949SKevin Wells	select CPU_ARM926T
61740805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
61840805949SKevin Wells	select HAVE_IDE
61940805949SKevin Wells	select ARM_AMBA
62040805949SKevin Wells	select USB_ARCH_HAS_OHCI
6216d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
62240805949SKevin Wells	select GENERIC_CLOCKEVENTS
623f5c42271SRoland Stigge	select USE_OF
624c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
62540805949SKevin Wells	help
62640805949SKevin Wells	  Support for the NXP LPC32XX family of processors
62740805949SKevin Wells
628788c9700SRussell Kingconfig ARCH_MV78XX0
629788c9700SRussell King	bool "Marvell MV78xx0"
630788c9700SRussell King	select CPU_FEROCEON
631788c9700SRussell King	select PCI
632a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
633788c9700SRussell King	select GENERIC_CLOCKEVENTS
634c334bc15SRob Herring	select NEED_MACH_IO_H
635788c9700SRussell King	select PLAT_ORION
636788c9700SRussell King	help
637788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
638788c9700SRussell King	  MV781x0, MV782x0.
639788c9700SRussell King
640788c9700SRussell Kingconfig ARCH_ORION5X
641788c9700SRussell King	bool "Marvell Orion"
642788c9700SRussell King	depends on MMU
643788c9700SRussell King	select CPU_FEROCEON
644788c9700SRussell King	select PCI
645a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
646788c9700SRussell King	select GENERIC_CLOCKEVENTS
647b5e12229SAndrew Lunn	select NEED_MACH_IO_H
648788c9700SRussell King	select PLAT_ORION
649788c9700SRussell King	help
650788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
651788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
652788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
653788c9700SRussell King
654788c9700SRussell Kingconfig ARCH_MMP
6552f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
656788c9700SRussell King	depends on MMU
657788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
659788c9700SRussell King	select GENERIC_CLOCKEVENTS
660157d2644SHaojian Zhuang	select GPIO_PXA
661c24b3114SHaojian Zhuang	select IRQ_DOMAIN
662788c9700SRussell King	select PLAT_PXA
6630bd86961SHaojian Zhuang	select SPARSE_IRQ
6643c7241bdSLeo Yan	select GENERIC_ALLOCATOR
665788c9700SRussell King	help
6662f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
667788c9700SRussell King
668c53c9cf6SAndrew Victorconfig ARCH_KS8695
669c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
670c750815eSRussell King	select CPU_ARM922T
67172880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6725cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6730cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
674c53c9cf6SAndrew Victor	help
675c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
676c53c9cf6SAndrew Victor	  System-on-Chip devices.
677c53c9cf6SAndrew Victor
678788c9700SRussell Kingconfig ARCH_W90X900
679788c9700SRussell King	bool "Nuvoton W90X900 CPU"
680788c9700SRussell King	select CPU_ARM926T
681c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6826d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6836fa5d5f7SRussell King	select CLKSRC_MMIO
68458b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
685777f9bebSLennert Buytenhek	help
686a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
687a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
688a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
689a8bc4eadSwanzongshun	  link address to know more.
690a8bc4eadSwanzongshun
691a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
692a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
693585cf175STzachi Perelstein
694c5f80065SErik Gillingconfig ARCH_TEGRA
695c5f80065SErik Gilling	bool "NVIDIA Tegra"
6964073723aSRussell King	select CLKDEV_LOOKUP
697234b6cedSRussell King	select CLKSRC_MMIO
698c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
699c5f80065SErik Gilling	select GENERIC_GPIO
700c5f80065SErik Gilling	select HAVE_CLK
7013b55658aSDave Martin	select HAVE_SMP
702ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
703c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
7047056d423SColin Cross	select ARCH_HAS_CPUFREQ
7052c95b7e0SStephen Warren	select USE_OF
706c5f80065SErik Gilling	help
707c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
708c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
709c5f80065SErik Gilling
710af75655cSJamie Ilesconfig ARCH_PICOXCELL
711af75655cSJamie Iles	bool "Picochip picoXcell"
712af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
713af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
714af75655cSJamie Iles	select ARM_VIC
715af75655cSJamie Iles	select CPU_V6K
716af75655cSJamie Iles	select DW_APB_TIMER
717cfda5901SDinh Nguyen	select DW_APB_TIMER_OF
718af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
719af75655cSJamie Iles	select GENERIC_GPIO
720af75655cSJamie Iles	select HAVE_TCM
721af75655cSJamie Iles	select NO_IOPORT
72298e27a5cSJamie Iles	select SPARSE_IRQ
723af75655cSJamie Iles	select USE_OF
724af75655cSJamie Iles	help
725af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
726af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
727af75655cSJamie Iles	  for all boards.
728af75655cSJamie Iles
7294af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7304af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
731c750815eSRussell King	select CPU_ARM926T
7326d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7335cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7344af6fee1SDeepak Saxena	help
7354af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7364af6fee1SDeepak Saxena
7371da177e4SLinus Torvaldsconfig ARCH_PXA
7382c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
739a4f7e763SRussell King	depends on MMU
740034d2f5aSAl Viro	select ARCH_MTD_XIP
74189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7426d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
743234b6cedSRussell King	select CLKSRC_MMIO
7447444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
745981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
746157d2644SHaojian Zhuang	select GPIO_PXA
747bd5ce433SEric Miao	select PLAT_PXA
7486ac6b817SHaojian Zhuang	select SPARSE_IRQ
7494e234cc0SEric Miao	select AUTO_ZRELADDR
7508a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
75115e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
752d0ee9f40SArnd Bergmann	select HAVE_IDE
753f999b8bdSMartin Michlmayr	help
7542c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7551da177e4SLinus Torvalds
756788c9700SRussell Kingconfig ARCH_MSM
757788c9700SRussell King	bool "Qualcomm MSM"
7584b536b8dSSteve Muckle	select HAVE_CLK
75949cbe786SEric Miao	select GENERIC_CLOCKEVENTS
760923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
761bd32344aSStephen Boyd	select CLKDEV_LOOKUP
76249cbe786SEric Miao	help
7634b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7644b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7654b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7664b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7674b53eb4fSDaniel Walker	  (clock and power control, etc).
76849cbe786SEric Miao
769c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7706d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7716d72ad35SPaul Mundt	select HAVE_CLK
7725e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
773aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7743b55658aSDave Martin	select HAVE_SMP
7756d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
776ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7776d72ad35SPaul Mundt	select NO_IOPORT
7786d72ad35SPaul Mundt	select SPARSE_IRQ
77960f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
780e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7810cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
782c793c1b0SMagnus Damm	help
7836d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
784c793c1b0SMagnus Damm
7851da177e4SLinus Torvaldsconfig ARCH_RPC
7861da177e4SLinus Torvalds	bool "RiscPC"
7871da177e4SLinus Torvalds	select ARCH_ACORN
7881da177e4SLinus Torvalds	select FIQ
789a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
790341eb781SBen Dooks	select HAVE_PATA_PLATFORM
791065909b9SRussell King	select ISA_DMA_API
7925ea81769SAl Viro	select NO_IOPORT
79307f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7945cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
795d0ee9f40SArnd Bergmann	select HAVE_IDE
796c334bc15SRob Herring	select NEED_MACH_IO_H
7970cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7981da177e4SLinus Torvalds	help
7991da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
8001da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
8011da177e4SLinus Torvalds
8021da177e4SLinus Torvaldsconfig ARCH_SA1100
8031da177e4SLinus Torvalds	bool "SA1100-based"
804234b6cedSRussell King	select CLKSRC_MMIO
805c750815eSRussell King	select CPU_SA1100
806f7e68bbfSRussell King	select ISA
80705944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
808034d2f5aSAl Viro	select ARCH_MTD_XIP
80989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
8101937f5b9SRussell King	select CPU_FREQ
8113e238be2SRussell King	select GENERIC_CLOCKEVENTS
8124a8f8340SJett.Zhou	select CLKDEV_LOOKUP
8137444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
814d0ee9f40SArnd Bergmann	select HAVE_IDE
8150cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
816375dec92SRussell King	select SPARSE_IRQ
817f999b8bdSMartin Michlmayr	help
818f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
8191da177e4SLinus Torvalds
820b130d5c2SKukjin Kimconfig ARCH_S3C24XX
821b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
8220a938b97SDavid Brownell	select GENERIC_GPIO
8239d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8249483a578SDavid Brownell	select HAVE_CLK
825e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8265cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
82720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
828b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
829b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
830c334bc15SRob Herring	select NEED_MACH_IO_H
8311da177e4SLinus Torvalds	help
832b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
833b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
834b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
835b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
83663b1f51bSBen Dooks
837a08ab637SBen Dooksconfig ARCH_S3C64XX
838a08ab637SBen Dooks	bool "Samsung S3C64XX"
83989f1fa08SBen Dooks	select PLAT_SAMSUNG
84089f0ce72SBen Dooks	select CPU_V6
84189f0ce72SBen Dooks	select ARM_VIC
842a08ab637SBen Dooks	select HAVE_CLK
8436700397aSMark Brown	select HAVE_TCM
844226e85f4SThomas Abraham	select CLKDEV_LOOKUP
84589f0ce72SBen Dooks	select NO_IOPORT
8465cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
84789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
84889f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
84989f0ce72SBen Dooks	select SAMSUNG_CLKSRC
85089f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
85189f0ce72SBen Dooks	select S3C_GPIO_TRACK
85289f0ce72SBen Dooks	select S3C_DEV_NAND
85389f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
85489f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
85520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
856c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
857a08ab637SBen Dooks	help
858a08ab637SBen Dooks	  Samsung S3C64XX series based systems
859a08ab637SBen Dooks
86049b7a491SKukjin Kimconfig ARCH_S5P64X0
86149b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
862c4ffccddSKukjin Kim	select CPU_V6
863c4ffccddSKukjin Kim	select GENERIC_GPIO
864c4ffccddSKukjin Kim	select HAVE_CLK
865d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8660665ccc4SChanwoo Choi	select CLKSRC_MMIO
867c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8689e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
86920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
870754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
871c4ffccddSKukjin Kim	help
87249b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
87349b7a491SKukjin Kim	  SMDK6450.
874c4ffccddSKukjin Kim
875acc84707SMarek Szyprowskiconfig ARCH_S5PC100
876acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8775a7652f2SByungho Min	select GENERIC_GPIO
8785a7652f2SByungho Min	select HAVE_CLK
87929e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8805a7652f2SByungho Min	select CPU_V7
881925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
88220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
883754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
884c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8855a7652f2SByungho Min	help
886acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8875a7652f2SByungho Min
888170f4e42SKukjin Kimconfig ARCH_S5PV210
889170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
890170f4e42SKukjin Kim	select CPU_V7
891eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8920f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
893170f4e42SKukjin Kim	select GENERIC_GPIO
894170f4e42SKukjin Kim	select HAVE_CLK
895b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8960665ccc4SChanwoo Choi	select CLKSRC_MMIO
897d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8989e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
89920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
900754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
901c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
9020cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
903170f4e42SKukjin Kim	help
904170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
905170f4e42SKukjin Kim
90683014579SKukjin Kimconfig ARCH_EXYNOS
90783014579SKukjin Kim	bool "SAMSUNG EXYNOS"
908cc0e72b8SChanghwan Youn	select CPU_V7
909f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
9100f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
911cc0e72b8SChanghwan Youn	select GENERIC_GPIO
912cc0e72b8SChanghwan Youn	select HAVE_CLK
913badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
914b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
915cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
916754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
91720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
918c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
9190cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
920cc0e72b8SChanghwan Youn	help
92183014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
922cc0e72b8SChanghwan Youn
9231da177e4SLinus Torvaldsconfig ARCH_SHARK
9241da177e4SLinus Torvalds	bool "Shark"
925c750815eSRussell King	select CPU_SA110
926f7e68bbfSRussell King	select ISA
927f7e68bbfSRussell King	select ISA_DMA
9283bca103aSNicolas Pitre	select ZONE_DMA
929f7e68bbfSRussell King	select PCI
9305cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9310cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
932c334bc15SRob Herring	select NEED_MACH_IO_H
933f999b8bdSMartin Michlmayr	help
934f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
935f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9361da177e4SLinus Torvalds
937d98aac75SLinus Walleijconfig ARCH_U300
938d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
939d98aac75SLinus Walleij	depends on MMU
940234b6cedSRussell King	select CLKSRC_MMIO
941d98aac75SLinus Walleij	select CPU_ARM926T
942bc581770SLinus Walleij	select HAVE_TCM
943d98aac75SLinus Walleij	select ARM_AMBA
9445485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
945d98aac75SLinus Walleij	select ARM_VIC
946d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
94850667d63SLinus Walleij	select COMMON_CLK
949d98aac75SLinus Walleij	select GENERIC_GPIO
950cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
951d98aac75SLinus Walleij	help
952d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
953d98aac75SLinus Walleij
954ccf50e23SRussell Kingconfig ARCH_U8500
955ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
95667ae14fcSArnd Bergmann	depends on MMU
957ccf50e23SRussell King	select CPU_V7
958ccf50e23SRussell King	select ARM_AMBA
959ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
96194bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9627c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9633b55658aSDave Martin	select HAVE_SMP
964ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
965ccf50e23SRussell King	help
966ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
967ccf50e23SRussell King
968ccf50e23SRussell Kingconfig ARCH_NOMADIK
969ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
970ccf50e23SRussell King	select ARM_AMBA
971ccf50e23SRussell King	select ARM_VIC
972ccf50e23SRussell King	select CPU_ARM926T
9734a31bd28SLinus Walleij	select COMMON_CLK
974ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9750fa7be40SArnd Bergmann	select PINCTRL
976ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
977ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
978ccf50e23SRussell King	help
979ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
980ccf50e23SRussell King
9817c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9827c6337e2SKevin Hilman	bool "TI DaVinci"
9837c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
984dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9853bca103aSNicolas Pitre	select ZONE_DMA
9869232fcc9SKevin Hilman	select HAVE_IDE
9876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
98820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
989dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
990ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9917c6337e2SKevin Hilman	help
9927c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9937c6337e2SKevin Hilman
9943b938be6SRussell Kingconfig ARCH_OMAP
9953b938be6SRussell King	bool "TI OMAP"
99600a36698SArnd Bergmann	depends on MMU
9979483a578SDavid Brownell	select HAVE_CLK
9987444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
99989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
1000354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
100106cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
10029af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
10033b938be6SRussell King	help
10046e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
10053b938be6SRussell King
1006cee37e50Sviresh kumarconfig PLAT_SPEAR
1007cee37e50Sviresh kumar	bool "ST SPEAr"
1008cee37e50Sviresh kumar	select ARM_AMBA
1009cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
10106d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
10115df33a62SViresh Kumar	select COMMON_CLK
1012d6e15d78SRussell King	select CLKSRC_MMIO
1013cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
1014cee37e50Sviresh kumar	select HAVE_CLK
1015cee37e50Sviresh kumar	help
1016cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1017cee37e50Sviresh kumar
101821f47fbcSAlexey Charkovconfig ARCH_VT8500
101921f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
102021f47fbcSAlexey Charkov	select CPU_ARM926T
102121f47fbcSAlexey Charkov	select GENERIC_GPIO
102221f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
102321f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
102421f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
102521f47fbcSAlexey Charkov	help
102621f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
102702c981c0SBinghua Duan
1028b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1029b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
103002c981c0SBinghua Duan	select CPU_V7
103102c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
103202c981c0SBinghua Duan	select CLKDEV_LOOKUP
1033b85a3ef4SJohn Linn	select ARM_GIC
1034b85a3ef4SJohn Linn	select ARM_AMBA
1035b85a3ef4SJohn Linn	select ICST
1036ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
103702c981c0SBinghua Duan	select USE_OF
103802c981c0SBinghua Duan	help
1039b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10401da177e4SLinus Torvaldsendchoice
10411da177e4SLinus Torvalds
1042ccf50e23SRussell King#
1043ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1044ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1045ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1046ccf50e23SRussell King#
10473e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10483e93a22bSGregory CLEMENT
104995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
105095b8f20fSRussell King
105195b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
105295b8f20fSRussell King
10531da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10541da177e4SLinus Torvalds
1055d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1056d94f944eSAnton Vorontsov
105795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
105895b8f20fSRussell King
105995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
106095b8f20fSRussell King
1061e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1062e7736d47SLennert Buytenhek
10631da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10641da177e4SLinus Torvalds
106559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
106659d3a193SPaulius Zaleckas
106795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
106895b8f20fSRussell King
10691da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10701da177e4SLinus Torvalds
10713f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10723f7e5815SLennert Buytenhek
10733f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10741da177e4SLinus Torvalds
1075285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1076285f5fa7SDan Williams
10771da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10781da177e4SLinus Torvalds
107995b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
108095b8f20fSRussell King
108195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
108295b8f20fSRussell King
108395b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
108495b8f20fSRussell King
1085794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1086794d15b2SStanislav Samsonov
108795b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10881da177e4SLinus Torvalds
10891d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10901d3f33d5SShawn Guo
109195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
109249cbe786SEric Miao
109395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
109495b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
109595b8f20fSRussell King
1096d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1097d48af15eSTony Lindgren
1098d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10991da177e4SLinus Torvalds
11001dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
11011dbae815STony Lindgren
11029dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1103585cf175STzachi Perelstein
110495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
110595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
11061da177e4SLinus Torvalds
110795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
110895b8f20fSRussell King
110995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
111095b8f20fSRussell King
111195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1112edabd38eSSaeed Bishara
1113cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1114a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1115a21765a7SBen Dooks
1116cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1117a21765a7SBen Dooks
111885fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1119b130d5c2SKukjin Kimif ARCH_S3C24XX
1120a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1121a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1122a21765a7SBen Dooksendif
11231da177e4SLinus Torvalds
1124a08ab637SBen Dooksif ARCH_S3C64XX
1125431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1126a08ab637SBen Dooksendif
1127a08ab637SBen Dooks
112849b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1129c4ffccddSKukjin Kim
11305a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11315a7652f2SByungho Min
1132170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1133170f4e42SKukjin Kim
113483014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1135cc0e72b8SChanghwan Youn
1136882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11371da177e4SLinus Torvalds
1138c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1139c5f80065SErik Gilling
114095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11411da177e4SLinus Torvalds
114295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11431da177e4SLinus Torvalds
11441da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11451da177e4SLinus Torvalds
1146ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1147420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1148ceade897SRussell King
114921f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
115021f47fbcSAlexey Charkov
11517ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11527ec80ddfSwanzongshun
11531da177e4SLinus Torvalds# Definitions to make life easier
11541da177e4SLinus Torvaldsconfig ARCH_ACORN
11551da177e4SLinus Torvalds	bool
11561da177e4SLinus Torvalds
11577ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11587ae1f7ecSLennert Buytenhek	bool
1159469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11607ae1f7ecSLennert Buytenhek
116169b02f6aSLennert Buytenhekconfig PLAT_ORION
116269b02f6aSLennert Buytenhek	bool
1163bfe45e0bSRussell King	select CLKSRC_MMIO
1164dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1165278b45b0SAndrew Lunn	select IRQ_DOMAIN
11662f129bf4SAndrew Lunn	select COMMON_CLK
116769b02f6aSLennert Buytenhek
1168bd5ce433SEric Miaoconfig PLAT_PXA
1169bd5ce433SEric Miao	bool
1170bd5ce433SEric Miao
1171f4b8b319SRussell Kingconfig PLAT_VERSATILE
1172f4b8b319SRussell King	bool
1173f4b8b319SRussell King
1174e3887714SRussell Kingconfig ARM_TIMER_SP804
1175e3887714SRussell King	bool
1176bfe45e0bSRussell King	select CLKSRC_MMIO
1177a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1178e3887714SRussell King
11791da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11801da177e4SLinus Torvalds
1181958cab0fSRussell Kingconfig ARM_NR_BANKS
1182958cab0fSRussell King	int
1183958cab0fSRussell King	default 16 if ARCH_EP93XX
1184958cab0fSRussell King	default 8
1185958cab0fSRussell King
1186afe4b25eSLennert Buytenhekconfig IWMMXT
1187afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1188ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1189ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1190afe4b25eSLennert Buytenhek	help
1191afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1192afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1193afe4b25eSLennert Buytenhek
11941da177e4SLinus Torvaldsconfig XSCALE_PMU
11951da177e4SLinus Torvalds	bool
1196bfc994b5SPaul Bolle	depends on CPU_XSCALE
11971da177e4SLinus Torvalds	default y
11981da177e4SLinus Torvalds
11990f4f0672SJamie Ilesconfig CPU_HAS_PMU
1200e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
12018954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
12020f4f0672SJamie Iles	default y
12030f4f0672SJamie Iles	bool
12040f4f0672SJamie Iles
120552108641Seric miaoconfig MULTI_IRQ_HANDLER
120652108641Seric miao	bool
120752108641Seric miao	help
120852108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
120952108641Seric miao
12103b93e7b0SHyok S. Choiif !MMU
12113b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
12123b93e7b0SHyok S. Choiendif
12133b93e7b0SHyok S. Choi
1214f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1215f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1216f0c4b8d6SWill Deacon	depends on CPU_V6
1217f0c4b8d6SWill Deacon	help
1218f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1219f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1220f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1221f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1222f0c4b8d6SWill Deacon
12239cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12249cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1225e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12269cba3cccSCatalin Marinas	help
12279cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12289cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12299cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12309cba3cccSCatalin Marinas	  recommended workaround.
12319cba3cccSCatalin Marinas
12327ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12337ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12347ce236fcSCatalin Marinas	depends on CPU_V7
12357ce236fcSCatalin Marinas	help
12367ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12377ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12387ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12397ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12407ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12417ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12427ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12437ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12447ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12457ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12467ce236fcSCatalin Marinas	  available in non-secure mode.
12477ce236fcSCatalin Marinas
1248855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1249855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1250855c551fSCatalin Marinas	depends on CPU_V7
1251855c551fSCatalin Marinas	help
1252855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1253855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1254855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1255855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1256855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1257855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1258855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1259855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1260855c551fSCatalin Marinas
12610516e464SCatalin Marinasconfig ARM_ERRATA_460075
12620516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12630516e464SCatalin Marinas	depends on CPU_V7
12640516e464SCatalin Marinas	help
12650516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12660516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12670516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12680516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12690516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12700516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12710516e464SCatalin Marinas	  may not be available in non-secure mode.
12720516e464SCatalin Marinas
12739f05027cSWill Deaconconfig ARM_ERRATA_742230
12749f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12759f05027cSWill Deacon	depends on CPU_V7 && SMP
12769f05027cSWill Deacon	help
12779f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12789f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12799f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12809f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12819f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12829f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12839f05027cSWill Deacon	  the two writes.
12849f05027cSWill Deacon
1285a672e99bSWill Deaconconfig ARM_ERRATA_742231
1286a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1287a672e99bSWill Deacon	depends on CPU_V7 && SMP
1288a672e99bSWill Deacon	help
1289a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1290a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1291a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1292a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1293a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1294a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1295a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1296a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1297a672e99bSWill Deacon	  capabilities of the processor.
1298a672e99bSWill Deacon
12999e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1300fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
13012839e06cSSantosh Shilimkar	depends on CACHE_L2X0
13029e65582aSSantosh Shilimkar	help
13039e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
13049e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
13059e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
13069e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
13079e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
13089e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
13099e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
13102839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1311cdf357f1SWill Deacon
1312cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1313cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1314e66dc745SDave Martin	depends on CPU_V7
1315cdf357f1SWill Deacon	help
1316cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1317cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1318cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1319cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1320cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1321cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1322cdf357f1SWill Deacon	  entries regardless of the ASID.
1323475d92fcSWill Deacon
13241f0090a1SRussell Kingconfig PL310_ERRATA_727915
1325fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13261f0090a1SRussell King	depends on CACHE_L2X0
13271f0090a1SRussell King	help
13281f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13291f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13301f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13311f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13321f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13331f0090a1SRussell King	  Invalidate by Way operation.
13341f0090a1SRussell King
1335475d92fcSWill Deaconconfig ARM_ERRATA_743622
1336475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1337475d92fcSWill Deacon	depends on CPU_V7
1338475d92fcSWill Deacon	help
1339475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1340efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1341475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1342475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1343475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1344475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1345475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1346475d92fcSWill Deacon	  processor.
1347475d92fcSWill Deacon
13489a27c27cSWill Deaconconfig ARM_ERRATA_751472
13499a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1350ba90c516SDave Martin	depends on CPU_V7
13519a27c27cSWill Deacon	help
13529a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13539a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13549a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13559a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13569a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13579a27c27cSWill Deacon
1358fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1359fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1360885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1361885028e4SSrinidhi Kasagar	help
1362885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1363885028e4SSrinidhi Kasagar
1364885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1365885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1366885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1367885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1368885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1369885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1370885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1371885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1372885028e4SSrinidhi Kasagar
1373fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1374fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1375fcbdc5feSWill Deacon	depends on CPU_V7
1376fcbdc5feSWill Deacon	help
1377fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1378fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1379fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1380fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1381fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1382fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1383fcbdc5feSWill Deacon
13845dab26afSWill Deaconconfig ARM_ERRATA_754327
13855dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13865dab26afSWill Deacon	depends on CPU_V7 && SMP
13875dab26afSWill Deacon	help
13885dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13895dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13905dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13915dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13925dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13935dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13945dab26afSWill Deacon
1395145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1396145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1397145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1398145e10e1SCatalin Marinas	help
1399145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1400145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1401145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1402145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1403145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1404145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1405145e10e1SCatalin Marinas	  is not affected.
1406145e10e1SCatalin Marinas
1407f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1408f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1409f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1410f630c1bdSWill Deacon	help
1411f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1412f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1413f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1414f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1415f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1416f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1417f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1418f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1419f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1420f630c1bdSWill Deacon
142111ed0ba1SWill Deaconconfig PL310_ERRATA_769419
142211ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
142311ed0ba1SWill Deacon	depends on CACHE_L2X0
142411ed0ba1SWill Deacon	help
142511ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
142611ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
142711ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
142811ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
142911ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
143011ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
143111ed0ba1SWill Deacon	  explicitly.
143211ed0ba1SWill Deacon
14331da177e4SLinus Torvaldsendmenu
14341da177e4SLinus Torvalds
14351da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14361da177e4SLinus Torvalds
14371da177e4SLinus Torvaldsmenu "Bus support"
14381da177e4SLinus Torvalds
14391da177e4SLinus Torvaldsconfig ARM_AMBA
14401da177e4SLinus Torvalds	bool
14411da177e4SLinus Torvalds
14421da177e4SLinus Torvaldsconfig ISA
14431da177e4SLinus Torvalds	bool
14441da177e4SLinus Torvalds	help
14451da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14461da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14471da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14481da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14491da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14501da177e4SLinus Torvalds
1451065909b9SRussell King# Select ISA DMA controller support
14521da177e4SLinus Torvaldsconfig ISA_DMA
14531da177e4SLinus Torvalds	bool
1454065909b9SRussell King	select ISA_DMA_API
14551da177e4SLinus Torvalds
1456065909b9SRussell King# Select ISA DMA interface
14575cae841bSAl Viroconfig ISA_DMA_API
14585cae841bSAl Viro	bool
14595cae841bSAl Viro
14601da177e4SLinus Torvaldsconfig PCI
14610b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14621da177e4SLinus Torvalds	help
14631da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14641da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14651da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14661da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14671da177e4SLinus Torvalds
146852882173SAnton Vorontsovconfig PCI_DOMAINS
146952882173SAnton Vorontsov	bool
147052882173SAnton Vorontsov	depends on PCI
147152882173SAnton Vorontsov
1472b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1473b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1474b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1475b080ac8aSMarcelo Roberto Jimenez	help
1476b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1477b080ac8aSMarcelo Roberto Jimenez
147836e23590SMatthew Wilcoxconfig PCI_SYSCALL
147936e23590SMatthew Wilcox	def_bool PCI
148036e23590SMatthew Wilcox
14811da177e4SLinus Torvalds# Select the host bridge type
14821da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14831da177e4SLinus Torvalds	bool
14841da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14851da177e4SLinus Torvalds	default y
14861da177e4SLinus Torvalds
1487a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1488a0113a99SMike Rapoport	bool
1489a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1490a0113a99SMike Rapoport	default y
1491a0113a99SMike Rapoport	select DMABOUNCE
1492a0113a99SMike Rapoport
14931da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14941da177e4SLinus Torvalds
14951da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14961da177e4SLinus Torvalds
14971da177e4SLinus Torvaldsendmenu
14981da177e4SLinus Torvalds
14991da177e4SLinus Torvaldsmenu "Kernel Features"
15001da177e4SLinus Torvalds
15013b55658aSDave Martinconfig HAVE_SMP
15023b55658aSDave Martin	bool
15033b55658aSDave Martin	help
15043b55658aSDave Martin	  This option should be selected by machines which have an SMP-
15053b55658aSDave Martin	  capable CPU.
15063b55658aSDave Martin
15073b55658aSDave Martin	  The only effect of this option is to make the SMP-related
15083b55658aSDave Martin	  options available to the user for configuration.
15093b55658aSDave Martin
15101da177e4SLinus Torvaldsconfig SMP
1511bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1512fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1513bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
15143b55658aSDave Martin	depends on HAVE_SMP
15159934ebb8SArnd Bergmann	depends on MMU
1516f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
151789c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
15181da177e4SLinus Torvalds	help
15191da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
15201da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15211da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15221da177e4SLinus Torvalds
15231da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15241da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15251da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15261da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15271da177e4SLinus Torvalds	  run faster if you say N here.
15281da177e4SLinus Torvalds
1529395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15301da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
153150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15321da177e4SLinus Torvalds
15331da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15341da177e4SLinus Torvalds
1535f00ec48fSRussell Kingconfig SMP_ON_UP
1536f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1537f00ec48fSRussell King	depends on EXPERIMENTAL
15384d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1539f00ec48fSRussell King	default y
1540f00ec48fSRussell King	help
1541f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1542f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1543f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1544f00ec48fSRussell King	  savings.
1545f00ec48fSRussell King
1546f00ec48fSRussell King	  If you don't know what to do here, say Y.
1547f00ec48fSRussell King
1548c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1549c9018aabSVincent Guittot	bool "Support cpu topology definition"
1550c9018aabSVincent Guittot	depends on SMP && CPU_V7
1551c9018aabSVincent Guittot	default y
1552c9018aabSVincent Guittot	help
1553c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1554c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1555c9018aabSVincent Guittot	  topology of an ARM System.
1556c9018aabSVincent Guittot
1557c9018aabSVincent Guittotconfig SCHED_MC
1558c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1559c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1560c9018aabSVincent Guittot	help
1561c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1562c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1563c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1564c9018aabSVincent Guittot
1565c9018aabSVincent Guittotconfig SCHED_SMT
1566c9018aabSVincent Guittot	bool "SMT scheduler support"
1567c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1568c9018aabSVincent Guittot	help
1569c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1570c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1571c9018aabSVincent Guittot	  places. If unsure say N here.
1572c9018aabSVincent Guittot
1573a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1574a8cbcd92SRussell King	bool
1575a8cbcd92SRussell King	help
1576a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1577a8cbcd92SRussell King
1578022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1579022c03a2SMarc Zyngier	bool "Architected timer support"
1580022c03a2SMarc Zyngier	depends on CPU_V7
1581022c03a2SMarc Zyngier	help
1582022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1583022c03a2SMarc Zyngier
1584f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1585f32f4ce2SRussell King	bool
1586f32f4ce2SRussell King	depends on SMP
1587f32f4ce2SRussell King	help
1588f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1589f32f4ce2SRussell King
15908d5796d2SLennert Buytenhekchoice
15918d5796d2SLennert Buytenhek	prompt "Memory split"
15928d5796d2SLennert Buytenhek	default VMSPLIT_3G
15938d5796d2SLennert Buytenhek	help
15948d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15958d5796d2SLennert Buytenhek
15968d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15978d5796d2SLennert Buytenhek	  option alone!
15988d5796d2SLennert Buytenhek
15998d5796d2SLennert Buytenhek	config VMSPLIT_3G
16008d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
16018d5796d2SLennert Buytenhek	config VMSPLIT_2G
16028d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
16038d5796d2SLennert Buytenhek	config VMSPLIT_1G
16048d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
16058d5796d2SLennert Buytenhekendchoice
16068d5796d2SLennert Buytenhek
16078d5796d2SLennert Buytenhekconfig PAGE_OFFSET
16088d5796d2SLennert Buytenhek	hex
16098d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
16108d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
16118d5796d2SLennert Buytenhek	default 0xC0000000
16128d5796d2SLennert Buytenhek
16131da177e4SLinus Torvaldsconfig NR_CPUS
16141da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
16151da177e4SLinus Torvalds	range 2 32
16161da177e4SLinus Torvalds	depends on SMP
16171da177e4SLinus Torvalds	default "4"
16181da177e4SLinus Torvalds
1619a054a811SRussell Kingconfig HOTPLUG_CPU
1620a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1621a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1622a054a811SRussell King	help
1623a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1624a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1625a054a811SRussell King
162637ee16aeSRussell Kingconfig LOCAL_TIMERS
162737ee16aeSRussell King	bool "Use local timer interrupts"
1628971acb9bSRussell King	depends on SMP
162937ee16aeSRussell King	default y
163030d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
163137ee16aeSRussell King	help
163237ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
163337ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
163437ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
163537ee16aeSRussell King	  "thundering herd" at every timer tick.
163637ee16aeSRussell King
163744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
163844986ab0SPeter De Schrijver (NVIDIA)	int
16393dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
164070227a45SPhilippe Langlais	default 355 if ARCH_U8500
16419a01ec30SPaul Parsons	default 264 if MACH_H4700
164239f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
164344986ab0SPeter De Schrijver (NVIDIA)	default 0
164444986ab0SPeter De Schrijver (NVIDIA)	help
164544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
164644986ab0SPeter De Schrijver (NVIDIA)
164744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
164844986ab0SPeter De Schrijver (NVIDIA)
1649d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16501da177e4SLinus Torvalds
1651f8065813SRussell Kingconfig HZ
1652f8065813SRussell King	int
1653b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1654a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1655bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16565248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16575da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1658f8065813SRussell King	default 100
1659f8065813SRussell King
166016c79651SCatalin Marinasconfig THUMB2_KERNEL
16614a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1662e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
166316c79651SCatalin Marinas	select AEABI
166416c79651SCatalin Marinas	select ARM_ASM_UNIFIED
166589bace65SArnd Bergmann	select ARM_UNWIND
166616c79651SCatalin Marinas	help
166716c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
166816c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
166916c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
167016c79651SCatalin Marinas
167116c79651SCatalin Marinas	  If unsure, say N.
167216c79651SCatalin Marinas
16736f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16746f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16756f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16766f685c5cSDave Martin	default y
16776f685c5cSDave Martin	help
16786f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16796f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16806f685c5cSDave Martin	  branch instructions.
16816f685c5cSDave Martin
16826f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16836f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16846f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16856f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16866f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16876f685c5cSDave Martin	  support.
16886f685c5cSDave Martin
16896f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16906f685c5cSDave Martin	  relocation" error when loading some modules.
16916f685c5cSDave Martin
16926f685c5cSDave Martin	  Until fixed tools are available, passing
16936f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16946f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16956f685c5cSDave Martin	  stack usage in some cases.
16966f685c5cSDave Martin
16976f685c5cSDave Martin	  The problem is described in more detail at:
16986f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16996f685c5cSDave Martin
17006f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
17016f685c5cSDave Martin
17026f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
17036f685c5cSDave Martin
17040becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
17050becb088SCatalin Marinas	bool
17060becb088SCatalin Marinas
1707704bdda0SNicolas Pitreconfig AEABI
1708704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1709704bdda0SNicolas Pitre	help
1710704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1711704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1712704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1713704bdda0SNicolas Pitre
1714704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1715704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1716704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1717704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1718704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1719704bdda0SNicolas Pitre
1720704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1721704bdda0SNicolas Pitre
17226c90c872SNicolas Pitreconfig OABI_COMPAT
1723a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
17249bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
17256c90c872SNicolas Pitre	default y
17266c90c872SNicolas Pitre	help
17276c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17286c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17296c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17306c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17316c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17326c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17336c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17346c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17356c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17366c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17376c90c872SNicolas Pitre	  at all). If in doubt say Y.
17386c90c872SNicolas Pitre
1739eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1740e80d6a24SMel Gorman	bool
1741e80d6a24SMel Gorman
174205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
174305944d74SRussell King	bool
174405944d74SRussell King
174507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
174607a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
174707a2f737SRussell King
174805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1749be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1750c80d79d7SYasunori Goto
17517b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17527b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17537b7bf499SWill Deacon
1754053a96caSNicolas Pitreconfig HIGHMEM
1755e8db89a2SRussell King	bool "High Memory Support"
1756e8db89a2SRussell King	depends on MMU
1757053a96caSNicolas Pitre	help
1758053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1759053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1760053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1761053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1762053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1763053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1764053a96caSNicolas Pitre
1765053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1766053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1767053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1768053a96caSNicolas Pitre
1769053a96caSNicolas Pitre	  If unsure, say n.
1770053a96caSNicolas Pitre
177165cec8e3SRussell Kingconfig HIGHPTE
177265cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
177365cec8e3SRussell King	depends on HIGHMEM
177465cec8e3SRussell King
17751b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17761b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1777fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17781b8873a0SJamie Iles	default y
17791b8873a0SJamie Iles	help
17801b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17811b8873a0SJamie Iles	  disabled, perf events will use software events only.
17821b8873a0SJamie Iles
17833f22ab27SDave Hansensource "mm/Kconfig"
17843f22ab27SDave Hansen
1785c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1786c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1787c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1788c1b2d970SMagnus Damm	default "9" if SA1111
1789c1b2d970SMagnus Damm	default "11"
1790c1b2d970SMagnus Damm	help
1791c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1792c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1793c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1794c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1795c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1796c1b2d970SMagnus Damm	  increase this value.
1797c1b2d970SMagnus Damm
1798c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1799c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1800c1b2d970SMagnus Damm
18011da177e4SLinus Torvaldsconfig LEDS
18021da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1803e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
18048c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
18051da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
18061da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
180773a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
180825329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1809ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
18101da177e4SLinus Torvalds	help
18111da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
18121da177e4SLinus Torvalds	  to provide useful information about your current system status.
18131da177e4SLinus Torvalds
18141da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
18151da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
18161da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
18171da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
18181da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
18191da177e4SLinus Torvalds	  system, but the driver will do nothing.
18201da177e4SLinus Torvalds
18211da177e4SLinus Torvaldsconfig LEDS_TIMER
18221da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1823eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1824eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
18251da177e4SLinus Torvalds	depends on LEDS
18260567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18271da177e4SLinus Torvalds	default y if ARCH_EBSA110
18281da177e4SLinus Torvalds	help
18291da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18301da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18311da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18321da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18331da177e4SLinus Torvalds	  debugging unstable kernels.
18341da177e4SLinus Torvalds
18351da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18361da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18371da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvaldsconfig LEDS_CPU
18401da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1841eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1842eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1843eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18441da177e4SLinus Torvalds	depends on LEDS
18451da177e4SLinus Torvalds	help
18461da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18471da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18481da177e4SLinus Torvalds	  is not currently executing.
18491da177e4SLinus Torvalds
18501da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18511da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18521da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18531da177e4SLinus Torvalds
18541da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18551da177e4SLinus Torvalds	bool
1856f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18571da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1858e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18591da177e4SLinus Torvalds	help
18601da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18611da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18621da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18631da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18641da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18651da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18661da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18671da177e4SLinus Torvalds
186839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
186939ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
187039ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
187139ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
187239ec58f3SLennert Buytenhek	help
187339ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
187439ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
187539ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
187639ec58f3SLennert Buytenhek
187739ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
187839ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
187939ec58f3SLennert Buytenhek	  such copy operations with large buffers.
188039ec58f3SLennert Buytenhek
188139ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
188239ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
188339ec58f3SLennert Buytenhek
188470c70d97SNicolas Pitreconfig SECCOMP
188570c70d97SNicolas Pitre	bool
188670c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
188770c70d97SNicolas Pitre	---help---
188870c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
188970c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
189070c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
189170c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
189270c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
189370c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
189470c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
189570c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
189670c70d97SNicolas Pitre	  defined by each seccomp mode.
189770c70d97SNicolas Pitre
1898c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1899c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
19004a50bfe3SRussell King	depends on EXPERIMENTAL
1901c743f380SNicolas Pitre	help
1902c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1903c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1904c743f380SNicolas Pitre	  the stack just before the return address, and validates
1905c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1906c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1907c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1908c743f380SNicolas Pitre	  neutralized via a kernel panic.
1909c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1910c743f380SNicolas Pitre
191173a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
191273a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
191373a65b3fSUwe Kleine-König	help
191473a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
191573a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
191673a65b3fSUwe Kleine-König
19171da177e4SLinus Torvaldsendmenu
19181da177e4SLinus Torvalds
19191da177e4SLinus Torvaldsmenu "Boot options"
19201da177e4SLinus Torvalds
19219eb8f674SGrant Likelyconfig USE_OF
19229eb8f674SGrant Likely	bool "Flattened Device Tree support"
19239eb8f674SGrant Likely	select OF
19249eb8f674SGrant Likely	select OF_EARLY_FLATTREE
192508a543adSGrant Likely	select IRQ_DOMAIN
19269eb8f674SGrant Likely	help
19279eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19289eb8f674SGrant Likely
19291da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19301da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19311da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19321da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19331da177e4SLinus Torvalds	default "0"
19341da177e4SLinus Torvalds	help
19351da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19361da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19371da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19381da177e4SLinus Torvalds	  value in their defconfig file.
19391da177e4SLinus Torvalds
19401da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19411da177e4SLinus Torvalds
19421da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19431da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19441da177e4SLinus Torvalds	default "0"
19451da177e4SLinus Torvalds	help
1946f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1947f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1948f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1949f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1950f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1951f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19521da177e4SLinus Torvalds
19531da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19541da177e4SLinus Torvalds
19551da177e4SLinus Torvaldsconfig ZBOOT_ROM
19561da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19571da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19581da177e4SLinus Torvalds	help
19591da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19601da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19611da177e4SLinus Torvalds
1962090ab3ffSSimon Hormanchoice
1963090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1964090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1965090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1966090ab3ffSSimon Horman	help
1967090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
196859bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1969090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1970090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
197159bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1972090ab3ffSSimon Horman	  rest the kernel image to RAM.
1973090ab3ffSSimon Horman
1974090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1975090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1976090ab3ffSSimon Horman	help
1977090ab3ffSSimon Horman	  Do not load image from SD or MMC
1978090ab3ffSSimon Horman
1979f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1980f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1981f45b1149SSimon Horman	help
1982090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1983090ab3ffSSimon Horman
1984090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1985090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1986090ab3ffSSimon Horman	help
1987090ab3ffSSimon Horman	  Load image from SDHI hardware block
1988090ab3ffSSimon Horman
1989090ab3ffSSimon Hormanendchoice
1990f45b1149SSimon Horman
1991e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1992e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1993e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1994e2a6a3aaSJohn Bonesio	help
1995e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1996e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1997e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1998e2a6a3aaSJohn Bonesio
1999e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
2000e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
2001e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
2002e2a6a3aaSJohn Bonesio
2003e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
2004e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
2005e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
2006e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
2007e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
2008e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
2009e2a6a3aaSJohn Bonesio	  to this option.
2010e2a6a3aaSJohn Bonesio
2011b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2012b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2013b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2014b90b9a38SNicolas Pitre	help
2015b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2016b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2017b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2018b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2019b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2020b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2021b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2022b90b9a38SNicolas Pitre
2023d0f34a11SGenoud Richardchoice
2024d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2025d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2026d0f34a11SGenoud Richard
2027d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2028d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2029d0f34a11SGenoud Richard	help
2030d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2031d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2032d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2033d0f34a11SGenoud Richard
2034d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2035d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2036d0f34a11SGenoud Richard	help
2037d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2038d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2039d0f34a11SGenoud Richard
2040d0f34a11SGenoud Richardendchoice
2041d0f34a11SGenoud Richard
20421da177e4SLinus Torvaldsconfig CMDLINE
20431da177e4SLinus Torvalds	string "Default kernel command string"
20441da177e4SLinus Torvalds	default ""
20451da177e4SLinus Torvalds	help
20461da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20471da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20481da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20491da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20501da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20511da177e4SLinus Torvalds
20524394c124SVictor Boiviechoice
20534394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20544394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20554394c124SVictor Boivie
20564394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20574394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20584394c124SVictor Boivie	help
20594394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20604394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20614394c124SVictor Boivie	  string provided in CMDLINE will be used.
20624394c124SVictor Boivie
20634394c124SVictor Boivieconfig CMDLINE_EXTEND
20644394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20654394c124SVictor Boivie	help
20664394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20674394c124SVictor Boivie	  appended to the default kernel command string.
20684394c124SVictor Boivie
206992d2040dSAlexander Hollerconfig CMDLINE_FORCE
207092d2040dSAlexander Holler	bool "Always use the default kernel command string"
207192d2040dSAlexander Holler	help
207292d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
207392d2040dSAlexander Holler	  loader passes other arguments to the kernel.
207492d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
207592d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20764394c124SVictor Boivieendchoice
207792d2040dSAlexander Holler
20781da177e4SLinus Torvaldsconfig XIP_KERNEL
20791da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2080497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20811da177e4SLinus Torvalds	help
20821da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20831da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20841da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20851da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20861da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20871da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20881da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20891da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20901da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20911da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20921da177e4SLinus Torvalds
20931da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20941da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20951da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20961da177e4SLinus Torvalds
20971da177e4SLinus Torvalds	  If unsure, say N.
20981da177e4SLinus Torvalds
20991da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
21001da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
21011da177e4SLinus Torvalds	depends on XIP_KERNEL
21021da177e4SLinus Torvalds	default "0x00080000"
21031da177e4SLinus Torvalds	help
21041da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
21051da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
21061da177e4SLinus Torvalds	  own flash usage.
21071da177e4SLinus Torvalds
2108c587e4a6SRichard Purdieconfig KEXEC
2109c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
211002b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2111c587e4a6SRichard Purdie	help
2112c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2113c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
211401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2115c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2116c587e4a6SRichard Purdie
2117c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2118c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2119c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2120c587e4a6SRichard Purdie	  support.
2121c587e4a6SRichard Purdie
21224cd9d6f7SRichard Purdieconfig ATAGS_PROC
21234cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2124b98d7291SUli Luckas	depends on KEXEC
2125b98d7291SUli Luckas	default y
21264cd9d6f7SRichard Purdie	help
21274cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21284cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21294cd9d6f7SRichard Purdie
2130cb5d39b3SMika Westerbergconfig CRASH_DUMP
2131cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2132cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2133cb5d39b3SMika Westerberg	help
2134cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2135cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2136cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2137cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2138cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2139cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2140cb5d39b3SMika Westerberg
2141cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2142cb5d39b3SMika Westerberg
2143e69edc79SEric Miaoconfig AUTO_ZRELADDR
2144e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2145e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2146e69edc79SEric Miao	help
2147e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2148e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2149e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2150e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2151e69edc79SEric Miao	  from start of memory.
2152e69edc79SEric Miao
21531da177e4SLinus Torvaldsendmenu
21541da177e4SLinus Torvalds
2155ac9d7efcSRussell Kingmenu "CPU Power Management"
21561da177e4SLinus Torvalds
215789c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21581da177e4SLinus Torvalds
21591da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21601da177e4SLinus Torvalds
216164f102b6SYong Shenconfig CPU_FREQ_IMX
216264f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
216364f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
2164f637c4c9SArnd Bergmann	select CPU_FREQ_TABLE
216564f102b6SYong Shen	help
216664f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
216764f102b6SYong Shen
21681da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21691da177e4SLinus Torvalds	bool
21701da177e4SLinus Torvalds
21711da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21721da177e4SLinus Torvalds	bool
21731da177e4SLinus Torvalds
21741da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21751da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21761da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21771da177e4SLinus Torvalds	default y
21781da177e4SLinus Torvalds	help
21791da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21821da177e4SLinus Torvalds
21831da177e4SLinus Torvalds	  If in doubt, say Y.
21841da177e4SLinus Torvalds
21859e2697ffSRussell Kingconfig CPU_FREQ_PXA
21869e2697ffSRussell King	bool
21879e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21889e2697ffSRussell King	default y
2189ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21909e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21919e2697ffSRussell King
21929d56c02aSBen Dooksconfig CPU_FREQ_S3C
21939d56c02aSBen Dooks	bool
21949d56c02aSBen Dooks	help
21959d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21969d56c02aSBen Dooks
21979d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21984a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2199b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
22009d56c02aSBen Dooks	select CPU_FREQ_S3C
22019d56c02aSBen Dooks	help
22029d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
22039d56c02aSBen Dooks	  of CPUs.
22049d56c02aSBen Dooks
22059d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
22069d56c02aSBen Dooks
22079d56c02aSBen Dooks	  If in doubt, say N.
22089d56c02aSBen Dooks
22099d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
22104a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
22119d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
22129d56c02aSBen Dooks	help
22139d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
22149d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
22159d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
22169d56c02aSBen Dooks
22179d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
22189d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
22199d56c02aSBen Dooks
22209d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
22219d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
22229d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22239d56c02aSBen Dooks	help
22249d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
22259d56c02aSBen Dooks
22269d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
22279d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
22289d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22299d56c02aSBen Dooks	help
22309d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
22319d56c02aSBen Dooks
2232e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2233e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2234e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2235e6d197a6SBen Dooks	help
2236e6d197a6SBen Dooks	  Export status information via debugfs.
2237e6d197a6SBen Dooks
22381da177e4SLinus Torvaldsendif
22391da177e4SLinus Torvalds
2240ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2241ac9d7efcSRussell King
2242ac9d7efcSRussell Kingendmenu
2243ac9d7efcSRussell King
22441da177e4SLinus Torvaldsmenu "Floating point emulation"
22451da177e4SLinus Torvalds
22461da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22471da177e4SLinus Torvalds
22481da177e4SLinus Torvaldsconfig FPE_NWFPE
22491da177e4SLinus Torvalds	bool "NWFPE math emulation"
2250593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22511da177e4SLinus Torvalds	---help---
22521da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22531da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22541da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22551da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22561da177e4SLinus Torvalds
22571da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22581da177e4SLinus Torvalds	  early in the bootup.
22591da177e4SLinus Torvalds
22601da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22611da177e4SLinus Torvalds	bool "Support extended precision"
2262bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22631da177e4SLinus Torvalds	help
22641da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22651da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22661da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22671da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22681da177e4SLinus Torvalds	  floating point emulator without any good reason.
22691da177e4SLinus Torvalds
22701da177e4SLinus Torvalds	  You almost surely want to say N here.
22711da177e4SLinus Torvalds
22721da177e4SLinus Torvaldsconfig FPE_FASTFPE
22731da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22748993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22751da177e4SLinus Torvalds	---help---
22761da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22771da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22781da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22791da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22801da177e4SLinus Torvalds
22811da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22821da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22831da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22841da177e4SLinus Torvalds	  choose NWFPE.
22851da177e4SLinus Torvalds
22861da177e4SLinus Torvaldsconfig VFP
22871da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2288e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22891da177e4SLinus Torvalds	help
22901da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22911da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22921da177e4SLinus Torvalds
22931da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22941da177e4SLinus Torvalds	  release notes and additional status information.
22951da177e4SLinus Torvalds
22961da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22971da177e4SLinus Torvalds
229825ebee02SCatalin Marinasconfig VFPv3
229925ebee02SCatalin Marinas	bool
230025ebee02SCatalin Marinas	depends on VFP
230125ebee02SCatalin Marinas	default y if CPU_V7
230225ebee02SCatalin Marinas
2303b5872db4SCatalin Marinasconfig NEON
2304b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2305b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2306b5872db4SCatalin Marinas	help
2307b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2308b5872db4SCatalin Marinas	  Extension.
2309b5872db4SCatalin Marinas
23101da177e4SLinus Torvaldsendmenu
23111da177e4SLinus Torvalds
23121da177e4SLinus Torvaldsmenu "Userspace binary formats"
23131da177e4SLinus Torvalds
23141da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
23151da177e4SLinus Torvalds
23161da177e4SLinus Torvaldsconfig ARTHUR
23171da177e4SLinus Torvalds	tristate "RISC OS personality"
2318704bdda0SNicolas Pitre	depends on !AEABI
23191da177e4SLinus Torvalds	help
23201da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
23211da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
23221da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
23231da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
23241da177e4SLinus Torvalds	  will be called arthur).
23251da177e4SLinus Torvalds
23261da177e4SLinus Torvaldsendmenu
23271da177e4SLinus Torvalds
23281da177e4SLinus Torvaldsmenu "Power management options"
23291da177e4SLinus Torvalds
2330eceab4acSRussell Kingsource "kernel/power/Kconfig"
23311da177e4SLinus Torvalds
2332f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
23333d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
23346a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
23353f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2336f4cb5700SJohannes Berg	def_bool y
2337f4cb5700SJohannes Berg
233815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
233915e0d9e3SArnd Bergmann	def_bool PM_SLEEP
234015e0d9e3SArnd Bergmann
23411da177e4SLinus Torvaldsendmenu
23421da177e4SLinus Torvalds
2343d5950b43SSam Ravnborgsource "net/Kconfig"
2344d5950b43SSam Ravnborg
2345ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
23461da177e4SLinus Torvalds
23471da177e4SLinus Torvaldssource "fs/Kconfig"
23481da177e4SLinus Torvalds
23491da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23501da177e4SLinus Torvalds
23511da177e4SLinus Torvaldssource "security/Kconfig"
23521da177e4SLinus Torvalds
23531da177e4SLinus Torvaldssource "crypto/Kconfig"
23541da177e4SLinus Torvalds
23551da177e4SLinus Torvaldssource "lib/Kconfig"
2356