11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 41d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 5e377cd82SFlorian Fainelli select ARCH_HAS_DEBUG_VIRTUAL 621266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 72b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 8d2852a22SDaniel Borkmann select ARCH_HAS_SET_MEMORY 9ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 10ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 113d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 12171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 13957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 14d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 15ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 16ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 174badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 18017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 190cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 20b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 21ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 22171b3f0dSRussell King select CLONE_BACKWARDS 23b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 24dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 25b01aec9bSBorislav Petkov select EDAC_SUPPORT 26b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2736d0fd21SLaura Abbott select GENERIC_ALLOCATOR 284477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 29b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 30*ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 312937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 32171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 33b1b3f49cSRussell King select GENERIC_IRQ_PROBE 34b1b3f49cSRussell King select GENERIC_IRQ_SHOW 357c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 36b1b3f49cSRussell King select GENERIC_PCI_IOMAP 3738ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 38b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 39b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 40b1b3f49cSRussell King select GENERIC_STRNLEN_USER 41a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 42b1b3f49cSRussell King select HARDIRQS_SW_RESEND 437a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 440b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 45dfd45b61SKees Cook select HAVE_ARCH_HARDENED_USERCOPY 46437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 47437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 48e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 4991702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 500693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 51b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 526077776bSDaniel Borkmann select HAVE_CBPF_JIT 5351aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 54171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 55b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 56b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 57b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 58b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 59437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 60dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 615f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 62b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 63b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 64b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 656b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 66b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 67b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 68b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 6987c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 70b1b3f49cSRussell King select HAVE_KERNEL_GZIP 71f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 72b1b3f49cSRussell King select HAVE_KERNEL_LZMA 73b1b3f49cSRussell King select HAVE_KERNEL_LZO 74b1b3f49cSRussell King select HAVE_KERNEL_XZ 75cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 769edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 77b1b3f49cSRussell King select HAVE_MEMBLOCK 787d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 7942a0bb3fSPetr Mladek select HAVE_NMI 80b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 810dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 827ada189fSJamie Iles select HAVE_PERF_EVENTS 8349863894SWill Deacon select HAVE_PERF_REGS 8449863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 85a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 86e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 87b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 88af1839ebSCatalin Marinas select HAVE_UID16 8931c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 90da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 91171b3f0dSRussell King select MODULES_USE_ELF_REL 9284f452b1SSantosh Shilimkar select NO_BOOTMEM 93aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 94aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 95171b3f0dSRussell King select OLD_SIGACTION 96171b3f0dSRussell King select OLD_SIGSUSPEND3 97b1b3f49cSRussell King select PERF_USE_VMALLOC 98b1b3f49cSRussell King select RTC_LIB 99b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 100171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 101171b3f0dSRussell King # according to that. Thanks. 1021da177e4SLinus Torvalds help 1031da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 104f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1051da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1061da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1071da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1081da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1091da177e4SLinus Torvalds 11074facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 111308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 11274facffeSRussell King bool 11374facffeSRussell King 1144ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 1154ce63fcdSMarek Szyprowski bool 1164ce63fcdSMarek Szyprowski 1174ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1184ce63fcdSMarek Szyprowski bool 119b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 120b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1214ce63fcdSMarek Szyprowski 12260460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 12360460abfSSeung-Woo Kim 12460460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 12560460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 12660460abfSSeung-Woo Kim range 4 9 12760460abfSSeung-Woo Kim default 8 12860460abfSSeung-Woo Kim help 12960460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 13060460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 13160460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 13260460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 13360460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 13460460abfSSeung-Woo Kim virtual space with just a few allocations. 13560460abfSSeung-Woo Kim 13660460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 13760460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 13860460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 13960460abfSSeung-Woo Kim by the PAGE_SIZE. 14060460abfSSeung-Woo Kim 14160460abfSSeung-Woo Kimendif 14260460abfSSeung-Woo Kim 1430b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1440b05da72SHans Ulli Kroll bool 1450b05da72SHans Ulli Kroll 14675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 14775e7153aSRalf Baechle bool 14875e7153aSRalf Baechle 149bc581770SLinus Walleijconfig HAVE_TCM 150bc581770SLinus Walleij bool 151bc581770SLinus Walleij select GENERIC_ALLOCATOR 152bc581770SLinus Walleij 153e119bfffSRussell Kingconfig HAVE_PROC_CPU 154e119bfffSRussell King bool 155e119bfffSRussell King 156ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1575ea81769SAl Viro bool 1585ea81769SAl Viro 1591da177e4SLinus Torvaldsconfig EISA 1601da177e4SLinus Torvalds bool 1611da177e4SLinus Torvalds ---help--- 1621da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1631da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1641da177e4SLinus Torvalds 1651da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1661da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1671da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1681da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1691da177e4SLinus Torvalds 1701da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvalds Otherwise, say N. 1731da177e4SLinus Torvalds 1741da177e4SLinus Torvaldsconfig SBUS 1751da177e4SLinus Torvalds bool 1761da177e4SLinus Torvalds 177f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 178f16fb1ecSRussell King bool 179f16fb1ecSRussell King default y 180f16fb1ecSRussell King 181f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 182f16fb1ecSRussell King bool 183f16fb1ecSRussell King default y 184f16fb1ecSRussell King 1857ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1867ad1bcb2SRussell King bool 187cb1293e2SArnd Bergmann default !CPU_V7M 1887ad1bcb2SRussell King 1891da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1901da177e4SLinus Torvalds bool 1918a87411bSWill Deacon default y 1921da177e4SLinus Torvalds 193f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 194f0d1b0b3SDavid Howells bool 195f0d1b0b3SDavid Howells 196f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 197f0d1b0b3SDavid Howells bool 198f0d1b0b3SDavid Howells 1994a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2004a1b5733SEduardo Valentin bool 2014a1b5733SEduardo Valentin 202a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 203a5f4c561SStefan Agner def_bool y if MMU 204a5f4c561SStefan Agner 205b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 206b89c3b16SAkinobu Mita bool 207b89c3b16SAkinobu Mita default y 208b89c3b16SAkinobu Mita 2091da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2101da177e4SLinus Torvalds bool 2111da177e4SLinus Torvalds default y 2121da177e4SLinus Torvalds 213a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 214a08b6b79Sviro@ZenIV.linux.org.uk bool 215a08b6b79Sviro@ZenIV.linux.org.uk 2165ac6da66SChristoph Lameterconfig ZONE_DMA 2175ac6da66SChristoph Lameter bool 2185ac6da66SChristoph Lameter 219ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 220ccd7ab7fSFUJITA Tomonori def_bool y 221ccd7ab7fSFUJITA Tomonori 222c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 223c7edc9e3SDavid A. Long def_bool y 224c7edc9e3SDavid A. Long 22558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22658af4a24SRob Herring bool 22758af4a24SRob Herring 2281da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2291da177e4SLinus Torvalds bool 2301da177e4SLinus Torvalds 2311da177e4SLinus Torvaldsconfig FIQ 2321da177e4SLinus Torvalds bool 2331da177e4SLinus Torvalds 23413a5045dSRob Herringconfig NEED_RET_TO_USER 23513a5045dSRob Herring bool 23613a5045dSRob Herring 237034d2f5aSAl Viroconfig ARCH_MTD_XIP 238034d2f5aSAl Viro bool 239034d2f5aSAl Viro 240c760fc19SHyok S. Choiconfig VECTORS_BASE 241c760fc19SHyok S. Choi hex 2426afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 243c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 244c760fc19SHyok S. Choi default 0x00000000 245c760fc19SHyok S. Choi help 24619accfd3SRussell King The base address of exception vectors. This must be two pages 24719accfd3SRussell King in size. 248c760fc19SHyok S. Choi 249dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 250c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 251c1becedcSRussell King default y 252b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 253dc21af99SRussell King help 254111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 255111e9a5cSRussell King boot and module load time according to the position of the 256111e9a5cSRussell King kernel in system memory. 257dc21af99SRussell King 258111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 259daece596SNicolas Pitre of physical memory is at a 16MB boundary. 260dc21af99SRussell King 261c1becedcSRussell King Only disable this option if you know that you do not require 262c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 263c1becedcSRussell King you need to shrink the kernel to the minimal size. 264c1becedcSRussell King 265c334bc15SRob Herringconfig NEED_MACH_IO_H 266c334bc15SRob Herring bool 267c334bc15SRob Herring help 268c334bc15SRob Herring Select this when mach/io.h is required to provide special 269c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 270c334bc15SRob Herring be avoided when possible. 271c334bc15SRob Herring 2720cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2731b9f95f8SNicolas Pitre bool 274111e9a5cSRussell King help 2750cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2760cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2770cdc8b92SNicolas Pitre be avoided when possible. 2781b9f95f8SNicolas Pitre 2791b9f95f8SNicolas Pitreconfig PHYS_OFFSET 280974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 281c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 282974c0724SNicolas Pitre default DRAM_BASE if !MMU 283c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 284c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 285c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 286c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 287c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2888f2c0062SLinus Walleij ARCH_REALVIEW 289c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 290c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 291b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2921b9f95f8SNicolas Pitre help 2931b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2941b9f95f8SNicolas Pitre location of main memory in your system. 295cada3c08SRussell King 29687e040b6SSimon Glassconfig GENERIC_BUG 29787e040b6SSimon Glass def_bool y 29887e040b6SSimon Glass depends on BUG 29987e040b6SSimon Glass 3001bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 3011bcad26eSKirill A. Shutemov int 3021bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 3031bcad26eSKirill A. Shutemov default 2 3041bcad26eSKirill A. Shutemov 3051da177e4SLinus Torvaldssource "init/Kconfig" 3061da177e4SLinus Torvalds 307dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 308dc52ddc0SMatt Helsley 3091da177e4SLinus Torvaldsmenu "System Type" 3101da177e4SLinus Torvalds 3113c427975SHyok S. Choiconfig MMU 3123c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3133c427975SHyok S. Choi default y 3143c427975SHyok S. Choi help 3153c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3163c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3173c427975SHyok S. Choi 318e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 319e0c25d95SDaniel Cashman default 8 320e0c25d95SDaniel Cashman 321e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 322e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 323e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 324e0c25d95SDaniel Cashman default 16 325e0c25d95SDaniel Cashman 326ccf50e23SRussell King# 327ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 328ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 329ccf50e23SRussell King# 3301da177e4SLinus Torvaldschoice 3311da177e4SLinus Torvalds prompt "ARM system type" 33270722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3331420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3341da177e4SLinus Torvalds 335387798b3SRob Herringconfig ARCH_MULTIPLATFORM 336387798b3SRob Herring bool "Allow multiple platforms to be selected" 337b1b3f49cSRussell King depends on MMU 33842dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 339387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 340387798b3SRob Herring select AUTO_ZRELADDR 3416d0add40SRob Herring select CLKSRC_OF 34266314223SDinh Nguyen select COMMON_CLK 343ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 34408d38bebSWill Deacon select MIGHT_HAVE_PCI 345387798b3SRob Herring select MULTI_IRQ_HANDLER 346e13688feSKishon Vijay Abraham I select PCI_DOMAINS if PCI 34766314223SDinh Nguyen select SPARSE_IRQ 34866314223SDinh Nguyen select USE_OF 34966314223SDinh Nguyen 3509c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3519c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3529c77bc43SStefan Agner depends on !MMU 3539c77bc43SStefan Agner select ARM_NVIC 354499f1640SStefan Agner select AUTO_ZRELADDR 3559c77bc43SStefan Agner select CLKSRC_OF 3569c77bc43SStefan Agner select COMMON_CLK 3579c77bc43SStefan Agner select CPU_V7M 3589c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3599c77bc43SStefan Agner select NO_IOPORT_MAP 3609c77bc43SStefan Agner select SPARSE_IRQ 3619c77bc43SStefan Agner select USE_OF 3629c77bc43SStefan Agner 363788c9700SRussell Kingconfig ARCH_GEMINI 364788c9700SRussell King bool "Cortina Systems Gemini" 365f3372c01SLinus Walleij select CLKSRC_MMIO 366b1b3f49cSRussell King select CPU_FA526 367f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 3685c34a4e8SLinus Walleij select GPIOLIB 369788c9700SRussell King help 370788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 371788c9700SRussell King 3721da177e4SLinus Torvaldsconfig ARCH_EBSA110 3731da177e4SLinus Torvalds bool "EBSA-110" 374b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 375c750815eSRussell King select CPU_SA110 376f7e68bbfSRussell King select ISA 377c334bc15SRob Herring select NEED_MACH_IO_H 3780cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 379ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3801da177e4SLinus Torvalds help 3811da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 382f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3831da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3841da177e4SLinus Torvalds parallel port. 3851da177e4SLinus Torvalds 386e7736d47SLennert Buytenhekconfig ARCH_EP93XX 387e7736d47SLennert Buytenhek bool "EP93xx-based" 388b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 389e7736d47SLennert Buytenhek select ARM_AMBA 390b8824c9aSH Hartley Sweeten select ARM_PATCH_PHYS_VIRT 391e7736d47SLennert Buytenhek select ARM_VIC 392b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3936d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 394000bc178SLinus Walleij select CLKSRC_MMIO 395b1b3f49cSRussell King select CPU_ARM920T 396000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3975c34a4e8SLinus Walleij select GPIOLIB 398e7736d47SLennert Buytenhek help 399e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 400e7736d47SLennert Buytenhek 4011da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4021da177e4SLinus Torvalds bool "FootBridge" 403c750815eSRussell King select CPU_SA110 4041da177e4SLinus Torvalds select FOOTBRIDGE 4054e8d7637SRussell King select GENERIC_CLOCKEVENTS 406d0ee9f40SArnd Bergmann select HAVE_IDE 4078ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4080cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 409f999b8bdSMartin Michlmayr help 410f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 411f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4121da177e4SLinus Torvalds 4134af6fee1SDeepak Saxenaconfig ARCH_NETX 4144af6fee1SDeepak Saxena bool "Hilscher NetX based" 415b1b3f49cSRussell King select ARM_VIC 416234b6cedSRussell King select CLKSRC_MMIO 417c750815eSRussell King select CPU_ARM926T 4182fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 419f999b8bdSMartin Michlmayr help 4204af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4214af6fee1SDeepak Saxena 4223b938be6SRussell Kingconfig ARCH_IOP13XX 4233b938be6SRussell King bool "IOP13xx-based" 4243b938be6SRussell King depends on MMU 425b1b3f49cSRussell King select CPU_XSC3 4260cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 42713a5045dSRob Herring select NEED_RET_TO_USER 428b1b3f49cSRussell King select PCI 429b1b3f49cSRussell King select PLAT_IOP 430b1b3f49cSRussell King select VMSPLIT_1G 43137ebbcffSThomas Gleixner select SPARSE_IRQ 4323b938be6SRussell King help 4333b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4343b938be6SRussell King 4353f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4363f7e5815SLennert Buytenhek bool "IOP32x-based" 437a4f7e763SRussell King depends on MMU 438c750815eSRussell King select CPU_XSCALE 439e9004f50SLinus Walleij select GPIO_IOP 4405c34a4e8SLinus Walleij select GPIOLIB 44113a5045dSRob Herring select NEED_RET_TO_USER 442f7e68bbfSRussell King select PCI 443b1b3f49cSRussell King select PLAT_IOP 444f999b8bdSMartin Michlmayr help 4453f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4463f7e5815SLennert Buytenhek processors. 4473f7e5815SLennert Buytenhek 4483f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4493f7e5815SLennert Buytenhek bool "IOP33x-based" 4503f7e5815SLennert Buytenhek depends on MMU 451c750815eSRussell King select CPU_XSCALE 452e9004f50SLinus Walleij select GPIO_IOP 4535c34a4e8SLinus Walleij select GPIOLIB 45413a5045dSRob Herring select NEED_RET_TO_USER 4553f7e5815SLennert Buytenhek select PCI 456b1b3f49cSRussell King select PLAT_IOP 4573f7e5815SLennert Buytenhek help 4583f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4591da177e4SLinus Torvalds 4603b938be6SRussell Kingconfig ARCH_IXP4XX 4613b938be6SRussell King bool "IXP4xx-based" 462a4f7e763SRussell King depends on MMU 46358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 46451aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 465234b6cedSRussell King select CLKSRC_MMIO 466c750815eSRussell King select CPU_XSCALE 467b1b3f49cSRussell King select DMABOUNCE if PCI 4683b938be6SRussell King select GENERIC_CLOCKEVENTS 4695c34a4e8SLinus Walleij select GPIOLIB 4700b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 471c334bc15SRob Herring select NEED_MACH_IO_H 4729296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 473171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 474c4713074SLennert Buytenhek help 4753b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 476c4713074SLennert Buytenhek 477edabd38eSSaeed Bisharaconfig ARCH_DOVE 478edabd38eSSaeed Bishara bool "Marvell Dove" 479756b2531SSebastian Hesselbarth select CPU_PJ4 480edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4815c34a4e8SLinus Walleij select GPIOLIB 4820f81bd43SRussell King select MIGHT_HAVE_PCI 483b8cd337cSArnd Bergmann select MULTI_IRQ_HANDLER 484171b3f0dSRussell King select MVEBU_MBUS 4859139acd1SSebastian Hesselbarth select PINCTRL 4869139acd1SSebastian Hesselbarth select PINCTRL_DOVE 487abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4885cdbe5d2SArnd Bergmann select SPARSE_IRQ 489c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 490edabd38eSSaeed Bishara help 491edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 492edabd38eSSaeed Bishara 493c53c9cf6SAndrew Victorconfig ARCH_KS8695 494c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 495c7e783d6SLinus Walleij select CLKSRC_MMIO 496b1b3f49cSRussell King select CPU_ARM922T 497c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4985c34a4e8SLinus Walleij select GPIOLIB 499b1b3f49cSRussell King select NEED_MACH_MEMORY_H 500c53c9cf6SAndrew Victor help 501c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 502c53c9cf6SAndrew Victor System-on-Chip devices. 503c53c9cf6SAndrew Victor 504788c9700SRussell Kingconfig ARCH_W90X900 505788c9700SRussell King bool "Nuvoton W90X900 CPU" 5066d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5076fa5d5f7SRussell King select CLKSRC_MMIO 508b1b3f49cSRussell King select CPU_ARM926T 50958b5369eSwanzongshun select GENERIC_CLOCKEVENTS 5105c34a4e8SLinus Walleij select GPIOLIB 511777f9bebSLennert Buytenhek help 512a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 513a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 514a8bc4eadSwanzongshun the ARM series product line, you can login the following 515a8bc4eadSwanzongshun link address to know more. 516a8bc4eadSwanzongshun 517a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 518a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 519585cf175STzachi Perelstein 52093e22567SRussell Kingconfig ARCH_LPC32XX 52193e22567SRussell King bool "NXP LPC32XX" 52293e22567SRussell King select ARM_AMBA 5234073723aSRussell King select CLKDEV_LOOKUP 524c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 525c227f127SVladimir Zapolskiy select COMMON_CLK 52693e22567SRussell King select CPU_ARM926T 52793e22567SRussell King select GENERIC_CLOCKEVENTS 5285c34a4e8SLinus Walleij select GPIOLIB 5298cb17b5eSVladimir Zapolskiy select MULTI_IRQ_HANDLER 5308cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 53193e22567SRussell King select USE_OF 53293e22567SRussell King help 53393e22567SRussell King Support for the NXP LPC32XX family of processors 53493e22567SRussell King 5351da177e4SLinus Torvaldsconfig ARCH_PXA 5362c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 537a4f7e763SRussell King depends on MMU 538b1b3f49cSRussell King select ARCH_MTD_XIP 539b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 540b1b3f49cSRussell King select AUTO_ZRELADDR 541a1c0a6adSRobert Jarzmik select COMMON_CLK 5426d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 543389d9b58SDaniel Lezcano select CLKSRC_PXA 544234b6cedSRussell King select CLKSRC_MMIO 5456f6caeaaSRobert Jarzmik select CLKSRC_OF 5462f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 547981d0f39SEric Miao select GENERIC_CLOCKEVENTS 548157d2644SHaojian Zhuang select GPIO_PXA 5495c34a4e8SLinus Walleij select GPIOLIB 550b1b3f49cSRussell King select HAVE_IDE 551d6cf30caSRobert Jarzmik select IRQ_DOMAIN 552b1b3f49cSRussell King select MULTI_IRQ_HANDLER 553bd5ce433SEric Miao select PLAT_PXA 5546ac6b817SHaojian Zhuang select SPARSE_IRQ 555f999b8bdSMartin Michlmayr help 5562c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5571da177e4SLinus Torvalds 5581da177e4SLinus Torvaldsconfig ARCH_RPC 5591da177e4SLinus Torvalds bool "RiscPC" 560868e87ccSRussell King depends on MMU 5611da177e4SLinus Torvalds select ARCH_ACORN 562a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 56307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5645cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 565fa04e209SArnd Bergmann select CPU_SA110 566b1b3f49cSRussell King select FIQ 567d0ee9f40SArnd Bergmann select HAVE_IDE 568b1b3f49cSRussell King select HAVE_PATA_PLATFORM 569b1b3f49cSRussell King select ISA_DMA_API 570c334bc15SRob Herring select NEED_MACH_IO_H 5710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 572ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5731da177e4SLinus Torvalds help 5741da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5751da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5761da177e4SLinus Torvalds 5771da177e4SLinus Torvaldsconfig ARCH_SA1100 5781da177e4SLinus Torvalds bool "SA1100-based" 579b1b3f49cSRussell King select ARCH_MTD_XIP 580b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 581b1b3f49cSRussell King select CLKDEV_LOOKUP 582b1b3f49cSRussell King select CLKSRC_MMIO 583389d9b58SDaniel Lezcano select CLKSRC_PXA 584389d9b58SDaniel Lezcano select CLKSRC_OF if OF 585b1b3f49cSRussell King select CPU_FREQ 586b1b3f49cSRussell King select CPU_SA1100 587b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5885c34a4e8SLinus Walleij select GPIOLIB 589d0ee9f40SArnd Bergmann select HAVE_IDE 5901eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 591b1b3f49cSRussell King select ISA 592affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 5930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 594375dec92SRussell King select SPARSE_IRQ 595f999b8bdSMartin Michlmayr help 596f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5971da177e4SLinus Torvalds 598b130d5c2SKukjin Kimconfig ARCH_S3C24XX 599b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 600335cce74SArnd Bergmann select ATAGS 601b1b3f49cSRussell King select CLKDEV_LOOKUP 6024280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6037f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 604880cf071STomasz Figa select GPIO_SAMSUNG 6055c34a4e8SLinus Walleij select GPIOLIB 60620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 607b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 608b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 60917453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 610c334bc15SRob Herring select NEED_MACH_IO_H 611cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6121da177e4SLinus Torvalds help 613b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 614b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 615b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 616b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 61763b1f51bSBen Dooks 6187c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6197c6337e2SKevin Hilman bool "TI DaVinci" 620b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 6216d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 622ce32c5c5SArnd Bergmann select CPU_ARM926T 62320e9969bSDavid Brownell select GENERIC_ALLOCATOR 624b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 625dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6265c34a4e8SLinus Walleij select GPIOLIB 627b1b3f49cSRussell King select HAVE_IDE 628689e331fSSekhar Nori select USE_OF 629b1b3f49cSRussell King select ZONE_DMA 6307c6337e2SKevin Hilman help 6317c6337e2SKevin Hilman Support for TI's DaVinci platform. 6327c6337e2SKevin Hilman 633a0694861STony Lindgrenconfig ARCH_OMAP1 634a0694861STony Lindgren bool "TI OMAP1" 63500a36698SArnd Bergmann depends on MMU 636b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 637a0694861STony Lindgren select ARCH_OMAP 638e9a91de7STony Prisk select CLKDEV_LOOKUP 639cee37e50Sviresh kumar select CLKSRC_MMIO 640b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 641a0694861STony Lindgren select GENERIC_IRQ_CHIP 6425c34a4e8SLinus Walleij select GPIOLIB 643a0694861STony Lindgren select HAVE_IDE 644a0694861STony Lindgren select IRQ_DOMAIN 645b694331cSTony Lindgren select MULTI_IRQ_HANDLER 646a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 647a0694861STony Lindgren select NEED_MACH_MEMORY_H 648685e2d08STony Lindgren select SPARSE_IRQ 64921f47fbcSAlexey Charkov help 650a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 65102c981c0SBinghua Duan 6521da177e4SLinus Torvaldsendchoice 6531da177e4SLinus Torvalds 654387798b3SRob Herringmenu "Multiple platform selection" 655387798b3SRob Herring depends on ARCH_MULTIPLATFORM 656387798b3SRob Herring 657387798b3SRob Herringcomment "CPU Core family selection" 658387798b3SRob Herring 659f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 660f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 661f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 662f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 663f8afae40SArnd Bergmann select CPU_FA526 664f8afae40SArnd Bergmann 665387798b3SRob Herringconfig ARCH_MULTI_V4T 666387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 667387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 668b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66924e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 67024e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 67124e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 672387798b3SRob Herring 673387798b3SRob Herringconfig ARCH_MULTI_V5 674387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 675387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 676b1b3f49cSRussell King select ARCH_MULTI_V4_V5 67712567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 67824e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 67924e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 680387798b3SRob Herring 681387798b3SRob Herringconfig ARCH_MULTI_V4_V5 682387798b3SRob Herring bool 683387798b3SRob Herring 684387798b3SRob Herringconfig ARCH_MULTI_V6 6858dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 686387798b3SRob Herring select ARCH_MULTI_V6_V7 68742f4754aSRob Herring select CPU_V6K 688387798b3SRob Herring 689387798b3SRob Herringconfig ARCH_MULTI_V7 6908dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 691387798b3SRob Herring default y 692387798b3SRob Herring select ARCH_MULTI_V6_V7 693b1b3f49cSRussell King select CPU_V7 69490bc8ac7SRob Herring select HAVE_SMP 695387798b3SRob Herring 696387798b3SRob Herringconfig ARCH_MULTI_V6_V7 697387798b3SRob Herring bool 6989352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 699387798b3SRob Herring 700387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 701387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 702387798b3SRob Herring select ARCH_MULTI_V5 703387798b3SRob Herring 704387798b3SRob Herringendmenu 705387798b3SRob Herring 70605e2a3deSRob Herringconfig ARCH_VIRT 707e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 708e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 7094b8b5f25SRob Herring select ARM_AMBA 71005e2a3deSRob Herring select ARM_GIC 7113ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 7120b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 713bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 71405e2a3deSRob Herring select ARM_PSCI 7154b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 71605e2a3deSRob Herring 717ccf50e23SRussell King# 718ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 719ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 720ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 721ccf50e23SRussell King# 7223e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 7233e93a22bSGregory CLEMENT 724445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 725445d9b30STsahee Zidenberg 726590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 727590b460cSLars Persson 728d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 729d9bfc86dSOleksij Rempel 73095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 73195b8f20fSRussell King 7321d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7331d22924eSAnders Berg 7348ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7358ac49e04SChristian Daudt 7361c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7371c37fa10SSebastian Hesselbarth 7381da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7391da177e4SLinus Torvalds 740d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 741d94f944eSAnton Vorontsov 74295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 74395b8f20fSRussell King 744df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 745df8d742eSBaruch Siach 74695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 74795b8f20fSRussell King 748e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 749e7736d47SLennert Buytenhek 7501da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7511da177e4SLinus Torvalds 75259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 75359d3a193SPaulius Zaleckas 754387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 755387798b3SRob Herring 756389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 757389ee0c2SHaojian Zhuang 7581da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7591da177e4SLinus Torvalds 7603f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7613f7e5815SLennert Buytenhek 7623f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7631da177e4SLinus Torvalds 764285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 765285f5fa7SDan Williams 7661da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7671da177e4SLinus Torvalds 768828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 769828989adSSantosh Shilimkar 77095b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 77195b8f20fSRussell King 7723b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7733b8f5030SCarlo Caione 77417723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 77517723fd3SJonas Jensen 7768c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig" 7778c2ed9bcSJoel Stanley 778794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 779794d15b2SStanislav Samsonov 7803995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 7811da177e4SLinus Torvalds 782f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 783f682a218SMatthias Brugger 7841d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7851d3f33d5SShawn Guo 78695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 78749cbe786SEric Miao 78895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78995b8f20fSRussell King 7909851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7919851ca57SDaniel Tang 792d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 793d48af15eSTony Lindgren 794d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7951da177e4SLinus Torvalds 7961dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7971dbae815STony Lindgren 7989dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 799585cf175STzachi Perelstein 800387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 801387798b3SRob Herring 80295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 80395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8041da177e4SLinus Torvalds 80595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 80695b8f20fSRussell King 8078c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig" 8088c9184b7SNeil Armstrong 8098fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8108fc1b0f8SKumar Gala 81195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 81295b8f20fSRussell King 813d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 814d63dc051SHeiko Stuebner 81595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 816edabd38eSSaeed Bishara 817387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 818387798b3SRob Herring 819a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 820a21765a7SBen Dooks 82165ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 82265ebcc11SSrinivas Kandagatla 82385fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 8241da177e4SLinus Torvalds 825431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 826a08ab637SBen Dooks 827170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 828170f4e42SKukjin Kim 82983014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 830e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 831cc0e72b8SChanghwan Youn 832882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 8331da177e4SLinus Torvalds 8343b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8353b52634fSMaxime Ripard 836156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 837156a0997SBarry Song 838d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 839d6de5b02SMarc Gonzalez 840c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 841c5f80065SErik Gilling 84295b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8431da177e4SLinus Torvalds 844ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 845ba56a987SMasahiro Yamada 84695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8471da177e4SLinus Torvalds 8481da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8491da177e4SLinus Torvalds 850ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 851420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 852ceade897SRussell King 8536f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8546f35f9a9STony Prisk 8557ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8567ec80ddfSwanzongshun 857acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 858acede515SJun Nie 8599a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8609a45eb69SJosh Cartwright 861499f1640SStefan Agner# ARMv7-M architecture 862499f1640SStefan Agnerconfig ARCH_EFM32 863499f1640SStefan Agner bool "Energy Micro efm32" 864499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8655c34a4e8SLinus Walleij select GPIOLIB 866499f1640SStefan Agner help 867499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 868499f1640SStefan Agner processors. 869499f1640SStefan Agner 870499f1640SStefan Agnerconfig ARCH_LPC18XX 871499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 872499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 873499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 874499f1640SStefan Agner select ARM_AMBA 875499f1640SStefan Agner select CLKSRC_LPC32XX 876499f1640SStefan Agner select PINCTRL 877499f1640SStefan Agner help 878499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 879499f1640SStefan Agner high performance microcontrollers. 880499f1640SStefan Agner 881499f1640SStefan Agnerconfig ARCH_STM32 882499f1640SStefan Agner bool "STMicrolectronics STM32" 883499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 884499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 885499f1640SStefan Agner select ARMV7M_SYSTICK 88625263186SMaxime Coquelin select CLKSRC_STM32 887f64e9804SMaxime Coquelin select PINCTRL 888499f1640SStefan Agner select RESET_CONTROLLER 88947f91519SAlexandre TORGUE select STM32_EXTI 890499f1640SStefan Agner help 891499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 892499f1640SStefan Agner 893fa65fc6bSMaxime Coquelinconfig MACH_STM32F429 894fa65fc6bSMaxime Coquelin bool "STMicrolectronics STM32F429" 895fa65fc6bSMaxime Coquelin depends on ARCH_STM32 896fa65fc6bSMaxime Coquelin default y 897fa65fc6bSMaxime Coquelin 8986bc18b83SAlexandre TORGUEconfig MACH_STM32F746 8996bc18b83SAlexandre TORGUE bool "STMicrolectronics STM32F746" 9006bc18b83SAlexandre TORGUE depends on ARCH_STM32 9016bc18b83SAlexandre TORGUE default y 9026bc18b83SAlexandre TORGUE 9031847119dSVladimir Murzinconfig ARCH_MPS2 90417bd274eSBaruch Siach bool "ARM MPS2 platform" 9051847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 9061847119dSVladimir Murzin select ARM_AMBA 9071847119dSVladimir Murzin select CLKSRC_MPS2 9081847119dSVladimir Murzin help 9091847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 9101847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 9111847119dSVladimir Murzin 9121847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 9131847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 9141847119dSVladimir Murzin 9151da177e4SLinus Torvalds# Definitions to make life easier 9161da177e4SLinus Torvaldsconfig ARCH_ACORN 9171da177e4SLinus Torvalds bool 9181da177e4SLinus Torvalds 9197ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9207ae1f7ecSLennert Buytenhek bool 921469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9227ae1f7ecSLennert Buytenhek 92369b02f6aSLennert Buytenhekconfig PLAT_ORION 92469b02f6aSLennert Buytenhek bool 925bfe45e0bSRussell King select CLKSRC_MMIO 926b1b3f49cSRussell King select COMMON_CLK 927dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 928278b45b0SAndrew Lunn select IRQ_DOMAIN 92969b02f6aSLennert Buytenhek 930abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 931abcda1dcSThomas Petazzoni bool 932abcda1dcSThomas Petazzoni select PLAT_ORION 933abcda1dcSThomas Petazzoni 934bd5ce433SEric Miaoconfig PLAT_PXA 935bd5ce433SEric Miao bool 936bd5ce433SEric Miao 937f4b8b319SRussell Kingconfig PLAT_VERSATILE 938f4b8b319SRussell King bool 939f4b8b319SRussell King 940d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 941d9a1beaaSAlexandre Courbot 9421da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9431da177e4SLinus Torvalds 944afe4b25eSLennert Buytenhekconfig IWMMXT 945d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 946d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 947d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 948afe4b25eSLennert Buytenhek help 949afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 950afe4b25eSLennert Buytenhek running on a CPU that supports it. 951afe4b25eSLennert Buytenhek 95252108641Seric miaoconfig MULTI_IRQ_HANDLER 95352108641Seric miao bool 95452108641Seric miao help 95552108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 95652108641Seric miao 9573b93e7b0SHyok S. Choiif !MMU 9583b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9593b93e7b0SHyok S. Choiendif 9603b93e7b0SHyok S. Choi 9613e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9623e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9633e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9643e0a07f8SGregory CLEMENT default y 9653e0a07f8SGregory CLEMENT help 9663e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9673e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9683e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9693e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9703e0a07f8SGregory CLEMENT Workaround: 9713e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9723e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9733e0a07f8SGregory CLEMENT instruction 9743e0a07f8SGregory CLEMENT 975f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 976f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 977f0c4b8d6SWill Deacon depends on CPU_V6 978f0c4b8d6SWill Deacon help 979f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 980f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 981f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 982f0c4b8d6SWill Deacon causing the faulting task to livelock. 983f0c4b8d6SWill Deacon 9849cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9859cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 986e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9879cba3cccSCatalin Marinas help 9889cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9899cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9909cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9919cba3cccSCatalin Marinas recommended workaround. 9929cba3cccSCatalin Marinas 9937ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9947ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9957ce236fcSCatalin Marinas depends on CPU_V7 9967ce236fcSCatalin Marinas help 9977ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 99879403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9997ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10007ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10017ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10027ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10037ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10047ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10057ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10067ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10077ce236fcSCatalin Marinas available in non-secure mode. 10087ce236fcSCatalin Marinas 1009855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1010855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1011855c551fSCatalin Marinas depends on CPU_V7 101262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1013855c551fSCatalin Marinas help 1014855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1015855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1016855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1017855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1018855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1019855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1020855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1021855c551fSCatalin Marinas register may not be available in non-secure mode. 1022855c551fSCatalin Marinas 10230516e464SCatalin Marinasconfig ARM_ERRATA_460075 10240516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10250516e464SCatalin Marinas depends on CPU_V7 102662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10270516e464SCatalin Marinas help 10280516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10290516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10300516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10310516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10320516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10330516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10340516e464SCatalin Marinas may not be available in non-secure mode. 10350516e464SCatalin Marinas 10369f05027cSWill Deaconconfig ARM_ERRATA_742230 10379f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10389f05027cSWill Deacon depends on CPU_V7 && SMP 103962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10409f05027cSWill Deacon help 10419f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10429f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10439f05027cSWill Deacon between two write operations may not ensure the correct visibility 10449f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10459f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10469f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10479f05027cSWill Deacon the two writes. 10489f05027cSWill Deacon 1049a672e99bSWill Deaconconfig ARM_ERRATA_742231 1050a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1051a672e99bSWill Deacon depends on CPU_V7 && SMP 105262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1053a672e99bSWill Deacon help 1054a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1055a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1056a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1057a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1058a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1059a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1060a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1061a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1062a672e99bSWill Deacon capabilities of the processor. 1063a672e99bSWill Deacon 106469155794SJon Medhurstconfig ARM_ERRATA_643719 106569155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 106669155794SJon Medhurst depends on CPU_V7 && SMP 1067e5a5de44SRussell King default y 106869155794SJon Medhurst help 106969155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 107069155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 107169155794SJon Medhurst register returns zero when it should return one. The workaround 107269155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 107369155794SJon Medhurst it behave as intended and avoiding data corruption. 107469155794SJon Medhurst 1075cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1076cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1077e66dc745SDave Martin depends on CPU_V7 1078cdf357f1SWill Deacon help 1079cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1080cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1081cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1082cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1083cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1084cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1085cdf357f1SWill Deacon entries regardless of the ASID. 1086475d92fcSWill Deacon 1087475d92fcSWill Deaconconfig ARM_ERRATA_743622 1088475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1089475d92fcSWill Deacon depends on CPU_V7 109062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1091475d92fcSWill Deacon help 1092475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1093efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1094475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1095475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1096475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1097475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1098475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1099475d92fcSWill Deacon processor. 1100475d92fcSWill Deacon 11019a27c27cSWill Deaconconfig ARM_ERRATA_751472 11029a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1103ba90c516SDave Martin depends on CPU_V7 110462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11059a27c27cSWill Deacon help 11069a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11079a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11089a27c27cSWill Deacon completion of a following broadcasted operation if the second 11099a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11109a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11119a27c27cSWill Deacon 1112fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1113fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1114fcbdc5feSWill Deacon depends on CPU_V7 1115fcbdc5feSWill Deacon help 1116fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1117fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1118fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1119fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1120fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1121fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1122fcbdc5feSWill Deacon 11235dab26afSWill Deaconconfig ARM_ERRATA_754327 11245dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11255dab26afSWill Deacon depends on CPU_V7 && SMP 11265dab26afSWill Deacon help 11275dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11285dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11295dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11305dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11315dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11325dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11335dab26afSWill Deacon 1134145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1135145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1136fd832478SFabio Estevam depends on CPU_V6 1137145e10e1SCatalin Marinas help 1138145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1139145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1140145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1141145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1142145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1143145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1144145e10e1SCatalin Marinas is not affected. 1145145e10e1SCatalin Marinas 1146f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1147f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1148f630c1bdSWill Deacon depends on CPU_V7 && SMP 1149f630c1bdSWill Deacon help 1150f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1151f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1152f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1153f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1154f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1155f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1156f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1157f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1158f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1159f630c1bdSWill Deacon 11607253b85cSSimon Hormanconfig ARM_ERRATA_775420 11617253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11627253b85cSSimon Horman depends on CPU_V7 11637253b85cSSimon Horman help 11647253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11657253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11667253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11677253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11687253b85cSSimon Horman an abort may occur on cache maintenance. 11697253b85cSSimon Horman 117093dc6887SCatalin Marinasconfig ARM_ERRATA_798181 117193dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 117293dc6887SCatalin Marinas depends on CPU_V7 && SMP 117393dc6887SCatalin Marinas help 117493dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 117593dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 117693dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 117793dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 117893dc6887SCatalin Marinas as the one being invalidated. 117993dc6887SCatalin Marinas 118084b6504fSWill Deaconconfig ARM_ERRATA_773022 118184b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 118284b6504fSWill Deacon depends on CPU_V7 118384b6504fSWill Deacon help 118484b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 118584b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 118684b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 118784b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 118884b6504fSWill Deacon 118962c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 119062c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 119162c0f4a5SDoug Anderson depends on CPU_V7 119262c0f4a5SDoug Anderson help 119362c0f4a5SDoug Anderson This option enables the workaround for: 119462c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 119562c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 119662c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 119762c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 119862c0f4a5SDoug Anderson any Cortex-A12 cores yet. 119962c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 120062c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 120162c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 120262c0f4a5SDoug Anderson 1203416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1204416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1205416bcf21SDoug Anderson depends on CPU_V7 1206416bcf21SDoug Anderson help 1207416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1208416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1209416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1210416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1211416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1212416bcf21SDoug Anderson 12139f6f9354SDoug Andersonconfig ARM_ERRATA_825619 12149f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 12159f6f9354SDoug Anderson depends on CPU_V7 12169f6f9354SDoug Anderson help 12179f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 12189f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 12199f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 12209f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 12219f6f9354SDoug Anderson 12229f6f9354SDoug Andersonconfig ARM_ERRATA_852421 12239f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 12249f6f9354SDoug Anderson depends on CPU_V7 12259f6f9354SDoug Anderson help 12269f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 12279f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 12289f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 12299f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 12309f6f9354SDoug Anderson 123162c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 123262c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 123362c0f4a5SDoug Anderson depends on CPU_V7 123462c0f4a5SDoug Anderson help 123562c0f4a5SDoug Anderson This option enables the workaround for: 123662c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 123762c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 123862c0f4a5SDoug Anderson any Cortex-A17 cores yet. 123962c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 124062c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 124162c0f4a5SDoug Anderson for and handled. 124262c0f4a5SDoug Anderson 12431da177e4SLinus Torvaldsendmenu 12441da177e4SLinus Torvalds 12451da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12461da177e4SLinus Torvalds 12471da177e4SLinus Torvaldsmenu "Bus support" 12481da177e4SLinus Torvalds 12491da177e4SLinus Torvaldsconfig ISA 12501da177e4SLinus Torvalds bool 12511da177e4SLinus Torvalds help 12521da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12531da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12541da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12551da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12561da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12571da177e4SLinus Torvalds 1258065909b9SRussell King# Select ISA DMA controller support 12591da177e4SLinus Torvaldsconfig ISA_DMA 12601da177e4SLinus Torvalds bool 1261065909b9SRussell King select ISA_DMA_API 12621da177e4SLinus Torvalds 1263065909b9SRussell King# Select ISA DMA interface 12645cae841bSAl Viroconfig ISA_DMA_API 12655cae841bSAl Viro bool 12665cae841bSAl Viro 12671da177e4SLinus Torvaldsconfig PCI 12680b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12691da177e4SLinus Torvalds help 12701da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12711da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12721da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12731da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12741da177e4SLinus Torvalds 127552882173SAnton Vorontsovconfig PCI_DOMAINS 127652882173SAnton Vorontsov bool 127752882173SAnton Vorontsov depends on PCI 127852882173SAnton Vorontsov 12798c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12808c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12818c7d1474SLorenzo Pieralisi 1282b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1283b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1284b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1285b080ac8aSMarcelo Roberto Jimenez help 1286b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1287b080ac8aSMarcelo Roberto Jimenez 128836e23590SMatthew Wilcoxconfig PCI_SYSCALL 128936e23590SMatthew Wilcox def_bool PCI 129036e23590SMatthew Wilcox 1291a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1292a0113a99SMike Rapoport bool 1293a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1294a0113a99SMike Rapoport default y 1295a0113a99SMike Rapoport select DMABOUNCE 1296a0113a99SMike Rapoport 12971da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12981da177e4SLinus Torvalds 12991da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13001da177e4SLinus Torvalds 13011da177e4SLinus Torvaldsendmenu 13021da177e4SLinus Torvalds 13031da177e4SLinus Torvaldsmenu "Kernel Features" 13041da177e4SLinus Torvalds 13053b55658aSDave Martinconfig HAVE_SMP 13063b55658aSDave Martin bool 13073b55658aSDave Martin help 13083b55658aSDave Martin This option should be selected by machines which have an SMP- 13093b55658aSDave Martin capable CPU. 13103b55658aSDave Martin 13113b55658aSDave Martin The only effect of this option is to make the SMP-related 13123b55658aSDave Martin options available to the user for configuration. 13133b55658aSDave Martin 13141da177e4SLinus Torvaldsconfig SMP 1315bb2d8130SRussell King bool "Symmetric Multi-Processing" 1316fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1317bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13183b55658aSDave Martin depends on HAVE_SMP 1319801bb21cSJonathan Austin depends on MMU || ARM_MPU 13200361748fSArnd Bergmann select IRQ_WORK 13211da177e4SLinus Torvalds help 13221da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13234a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13244a474157SRobert Graffham than one CPU, say Y. 13251da177e4SLinus Torvalds 13264a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13271da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13284a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13294a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13304a474157SRobert Graffham will run faster if you say N here. 13311da177e4SLinus Torvalds 1332395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13331da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 133450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13351da177e4SLinus Torvalds 13361da177e4SLinus Torvalds If you don't know what to do here, say N. 13371da177e4SLinus Torvalds 1338f00ec48fSRussell Kingconfig SMP_ON_UP 13395744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1340801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1341f00ec48fSRussell King default y 1342f00ec48fSRussell King help 1343f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1344f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1345f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1346f00ec48fSRussell King savings. 1347f00ec48fSRussell King 1348f00ec48fSRussell King If you don't know what to do here, say Y. 1349f00ec48fSRussell King 1350c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1351c9018aabSVincent Guittot bool "Support cpu topology definition" 1352c9018aabSVincent Guittot depends on SMP && CPU_V7 1353c9018aabSVincent Guittot default y 1354c9018aabSVincent Guittot help 1355c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1356c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1357c9018aabSVincent Guittot topology of an ARM System. 1358c9018aabSVincent Guittot 1359c9018aabSVincent Guittotconfig SCHED_MC 1360c9018aabSVincent Guittot bool "Multi-core scheduler support" 1361c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1362c9018aabSVincent Guittot help 1363c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1364c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1365c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1366c9018aabSVincent Guittot 1367c9018aabSVincent Guittotconfig SCHED_SMT 1368c9018aabSVincent Guittot bool "SMT scheduler support" 1369c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1370c9018aabSVincent Guittot help 1371c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1372c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1373c9018aabSVincent Guittot places. If unsure say N here. 1374c9018aabSVincent Guittot 1375a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1376a8cbcd92SRussell King bool 1377a8cbcd92SRussell King help 1378a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1379a8cbcd92SRussell King 13808a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1381022c03a2SMarc Zyngier bool "Architected timer support" 1382022c03a2SMarc Zyngier depends on CPU_V7 13838a4da6e3SMark Rutland select ARM_ARCH_TIMER 13840c403462SWill Deacon select GENERIC_CLOCKEVENTS 1385022c03a2SMarc Zyngier help 1386022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1387022c03a2SMarc Zyngier 1388f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1389f32f4ce2SRussell King bool 1390da4a686aSRob Herring select CLKSRC_OF if OF 1391f32f4ce2SRussell King help 1392f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1393f32f4ce2SRussell King 1394e8db288eSNicolas Pitreconfig MCPM 1395e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1396e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1397e8db288eSNicolas Pitre help 1398e8db288eSNicolas Pitre This option provides the common power management infrastructure 1399e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1400e8db288eSNicolas Pitre systems. 1401e8db288eSNicolas Pitre 1402ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1403ebf4a5c5SHaojian Zhuang bool 1404ebf4a5c5SHaojian Zhuang depends on MCPM 1405ebf4a5c5SHaojian Zhuang help 1406ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1407ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1408ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1409ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1410ebf4a5c5SHaojian Zhuang 14111c33be57SNicolas Pitreconfig BIG_LITTLE 14121c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14131c33be57SNicolas Pitre depends on CPU_V7 && SMP 14141c33be57SNicolas Pitre select MCPM 14151c33be57SNicolas Pitre help 14161c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14171c33be57SNicolas Pitre system architecture. 14181c33be57SNicolas Pitre 14191c33be57SNicolas Pitreconfig BL_SWITCHER 14201c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14216c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 142251aaf81fSRussell King select CPU_PM 14231c33be57SNicolas Pitre help 14241c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14251c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14261c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14271c33be57SNicolas Pitre 1428b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1429b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1430b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1431b22537c6SNicolas Pitre help 1432b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1433b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1434b22537c6SNicolas Pitre debugging purposes only. 1435b22537c6SNicolas Pitre 14368d5796d2SLennert Buytenhekchoice 14378d5796d2SLennert Buytenhek prompt "Memory split" 1438006fa259SRussell King depends on MMU 14398d5796d2SLennert Buytenhek default VMSPLIT_3G 14408d5796d2SLennert Buytenhek help 14418d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14428d5796d2SLennert Buytenhek 14438d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14448d5796d2SLennert Buytenhek option alone! 14458d5796d2SLennert Buytenhek 14468d5796d2SLennert Buytenhek config VMSPLIT_3G 14478d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 144863ce446cSNicolas Pitre config VMSPLIT_3G_OPT 144963ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14508d5796d2SLennert Buytenhek config VMSPLIT_2G 14518d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14528d5796d2SLennert Buytenhek config VMSPLIT_1G 14538d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14548d5796d2SLennert Buytenhekendchoice 14558d5796d2SLennert Buytenhek 14568d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14578d5796d2SLennert Buytenhek hex 1458006fa259SRussell King default PHYS_OFFSET if !MMU 14598d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14608d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 146163ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14628d5796d2SLennert Buytenhek default 0xC0000000 14638d5796d2SLennert Buytenhek 14641da177e4SLinus Torvaldsconfig NR_CPUS 14651da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14661da177e4SLinus Torvalds range 2 32 14671da177e4SLinus Torvalds depends on SMP 14681da177e4SLinus Torvalds default "4" 14691da177e4SLinus Torvalds 1470a054a811SRussell Kingconfig HOTPLUG_CPU 147100b7dedeSRussell King bool "Support for hot-pluggable CPUs" 147240b31360SStephen Rothwell depends on SMP 1473a054a811SRussell King help 1474a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1475a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1476a054a811SRussell King 14772bdd424fSWill Deaconconfig ARM_PSCI 14782bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1479e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1480be120397SMark Rutland select ARM_PSCI_FW 14812bdd424fSWill Deacon help 14822bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14832bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14842bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14852bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14862bdd424fSWill Deacon ARM processors"). 14872bdd424fSWill Deacon 14882a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14892a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14902a6ad871SMaxime Ripard# selected platforms. 149144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 149244986ab0SPeter De Schrijver (NVIDIA) int 1493b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1494b35d2e56SGregory Fong ARCH_ZYNQ 1495aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1496aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1497eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 149806b851e5SOlof Johansson default 392 if ARCH_U8500 149901bb914cSTony Prisk default 352 if ARCH_VT8500 15007b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15012a6ad871SMaxime Ripard default 264 if MACH_H4700 150244986ab0SPeter De Schrijver (NVIDIA) default 0 150344986ab0SPeter De Schrijver (NVIDIA) help 150444986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 150544986ab0SPeter De Schrijver (NVIDIA) 150644986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 150744986ab0SPeter De Schrijver (NVIDIA) 1508d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15091da177e4SLinus Torvalds 1510c9218b16SRussell Kingconfig HZ_FIXED 1511f8065813SRussell King int 1512da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 15131164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 151447d84682SRussell King default 0 1515c9218b16SRussell King 1516c9218b16SRussell Kingchoice 151747d84682SRussell King depends on HZ_FIXED = 0 1518c9218b16SRussell King prompt "Timer frequency" 1519c9218b16SRussell King 1520c9218b16SRussell Kingconfig HZ_100 1521c9218b16SRussell King bool "100 Hz" 1522c9218b16SRussell King 1523c9218b16SRussell Kingconfig HZ_200 1524c9218b16SRussell King bool "200 Hz" 1525c9218b16SRussell King 1526c9218b16SRussell Kingconfig HZ_250 1527c9218b16SRussell King bool "250 Hz" 1528c9218b16SRussell King 1529c9218b16SRussell Kingconfig HZ_300 1530c9218b16SRussell King bool "300 Hz" 1531c9218b16SRussell King 1532c9218b16SRussell Kingconfig HZ_500 1533c9218b16SRussell King bool "500 Hz" 1534c9218b16SRussell King 1535c9218b16SRussell Kingconfig HZ_1000 1536c9218b16SRussell King bool "1000 Hz" 1537c9218b16SRussell King 1538c9218b16SRussell Kingendchoice 1539c9218b16SRussell King 1540c9218b16SRussell Kingconfig HZ 1541c9218b16SRussell King int 154247d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1543c9218b16SRussell King default 100 if HZ_100 1544c9218b16SRussell King default 200 if HZ_200 1545c9218b16SRussell King default 250 if HZ_250 1546c9218b16SRussell King default 300 if HZ_300 1547c9218b16SRussell King default 500 if HZ_500 1548c9218b16SRussell King default 1000 1549c9218b16SRussell King 1550c9218b16SRussell Kingconfig SCHED_HRTICK 1551c9218b16SRussell King def_bool HIGH_RES_TIMERS 1552f8065813SRussell King 155316c79651SCatalin Marinasconfig THUMB2_KERNEL 1554bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15554477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1556bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 155716c79651SCatalin Marinas select AEABI 155816c79651SCatalin Marinas select ARM_ASM_UNIFIED 155989bace65SArnd Bergmann select ARM_UNWIND 156016c79651SCatalin Marinas help 156116c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 156216c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 156316c79651SCatalin Marinas ARM-Thumb syntax is needed. 156416c79651SCatalin Marinas 156516c79651SCatalin Marinas If unsure, say N. 156616c79651SCatalin Marinas 15676f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15686f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15696f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15706f685c5cSDave Martin default y 15716f685c5cSDave Martin help 15726f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15736f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15746f685c5cSDave Martin branch instructions. 15756f685c5cSDave Martin 15766f685c5cSDave Martin This is a problem, because there's no guarantee the final 15776f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15786f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15796f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15806f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15816f685c5cSDave Martin support. 15826f685c5cSDave Martin 15836f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15846f685c5cSDave Martin relocation" error when loading some modules. 15856f685c5cSDave Martin 15866f685c5cSDave Martin Until fixed tools are available, passing 15876f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15886f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15896f685c5cSDave Martin stack usage in some cases. 15906f685c5cSDave Martin 15916f685c5cSDave Martin The problem is described in more detail at: 15926f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15936f685c5cSDave Martin 15946f685c5cSDave Martin Only Thumb-2 kernels are affected. 15956f685c5cSDave Martin 15966f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15976f685c5cSDave Martin 15980becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15990becb088SCatalin Marinas bool 16000becb088SCatalin Marinas 160142f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 160242f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 160342f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 160442f25bddSNicolas Pitre default y 160542f25bddSNicolas Pitre help 160642f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 160742f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 160842f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 160942f25bddSNicolas Pitre and udiv instructions that can be used to implement those 161042f25bddSNicolas Pitre functions. 161142f25bddSNicolas Pitre 161242f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 161342f25bddSNicolas Pitre replace the first two instructions of these library functions 161442f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 161542f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 161642f25bddSNicolas Pitre and less power intensive than running the original library 161742f25bddSNicolas Pitre code to do integer division. 161842f25bddSNicolas Pitre 1619704bdda0SNicolas Pitreconfig AEABI 1620704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1621704bdda0SNicolas Pitre help 1622704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1623704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1624704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1625704bdda0SNicolas Pitre 1626704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1627704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1628704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1629704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1630704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1631704bdda0SNicolas Pitre 1632704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1633704bdda0SNicolas Pitre 16346c90c872SNicolas Pitreconfig OABI_COMPAT 1635a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1636d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16376c90c872SNicolas Pitre help 16386c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16396c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16406c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16416c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16426c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16436c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 164491702175SKees Cook 164591702175SKees Cook The seccomp filter system will not be available when this is 164691702175SKees Cook selected, since there is no way yet to sensibly distinguish 164791702175SKees Cook between calling conventions during filtering. 164891702175SKees Cook 16496c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16506c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16516c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16526c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1653b02f8467SKees Cook at all). If in doubt say N. 16546c90c872SNicolas Pitre 1655eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1656e80d6a24SMel Gorman bool 1657e80d6a24SMel Gorman 165805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 165905944d74SRussell King bool 166005944d74SRussell King 166107a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 166207a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 166307a2f737SRussell King 166405944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1665be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1666c80d79d7SYasunori Goto 16677b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16687b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16697b7bf499SWill Deacon 1670b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1671b8cd51afSSteve Capper def_bool y 1672b8cd51afSSteve Capper depends on ARM_LPAE 1673b8cd51afSSteve Capper 1674053a96caSNicolas Pitreconfig HIGHMEM 1675e8db89a2SRussell King bool "High Memory Support" 1676e8db89a2SRussell King depends on MMU 1677053a96caSNicolas Pitre help 1678053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1679053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1680053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1681053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1682053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1683053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1684053a96caSNicolas Pitre 1685053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1686053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1687053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1688053a96caSNicolas Pitre 1689053a96caSNicolas Pitre If unsure, say n. 1690053a96caSNicolas Pitre 169165cec8e3SRussell Kingconfig HIGHPTE 16929a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 169365cec8e3SRussell King depends on HIGHMEM 16949a431bd5SRussell King default y 1695b4d103d1SRussell King help 1696b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1697b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1698b4d103d1SRussell King precious low memory, eventually leading to low memory being 1699b4d103d1SRussell King consumed by page tables. Setting this option will allow 1700b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 170165cec8e3SRussell King 1702a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1703a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1704a5e090acSRussell King depends on MMU && !ARM_LPAE 17051b8873a0SJamie Iles default y 17061b8873a0SJamie Iles help 1707a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1708a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1709a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1710a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1711a5e090acSRussell King fault when dereferenced. 1712a5e090acSRussell King 1713a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1714a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1715a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 17161da177e4SLinus Torvalds 17171da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1718fa8ad788SMark Rutland def_bool y 1719fa8ad788SMark Rutland depends on ARM_PMU 17201b8873a0SJamie Iles 17211355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17221355e2a6SCatalin Marinas def_bool y 17231355e2a6SCatalin Marinas depends on ARM_LPAE 17241355e2a6SCatalin Marinas 17258d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17268d962507SCatalin Marinas def_bool y 17278d962507SCatalin Marinas depends on ARM_LPAE 17288d962507SCatalin Marinas 17294bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17304bfab203SSteven Capper def_bool y 17314bfab203SSteven Capper 17327d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17337d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17347d485f64SArd Biesheuvel depends on MODULES 17357d485f64SArd Biesheuvel help 17367d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17377d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17387d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17397d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17407d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17417d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17427d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17437d485f64SArd Biesheuvel the same. 17447d485f64SArd Biesheuvel 17457d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17467d485f64SArd Biesheuvel 17471da177e4SLinus Torvaldssource "mm/Kconfig" 17481da177e4SLinus Torvalds 1749c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 175036d6c928SUlrich Hecht int "Maximum zone order" 1751898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17526d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1753c1b2d970SMagnus Damm default "11" 1754c1b2d970SMagnus Damm help 1755c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1756c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1757c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1758c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1759c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1760c1b2d970SMagnus Damm increase this value. 1761c1b2d970SMagnus Damm 1762c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1763c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1764c1b2d970SMagnus Damm 17651da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17661da177e4SLinus Torvalds bool 1767f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17681da177e4SLinus Torvalds default y if !ARCH_EBSA110 1769e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17701da177e4SLinus Torvalds help 17711da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17721da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17731da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17741da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17751da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17761da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17771da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17781da177e4SLinus Torvalds 177939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 178038ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 178138ef2ad5SLinus Walleij depends on MMU 178239ec58f3SLennert Buytenhek default y if CPU_FEROCEON 178339ec58f3SLennert Buytenhek help 178439ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 178539ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 178639ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 178739ec58f3SLennert Buytenhek 178839ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 178939ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 179039ec58f3SLennert Buytenhek such copy operations with large buffers. 179139ec58f3SLennert Buytenhek 179239ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 179339ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 179439ec58f3SLennert Buytenhek 179570c70d97SNicolas Pitreconfig SECCOMP 179670c70d97SNicolas Pitre bool 179770c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 179870c70d97SNicolas Pitre ---help--- 179970c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 180070c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 180170c70d97SNicolas Pitre execution. By using pipes or other transports made available to 180270c70d97SNicolas Pitre the process as file descriptors supporting the read/write 180370c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 180470c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 180570c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 180670c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 180770c70d97SNicolas Pitre defined by each seccomp mode. 180870c70d97SNicolas Pitre 180906e6295bSStefano Stabelliniconfig SWIOTLB 181006e6295bSStefano Stabellini def_bool y 181106e6295bSStefano Stabellini 181206e6295bSStefano Stabelliniconfig IOMMU_HELPER 181306e6295bSStefano Stabellini def_bool SWIOTLB 181406e6295bSStefano Stabellini 181502c2433bSStefano Stabelliniconfig PARAVIRT 181602c2433bSStefano Stabellini bool "Enable paravirtualization code" 181702c2433bSStefano Stabellini help 181802c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 181902c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 182002c2433bSStefano Stabellini over full virtualization. 182102c2433bSStefano Stabellini 182202c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 182302c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 182402c2433bSStefano Stabellini select PARAVIRT 182502c2433bSStefano Stabellini default n 182602c2433bSStefano Stabellini help 182702c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 182802c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 182902c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 183002c2433bSStefano Stabellini that, there can be a small performance impact. 183102c2433bSStefano Stabellini 183202c2433bSStefano Stabellini If in doubt, say N here. 183302c2433bSStefano Stabellini 1834eff8d644SStefano Stabelliniconfig XEN_DOM0 1835eff8d644SStefano Stabellini def_bool y 1836eff8d644SStefano Stabellini depends on XEN 1837eff8d644SStefano Stabellini 1838eff8d644SStefano Stabelliniconfig XEN 1839c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 184085323a99SIan Campbell depends on ARM && AEABI && OF 1841f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 184285323a99SIan Campbell depends on !GENERIC_ATOMIC64 18437693deccSUwe Kleine-König depends on MMU 184451aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 184517b7ab80SStefano Stabellini select ARM_PSCI 184683862ccfSStefano Stabellini select SWIOTLB_XEN 184702c2433bSStefano Stabellini select PARAVIRT 1848eff8d644SStefano Stabellini help 1849eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1850eff8d644SStefano Stabellini 18511da177e4SLinus Torvaldsendmenu 18521da177e4SLinus Torvalds 18531da177e4SLinus Torvaldsmenu "Boot options" 18541da177e4SLinus Torvalds 18559eb8f674SGrant Likelyconfig USE_OF 18569eb8f674SGrant Likely bool "Flattened Device Tree support" 1857b1b3f49cSRussell King select IRQ_DOMAIN 18589eb8f674SGrant Likely select OF 18599eb8f674SGrant Likely help 18609eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18619eb8f674SGrant Likely 1862bd51e2f5SNicolas Pitreconfig ATAGS 1863bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1864bd51e2f5SNicolas Pitre default y 1865bd51e2f5SNicolas Pitre help 1866bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1867bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1868bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1869bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1870bd51e2f5SNicolas Pitre leave this to y. 1871bd51e2f5SNicolas Pitre 1872bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1873bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1874bd51e2f5SNicolas Pitre depends on ATAGS 1875bd51e2f5SNicolas Pitre help 1876bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1877bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1878bd51e2f5SNicolas Pitre 18791da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18801da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18811da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18821da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18831da177e4SLinus Torvalds default "0" 18841da177e4SLinus Torvalds help 18851da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18861da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18871da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18881da177e4SLinus Torvalds value in their defconfig file. 18891da177e4SLinus Torvalds 18901da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18911da177e4SLinus Torvalds 18921da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18931da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18941da177e4SLinus Torvalds default "0" 18951da177e4SLinus Torvalds help 1896f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1897f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1898f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1899f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1900f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1901f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19021da177e4SLinus Torvalds 19031da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19041da177e4SLinus Torvalds 19051da177e4SLinus Torvaldsconfig ZBOOT_ROM 19061da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19071da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 190810968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 19091da177e4SLinus Torvalds help 19101da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19111da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19121da177e4SLinus Torvalds 1913e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1914e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 191510968131SRussell King depends on OF 1916e2a6a3aaSJohn Bonesio help 1917e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1918e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1919e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1920e2a6a3aaSJohn Bonesio 1921e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1922e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1923e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1924e2a6a3aaSJohn Bonesio 1925e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1926e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1927e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1928e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1929e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1930e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1931e2a6a3aaSJohn Bonesio to this option. 1932e2a6a3aaSJohn Bonesio 1933b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1934b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1935b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1936b90b9a38SNicolas Pitre help 1937b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1938b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1939b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1940b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1941b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1942b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1943b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1944b90b9a38SNicolas Pitre 1945d0f34a11SGenoud Richardchoice 1946d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1947d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1948d0f34a11SGenoud Richard 1949d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1950d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1951d0f34a11SGenoud Richard help 1952d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1953d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1954d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1955d0f34a11SGenoud Richard 1956d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1957d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1958d0f34a11SGenoud Richard help 1959d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1960d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1961d0f34a11SGenoud Richard 1962d0f34a11SGenoud Richardendchoice 1963d0f34a11SGenoud Richard 19641da177e4SLinus Torvaldsconfig CMDLINE 19651da177e4SLinus Torvalds string "Default kernel command string" 19661da177e4SLinus Torvalds default "" 19671da177e4SLinus Torvalds help 19681da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19691da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19701da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19711da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19721da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19731da177e4SLinus Torvalds 19744394c124SVictor Boiviechoice 19754394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19764394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1977bd51e2f5SNicolas Pitre depends on ATAGS 19784394c124SVictor Boivie 19794394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19804394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19814394c124SVictor Boivie help 19824394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19834394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19844394c124SVictor Boivie string provided in CMDLINE will be used. 19854394c124SVictor Boivie 19864394c124SVictor Boivieconfig CMDLINE_EXTEND 19874394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19884394c124SVictor Boivie help 19894394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19904394c124SVictor Boivie appended to the default kernel command string. 19914394c124SVictor Boivie 199292d2040dSAlexander Hollerconfig CMDLINE_FORCE 199392d2040dSAlexander Holler bool "Always use the default kernel command string" 199492d2040dSAlexander Holler help 199592d2040dSAlexander Holler Always use the default kernel command string, even if the boot 199692d2040dSAlexander Holler loader passes other arguments to the kernel. 199792d2040dSAlexander Holler This is useful if you cannot or don't want to change the 199892d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19994394c124SVictor Boivieendchoice 200092d2040dSAlexander Holler 20011da177e4SLinus Torvaldsconfig XIP_KERNEL 20021da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 200310968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 20041da177e4SLinus Torvalds help 20051da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20061da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20071da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20081da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20091da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20101da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20111da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20121da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20131da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20141da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20151da177e4SLinus Torvalds 20161da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20171da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20181da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20191da177e4SLinus Torvalds 20201da177e4SLinus Torvalds If unsure, say N. 20211da177e4SLinus Torvalds 20221da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20231da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20241da177e4SLinus Torvalds depends on XIP_KERNEL 20251da177e4SLinus Torvalds default "0x00080000" 20261da177e4SLinus Torvalds help 20271da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20281da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20291da177e4SLinus Torvalds own flash usage. 20301da177e4SLinus Torvalds 2031c587e4a6SRichard Purdieconfig KEXEC 2032c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 203319ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2034cb1293e2SArnd Bergmann depends on !CPU_V7M 20352965faa5SDave Young select KEXEC_CORE 2036c587e4a6SRichard Purdie help 2037c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2038c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 203901dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2040c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2041c587e4a6SRichard Purdie 2042c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2043c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2044bf220695SGeert Uytterhoeven initially work for you. 2045c587e4a6SRichard Purdie 20464cd9d6f7SRichard Purdieconfig ATAGS_PROC 20474cd9d6f7SRichard Purdie bool "Export atags in procfs" 2048bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2049b98d7291SUli Luckas default y 20504cd9d6f7SRichard Purdie help 20514cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20524cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20534cd9d6f7SRichard Purdie 2054cb5d39b3SMika Westerbergconfig CRASH_DUMP 2055cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2056cb5d39b3SMika Westerberg help 2057cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2058cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2059cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2060cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2061cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2062cb5d39b3SMika Westerberg memory address not used by the main kernel 2063cb5d39b3SMika Westerberg 2064cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2065cb5d39b3SMika Westerberg 2066e69edc79SEric Miaoconfig AUTO_ZRELADDR 2067e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2068e69edc79SEric Miao help 2069e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2070e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2071e69edc79SEric Miao will be determined at run-time by masking the current IP with 2072e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2073e69edc79SEric Miao from start of memory. 2074e69edc79SEric Miao 207581a0bc39SRoy Franzconfig EFI_STUB 207681a0bc39SRoy Franz bool 207781a0bc39SRoy Franz 207881a0bc39SRoy Franzconfig EFI 207981a0bc39SRoy Franz bool "UEFI runtime support" 208081a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 208181a0bc39SRoy Franz select UCS2_STRING 208281a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 208381a0bc39SRoy Franz select EFI_STUB 208481a0bc39SRoy Franz select EFI_ARMSTUB 208581a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 208681a0bc39SRoy Franz ---help--- 208781a0bc39SRoy Franz This option provides support for runtime services provided 208881a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 208981a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 209081a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 209181a0bc39SRoy Franz is only useful for kernels that may run on systems that have 209281a0bc39SRoy Franz UEFI firmware. 209381a0bc39SRoy Franz 20941da177e4SLinus Torvaldsendmenu 20951da177e4SLinus Torvalds 2096ac9d7efcSRussell Kingmenu "CPU Power Management" 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20991da177e4SLinus Torvalds 2100ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2101ac9d7efcSRussell King 2102ac9d7efcSRussell Kingendmenu 2103ac9d7efcSRussell King 21041da177e4SLinus Torvaldsmenu "Floating point emulation" 21051da177e4SLinus Torvalds 21061da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvaldsconfig FPE_NWFPE 21091da177e4SLinus Torvalds bool "NWFPE math emulation" 2110593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21111da177e4SLinus Torvalds ---help--- 21121da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21131da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21141da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21151da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21161da177e4SLinus Torvalds 21171da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21181da177e4SLinus Torvalds early in the bootup. 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21211da177e4SLinus Torvalds bool "Support extended precision" 2122bedf142bSLennert Buytenhek depends on FPE_NWFPE 21231da177e4SLinus Torvalds help 21241da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21251da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21261da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21271da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21281da177e4SLinus Torvalds floating point emulator without any good reason. 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvalds You almost surely want to say N here. 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvaldsconfig FPE_FASTFPE 21331da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2134d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21351da177e4SLinus Torvalds ---help--- 21361da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21371da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21381da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21391da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21401da177e4SLinus Torvalds 21411da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21421da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21431da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21441da177e4SLinus Torvalds choose NWFPE. 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvaldsconfig VFP 21471da177e4SLinus Torvalds bool "VFP-format floating point maths" 2148e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21491da177e4SLinus Torvalds help 21501da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21511da177e4SLinus Torvalds if your hardware includes a VFP unit. 21521da177e4SLinus Torvalds 21531da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21541da177e4SLinus Torvalds release notes and additional status information. 21551da177e4SLinus Torvalds 21561da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21571da177e4SLinus Torvalds 215825ebee02SCatalin Marinasconfig VFPv3 215925ebee02SCatalin Marinas bool 216025ebee02SCatalin Marinas depends on VFP 216125ebee02SCatalin Marinas default y if CPU_V7 216225ebee02SCatalin Marinas 2163b5872db4SCatalin Marinasconfig NEON 2164b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2165b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2166b5872db4SCatalin Marinas help 2167b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2168b5872db4SCatalin Marinas Extension. 2169b5872db4SCatalin Marinas 217073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 217173c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2172c4a30c3bSRussell King depends on NEON && AEABI 217373c132c1SArd Biesheuvel help 217473c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 217573c132c1SArd Biesheuvel 21761da177e4SLinus Torvaldsendmenu 21771da177e4SLinus Torvalds 21781da177e4SLinus Torvaldsmenu "Userspace binary formats" 21791da177e4SLinus Torvalds 21801da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21811da177e4SLinus Torvalds 21821da177e4SLinus Torvaldsendmenu 21831da177e4SLinus Torvalds 21841da177e4SLinus Torvaldsmenu "Power management options" 21851da177e4SLinus Torvalds 2186eceab4acSRussell Kingsource "kernel/power/Kconfig" 21871da177e4SLinus Torvalds 2188f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 218919a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2190f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2191f4cb5700SJohannes Berg def_bool y 2192f4cb5700SJohannes Berg 219315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21948b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21951b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 219615e0d9e3SArnd Bergmann 2197603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2198603fb42aSSebastian Capella bool 2199603fb42aSSebastian Capella depends on MMU 2200603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2201603fb42aSSebastian Capella 22021da177e4SLinus Torvaldsendmenu 22031da177e4SLinus Torvalds 2204d5950b43SSam Ravnborgsource "net/Kconfig" 2205d5950b43SSam Ravnborg 2206ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22071da177e4SLinus Torvalds 2208916f743dSKumar Galasource "drivers/firmware/Kconfig" 2209916f743dSKumar Gala 22101da177e4SLinus Torvaldssource "fs/Kconfig" 22111da177e4SLinus Torvalds 22121da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvaldssource "security/Kconfig" 22151da177e4SLinus Torvalds 22161da177e4SLinus Torvaldssource "crypto/Kconfig" 2217652ccae5SArd Biesheuvelif CRYPTO 2218652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2219652ccae5SArd Biesheuvelendif 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldssource "lib/Kconfig" 2222749cf76cSChristoffer Dall 2223749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2224