11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 18b01aec9bSBorislav Petkov select EDAC_SUPPORT 19b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2036d0fd21SLaura Abbott select GENERIC_ALLOCATOR 214477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 22b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 23171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 24b1b3f49cSRussell King select GENERIC_IRQ_PROBE 25b1b3f49cSRussell King select GENERIC_IRQ_SHOW 267c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 27b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2838ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 29b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 30b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 31b1b3f49cSRussell King select GENERIC_STRNLEN_USER 32a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 33b1b3f49cSRussell King select HARDIRQS_SW_RESEND 347a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 350b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 36437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 37437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 3891702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 390693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 40b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 41b1b3f49cSRussell King select HAVE_BPF_JIT 4251aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 43171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 44b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 45b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 46b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 47b1b3f49cSRussell King select HAVE_DMA_ATTRS 48b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 49437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 50dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 51b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 52b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 53b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 54b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 55b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 56b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5787c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 58b1b3f49cSRussell King select HAVE_KERNEL_GZIP 59f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 60b1b3f49cSRussell King select HAVE_KERNEL_LZMA 61b1b3f49cSRussell King select HAVE_KERNEL_LZO 62b1b3f49cSRussell King select HAVE_KERNEL_XZ 63cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 649edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 65b1b3f49cSRussell King select HAVE_MEMBLOCK 667d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 67b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 680dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 697ada189fSJamie Iles select HAVE_PERF_EVENTS 7049863894SWill Deacon select HAVE_PERF_REGS 7149863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 72a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 73e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 74b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 75af1839ebSCatalin Marinas select HAVE_UID16 7631c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 77da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 78171b3f0dSRussell King select MODULES_USE_ELF_REL 7984f452b1SSantosh Shilimkar select NO_BOOTMEM 80171b3f0dSRussell King select OLD_SIGACTION 81171b3f0dSRussell King select OLD_SIGSUSPEND3 82b1b3f49cSRussell King select PERF_USE_VMALLOC 83b1b3f49cSRussell King select RTC_LIB 84b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 85171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 86171b3f0dSRussell King # according to that. Thanks. 871da177e4SLinus Torvalds help 881da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 89f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 901da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 911da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 921da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 931da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 941da177e4SLinus Torvalds 9574facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 96308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9774facffeSRussell King bool 9874facffeSRussell King 994ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 1004ce63fcdSMarek Szyprowski bool 1014ce63fcdSMarek Szyprowski 1024ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1034ce63fcdSMarek Szyprowski bool 104b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 105b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1064ce63fcdSMarek Szyprowski 10760460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10860460abfSSeung-Woo Kim 10960460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 11060460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 11160460abfSSeung-Woo Kim range 4 9 11260460abfSSeung-Woo Kim default 8 11360460abfSSeung-Woo Kim help 11460460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11560460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11660460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11760460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11860460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11960460abfSSeung-Woo Kim virtual space with just a few allocations. 12060460abfSSeung-Woo Kim 12160460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 12260460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12360460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12460460abfSSeung-Woo Kim by the PAGE_SIZE. 12560460abfSSeung-Woo Kim 12660460abfSSeung-Woo Kimendif 12760460abfSSeung-Woo Kim 1280b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1290b05da72SHans Ulli Kroll bool 1300b05da72SHans Ulli Kroll 13175e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 13275e7153aSRalf Baechle bool 13375e7153aSRalf Baechle 134bc581770SLinus Walleijconfig HAVE_TCM 135bc581770SLinus Walleij bool 136bc581770SLinus Walleij select GENERIC_ALLOCATOR 137bc581770SLinus Walleij 138e119bfffSRussell Kingconfig HAVE_PROC_CPU 139e119bfffSRussell King bool 140e119bfffSRussell King 141ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1425ea81769SAl Viro bool 1435ea81769SAl Viro 1441da177e4SLinus Torvaldsconfig EISA 1451da177e4SLinus Torvalds bool 1461da177e4SLinus Torvalds ---help--- 1471da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1481da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1491da177e4SLinus Torvalds 1501da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1511da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1521da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1531da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1541da177e4SLinus Torvalds 1551da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1561da177e4SLinus Torvalds 1571da177e4SLinus Torvalds Otherwise, say N. 1581da177e4SLinus Torvalds 1591da177e4SLinus Torvaldsconfig SBUS 1601da177e4SLinus Torvalds bool 1611da177e4SLinus Torvalds 162f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 163f16fb1ecSRussell King bool 164f16fb1ecSRussell King default y 165f16fb1ecSRussell King 166f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 167f76e9154SNicolas Pitre bool 168f76e9154SNicolas Pitre depends on !SMP 169f76e9154SNicolas Pitre default y 170f76e9154SNicolas Pitre 171f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 172f16fb1ecSRussell King bool 173f16fb1ecSRussell King default y 174f16fb1ecSRussell King 1757ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1767ad1bcb2SRussell King bool 177cb1293e2SArnd Bergmann default !CPU_V7M 1787ad1bcb2SRussell King 1791da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1801da177e4SLinus Torvalds bool 1818a87411bSWill Deacon default y 1821da177e4SLinus Torvalds 183f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 184f0d1b0b3SDavid Howells bool 185f0d1b0b3SDavid Howells 186f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 187f0d1b0b3SDavid Howells bool 188f0d1b0b3SDavid Howells 1894a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1904a1b5733SEduardo Valentin bool 1914a1b5733SEduardo Valentin 192a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 193a5f4c561SStefan Agner def_bool y if MMU 194a5f4c561SStefan Agner 195b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 196b89c3b16SAkinobu Mita bool 197b89c3b16SAkinobu Mita default y 198b89c3b16SAkinobu Mita 1991da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2001da177e4SLinus Torvalds bool 2011da177e4SLinus Torvalds default y 2021da177e4SLinus Torvalds 203a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 204a08b6b79Sviro@ZenIV.linux.org.uk bool 205a08b6b79Sviro@ZenIV.linux.org.uk 2065ac6da66SChristoph Lameterconfig ZONE_DMA 2075ac6da66SChristoph Lameter bool 2085ac6da66SChristoph Lameter 209ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 210ccd7ab7fSFUJITA Tomonori def_bool y 211ccd7ab7fSFUJITA Tomonori 212c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 213c7edc9e3SDavid A. Long def_bool y 214c7edc9e3SDavid A. Long 21558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21658af4a24SRob Herring bool 21758af4a24SRob Herring 2181da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2191da177e4SLinus Torvalds bool 2201da177e4SLinus Torvalds 2211da177e4SLinus Torvaldsconfig FIQ 2221da177e4SLinus Torvalds bool 2231da177e4SLinus Torvalds 22413a5045dSRob Herringconfig NEED_RET_TO_USER 22513a5045dSRob Herring bool 22613a5045dSRob Herring 227034d2f5aSAl Viroconfig ARCH_MTD_XIP 228034d2f5aSAl Viro bool 229034d2f5aSAl Viro 230c760fc19SHyok S. Choiconfig VECTORS_BASE 231c760fc19SHyok S. Choi hex 2326afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 233c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 234c760fc19SHyok S. Choi default 0x00000000 235c760fc19SHyok S. Choi help 23619accfd3SRussell King The base address of exception vectors. This must be two pages 23719accfd3SRussell King in size. 238c760fc19SHyok S. Choi 239dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 240c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 241c1becedcSRussell King default y 242b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 243dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 244dc21af99SRussell King help 245111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 246111e9a5cSRussell King boot and module load time according to the position of the 247111e9a5cSRussell King kernel in system memory. 248dc21af99SRussell King 249111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 250daece596SNicolas Pitre of physical memory is at a 16MB boundary. 251dc21af99SRussell King 252c1becedcSRussell King Only disable this option if you know that you do not require 253c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 254c1becedcSRussell King you need to shrink the kernel to the minimal size. 255c1becedcSRussell King 256c334bc15SRob Herringconfig NEED_MACH_IO_H 257c334bc15SRob Herring bool 258c334bc15SRob Herring help 259c334bc15SRob Herring Select this when mach/io.h is required to provide special 260c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 261c334bc15SRob Herring be avoided when possible. 262c334bc15SRob Herring 2630cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2641b9f95f8SNicolas Pitre bool 265111e9a5cSRussell King help 2660cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2670cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2680cdc8b92SNicolas Pitre be avoided when possible. 2691b9f95f8SNicolas Pitre 2701b9f95f8SNicolas Pitreconfig PHYS_OFFSET 271974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 272c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 273974c0724SNicolas Pitre default DRAM_BASE if !MMU 274c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 275c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 276c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 277c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 278c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 279c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 280c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 281c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 282c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 283b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2841b9f95f8SNicolas Pitre help 2851b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2861b9f95f8SNicolas Pitre location of main memory in your system. 287cada3c08SRussell King 28887e040b6SSimon Glassconfig GENERIC_BUG 28987e040b6SSimon Glass def_bool y 29087e040b6SSimon Glass depends on BUG 29187e040b6SSimon Glass 2921bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2931bcad26eSKirill A. Shutemov int 2941bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2951bcad26eSKirill A. Shutemov default 2 2961bcad26eSKirill A. Shutemov 2971da177e4SLinus Torvaldssource "init/Kconfig" 2981da177e4SLinus Torvalds 299dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 300dc52ddc0SMatt Helsley 3011da177e4SLinus Torvaldsmenu "System Type" 3021da177e4SLinus Torvalds 3033c427975SHyok S. Choiconfig MMU 3043c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3053c427975SHyok S. Choi default y 3063c427975SHyok S. Choi help 3073c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3083c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3093c427975SHyok S. Choi 310ccf50e23SRussell King# 311ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 312ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 313ccf50e23SRussell King# 3141da177e4SLinus Torvaldschoice 3151da177e4SLinus Torvalds prompt "ARM system type" 3161420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3171420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3181da177e4SLinus Torvalds 319387798b3SRob Herringconfig ARCH_MULTIPLATFORM 320387798b3SRob Herring bool "Allow multiple platforms to be selected" 321b1b3f49cSRussell King depends on MMU 322ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32342dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 324387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 325387798b3SRob Herring select AUTO_ZRELADDR 3266d0add40SRob Herring select CLKSRC_OF 32766314223SDinh Nguyen select COMMON_CLK 328ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32908d38bebSWill Deacon select MIGHT_HAVE_PCI 330387798b3SRob Herring select MULTI_IRQ_HANDLER 33166314223SDinh Nguyen select SPARSE_IRQ 33266314223SDinh Nguyen select USE_OF 33366314223SDinh Nguyen 3349c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3359c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3369c77bc43SStefan Agner depends on !MMU 3379c77bc43SStefan Agner select ARCH_WANT_OPTIONAL_GPIOLIB 3389c77bc43SStefan Agner select ARM_NVIC 339499f1640SStefan Agner select AUTO_ZRELADDR 3409c77bc43SStefan Agner select CLKSRC_OF 3419c77bc43SStefan Agner select COMMON_CLK 3429c77bc43SStefan Agner select CPU_V7M 3439c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3449c77bc43SStefan Agner select NO_IOPORT_MAP 3459c77bc43SStefan Agner select SPARSE_IRQ 3469c77bc43SStefan Agner select USE_OF 3479c77bc43SStefan Agner 3484af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3494af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 350b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3514af6fee1SDeepak Saxena select ARM_AMBA 352b1b3f49cSRussell King select ARM_TIMER_SP804 353f9a6aa43SLinus Walleij select COMMON_CLK 354f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 355ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 356b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 357b1b3f49cSRussell King select ICST 358b1b3f49cSRussell King select NEED_MACH_MEMORY_H 359f4b8b319SRussell King select PLAT_VERSATILE 36081cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3614af6fee1SDeepak Saxena help 3624af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3634af6fee1SDeepak Saxena 3644af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3654af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 366b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3674af6fee1SDeepak Saxena select ARM_AMBA 368b1b3f49cSRussell King select ARM_TIMER_SP804 3694af6fee1SDeepak Saxena select ARM_VIC 3706d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 371b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 372aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 373c5a0adb5SRussell King select ICST 374f4b8b319SRussell King select PLAT_VERSATILE 375b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 37681cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3772389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3784af6fee1SDeepak Saxena help 3794af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3804af6fee1SDeepak Saxena 38193e22567SRussell Kingconfig ARCH_CLPS711X 38293e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 383a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 384ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 385c99f72adSAlexander Shiyan select CLKSRC_MMIO 38693e22567SRussell King select COMMON_CLK 38793e22567SRussell King select CPU_ARM720T 3884a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3896597619fSAlexander Shiyan select MFD_SYSCON 390e4e3a37dSAlexander Shiyan select SOC_BUS 39193e22567SRussell King help 39293e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39393e22567SRussell King 394788c9700SRussell Kingconfig ARCH_GEMINI 395788c9700SRussell King bool "Cortina Systems Gemini" 396788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 397f3372c01SLinus Walleij select CLKSRC_MMIO 398b1b3f49cSRussell King select CPU_FA526 399f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 400788c9700SRussell King help 401788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 402788c9700SRussell King 4031da177e4SLinus Torvaldsconfig ARCH_EBSA110 4041da177e4SLinus Torvalds bool "EBSA-110" 405b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 406c750815eSRussell King select CPU_SA110 407f7e68bbfSRussell King select ISA 408c334bc15SRob Herring select NEED_MACH_IO_H 4090cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 410ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4111da177e4SLinus Torvalds help 4121da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 413f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4141da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4151da177e4SLinus Torvalds parallel port. 4161da177e4SLinus Torvalds 417e7736d47SLennert Buytenhekconfig ARCH_EP93XX 418e7736d47SLennert Buytenhek bool "EP93xx-based" 419b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 420b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 421e7736d47SLennert Buytenhek select ARM_AMBA 422b8824c9aSH Hartley Sweeten select ARM_PATCH_PHYS_VIRT 423e7736d47SLennert Buytenhek select ARM_VIC 424b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 4256d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 426000bc178SLinus Walleij select CLKSRC_MMIO 427b1b3f49cSRussell King select CPU_ARM920T 428000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 429e7736d47SLennert Buytenhek help 430e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 431e7736d47SLennert Buytenhek 4321da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4331da177e4SLinus Torvalds bool "FootBridge" 434c750815eSRussell King select CPU_SA110 4351da177e4SLinus Torvalds select FOOTBRIDGE 4364e8d7637SRussell King select GENERIC_CLOCKEVENTS 437d0ee9f40SArnd Bergmann select HAVE_IDE 4388ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4390cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 440f999b8bdSMartin Michlmayr help 441f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 442f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4431da177e4SLinus Torvalds 4444af6fee1SDeepak Saxenaconfig ARCH_NETX 4454af6fee1SDeepak Saxena bool "Hilscher NetX based" 446b1b3f49cSRussell King select ARM_VIC 447234b6cedSRussell King select CLKSRC_MMIO 448c750815eSRussell King select CPU_ARM926T 4492fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 450f999b8bdSMartin Michlmayr help 4514af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4524af6fee1SDeepak Saxena 4533b938be6SRussell Kingconfig ARCH_IOP13XX 4543b938be6SRussell King bool "IOP13xx-based" 4553b938be6SRussell King depends on MMU 456b1b3f49cSRussell King select CPU_XSC3 4570cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45813a5045dSRob Herring select NEED_RET_TO_USER 459b1b3f49cSRussell King select PCI 460b1b3f49cSRussell King select PLAT_IOP 461b1b3f49cSRussell King select VMSPLIT_1G 46237ebbcffSThomas Gleixner select SPARSE_IRQ 4633b938be6SRussell King help 4643b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4653b938be6SRussell King 4663f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4673f7e5815SLennert Buytenhek bool "IOP32x-based" 468a4f7e763SRussell King depends on MMU 469b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 470c750815eSRussell King select CPU_XSCALE 471e9004f50SLinus Walleij select GPIO_IOP 47213a5045dSRob Herring select NEED_RET_TO_USER 473f7e68bbfSRussell King select PCI 474b1b3f49cSRussell King select PLAT_IOP 475f999b8bdSMartin Michlmayr help 4763f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4773f7e5815SLennert Buytenhek processors. 4783f7e5815SLennert Buytenhek 4793f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4803f7e5815SLennert Buytenhek bool "IOP33x-based" 4813f7e5815SLennert Buytenhek depends on MMU 482b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 483c750815eSRussell King select CPU_XSCALE 484e9004f50SLinus Walleij select GPIO_IOP 48513a5045dSRob Herring select NEED_RET_TO_USER 4863f7e5815SLennert Buytenhek select PCI 487b1b3f49cSRussell King select PLAT_IOP 4883f7e5815SLennert Buytenhek help 4893f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4901da177e4SLinus Torvalds 4913b938be6SRussell Kingconfig ARCH_IXP4XX 4923b938be6SRussell King bool "IXP4xx-based" 493a4f7e763SRussell King depends on MMU 49458af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 495b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49651aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 497234b6cedSRussell King select CLKSRC_MMIO 498c750815eSRussell King select CPU_XSCALE 499b1b3f49cSRussell King select DMABOUNCE if PCI 5003b938be6SRussell King select GENERIC_CLOCKEVENTS 5010b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 502c334bc15SRob Herring select NEED_MACH_IO_H 5039296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 504171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 505c4713074SLennert Buytenhek help 5063b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 507c4713074SLennert Buytenhek 508edabd38eSSaeed Bisharaconfig ARCH_DOVE 509edabd38eSSaeed Bishara bool "Marvell Dove" 510edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 511756b2531SSebastian Hesselbarth select CPU_PJ4 512edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5130f81bd43SRussell King select MIGHT_HAVE_PCI 514171b3f0dSRussell King select MVEBU_MBUS 5159139acd1SSebastian Hesselbarth select PINCTRL 5169139acd1SSebastian Hesselbarth select PINCTRL_DOVE 517abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 518edabd38eSSaeed Bishara help 519edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 520edabd38eSSaeed Bishara 521788c9700SRussell Kingconfig ARCH_MV78XX0 522788c9700SRussell King bool "Marvell MV78xx0" 523a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 524b1b3f49cSRussell King select CPU_FEROCEON 525788c9700SRussell King select GENERIC_CLOCKEVENTS 526171b3f0dSRussell King select MVEBU_MBUS 527b1b3f49cSRussell King select PCI 528abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 529788c9700SRussell King help 530788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 531788c9700SRussell King MV781x0, MV782x0. 532788c9700SRussell King 533788c9700SRussell Kingconfig ARCH_ORION5X 534788c9700SRussell King bool "Marvell Orion" 535788c9700SRussell King depends on MMU 536a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 537b1b3f49cSRussell King select CPU_FEROCEON 538788c9700SRussell King select GENERIC_CLOCKEVENTS 539171b3f0dSRussell King select MVEBU_MBUS 540b1b3f49cSRussell King select PCI 541abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5425be9fc23SBenjamin Cama select MULTI_IRQ_HANDLER 543788c9700SRussell King help 544788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 545788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 546788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 547788c9700SRussell King 548788c9700SRussell Kingconfig ARCH_MMP 5492f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 550788c9700SRussell King depends on MMU 551788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5526d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 553b1b3f49cSRussell King select GENERIC_ALLOCATOR 554788c9700SRussell King select GENERIC_CLOCKEVENTS 555157d2644SHaojian Zhuang select GPIO_PXA 556c24b3114SHaojian Zhuang select IRQ_DOMAIN 5570f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5587c8f86a4SAxel Lin select PINCTRL 559788c9700SRussell King select PLAT_PXA 5600bd86961SHaojian Zhuang select SPARSE_IRQ 561788c9700SRussell King help 5622f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 563788c9700SRussell King 564c53c9cf6SAndrew Victorconfig ARCH_KS8695 565c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56672880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 567c7e783d6SLinus Walleij select CLKSRC_MMIO 568b1b3f49cSRussell King select CPU_ARM922T 569c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 570b1b3f49cSRussell King select NEED_MACH_MEMORY_H 571c53c9cf6SAndrew Victor help 572c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 573c53c9cf6SAndrew Victor System-on-Chip devices. 574c53c9cf6SAndrew Victor 575788c9700SRussell Kingconfig ARCH_W90X900 576788c9700SRussell King bool "Nuvoton W90X900 CPU" 577c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5786d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5796fa5d5f7SRussell King select CLKSRC_MMIO 580b1b3f49cSRussell King select CPU_ARM926T 58158b5369eSwanzongshun select GENERIC_CLOCKEVENTS 582777f9bebSLennert Buytenhek help 583a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 584a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 585a8bc4eadSwanzongshun the ARM series product line, you can login the following 586a8bc4eadSwanzongshun link address to know more. 587a8bc4eadSwanzongshun 588a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 589a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 590585cf175STzachi Perelstein 59193e22567SRussell Kingconfig ARCH_LPC32XX 59293e22567SRussell King bool "NXP LPC32XX" 59393e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59493e22567SRussell King select ARM_AMBA 5954073723aSRussell King select CLKDEV_LOOKUP 596234b6cedSRussell King select CLKSRC_MMIO 59793e22567SRussell King select CPU_ARM926T 59893e22567SRussell King select GENERIC_CLOCKEVENTS 59993e22567SRussell King select HAVE_IDE 60093e22567SRussell King select USE_OF 60193e22567SRussell King help 60293e22567SRussell King Support for the NXP LPC32XX family of processors 60393e22567SRussell King 6041da177e4SLinus Torvaldsconfig ARCH_PXA 6052c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 606a4f7e763SRussell King depends on MMU 607b1b3f49cSRussell King select ARCH_MTD_XIP 608b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 609b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 610b1b3f49cSRussell King select AUTO_ZRELADDR 611a1c0a6adSRobert Jarzmik select COMMON_CLK 6126d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 613234b6cedSRussell King select CLKSRC_MMIO 6146f6caeaaSRobert Jarzmik select CLKSRC_OF 615981d0f39SEric Miao select GENERIC_CLOCKEVENTS 616157d2644SHaojian Zhuang select GPIO_PXA 617b1b3f49cSRussell King select HAVE_IDE 618d6cf30caSRobert Jarzmik select IRQ_DOMAIN 619b1b3f49cSRussell King select MULTI_IRQ_HANDLER 620bd5ce433SEric Miao select PLAT_PXA 6216ac6b817SHaojian Zhuang select SPARSE_IRQ 622f999b8bdSMartin Michlmayr help 6232c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6241da177e4SLinus Torvalds 6251da177e4SLinus Torvaldsconfig ARCH_RPC 6261da177e4SLinus Torvalds bool "RiscPC" 627868e87ccSRussell King depends on MMU 6281da177e4SLinus Torvalds select ARCH_ACORN 629a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 63007f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6315cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 632fa04e209SArnd Bergmann select CPU_SA110 633b1b3f49cSRussell King select FIQ 634d0ee9f40SArnd Bergmann select HAVE_IDE 635b1b3f49cSRussell King select HAVE_PATA_PLATFORM 636b1b3f49cSRussell King select ISA_DMA_API 637c334bc15SRob Herring select NEED_MACH_IO_H 6380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 639ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 640b4811bacSArnd Bergmann select VIRT_TO_BUS 6411da177e4SLinus Torvalds help 6421da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6431da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6441da177e4SLinus Torvalds 6451da177e4SLinus Torvaldsconfig ARCH_SA1100 6461da177e4SLinus Torvalds bool "SA1100-based" 647b1b3f49cSRussell King select ARCH_MTD_XIP 6487444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 649b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 650b1b3f49cSRussell King select CLKDEV_LOOKUP 651b1b3f49cSRussell King select CLKSRC_MMIO 652b1b3f49cSRussell King select CPU_FREQ 653b1b3f49cSRussell King select CPU_SA1100 654b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 655d0ee9f40SArnd Bergmann select HAVE_IDE 6561eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 657b1b3f49cSRussell King select ISA 658affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6590cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 660375dec92SRussell King select SPARSE_IRQ 661f999b8bdSMartin Michlmayr help 662f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6631da177e4SLinus Torvalds 664b130d5c2SKukjin Kimconfig ARCH_S3C24XX 665b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 66653650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 667335cce74SArnd Bergmann select ATAGS 668b1b3f49cSRussell King select CLKDEV_LOOKUP 6694280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6707f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 671880cf071STomasz Figa select GPIO_SAMSUNG 67220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 673b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 674b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 67517453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 676c334bc15SRob Herring select NEED_MACH_IO_H 677cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6781da177e4SLinus Torvalds help 679b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 680b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 681b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 682b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 68363b1f51bSBen Dooks 684a08ab637SBen Dooksconfig ARCH_S3C64XX 685a08ab637SBen Dooks bool "Samsung S3C64XX" 68689f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 6871db0287aSTomasz Figa select ARM_AMBA 688b1b3f49cSRussell King select ARM_VIC 689335cce74SArnd Bergmann select ATAGS 690b1b3f49cSRussell King select CLKDEV_LOOKUP 6914280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 692ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 69370bacadbSTomasz Figa select CPU_V6K 69404a49b71SRomain Naour select GENERIC_CLOCKEVENTS 695880cf071STomasz Figa select GPIO_SAMSUNG 69620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 697c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 698b1b3f49cSRussell King select HAVE_TCM 699ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 700b1b3f49cSRussell King select PLAT_SAMSUNG 7014ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 702b1b3f49cSRussell King select S3C_DEV_NAND 703b1b3f49cSRussell King select S3C_GPIO_TRACK 704cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7056e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 70688f59738STomasz Figa select SAMSUNG_WDT_RESET 707a08ab637SBen Dooks help 708a08ab637SBen Dooks Samsung S3C64XX series based systems 709a08ab637SBen Dooks 7107c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7117c6337e2SKevin Hilman bool "TI DaVinci" 712b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 713dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7146d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 71520e9969bSDavid Brownell select GENERIC_ALLOCATOR 716b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 717dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 718b1b3f49cSRussell King select HAVE_IDE 719689e331fSSekhar Nori select USE_OF 720b1b3f49cSRussell King select ZONE_DMA 7217c6337e2SKevin Hilman help 7227c6337e2SKevin Hilman Support for TI's DaVinci platform. 7237c6337e2SKevin Hilman 724a0694861STony Lindgrenconfig ARCH_OMAP1 725a0694861STony Lindgren bool "TI OMAP1" 72600a36698SArnd Bergmann depends on MMU 727b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 728a0694861STony Lindgren select ARCH_OMAP 72921f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 730e9a91de7STony Prisk select CLKDEV_LOOKUP 731cee37e50Sviresh kumar select CLKSRC_MMIO 732b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 733a0694861STony Lindgren select GENERIC_IRQ_CHIP 734a0694861STony Lindgren select HAVE_IDE 735a0694861STony Lindgren select IRQ_DOMAIN 736b694331cSTony Lindgren select MULTI_IRQ_HANDLER 737a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 738a0694861STony Lindgren select NEED_MACH_MEMORY_H 739685e2d08STony Lindgren select SPARSE_IRQ 74021f47fbcSAlexey Charkov help 741a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 74202c981c0SBinghua Duan 7431da177e4SLinus Torvaldsendchoice 7441da177e4SLinus Torvalds 745387798b3SRob Herringmenu "Multiple platform selection" 746387798b3SRob Herring depends on ARCH_MULTIPLATFORM 747387798b3SRob Herring 748387798b3SRob Herringcomment "CPU Core family selection" 749387798b3SRob Herring 750f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 751f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 752f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 753f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 754f8afae40SArnd Bergmann select CPU_FA526 755f8afae40SArnd Bergmann 756387798b3SRob Herringconfig ARCH_MULTI_V4T 757387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 758387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 759b1b3f49cSRussell King select ARCH_MULTI_V4_V5 76024e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 76124e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 76224e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 763387798b3SRob Herring 764387798b3SRob Herringconfig ARCH_MULTI_V5 765387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 766387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 767b1b3f49cSRussell King select ARCH_MULTI_V4_V5 76812567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 76924e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 77024e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 771387798b3SRob Herring 772387798b3SRob Herringconfig ARCH_MULTI_V4_V5 773387798b3SRob Herring bool 774387798b3SRob Herring 775387798b3SRob Herringconfig ARCH_MULTI_V6 7768dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 777387798b3SRob Herring select ARCH_MULTI_V6_V7 77842f4754aSRob Herring select CPU_V6K 779387798b3SRob Herring 780387798b3SRob Herringconfig ARCH_MULTI_V7 7818dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 782387798b3SRob Herring default y 783387798b3SRob Herring select ARCH_MULTI_V6_V7 784b1b3f49cSRussell King select CPU_V7 78590bc8ac7SRob Herring select HAVE_SMP 786387798b3SRob Herring 787387798b3SRob Herringconfig ARCH_MULTI_V6_V7 788387798b3SRob Herring bool 7899352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 790387798b3SRob Herring 791387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 792387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 793387798b3SRob Herring select ARCH_MULTI_V5 794387798b3SRob Herring 795387798b3SRob Herringendmenu 796387798b3SRob Herring 79705e2a3deSRob Herringconfig ARCH_VIRT 79805e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 7994b8b5f25SRob Herring select ARM_AMBA 80005e2a3deSRob Herring select ARM_GIC 8010e2f91e9SPavel Fedin select ARM_GIC_V2M if PCI_MSI 8020b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 80305e2a3deSRob Herring select ARM_PSCI 8044b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 80505e2a3deSRob Herring 806ccf50e23SRussell King# 807ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 808ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 809ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 810ccf50e23SRussell King# 8113e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8123e93a22bSGregory CLEMENT 813445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 814445d9b30STsahee Zidenberg 815d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 816d9bfc86dSOleksij Rempel 81795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 81895b8f20fSRussell King 8191d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8201d22924eSAnders Berg 8218ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8228ac49e04SChristian Daudt 8231c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8241c37fa10SSebastian Hesselbarth 8251da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8261da177e4SLinus Torvalds 827d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 828d94f944eSAnton Vorontsov 82995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 83095b8f20fSRussell King 831df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 832df8d742eSBaruch Siach 83395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 83495b8f20fSRussell King 835e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 836e7736d47SLennert Buytenhek 8371da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8381da177e4SLinus Torvalds 83959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 84059d3a193SPaulius Zaleckas 841387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 842387798b3SRob Herring 843389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 844389ee0c2SHaojian Zhuang 8451da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8461da177e4SLinus Torvalds 8473f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8483f7e5815SLennert Buytenhek 8493f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8501da177e4SLinus Torvalds 851285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 852285f5fa7SDan Williams 8531da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8541da177e4SLinus Torvalds 855828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 856828989adSSantosh Shilimkar 85795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 85895b8f20fSRussell King 8593b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8603b8f5030SCarlo Caione 86117723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 86217723fd3SJonas Jensen 863794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 864794d15b2SStanislav Samsonov 8653995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 8661da177e4SLinus Torvalds 867f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 868f682a218SMatthias Brugger 8691d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 8701d3f33d5SShawn Guo 87195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 87249cbe786SEric Miao 87395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 87495b8f20fSRussell King 8759851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 8769851ca57SDaniel Tang 877d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 878d48af15eSTony Lindgren 879d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 8801da177e4SLinus Torvalds 8811dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 8821dbae815STony Lindgren 8839dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 884585cf175STzachi Perelstein 885387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 886387798b3SRob Herring 88795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 88895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 8891da177e4SLinus Torvalds 89095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 89195b8f20fSRussell King 8928fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8938fc1b0f8SKumar Gala 89495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 89595b8f20fSRussell King 896d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 897d63dc051SHeiko Stuebner 89895b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 899edabd38eSSaeed Bishara 900387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 901387798b3SRob Herring 902a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 903a21765a7SBen Dooks 90465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 90565ebcc11SSrinivas Kandagatla 90685fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9071da177e4SLinus Torvalds 908431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 909a08ab637SBen Dooks 910170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 911170f4e42SKukjin Kim 91283014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 913e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 914cc0e72b8SChanghwan Youn 915882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9161da177e4SLinus Torvalds 9173b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9183b52634fSMaxime Ripard 919156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 920156a0997SBarry Song 921c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 922c5f80065SErik Gilling 92395b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9241da177e4SLinus Torvalds 925ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 926ba56a987SMasahiro Yamada 92795b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9281da177e4SLinus Torvalds 9291da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9301da177e4SLinus Torvalds 931ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 932420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 933ceade897SRussell King 9346f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9356f35f9a9STony Prisk 9367ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9377ec80ddfSwanzongshun 938acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 939acede515SJun Nie 9409a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9419a45eb69SJosh Cartwright 942499f1640SStefan Agner# ARMv7-M architecture 943499f1640SStefan Agnerconfig ARCH_EFM32 944499f1640SStefan Agner bool "Energy Micro efm32" 945499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 946499f1640SStefan Agner select ARCH_REQUIRE_GPIOLIB 947499f1640SStefan Agner help 948499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 949499f1640SStefan Agner processors. 950499f1640SStefan Agner 951499f1640SStefan Agnerconfig ARCH_LPC18XX 952499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 953499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 954499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 955499f1640SStefan Agner select ARM_AMBA 956499f1640SStefan Agner select CLKSRC_LPC32XX 957499f1640SStefan Agner select PINCTRL 958499f1640SStefan Agner help 959499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 960499f1640SStefan Agner high performance microcontrollers. 961499f1640SStefan Agner 962499f1640SStefan Agnerconfig ARCH_STM32 963499f1640SStefan Agner bool "STMicrolectronics STM32" 964499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 965499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 966499f1640SStefan Agner select ARMV7M_SYSTICK 96725263186SMaxime Coquelin select CLKSRC_STM32 968499f1640SStefan Agner select RESET_CONTROLLER 969499f1640SStefan Agner help 970499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 971499f1640SStefan Agner 9721da177e4SLinus Torvalds# Definitions to make life easier 9731da177e4SLinus Torvaldsconfig ARCH_ACORN 9741da177e4SLinus Torvalds bool 9751da177e4SLinus Torvalds 9767ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9777ae1f7ecSLennert Buytenhek bool 978469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9797ae1f7ecSLennert Buytenhek 98069b02f6aSLennert Buytenhekconfig PLAT_ORION 98169b02f6aSLennert Buytenhek bool 982bfe45e0bSRussell King select CLKSRC_MMIO 983b1b3f49cSRussell King select COMMON_CLK 984dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 985278b45b0SAndrew Lunn select IRQ_DOMAIN 98669b02f6aSLennert Buytenhek 987abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 988abcda1dcSThomas Petazzoni bool 989abcda1dcSThomas Petazzoni select PLAT_ORION 990abcda1dcSThomas Petazzoni 991bd5ce433SEric Miaoconfig PLAT_PXA 992bd5ce433SEric Miao bool 993bd5ce433SEric Miao 994f4b8b319SRussell Kingconfig PLAT_VERSATILE 995f4b8b319SRussell King bool 996f4b8b319SRussell King 997d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 998d9a1beaaSAlexandre Courbot 9991da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10001da177e4SLinus Torvalds 1001afe4b25eSLennert Buytenhekconfig IWMMXT 1002d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1003d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1004d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1005afe4b25eSLennert Buytenhek help 1006afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1007afe4b25eSLennert Buytenhek running on a CPU that supports it. 1008afe4b25eSLennert Buytenhek 100952108641Seric miaoconfig MULTI_IRQ_HANDLER 101052108641Seric miao bool 101152108641Seric miao help 101252108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 101352108641Seric miao 10143b93e7b0SHyok S. Choiif !MMU 10153b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10163b93e7b0SHyok S. Choiendif 10173b93e7b0SHyok S. Choi 10183e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10193e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10203e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10213e0a07f8SGregory CLEMENT default y 10223e0a07f8SGregory CLEMENT help 10233e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10243e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10253e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10263e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10273e0a07f8SGregory CLEMENT Workaround: 10283e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10293e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10303e0a07f8SGregory CLEMENT instruction 10313e0a07f8SGregory CLEMENT 1032f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1033f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1034f0c4b8d6SWill Deacon depends on CPU_V6 1035f0c4b8d6SWill Deacon help 1036f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1037f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1038f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1039f0c4b8d6SWill Deacon causing the faulting task to livelock. 1040f0c4b8d6SWill Deacon 10419cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10429cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1043e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10449cba3cccSCatalin Marinas help 10459cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10469cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10479cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10489cba3cccSCatalin Marinas recommended workaround. 10499cba3cccSCatalin Marinas 10507ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10517ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10527ce236fcSCatalin Marinas depends on CPU_V7 10537ce236fcSCatalin Marinas help 10547ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 105579403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10567ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10577ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10587ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10597ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10607ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10617ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10627ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10637ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10647ce236fcSCatalin Marinas available in non-secure mode. 10657ce236fcSCatalin Marinas 1066855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1067855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1068855c551fSCatalin Marinas depends on CPU_V7 106962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1070855c551fSCatalin Marinas help 1071855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1072855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1073855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1074855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1075855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1076855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1077855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1078855c551fSCatalin Marinas register may not be available in non-secure mode. 1079855c551fSCatalin Marinas 10800516e464SCatalin Marinasconfig ARM_ERRATA_460075 10810516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10820516e464SCatalin Marinas depends on CPU_V7 108362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10840516e464SCatalin Marinas help 10850516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10860516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10870516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10880516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10890516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10900516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10910516e464SCatalin Marinas may not be available in non-secure mode. 10920516e464SCatalin Marinas 10939f05027cSWill Deaconconfig ARM_ERRATA_742230 10949f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10959f05027cSWill Deacon depends on CPU_V7 && SMP 109662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10979f05027cSWill Deacon help 10989f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10999f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11009f05027cSWill Deacon between two write operations may not ensure the correct visibility 11019f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11029f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11039f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11049f05027cSWill Deacon the two writes. 11059f05027cSWill Deacon 1106a672e99bSWill Deaconconfig ARM_ERRATA_742231 1107a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1108a672e99bSWill Deacon depends on CPU_V7 && SMP 110962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1110a672e99bSWill Deacon help 1111a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1112a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1113a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1114a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1115a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1116a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1117a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1118a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1119a672e99bSWill Deacon capabilities of the processor. 1120a672e99bSWill Deacon 112169155794SJon Medhurstconfig ARM_ERRATA_643719 112269155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 112369155794SJon Medhurst depends on CPU_V7 && SMP 1124e5a5de44SRussell King default y 112569155794SJon Medhurst help 112669155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 112769155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 112869155794SJon Medhurst register returns zero when it should return one. The workaround 112969155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 113069155794SJon Medhurst it behave as intended and avoiding data corruption. 113169155794SJon Medhurst 1132cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1133cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1134e66dc745SDave Martin depends on CPU_V7 1135cdf357f1SWill Deacon help 1136cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1137cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1138cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1139cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1140cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1141cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1142cdf357f1SWill Deacon entries regardless of the ASID. 1143475d92fcSWill Deacon 1144475d92fcSWill Deaconconfig ARM_ERRATA_743622 1145475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1146475d92fcSWill Deacon depends on CPU_V7 114762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1148475d92fcSWill Deacon help 1149475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1150efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1151475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1152475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1153475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1154475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1155475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1156475d92fcSWill Deacon processor. 1157475d92fcSWill Deacon 11589a27c27cSWill Deaconconfig ARM_ERRATA_751472 11599a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1160ba90c516SDave Martin depends on CPU_V7 116162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11629a27c27cSWill Deacon help 11639a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11649a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11659a27c27cSWill Deacon completion of a following broadcasted operation if the second 11669a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11679a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11689a27c27cSWill Deacon 1169fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1170fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1171fcbdc5feSWill Deacon depends on CPU_V7 1172fcbdc5feSWill Deacon help 1173fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1174fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1175fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1176fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1177fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1178fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1179fcbdc5feSWill Deacon 11805dab26afSWill Deaconconfig ARM_ERRATA_754327 11815dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11825dab26afSWill Deacon depends on CPU_V7 && SMP 11835dab26afSWill Deacon help 11845dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11855dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11865dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11875dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11885dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11895dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11905dab26afSWill Deacon 1191145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1192145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1193fd832478SFabio Estevam depends on CPU_V6 1194145e10e1SCatalin Marinas help 1195145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1196145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1197145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1198145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1199145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1200145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1201145e10e1SCatalin Marinas is not affected. 1202145e10e1SCatalin Marinas 1203f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1204f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1205f630c1bdSWill Deacon depends on CPU_V7 && SMP 1206f630c1bdSWill Deacon help 1207f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1208f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1209f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1210f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1211f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1212f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1213f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1214f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1215f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1216f630c1bdSWill Deacon 12177253b85cSSimon Hormanconfig ARM_ERRATA_775420 12187253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12197253b85cSSimon Horman depends on CPU_V7 12207253b85cSSimon Horman help 12217253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12227253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12237253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12247253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12257253b85cSSimon Horman an abort may occur on cache maintenance. 12267253b85cSSimon Horman 122793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 122893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 122993dc6887SCatalin Marinas depends on CPU_V7 && SMP 123093dc6887SCatalin Marinas help 123193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 123293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 123393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 123493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 123593dc6887SCatalin Marinas as the one being invalidated. 123693dc6887SCatalin Marinas 123784b6504fSWill Deaconconfig ARM_ERRATA_773022 123884b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 123984b6504fSWill Deacon depends on CPU_V7 124084b6504fSWill Deacon help 124184b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 124284b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 124384b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 124484b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 124584b6504fSWill Deacon 12461da177e4SLinus Torvaldsendmenu 12471da177e4SLinus Torvalds 12481da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12491da177e4SLinus Torvalds 12501da177e4SLinus Torvaldsmenu "Bus support" 12511da177e4SLinus Torvalds 12521da177e4SLinus Torvaldsconfig ISA 12531da177e4SLinus Torvalds bool 12541da177e4SLinus Torvalds help 12551da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12561da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12571da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12581da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12591da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12601da177e4SLinus Torvalds 1261065909b9SRussell King# Select ISA DMA controller support 12621da177e4SLinus Torvaldsconfig ISA_DMA 12631da177e4SLinus Torvalds bool 1264065909b9SRussell King select ISA_DMA_API 12651da177e4SLinus Torvalds 1266065909b9SRussell King# Select ISA DMA interface 12675cae841bSAl Viroconfig ISA_DMA_API 12685cae841bSAl Viro bool 12695cae841bSAl Viro 12701da177e4SLinus Torvaldsconfig PCI 12710b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12721da177e4SLinus Torvalds help 12731da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12741da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12751da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12761da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12771da177e4SLinus Torvalds 127852882173SAnton Vorontsovconfig PCI_DOMAINS 127952882173SAnton Vorontsov bool 128052882173SAnton Vorontsov depends on PCI 128152882173SAnton Vorontsov 12828c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12838c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12848c7d1474SLorenzo Pieralisi 1285b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1286b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1287b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1288b080ac8aSMarcelo Roberto Jimenez help 1289b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1290b080ac8aSMarcelo Roberto Jimenez 129136e23590SMatthew Wilcoxconfig PCI_SYSCALL 129236e23590SMatthew Wilcox def_bool PCI 129336e23590SMatthew Wilcox 1294a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1295a0113a99SMike Rapoport bool 1296a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1297a0113a99SMike Rapoport default y 1298a0113a99SMike Rapoport select DMABOUNCE 1299a0113a99SMike Rapoport 13001da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13013f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13021da177e4SLinus Torvalds 13031da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13041da177e4SLinus Torvalds 13051da177e4SLinus Torvaldsendmenu 13061da177e4SLinus Torvalds 13071da177e4SLinus Torvaldsmenu "Kernel Features" 13081da177e4SLinus Torvalds 13093b55658aSDave Martinconfig HAVE_SMP 13103b55658aSDave Martin bool 13113b55658aSDave Martin help 13123b55658aSDave Martin This option should be selected by machines which have an SMP- 13133b55658aSDave Martin capable CPU. 13143b55658aSDave Martin 13153b55658aSDave Martin The only effect of this option is to make the SMP-related 13163b55658aSDave Martin options available to the user for configuration. 13173b55658aSDave Martin 13181da177e4SLinus Torvaldsconfig SMP 1319bb2d8130SRussell King bool "Symmetric Multi-Processing" 1320fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1321bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13223b55658aSDave Martin depends on HAVE_SMP 1323801bb21cSJonathan Austin depends on MMU || ARM_MPU 13240361748fSArnd Bergmann select IRQ_WORK 13251da177e4SLinus Torvalds help 13261da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13274a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13284a474157SRobert Graffham than one CPU, say Y. 13291da177e4SLinus Torvalds 13304a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13311da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13324a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13334a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13344a474157SRobert Graffham will run faster if you say N here. 13351da177e4SLinus Torvalds 1336395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13371da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 133850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13391da177e4SLinus Torvalds 13401da177e4SLinus Torvalds If you don't know what to do here, say N. 13411da177e4SLinus Torvalds 1342f00ec48fSRussell Kingconfig SMP_ON_UP 13435744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1344801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1345f00ec48fSRussell King default y 1346f00ec48fSRussell King help 1347f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1348f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1349f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1350f00ec48fSRussell King savings. 1351f00ec48fSRussell King 1352f00ec48fSRussell King If you don't know what to do here, say Y. 1353f00ec48fSRussell King 1354c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1355c9018aabSVincent Guittot bool "Support cpu topology definition" 1356c9018aabSVincent Guittot depends on SMP && CPU_V7 1357c9018aabSVincent Guittot default y 1358c9018aabSVincent Guittot help 1359c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1360c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1361c9018aabSVincent Guittot topology of an ARM System. 1362c9018aabSVincent Guittot 1363c9018aabSVincent Guittotconfig SCHED_MC 1364c9018aabSVincent Guittot bool "Multi-core scheduler support" 1365c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1366c9018aabSVincent Guittot help 1367c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1368c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1369c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1370c9018aabSVincent Guittot 1371c9018aabSVincent Guittotconfig SCHED_SMT 1372c9018aabSVincent Guittot bool "SMT scheduler support" 1373c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1374c9018aabSVincent Guittot help 1375c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1376c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1377c9018aabSVincent Guittot places. If unsure say N here. 1378c9018aabSVincent Guittot 1379a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1380a8cbcd92SRussell King bool 1381a8cbcd92SRussell King help 1382a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1383a8cbcd92SRussell King 13848a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1385022c03a2SMarc Zyngier bool "Architected timer support" 1386022c03a2SMarc Zyngier depends on CPU_V7 13878a4da6e3SMark Rutland select ARM_ARCH_TIMER 13880c403462SWill Deacon select GENERIC_CLOCKEVENTS 1389022c03a2SMarc Zyngier help 1390022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1391022c03a2SMarc Zyngier 1392f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1393f32f4ce2SRussell King bool 1394da4a686aSRob Herring select CLKSRC_OF if OF 1395f32f4ce2SRussell King help 1396f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1397f32f4ce2SRussell King 1398e8db288eSNicolas Pitreconfig MCPM 1399e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1400e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1401e8db288eSNicolas Pitre help 1402e8db288eSNicolas Pitre This option provides the common power management infrastructure 1403e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1404e8db288eSNicolas Pitre systems. 1405e8db288eSNicolas Pitre 1406ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1407ebf4a5c5SHaojian Zhuang bool 1408ebf4a5c5SHaojian Zhuang depends on MCPM 1409ebf4a5c5SHaojian Zhuang help 1410ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1411ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1412ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1413ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1414ebf4a5c5SHaojian Zhuang 14151c33be57SNicolas Pitreconfig BIG_LITTLE 14161c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14171c33be57SNicolas Pitre depends on CPU_V7 && SMP 14181c33be57SNicolas Pitre select MCPM 14191c33be57SNicolas Pitre help 14201c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14211c33be57SNicolas Pitre system architecture. 14221c33be57SNicolas Pitre 14231c33be57SNicolas Pitreconfig BL_SWITCHER 14241c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14256c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 14261c33be57SNicolas Pitre select ARM_CPU_SUSPEND 142751aaf81fSRussell King select CPU_PM 14281c33be57SNicolas Pitre help 14291c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14301c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14311c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14321c33be57SNicolas Pitre 1433b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1434b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1435b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1436b22537c6SNicolas Pitre help 1437b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1438b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1439b22537c6SNicolas Pitre debugging purposes only. 1440b22537c6SNicolas Pitre 14418d5796d2SLennert Buytenhekchoice 14428d5796d2SLennert Buytenhek prompt "Memory split" 1443006fa259SRussell King depends on MMU 14448d5796d2SLennert Buytenhek default VMSPLIT_3G 14458d5796d2SLennert Buytenhek help 14468d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14478d5796d2SLennert Buytenhek 14488d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14498d5796d2SLennert Buytenhek option alone! 14508d5796d2SLennert Buytenhek 14518d5796d2SLennert Buytenhek config VMSPLIT_3G 14528d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 145363ce446cSNicolas Pitre config VMSPLIT_3G_OPT 145463ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14558d5796d2SLennert Buytenhek config VMSPLIT_2G 14568d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14578d5796d2SLennert Buytenhek config VMSPLIT_1G 14588d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14598d5796d2SLennert Buytenhekendchoice 14608d5796d2SLennert Buytenhek 14618d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14628d5796d2SLennert Buytenhek hex 1463006fa259SRussell King default PHYS_OFFSET if !MMU 14648d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14658d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 146663ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14678d5796d2SLennert Buytenhek default 0xC0000000 14688d5796d2SLennert Buytenhek 14691da177e4SLinus Torvaldsconfig NR_CPUS 14701da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14711da177e4SLinus Torvalds range 2 32 14721da177e4SLinus Torvalds depends on SMP 14731da177e4SLinus Torvalds default "4" 14741da177e4SLinus Torvalds 1475a054a811SRussell Kingconfig HOTPLUG_CPU 147600b7dedeSRussell King bool "Support for hot-pluggable CPUs" 147740b31360SStephen Rothwell depends on SMP 1478a054a811SRussell King help 1479a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1480a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1481a054a811SRussell King 14822bdd424fSWill Deaconconfig ARM_PSCI 14832bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1484*e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1485be120397SMark Rutland select ARM_PSCI_FW 14862bdd424fSWill Deacon help 14872bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14882bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14892bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14902bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14912bdd424fSWill Deacon ARM processors"). 14922bdd424fSWill Deacon 14932a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14942a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14952a6ad871SMaxime Ripard# selected platforms. 149644986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 149744986ab0SPeter De Schrijver (NVIDIA) int 1498b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1499b35d2e56SGregory Fong ARCH_ZYNQ 1500aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1501aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1502eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 150306b851e5SOlof Johansson default 392 if ARCH_U8500 150401bb914cSTony Prisk default 352 if ARCH_VT8500 15057b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15062a6ad871SMaxime Ripard default 264 if MACH_H4700 150744986ab0SPeter De Schrijver (NVIDIA) default 0 150844986ab0SPeter De Schrijver (NVIDIA) help 150944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 151044986ab0SPeter De Schrijver (NVIDIA) 151144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 151244986ab0SPeter De Schrijver (NVIDIA) 1513d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15141da177e4SLinus Torvalds 1515c9218b16SRussell Kingconfig HZ_FIXED 1516f8065813SRussell King int 1517070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1518a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15191164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 152047d84682SRussell King default 0 1521c9218b16SRussell King 1522c9218b16SRussell Kingchoice 152347d84682SRussell King depends on HZ_FIXED = 0 1524c9218b16SRussell King prompt "Timer frequency" 1525c9218b16SRussell King 1526c9218b16SRussell Kingconfig HZ_100 1527c9218b16SRussell King bool "100 Hz" 1528c9218b16SRussell King 1529c9218b16SRussell Kingconfig HZ_200 1530c9218b16SRussell King bool "200 Hz" 1531c9218b16SRussell King 1532c9218b16SRussell Kingconfig HZ_250 1533c9218b16SRussell King bool "250 Hz" 1534c9218b16SRussell King 1535c9218b16SRussell Kingconfig HZ_300 1536c9218b16SRussell King bool "300 Hz" 1537c9218b16SRussell King 1538c9218b16SRussell Kingconfig HZ_500 1539c9218b16SRussell King bool "500 Hz" 1540c9218b16SRussell King 1541c9218b16SRussell Kingconfig HZ_1000 1542c9218b16SRussell King bool "1000 Hz" 1543c9218b16SRussell King 1544c9218b16SRussell Kingendchoice 1545c9218b16SRussell King 1546c9218b16SRussell Kingconfig HZ 1547c9218b16SRussell King int 154847d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1549c9218b16SRussell King default 100 if HZ_100 1550c9218b16SRussell King default 200 if HZ_200 1551c9218b16SRussell King default 250 if HZ_250 1552c9218b16SRussell King default 300 if HZ_300 1553c9218b16SRussell King default 500 if HZ_500 1554c9218b16SRussell King default 1000 1555c9218b16SRussell King 1556c9218b16SRussell Kingconfig SCHED_HRTICK 1557c9218b16SRussell King def_bool HIGH_RES_TIMERS 1558f8065813SRussell King 155916c79651SCatalin Marinasconfig THUMB2_KERNEL 1560bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15614477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1562bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 156316c79651SCatalin Marinas select AEABI 156416c79651SCatalin Marinas select ARM_ASM_UNIFIED 156589bace65SArnd Bergmann select ARM_UNWIND 156616c79651SCatalin Marinas help 156716c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 156816c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 156916c79651SCatalin Marinas ARM-Thumb syntax is needed. 157016c79651SCatalin Marinas 157116c79651SCatalin Marinas If unsure, say N. 157216c79651SCatalin Marinas 15736f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15746f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15756f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15766f685c5cSDave Martin default y 15776f685c5cSDave Martin help 15786f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15796f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15806f685c5cSDave Martin branch instructions. 15816f685c5cSDave Martin 15826f685c5cSDave Martin This is a problem, because there's no guarantee the final 15836f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15846f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15856f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15866f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15876f685c5cSDave Martin support. 15886f685c5cSDave Martin 15896f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15906f685c5cSDave Martin relocation" error when loading some modules. 15916f685c5cSDave Martin 15926f685c5cSDave Martin Until fixed tools are available, passing 15936f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15946f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15956f685c5cSDave Martin stack usage in some cases. 15966f685c5cSDave Martin 15976f685c5cSDave Martin The problem is described in more detail at: 15986f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15996f685c5cSDave Martin 16006f685c5cSDave Martin Only Thumb-2 kernels are affected. 16016f685c5cSDave Martin 16026f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16036f685c5cSDave Martin 16040becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16050becb088SCatalin Marinas bool 16060becb088SCatalin Marinas 160742f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 160842f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 160942f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 161042f25bddSNicolas Pitre default y 161142f25bddSNicolas Pitre help 161242f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 161342f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 161442f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 161542f25bddSNicolas Pitre and udiv instructions that can be used to implement those 161642f25bddSNicolas Pitre functions. 161742f25bddSNicolas Pitre 161842f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 161942f25bddSNicolas Pitre replace the first two instructions of these library functions 162042f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 162142f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 162242f25bddSNicolas Pitre and less power intensive than running the original library 162342f25bddSNicolas Pitre code to do integer division. 162442f25bddSNicolas Pitre 1625704bdda0SNicolas Pitreconfig AEABI 1626704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1627704bdda0SNicolas Pitre help 1628704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1629704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1630704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1631704bdda0SNicolas Pitre 1632704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1633704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1634704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1635704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1636704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1637704bdda0SNicolas Pitre 1638704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1639704bdda0SNicolas Pitre 16406c90c872SNicolas Pitreconfig OABI_COMPAT 1641a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1642d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16436c90c872SNicolas Pitre help 16446c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16456c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16466c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16476c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16486c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16496c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 165091702175SKees Cook 165191702175SKees Cook The seccomp filter system will not be available when this is 165291702175SKees Cook selected, since there is no way yet to sensibly distinguish 165391702175SKees Cook between calling conventions during filtering. 165491702175SKees Cook 16556c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16566c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16576c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16586c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1659b02f8467SKees Cook at all). If in doubt say N. 16606c90c872SNicolas Pitre 1661eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1662e80d6a24SMel Gorman bool 1663e80d6a24SMel Gorman 166405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 166505944d74SRussell King bool 166605944d74SRussell King 166707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 166807a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 166907a2f737SRussell King 167005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1671be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1672c80d79d7SYasunori Goto 16737b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16747b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16757b7bf499SWill Deacon 1676b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1677b8cd51afSSteve Capper def_bool y 1678b8cd51afSSteve Capper depends on ARM_LPAE 1679b8cd51afSSteve Capper 1680053a96caSNicolas Pitreconfig HIGHMEM 1681e8db89a2SRussell King bool "High Memory Support" 1682e8db89a2SRussell King depends on MMU 1683053a96caSNicolas Pitre help 1684053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1685053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1686053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1687053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1688053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1689053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1690053a96caSNicolas Pitre 1691053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1692053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1693053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1694053a96caSNicolas Pitre 1695053a96caSNicolas Pitre If unsure, say n. 1696053a96caSNicolas Pitre 169765cec8e3SRussell Kingconfig HIGHPTE 16989a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 169965cec8e3SRussell King depends on HIGHMEM 17009a431bd5SRussell King default y 1701b4d103d1SRussell King help 1702b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1703b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1704b4d103d1SRussell King precious low memory, eventually leading to low memory being 1705b4d103d1SRussell King consumed by page tables. Setting this option will allow 1706b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 170765cec8e3SRussell King 1708a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1709a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1710a5e090acSRussell King depends on MMU && !ARM_LPAE 17111b8873a0SJamie Iles default y 17121b8873a0SJamie Iles help 1713a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1714a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1715a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1716a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1717a5e090acSRussell King fault when dereferenced. 1718a5e090acSRussell King 1719a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1720a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1721a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 17221da177e4SLinus Torvalds 17231da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1724fa8ad788SMark Rutland def_bool y 1725fa8ad788SMark Rutland depends on ARM_PMU 17261b8873a0SJamie Iles 17271355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17281355e2a6SCatalin Marinas def_bool y 17291355e2a6SCatalin Marinas depends on ARM_LPAE 17301355e2a6SCatalin Marinas 17318d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17328d962507SCatalin Marinas def_bool y 17338d962507SCatalin Marinas depends on ARM_LPAE 17348d962507SCatalin Marinas 17354bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17364bfab203SSteven Capper def_bool y 17374bfab203SSteven Capper 17387d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17397d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17407d485f64SArd Biesheuvel depends on MODULES 17417d485f64SArd Biesheuvel help 17427d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17437d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17447d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17457d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17467d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17477d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17487d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17497d485f64SArd Biesheuvel the same. 17507d485f64SArd Biesheuvel 17517d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17527d485f64SArd Biesheuvel 17531da177e4SLinus Torvaldssource "mm/Kconfig" 17541da177e4SLinus Torvalds 1755c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 175636d6c928SUlrich Hecht int "Maximum zone order" 1757898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17586d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1759c1b2d970SMagnus Damm default "11" 1760c1b2d970SMagnus Damm help 1761c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1762c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1763c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1764c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1765c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1766c1b2d970SMagnus Damm increase this value. 1767c1b2d970SMagnus Damm 1768c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1769c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1770c1b2d970SMagnus Damm 17711da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17721da177e4SLinus Torvalds bool 1773f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17741da177e4SLinus Torvalds default y if !ARCH_EBSA110 1775e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17761da177e4SLinus Torvalds help 17771da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17781da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17791da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17801da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17811da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17821da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17831da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17841da177e4SLinus Torvalds 178539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 178638ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 178738ef2ad5SLinus Walleij depends on MMU 178839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 178939ec58f3SLennert Buytenhek help 179039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 179139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 179239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 179339ec58f3SLennert Buytenhek 179439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 179539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 179639ec58f3SLennert Buytenhek such copy operations with large buffers. 179739ec58f3SLennert Buytenhek 179839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 179939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 180039ec58f3SLennert Buytenhek 180170c70d97SNicolas Pitreconfig SECCOMP 180270c70d97SNicolas Pitre bool 180370c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 180470c70d97SNicolas Pitre ---help--- 180570c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 180670c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 180770c70d97SNicolas Pitre execution. By using pipes or other transports made available to 180870c70d97SNicolas Pitre the process as file descriptors supporting the read/write 180970c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 181070c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 181170c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 181270c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 181370c70d97SNicolas Pitre defined by each seccomp mode. 181470c70d97SNicolas Pitre 181506e6295bSStefano Stabelliniconfig SWIOTLB 181606e6295bSStefano Stabellini def_bool y 181706e6295bSStefano Stabellini 181806e6295bSStefano Stabelliniconfig IOMMU_HELPER 181906e6295bSStefano Stabellini def_bool SWIOTLB 182006e6295bSStefano Stabellini 1821eff8d644SStefano Stabelliniconfig XEN_DOM0 1822eff8d644SStefano Stabellini def_bool y 1823eff8d644SStefano Stabellini depends on XEN 1824eff8d644SStefano Stabellini 1825eff8d644SStefano Stabelliniconfig XEN 1826c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 182785323a99SIan Campbell depends on ARM && AEABI && OF 1828f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 182985323a99SIan Campbell depends on !GENERIC_ATOMIC64 18307693deccSUwe Kleine-König depends on MMU 183151aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 183217b7ab80SStefano Stabellini select ARM_PSCI 183383862ccfSStefano Stabellini select SWIOTLB_XEN 1834eff8d644SStefano Stabellini help 1835eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1836eff8d644SStefano Stabellini 18371da177e4SLinus Torvaldsendmenu 18381da177e4SLinus Torvalds 18391da177e4SLinus Torvaldsmenu "Boot options" 18401da177e4SLinus Torvalds 18419eb8f674SGrant Likelyconfig USE_OF 18429eb8f674SGrant Likely bool "Flattened Device Tree support" 1843b1b3f49cSRussell King select IRQ_DOMAIN 18449eb8f674SGrant Likely select OF 18459eb8f674SGrant Likely select OF_EARLY_FLATTREE 1846bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18479eb8f674SGrant Likely help 18489eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18499eb8f674SGrant Likely 1850bd51e2f5SNicolas Pitreconfig ATAGS 1851bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1852bd51e2f5SNicolas Pitre default y 1853bd51e2f5SNicolas Pitre help 1854bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1855bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1856bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1857bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1858bd51e2f5SNicolas Pitre leave this to y. 1859bd51e2f5SNicolas Pitre 1860bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1861bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1862bd51e2f5SNicolas Pitre depends on ATAGS 1863bd51e2f5SNicolas Pitre help 1864bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1865bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1866bd51e2f5SNicolas Pitre 18671da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18681da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18691da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18701da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18711da177e4SLinus Torvalds default "0" 18721da177e4SLinus Torvalds help 18731da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18741da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18751da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18761da177e4SLinus Torvalds value in their defconfig file. 18771da177e4SLinus Torvalds 18781da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18791da177e4SLinus Torvalds 18801da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18811da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18821da177e4SLinus Torvalds default "0" 18831da177e4SLinus Torvalds help 1884f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1885f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1886f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1887f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1888f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1889f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18901da177e4SLinus Torvalds 18911da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18921da177e4SLinus Torvalds 18931da177e4SLinus Torvaldsconfig ZBOOT_ROM 18941da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18951da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 189610968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18971da177e4SLinus Torvalds help 18981da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18991da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19001da177e4SLinus Torvalds 1901e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1902e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 190310968131SRussell King depends on OF 1904e2a6a3aaSJohn Bonesio help 1905e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1906e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1907e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1908e2a6a3aaSJohn Bonesio 1909e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1910e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1911e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1912e2a6a3aaSJohn Bonesio 1913e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1914e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1915e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1916e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1917e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1918e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1919e2a6a3aaSJohn Bonesio to this option. 1920e2a6a3aaSJohn Bonesio 1921b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1922b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1923b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1924b90b9a38SNicolas Pitre help 1925b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1926b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1927b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1928b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1929b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1930b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1931b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1932b90b9a38SNicolas Pitre 1933d0f34a11SGenoud Richardchoice 1934d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1935d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1936d0f34a11SGenoud Richard 1937d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1938d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1939d0f34a11SGenoud Richard help 1940d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1941d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1942d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1943d0f34a11SGenoud Richard 1944d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1945d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1946d0f34a11SGenoud Richard help 1947d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1948d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1949d0f34a11SGenoud Richard 1950d0f34a11SGenoud Richardendchoice 1951d0f34a11SGenoud Richard 19521da177e4SLinus Torvaldsconfig CMDLINE 19531da177e4SLinus Torvalds string "Default kernel command string" 19541da177e4SLinus Torvalds default "" 19551da177e4SLinus Torvalds help 19561da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19571da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19581da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19591da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19601da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19611da177e4SLinus Torvalds 19624394c124SVictor Boiviechoice 19634394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19644394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1965bd51e2f5SNicolas Pitre depends on ATAGS 19664394c124SVictor Boivie 19674394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19684394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19694394c124SVictor Boivie help 19704394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19714394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19724394c124SVictor Boivie string provided in CMDLINE will be used. 19734394c124SVictor Boivie 19744394c124SVictor Boivieconfig CMDLINE_EXTEND 19754394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19764394c124SVictor Boivie help 19774394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19784394c124SVictor Boivie appended to the default kernel command string. 19794394c124SVictor Boivie 198092d2040dSAlexander Hollerconfig CMDLINE_FORCE 198192d2040dSAlexander Holler bool "Always use the default kernel command string" 198292d2040dSAlexander Holler help 198392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 198492d2040dSAlexander Holler loader passes other arguments to the kernel. 198592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 198692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19874394c124SVictor Boivieendchoice 198892d2040dSAlexander Holler 19891da177e4SLinus Torvaldsconfig XIP_KERNEL 19901da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 199110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19921da177e4SLinus Torvalds help 19931da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19941da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19951da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19961da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19971da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19981da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19991da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20001da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20011da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20021da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20031da177e4SLinus Torvalds 20041da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20051da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20061da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20071da177e4SLinus Torvalds 20081da177e4SLinus Torvalds If unsure, say N. 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20111da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20121da177e4SLinus Torvalds depends on XIP_KERNEL 20131da177e4SLinus Torvalds default "0x00080000" 20141da177e4SLinus Torvalds help 20151da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20161da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20171da177e4SLinus Torvalds own flash usage. 20181da177e4SLinus Torvalds 2019c587e4a6SRichard Purdieconfig KEXEC 2020c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 202119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2022cb1293e2SArnd Bergmann depends on !CPU_V7M 20232965faa5SDave Young select KEXEC_CORE 2024c587e4a6SRichard Purdie help 2025c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2026c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 202701dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2028c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2029c587e4a6SRichard Purdie 2030c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2031c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2032bf220695SGeert Uytterhoeven initially work for you. 2033c587e4a6SRichard Purdie 20344cd9d6f7SRichard Purdieconfig ATAGS_PROC 20354cd9d6f7SRichard Purdie bool "Export atags in procfs" 2036bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2037b98d7291SUli Luckas default y 20384cd9d6f7SRichard Purdie help 20394cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20404cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20414cd9d6f7SRichard Purdie 2042cb5d39b3SMika Westerbergconfig CRASH_DUMP 2043cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2044cb5d39b3SMika Westerberg help 2045cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2046cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2047cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2048cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2049cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2050cb5d39b3SMika Westerberg memory address not used by the main kernel 2051cb5d39b3SMika Westerberg 2052cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2053cb5d39b3SMika Westerberg 2054e69edc79SEric Miaoconfig AUTO_ZRELADDR 2055e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2056e69edc79SEric Miao help 2057e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2058e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2059e69edc79SEric Miao will be determined at run-time by masking the current IP with 2060e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2061e69edc79SEric Miao from start of memory. 2062e69edc79SEric Miao 20631da177e4SLinus Torvaldsendmenu 20641da177e4SLinus Torvalds 2065ac9d7efcSRussell Kingmenu "CPU Power Management" 20661da177e4SLinus Torvalds 20671da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20681da177e4SLinus Torvalds 2069ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2070ac9d7efcSRussell King 2071ac9d7efcSRussell Kingendmenu 2072ac9d7efcSRussell King 20731da177e4SLinus Torvaldsmenu "Floating point emulation" 20741da177e4SLinus Torvalds 20751da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20761da177e4SLinus Torvalds 20771da177e4SLinus Torvaldsconfig FPE_NWFPE 20781da177e4SLinus Torvalds bool "NWFPE math emulation" 2079593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20801da177e4SLinus Torvalds ---help--- 20811da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20821da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20831da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20841da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20851da177e4SLinus Torvalds 20861da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20871da177e4SLinus Torvalds early in the bootup. 20881da177e4SLinus Torvalds 20891da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20901da177e4SLinus Torvalds bool "Support extended precision" 2091bedf142bSLennert Buytenhek depends on FPE_NWFPE 20921da177e4SLinus Torvalds help 20931da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20941da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20951da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20961da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20971da177e4SLinus Torvalds floating point emulator without any good reason. 20981da177e4SLinus Torvalds 20991da177e4SLinus Torvalds You almost surely want to say N here. 21001da177e4SLinus Torvalds 21011da177e4SLinus Torvaldsconfig FPE_FASTFPE 21021da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2103d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21041da177e4SLinus Torvalds ---help--- 21051da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21061da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21071da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21081da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21091da177e4SLinus Torvalds 21101da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21111da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21121da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21131da177e4SLinus Torvalds choose NWFPE. 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsconfig VFP 21161da177e4SLinus Torvalds bool "VFP-format floating point maths" 2117e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21181da177e4SLinus Torvalds help 21191da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21201da177e4SLinus Torvalds if your hardware includes a VFP unit. 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21231da177e4SLinus Torvalds release notes and additional status information. 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21261da177e4SLinus Torvalds 212725ebee02SCatalin Marinasconfig VFPv3 212825ebee02SCatalin Marinas bool 212925ebee02SCatalin Marinas depends on VFP 213025ebee02SCatalin Marinas default y if CPU_V7 213125ebee02SCatalin Marinas 2132b5872db4SCatalin Marinasconfig NEON 2133b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2134b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2135b5872db4SCatalin Marinas help 2136b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2137b5872db4SCatalin Marinas Extension. 2138b5872db4SCatalin Marinas 213973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 214073c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2141c4a30c3bSRussell King depends on NEON && AEABI 214273c132c1SArd Biesheuvel help 214373c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 214473c132c1SArd Biesheuvel 21451da177e4SLinus Torvaldsendmenu 21461da177e4SLinus Torvalds 21471da177e4SLinus Torvaldsmenu "Userspace binary formats" 21481da177e4SLinus Torvalds 21491da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21501da177e4SLinus Torvalds 21511da177e4SLinus Torvaldsendmenu 21521da177e4SLinus Torvalds 21531da177e4SLinus Torvaldsmenu "Power management options" 21541da177e4SLinus Torvalds 2155eceab4acSRussell Kingsource "kernel/power/Kconfig" 21561da177e4SLinus Torvalds 2157f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 215819a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2159f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2160f4cb5700SJohannes Berg def_bool y 2161f4cb5700SJohannes Berg 216215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 216315e0d9e3SArnd Bergmann def_bool PM_SLEEP 216415e0d9e3SArnd Bergmann 2165603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2166603fb42aSSebastian Capella bool 2167603fb42aSSebastian Capella depends on MMU 2168603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2169603fb42aSSebastian Capella 21701da177e4SLinus Torvaldsendmenu 21711da177e4SLinus Torvalds 2172d5950b43SSam Ravnborgsource "net/Kconfig" 2173d5950b43SSam Ravnborg 2174ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21751da177e4SLinus Torvalds 2176916f743dSKumar Galasource "drivers/firmware/Kconfig" 2177916f743dSKumar Gala 21781da177e4SLinus Torvaldssource "fs/Kconfig" 21791da177e4SLinus Torvalds 21801da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21811da177e4SLinus Torvalds 21821da177e4SLinus Torvaldssource "security/Kconfig" 21831da177e4SLinus Torvalds 21841da177e4SLinus Torvaldssource "crypto/Kconfig" 2185652ccae5SArd Biesheuvelif CRYPTO 2186652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2187652ccae5SArd Biesheuvelendif 21881da177e4SLinus Torvalds 21891da177e4SLinus Torvaldssource "lib/Kconfig" 2190749cf76cSChristoffer Dall 2191749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2192