1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 8419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 11d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1275851720SDmitry Vyukov select ARCH_HAS_KCOV 13e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 140ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 153010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 16ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1875851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 19ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 21936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB 22936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB 23dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 243d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 25171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 269aaf9bb7SDaniel Thompson select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K 27957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 285e545df3SMike Rapoport select ARCH_KEEP_MEMBLOCK 29d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 307c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 334badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 34017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 350cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 36*dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 37dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 38b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 3959612b24SNathan Chancellor select ARCH_WANT_LD_ORPHAN_WARN 40bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 4110916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 42171b3f0dSRussell King select CLONE_BACKWARDS 43f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 44dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 45ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 462f9237d4SChristoph Hellwig select DMA_OPS 47f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 48b01aec9bSBorislav Petkov select EDAC_SUPPORT 49b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 5036d0fd21SLaura Abbott select GENERIC_ALLOCATOR 512ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 52f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 53b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 5456afcd3dSMarc Zyngier select GENERIC_IRQ_IPI if SMP 55ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 562937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 57171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 58b1b3f49cSRussell King select GENERIC_IRQ_PROBE 59b1b3f49cSRussell King select GENERIC_IRQ_SHOW 607c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 61914ee966SPalmer Dabbelt select GENERIC_LIB_DEVMEM_IS_ALLOWED 62b1b3f49cSRussell King select GENERIC_PCI_IOMAP 6338ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 64b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 65b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 66b1b3f49cSRussell King select GENERIC_STRNLEN_USER 67a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 68b1b3f49cSRussell King select HARDIRQS_SW_RESEND 69f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 700b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 71437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 72437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 7342101571SLinus Walleij select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL 74e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 754f5b0c17SMike Rapoport select HAVE_ARCH_PFN_VALID 76282a181bSYiFei Zhu select HAVE_ARCH_SECCOMP 77f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 7808626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 790693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 80b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 8139c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 82171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 83b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 84bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 85b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 86f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 87620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 88dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 895f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 9067a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 91f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 9250362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 933511af0aSNick Desaulniers select HAVE_FUNCTION_TRACER if !XIP_KERNEL 946b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 95f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 96b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 9787c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 98b1b3f49cSRussell King select HAVE_KERNEL_GZIP 99f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 100b1b3f49cSRussell King select HAVE_KERNEL_LZMA 101b1b3f49cSRussell King select HAVE_KERNEL_LZO 102b1b3f49cSRussell King select HAVE_KERNEL_XZ 103cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 104f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 1057d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 10642a0bb3fSPetr Mladek select HAVE_NMI 1070dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1087ada189fSJamie Iles select HAVE_PERF_EVENTS 10949863894SWill Deacon select HAVE_PERF_REGS 11049863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 111ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 112e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1139800b9dcSMathieu Desnoyers select HAVE_RSEQ 114d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 115b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 116af1839ebSCatalin Marinas select HAVE_UID16 11731c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 118da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 119171b3f0dSRussell King select MODULES_USE_ELF_REL 120f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 121aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 122171b3f0dSRussell King select OLD_SIGACTION 123171b3f0dSRussell King select OLD_SIGSUSPEND3 12420f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 125b1b3f49cSRussell King select PERF_USE_VMALLOC 126b1b3f49cSRussell King select RTC_LIB 1275e6e9852SChristoph Hellwig select SET_FS 128b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 129171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 130171b3f0dSRussell King # according to that. Thanks. 1311da177e4SLinus Torvalds help 1321da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 133f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1341da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1351da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1361da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1371da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1381da177e4SLinus Torvalds 13974facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 14074facffeSRussell King bool 14174facffeSRussell King 1424ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1434ce63fcdSMarek Szyprowski bool 144b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 145b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1464ce63fcdSMarek Szyprowski 14760460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 14860460abfSSeung-Woo Kim 14960460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 15060460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 15160460abfSSeung-Woo Kim range 4 9 15260460abfSSeung-Woo Kim default 8 15360460abfSSeung-Woo Kim help 15460460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 15560460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 15660460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 15760460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 15860460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 15960460abfSSeung-Woo Kim virtual space with just a few allocations. 16060460abfSSeung-Woo Kim 16160460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 16260460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 16360460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 16460460abfSSeung-Woo Kim by the PAGE_SIZE. 16560460abfSSeung-Woo Kim 16660460abfSSeung-Woo Kimendif 16760460abfSSeung-Woo Kim 16875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 16975e7153aSRalf Baechle bool 17075e7153aSRalf Baechle 171bc581770SLinus Walleijconfig HAVE_TCM 172bc581770SLinus Walleij bool 173bc581770SLinus Walleij select GENERIC_ALLOCATOR 174bc581770SLinus Walleij 175e119bfffSRussell Kingconfig HAVE_PROC_CPU 176e119bfffSRussell King bool 177e119bfffSRussell King 178ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1795ea81769SAl Viro bool 1805ea81769SAl Viro 1811da177e4SLinus Torvaldsconfig SBUS 1821da177e4SLinus Torvalds bool 1831da177e4SLinus Torvalds 184f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 185f16fb1ecSRussell King bool 186f16fb1ecSRussell King default y 187f16fb1ecSRussell King 188f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 189f16fb1ecSRussell King bool 190f16fb1ecSRussell King default y 191f16fb1ecSRussell King 1927ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1937ad1bcb2SRussell King bool 194cb1293e2SArnd Bergmann default !CPU_V7M 1957ad1bcb2SRussell King 196f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 197f0d1b0b3SDavid Howells bool 198f0d1b0b3SDavid Howells 199f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 200f0d1b0b3SDavid Howells bool 201f0d1b0b3SDavid Howells 2024a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2034a1b5733SEduardo Valentin bool 2044a1b5733SEduardo Valentin 205a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 206a5f4c561SStefan Agner def_bool y if MMU 207a5f4c561SStefan Agner 208b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 209b89c3b16SAkinobu Mita bool 210b89c3b16SAkinobu Mita default y 211b89c3b16SAkinobu Mita 2121da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds default y 2151da177e4SLinus Torvalds 216a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 217a08b6b79Sviro@ZenIV.linux.org.uk bool 218a08b6b79Sviro@ZenIV.linux.org.uk 2195ac6da66SChristoph Lameterconfig ZONE_DMA 2205ac6da66SChristoph Lameter bool 2215ac6da66SChristoph Lameter 222c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 223c7edc9e3SDavid A. Long def_bool y 224c7edc9e3SDavid A. Long 22558af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22658af4a24SRob Herring bool 22758af4a24SRob Herring 2281da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2291da177e4SLinus Torvalds bool 2301da177e4SLinus Torvalds 2311da177e4SLinus Torvaldsconfig FIQ 2321da177e4SLinus Torvalds bool 2331da177e4SLinus Torvalds 23413a5045dSRob Herringconfig NEED_RET_TO_USER 23513a5045dSRob Herring bool 23613a5045dSRob Herring 237034d2f5aSAl Viroconfig ARCH_MTD_XIP 238034d2f5aSAl Viro bool 239034d2f5aSAl Viro 240dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 241c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 242c1becedcSRussell King default y 243b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 244dc21af99SRussell King help 245111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 246111e9a5cSRussell King boot and module load time according to the position of the 247111e9a5cSRussell King kernel in system memory. 248dc21af99SRussell King 249111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 2509443076eSArd Biesheuvel of physical memory is at a 2 MiB boundary. 251dc21af99SRussell King 252c1becedcSRussell King Only disable this option if you know that you do not require 253c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 254c1becedcSRussell King you need to shrink the kernel to the minimal size. 255c1becedcSRussell King 256c334bc15SRob Herringconfig NEED_MACH_IO_H 257c334bc15SRob Herring bool 258c334bc15SRob Herring help 259c334bc15SRob Herring Select this when mach/io.h is required to provide special 260c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 261c334bc15SRob Herring be avoided when possible. 262c334bc15SRob Herring 2630cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2641b9f95f8SNicolas Pitre bool 265111e9a5cSRussell King help 2660cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2670cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2680cdc8b92SNicolas Pitre be avoided when possible. 2691b9f95f8SNicolas Pitre 2701b9f95f8SNicolas Pitreconfig PHYS_OFFSET 271974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 272c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 273974c0724SNicolas Pitre default DRAM_BASE if !MMU 2743e3f354bSArnd Bergmann default 0x00000000 if ARCH_FOOTBRIDGE 275c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 276c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 277b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2781b9f95f8SNicolas Pitre help 2791b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2801b9f95f8SNicolas Pitre location of main memory in your system. 281cada3c08SRussell King 28287e040b6SSimon Glassconfig GENERIC_BUG 28387e040b6SSimon Glass def_bool y 28487e040b6SSimon Glass depends on BUG 28587e040b6SSimon Glass 2861bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2871bcad26eSKirill A. Shutemov int 2881bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2891bcad26eSKirill A. Shutemov default 2 2901bcad26eSKirill A. Shutemov 2911da177e4SLinus Torvaldsmenu "System Type" 2921da177e4SLinus Torvalds 2933c427975SHyok S. Choiconfig MMU 2943c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2953c427975SHyok S. Choi default y 2963c427975SHyok S. Choi help 2973c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2983c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2993c427975SHyok S. Choi 300e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 301e0c25d95SDaniel Cashman default 8 302e0c25d95SDaniel Cashman 303e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 304e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 305e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 306e0c25d95SDaniel Cashman default 16 307e0c25d95SDaniel Cashman 308ccf50e23SRussell King# 309ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 310ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 311ccf50e23SRussell King# 3121da177e4SLinus Torvaldschoice 3131da177e4SLinus Torvalds prompt "ARM system type" 31470722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3151420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3161da177e4SLinus Torvalds 317387798b3SRob Herringconfig ARCH_MULTIPLATFORM 318387798b3SRob Herring bool "Allow multiple platforms to be selected" 319b1b3f49cSRussell King depends on MMU 320fb597f2aSGregory Fong select ARCH_FLATMEM_ENABLE 321fb597f2aSGregory Fong select ARCH_SPARSEMEM_ENABLE 322fb597f2aSGregory Fong select ARCH_SELECT_MEMORY_MODEL 32342dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 324387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 325387798b3SRob Herring select AUTO_ZRELADDR 326bb0eb050SDaniel Lezcano select TIMER_OF 32766314223SDinh Nguyen select COMMON_CLK 3284c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 329eb01d42aSChristoph Hellwig select HAVE_PCI 3302eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 33166314223SDinh Nguyen select SPARSE_IRQ 33266314223SDinh Nguyen select USE_OF 33366314223SDinh Nguyen 3349c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3359c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3369c77bc43SStefan Agner depends on !MMU 3379c77bc43SStefan Agner select ARM_NVIC 338499f1640SStefan Agner select AUTO_ZRELADDR 339bb0eb050SDaniel Lezcano select TIMER_OF 3409c77bc43SStefan Agner select COMMON_CLK 3419c77bc43SStefan Agner select CPU_V7M 3429c77bc43SStefan Agner select NO_IOPORT_MAP 3439c77bc43SStefan Agner select SPARSE_IRQ 3449c77bc43SStefan Agner select USE_OF 3459c77bc43SStefan Agner 346e7736d47SLennert Buytenhekconfig ARCH_EP93XX 347e7736d47SLennert Buytenhek bool "EP93xx-based" 34880320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 349e7736d47SLennert Buytenhek select ARM_AMBA 350cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 351e7736d47SLennert Buytenhek select ARM_VIC 3523e895f4cSMarc Zyngier select GENERIC_IRQ_MULTI_HANDLER 353b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3546d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 355000bc178SLinus Walleij select CLKSRC_MMIO 356b1b3f49cSRussell King select CPU_ARM920T 3575c34a4e8SLinus Walleij select GPIOLIB 358bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 359e7736d47SLennert Buytenhek help 360e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 361e7736d47SLennert Buytenhek 3621da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3631da177e4SLinus Torvalds bool "FootBridge" 364c750815eSRussell King select CPU_SA110 3651da177e4SLinus Torvalds select FOOTBRIDGE 366d0ee9f40SArnd Bergmann select HAVE_IDE 3678ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3680cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 369f999b8bdSMartin Michlmayr help 370f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 371f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3721da177e4SLinus Torvalds 3733f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3743f7e5815SLennert Buytenhek bool "IOP32x-based" 375a4f7e763SRussell King depends on MMU 376c750815eSRussell King select CPU_XSCALE 377e9004f50SLinus Walleij select GPIO_IOP 3785c34a4e8SLinus Walleij select GPIOLIB 37913a5045dSRob Herring select NEED_RET_TO_USER 380eb01d42aSChristoph Hellwig select FORCE_PCI 381b1b3f49cSRussell King select PLAT_IOP 382f999b8bdSMartin Michlmayr help 3833f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 3843f7e5815SLennert Buytenhek processors. 3853f7e5815SLennert Buytenhek 3863b938be6SRussell Kingconfig ARCH_IXP4XX 3873b938be6SRussell King bool "IXP4xx-based" 388a4f7e763SRussell King depends on MMU 38958af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 39051aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 391c750815eSRussell King select CPU_XSCALE 392b1b3f49cSRussell King select DMABOUNCE if PCI 39398ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 39455ec465eSLinus Walleij select GPIO_IXP4XX 3955c34a4e8SLinus Walleij select GPIOLIB 396eb01d42aSChristoph Hellwig select HAVE_PCI 39755ec465eSLinus Walleij select IXP4XX_IRQ 39865af6667SLinus Walleij select IXP4XX_TIMER 399c334bc15SRob Herring select NEED_MACH_IO_H 4009296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 401171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 402c4713074SLennert Buytenhek help 4033b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 404c4713074SLennert Buytenhek 405edabd38eSSaeed Bisharaconfig ARCH_DOVE 406edabd38eSSaeed Bishara bool "Marvell Dove" 407756b2531SSebastian Hesselbarth select CPU_PJ4 4084c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4095c34a4e8SLinus Walleij select GPIOLIB 410eb01d42aSChristoph Hellwig select HAVE_PCI 411171b3f0dSRussell King select MVEBU_MBUS 4129139acd1SSebastian Hesselbarth select PINCTRL 4139139acd1SSebastian Hesselbarth select PINCTRL_DOVE 414abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4155cdbe5d2SArnd Bergmann select SPARSE_IRQ 416c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 417edabd38eSSaeed Bishara help 418edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 419edabd38eSSaeed Bishara 4201da177e4SLinus Torvaldsconfig ARCH_PXA 4212c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 422a4f7e763SRussell King depends on MMU 423b1b3f49cSRussell King select ARCH_MTD_XIP 424b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 425b1b3f49cSRussell King select AUTO_ZRELADDR 426a1c0a6adSRobert Jarzmik select COMMON_CLK 427389d9b58SDaniel Lezcano select CLKSRC_PXA 428234b6cedSRussell King select CLKSRC_MMIO 429bb0eb050SDaniel Lezcano select TIMER_OF 4302f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 4314c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 432157d2644SHaojian Zhuang select GPIO_PXA 4335c34a4e8SLinus Walleij select GPIOLIB 434b1b3f49cSRussell King select HAVE_IDE 435d6cf30caSRobert Jarzmik select IRQ_DOMAIN 436bd5ce433SEric Miao select PLAT_PXA 4376ac6b817SHaojian Zhuang select SPARSE_IRQ 438f999b8bdSMartin Michlmayr help 4392c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4401da177e4SLinus Torvalds 4411da177e4SLinus Torvaldsconfig ARCH_RPC 4421da177e4SLinus Torvalds bool "RiscPC" 443868e87ccSRussell King depends on MMU 4441da177e4SLinus Torvalds select ARCH_ACORN 445a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 44607f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4470b40deeeSRussell King select ARM_HAS_SG_CHAIN 448fa04e209SArnd Bergmann select CPU_SA110 449b1b3f49cSRussell King select FIQ 450d0ee9f40SArnd Bergmann select HAVE_IDE 451b1b3f49cSRussell King select HAVE_PATA_PLATFORM 452b1b3f49cSRussell King select ISA_DMA_API 4536239da29SArnd Bergmann select LEGACY_TIMER_TICK 454c334bc15SRob Herring select NEED_MACH_IO_H 4550cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 456ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4571da177e4SLinus Torvalds help 4581da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4591da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvaldsconfig ARCH_SA1100 4621da177e4SLinus Torvalds bool "SA1100-based" 463b1b3f49cSRussell King select ARCH_MTD_XIP 464b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 465b1b3f49cSRussell King select CLKSRC_MMIO 466389d9b58SDaniel Lezcano select CLKSRC_PXA 467bb0eb050SDaniel Lezcano select TIMER_OF if OF 468d6c82046SRussell King select COMMON_CLK 469b1b3f49cSRussell King select CPU_FREQ 470b1b3f49cSRussell King select CPU_SA1100 4714c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4725c34a4e8SLinus Walleij select GPIOLIB 473d0ee9f40SArnd Bergmann select HAVE_IDE 4741eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 475b1b3f49cSRussell King select ISA 4760cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 477375dec92SRussell King select SPARSE_IRQ 478f999b8bdSMartin Michlmayr help 479f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4801da177e4SLinus Torvalds 481b130d5c2SKukjin Kimconfig ARCH_S3C24XX 482b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 483335cce74SArnd Bergmann select ATAGS 4844280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 485880cf071STomasz Figa select GPIO_SAMSUNG 4865c34a4e8SLinus Walleij select GPIOLIB 4874c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 48820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 489b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 490c334bc15SRob Herring select NEED_MACH_IO_H 491f6d7cde8SKrzysztof Kozlowski select S3C2410_WATCHDOG 492cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 493ea04d6b4SMasahiro Yamada select USE_OF 494f6d7cde8SKrzysztof Kozlowski select WATCHDOG 4951da177e4SLinus Torvalds help 496b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 497b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 498b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 499b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 50063b1f51bSBen Dooks 501a0694861STony Lindgrenconfig ARCH_OMAP1 502a0694861STony Lindgren bool "TI OMAP1" 50300a36698SArnd Bergmann depends on MMU 504a0694861STony Lindgren select ARCH_OMAP 505e9a91de7STony Prisk select CLKDEV_LOOKUP 506cee37e50Sviresh kumar select CLKSRC_MMIO 507a0694861STony Lindgren select GENERIC_IRQ_CHIP 5084c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5095c34a4e8SLinus Walleij select GPIOLIB 510a0694861STony Lindgren select HAVE_IDE 511bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 512a0694861STony Lindgren select IRQ_DOMAIN 513a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 514a0694861STony Lindgren select NEED_MACH_MEMORY_H 515685e2d08STony Lindgren select SPARSE_IRQ 51621f47fbcSAlexey Charkov help 517a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 51802c981c0SBinghua Duan 5191da177e4SLinus Torvaldsendchoice 5201da177e4SLinus Torvalds 521387798b3SRob Herringmenu "Multiple platform selection" 522387798b3SRob Herring depends on ARCH_MULTIPLATFORM 523387798b3SRob Herring 524387798b3SRob Herringcomment "CPU Core family selection" 525387798b3SRob Herring 526f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 527f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 528f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 529f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 530f8afae40SArnd Bergmann select CPU_FA526 531f8afae40SArnd Bergmann 532387798b3SRob Herringconfig ARCH_MULTI_V4T 533387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 534387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 535b1b3f49cSRussell King select ARCH_MULTI_V4_V5 53624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 53724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 53824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 539387798b3SRob Herring 540387798b3SRob Herringconfig ARCH_MULTI_V5 541387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 542387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 543b1b3f49cSRussell King select ARCH_MULTI_V4_V5 54412567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 54524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 54624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 547387798b3SRob Herring 548387798b3SRob Herringconfig ARCH_MULTI_V4_V5 549387798b3SRob Herring bool 550387798b3SRob Herring 551387798b3SRob Herringconfig ARCH_MULTI_V6 5528dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 553387798b3SRob Herring select ARCH_MULTI_V6_V7 55442f4754aSRob Herring select CPU_V6K 555387798b3SRob Herring 556387798b3SRob Herringconfig ARCH_MULTI_V7 5578dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 558387798b3SRob Herring default y 559387798b3SRob Herring select ARCH_MULTI_V6_V7 560b1b3f49cSRussell King select CPU_V7 56190bc8ac7SRob Herring select HAVE_SMP 562387798b3SRob Herring 563387798b3SRob Herringconfig ARCH_MULTI_V6_V7 564387798b3SRob Herring bool 5659352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 566387798b3SRob Herring 567387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 568387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 569387798b3SRob Herring select ARCH_MULTI_V5 570387798b3SRob Herring 571387798b3SRob Herringendmenu 572387798b3SRob Herring 57305e2a3deSRob Herringconfig ARCH_VIRT 574e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 575e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5764b8b5f25SRob Herring select ARM_AMBA 57705e2a3deSRob Herring select ARM_GIC 5783ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 5790b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 580bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 58105e2a3deSRob Herring select ARM_PSCI 5824b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 5838e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 58405e2a3deSRob Herring 585ccf50e23SRussell King# 586ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 587ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 588ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 589ccf50e23SRussell King# 5906bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 5916bb8536cSAndreas Färber 592445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 593445d9b30STsahee Zidenberg 594590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 595590b460cSLars Persson 596d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 597d9bfc86dSOleksij Rempel 598a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 599a66c51f9SAlexandre Belloni 60095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 60195b8f20fSRussell King 6021d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 6031d22924eSAnders Berg 6048ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 6058ac49e04SChristian Daudt 6061c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 6071c37fa10SSebastian Hesselbarth 6081da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6091da177e4SLinus Torvalds 610d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 611d94f944eSAnton Vorontsov 61295b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 61395b8f20fSRussell King 614df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 615df8d742eSBaruch Siach 61695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 61795b8f20fSRussell King 618e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 619e7736d47SLennert Buytenhek 620a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 621a66c51f9SAlexandre Belloni 6221da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6231da177e4SLinus Torvalds 62459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 62559d3a193SPaulius Zaleckas 626387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 627387798b3SRob Herring 628389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 629389ee0c2SHaojian Zhuang 630a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 631a66c51f9SAlexandre Belloni 6321da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6331da177e4SLinus Torvalds 6343f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6353f7e5815SLennert Buytenhek 6361da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6371da177e4SLinus Torvalds 638828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 639828989adSSantosh Shilimkar 64075bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 64195b8f20fSRussell King 642a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 643a66c51f9SAlexandre Belloni 6443b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6453b8f5030SCarlo Caione 6469fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6479fb29c73SSugaya Taichi 648a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 649a66c51f9SAlexandre Belloni 65017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 65117723fd3SJonas Jensen 652312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig" 653312b62b6SDaniel Palmer 654794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 655794d15b2SStanislav Samsonov 656a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 657f682a218SMatthias Brugger 6581d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6591d3f33d5SShawn Guo 66095b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 66195b8f20fSRussell King 6627bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6637bffa14cSBrendan Higgins 6649851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6659851ca57SDaniel Tang 666d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 667d48af15eSTony Lindgren 668d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6691da177e4SLinus Torvalds 6701dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6711dbae815STony Lindgren 6729dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 673585cf175STzachi Perelstein 674a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 675a66c51f9SAlexandre Belloni 67695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 67795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 6781da177e4SLinus Torvalds 6798fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 6808fc1b0f8SKumar Gala 68178e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 68278e3dbc1SAndreas Färber 68386aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 68486aeee4dSAndreas Färber 68595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 68695b8f20fSRussell King 687d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 688d63dc051SHeiko Stuebner 68971b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig" 690a66c51f9SAlexandre Belloni 691a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 692a66c51f9SAlexandre Belloni 69395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 694edabd38eSSaeed Bishara 695a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 696a66c51f9SAlexandre Belloni 697387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 698387798b3SRob Herring 699a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 700a21765a7SBen Dooks 70165ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 70265ebcc11SSrinivas Kandagatla 703bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 704bcb84fb4SAlexandre TORGUE 7053b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 7063b52634fSMaxime Ripard 707c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 708c5f80065SErik Gilling 709ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 710ba56a987SMasahiro Yamada 71195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7121da177e4SLinus Torvalds 7131da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7141da177e4SLinus Torvalds 715ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 716ceade897SRussell King 7176f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7186f35f9a9STony Prisk 7199a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7209a45eb69SJosh Cartwright 721499f1640SStefan Agner# ARMv7-M architecture 722499f1640SStefan Agnerconfig ARCH_LPC18XX 723499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 724499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 725499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 726499f1640SStefan Agner select ARM_AMBA 727499f1640SStefan Agner select CLKSRC_LPC32XX 728499f1640SStefan Agner select PINCTRL 729499f1640SStefan Agner help 730499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 731499f1640SStefan Agner high performance microcontrollers. 732499f1640SStefan Agner 7331847119dSVladimir Murzinconfig ARCH_MPS2 73417bd274eSBaruch Siach bool "ARM MPS2 platform" 7351847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7361847119dSVladimir Murzin select ARM_AMBA 7371847119dSVladimir Murzin select CLKSRC_MPS2 7381847119dSVladimir Murzin help 7391847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7401847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7411847119dSVladimir Murzin 7421847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7431847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7441847119dSVladimir Murzin 7451da177e4SLinus Torvalds# Definitions to make life easier 7461da177e4SLinus Torvaldsconfig ARCH_ACORN 7471da177e4SLinus Torvalds bool 7481da177e4SLinus Torvalds 7497ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7507ae1f7ecSLennert Buytenhek bool 7517ae1f7ecSLennert Buytenhek 75269b02f6aSLennert Buytenhekconfig PLAT_ORION 75369b02f6aSLennert Buytenhek bool 754bfe45e0bSRussell King select CLKSRC_MMIO 755b1b3f49cSRussell King select COMMON_CLK 756dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 757278b45b0SAndrew Lunn select IRQ_DOMAIN 75869b02f6aSLennert Buytenhek 759abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 760abcda1dcSThomas Petazzoni bool 761abcda1dcSThomas Petazzoni select PLAT_ORION 762abcda1dcSThomas Petazzoni 763bd5ce433SEric Miaoconfig PLAT_PXA 764bd5ce433SEric Miao bool 765bd5ce433SEric Miao 766f4b8b319SRussell Kingconfig PLAT_VERSATILE 767f4b8b319SRussell King bool 768f4b8b319SRussell King 7698636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 7701da177e4SLinus Torvalds 771afe4b25eSLennert Buytenhekconfig IWMMXT 772d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 773d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 774d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 775afe4b25eSLennert Buytenhek help 776afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 777afe4b25eSLennert Buytenhek running on a CPU that supports it. 778afe4b25eSLennert Buytenhek 7793b93e7b0SHyok S. Choiif !MMU 7803b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 7813b93e7b0SHyok S. Choiendif 7823b93e7b0SHyok S. Choi 7833e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 7843e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 7853e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 7863e0a07f8SGregory CLEMENT default y 7873e0a07f8SGregory CLEMENT help 7883e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 7893e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 7903e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 7913e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 7923e0a07f8SGregory CLEMENT Workaround: 7933e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 7943e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 7953e0a07f8SGregory CLEMENT instruction 7963e0a07f8SGregory CLEMENT 797f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 798f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 799f0c4b8d6SWill Deacon depends on CPU_V6 800f0c4b8d6SWill Deacon help 801f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 802f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 803f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 804f0c4b8d6SWill Deacon causing the faulting task to livelock. 805f0c4b8d6SWill Deacon 8069cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 8079cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 808e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8099cba3cccSCatalin Marinas help 8109cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8119cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8129cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8139cba3cccSCatalin Marinas recommended workaround. 8149cba3cccSCatalin Marinas 8157ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8167ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8177ce236fcSCatalin Marinas depends on CPU_V7 8187ce236fcSCatalin Marinas help 8197ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 82079403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8217ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8227ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8237ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8247ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8257ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8267ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8277ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8287ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8297ce236fcSCatalin Marinas available in non-secure mode. 8307ce236fcSCatalin Marinas 831855c551fSCatalin Marinasconfig ARM_ERRATA_458693 832855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 833855c551fSCatalin Marinas depends on CPU_V7 83462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 835855c551fSCatalin Marinas help 836855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 837855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 838855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 839855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 840855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 841855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 842855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 843855c551fSCatalin Marinas register may not be available in non-secure mode. 844855c551fSCatalin Marinas 8450516e464SCatalin Marinasconfig ARM_ERRATA_460075 8460516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8470516e464SCatalin Marinas depends on CPU_V7 84862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8490516e464SCatalin Marinas help 8500516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8510516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8520516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8530516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8540516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8550516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8560516e464SCatalin Marinas may not be available in non-secure mode. 8570516e464SCatalin Marinas 8589f05027cSWill Deaconconfig ARM_ERRATA_742230 8599f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 8609f05027cSWill Deacon depends on CPU_V7 && SMP 86162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8629f05027cSWill Deacon help 8639f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 8649f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 8659f05027cSWill Deacon between two write operations may not ensure the correct visibility 8669f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 8679f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 8689f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 8699f05027cSWill Deacon the two writes. 8709f05027cSWill Deacon 871a672e99bSWill Deaconconfig ARM_ERRATA_742231 872a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 873a672e99bSWill Deacon depends on CPU_V7 && SMP 87462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 875a672e99bSWill Deacon help 876a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 877a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 878a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 879a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 880a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 881a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 882a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 883a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 884a672e99bSWill Deacon capabilities of the processor. 885a672e99bSWill Deacon 88669155794SJon Medhurstconfig ARM_ERRATA_643719 88769155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 88869155794SJon Medhurst depends on CPU_V7 && SMP 889e5a5de44SRussell King default y 89069155794SJon Medhurst help 89169155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 89269155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 89369155794SJon Medhurst register returns zero when it should return one. The workaround 89469155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 89569155794SJon Medhurst it behave as intended and avoiding data corruption. 89669155794SJon Medhurst 897cdf357f1SWill Deaconconfig ARM_ERRATA_720789 898cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 899e66dc745SDave Martin depends on CPU_V7 900cdf357f1SWill Deacon help 901cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 902cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 903cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 904cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 905cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 906cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 907cdf357f1SWill Deacon entries regardless of the ASID. 908475d92fcSWill Deacon 909475d92fcSWill Deaconconfig ARM_ERRATA_743622 910475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 911475d92fcSWill Deacon depends on CPU_V7 91262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 913475d92fcSWill Deacon help 914475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 915efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 916475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 917475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 918475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 919475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 920475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 921475d92fcSWill Deacon processor. 922475d92fcSWill Deacon 9239a27c27cSWill Deaconconfig ARM_ERRATA_751472 9249a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 925ba90c516SDave Martin depends on CPU_V7 92662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9279a27c27cSWill Deacon help 9289a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9299a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9309a27c27cSWill Deacon completion of a following broadcasted operation if the second 9319a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9329a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9339a27c27cSWill Deacon 934fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 935fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 936fcbdc5feSWill Deacon depends on CPU_V7 937fcbdc5feSWill Deacon help 938fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 939fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 940fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 941fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 942fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 943fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 944fcbdc5feSWill Deacon 9455dab26afSWill Deaconconfig ARM_ERRATA_754327 9465dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9475dab26afSWill Deacon depends on CPU_V7 && SMP 9485dab26afSWill Deacon help 9495dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9505dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9515dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9525dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9535dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9545dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9555dab26afSWill Deacon 956145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 957145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 958fd832478SFabio Estevam depends on CPU_V6 959145e10e1SCatalin Marinas help 960145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 961145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 962145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 963145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 964145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 965145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 966145e10e1SCatalin Marinas is not affected. 967145e10e1SCatalin Marinas 968f630c1bdSWill Deaconconfig ARM_ERRATA_764369 969f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 970f630c1bdSWill Deacon depends on CPU_V7 && SMP 971f630c1bdSWill Deacon help 972f630c1bdSWill Deacon This option enables the workaround for erratum 764369 973f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 974f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 975f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 976f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 977f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 978f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 979f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 980f630c1bdSWill Deacon in the diagnostic control register of the SCU. 981f630c1bdSWill Deacon 9827253b85cSSimon Hormanconfig ARM_ERRATA_775420 9837253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 9847253b85cSSimon Horman depends on CPU_V7 9857253b85cSSimon Horman help 9867253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 987cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 9887253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 9897253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 9907253b85cSSimon Horman an abort may occur on cache maintenance. 9917253b85cSSimon Horman 99293dc6887SCatalin Marinasconfig ARM_ERRATA_798181 99393dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 99493dc6887SCatalin Marinas depends on CPU_V7 && SMP 99593dc6887SCatalin Marinas help 99693dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 99793dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 99893dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 99993dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 100093dc6887SCatalin Marinas as the one being invalidated. 100193dc6887SCatalin Marinas 100284b6504fSWill Deaconconfig ARM_ERRATA_773022 100384b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 100484b6504fSWill Deacon depends on CPU_V7 100584b6504fSWill Deacon help 100684b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 100784b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 100884b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 100984b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 101084b6504fSWill Deacon 101162c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 101262c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 101362c0f4a5SDoug Anderson depends on CPU_V7 101462c0f4a5SDoug Anderson help 101562c0f4a5SDoug Anderson This option enables the workaround for: 101662c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 101762c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 101862c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 101962c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 102062c0f4a5SDoug Anderson any Cortex-A12 cores yet. 102162c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 102262c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 102362c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 102462c0f4a5SDoug Anderson 1025416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1026416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1027416bcf21SDoug Anderson depends on CPU_V7 1028416bcf21SDoug Anderson help 1029416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1030416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1031416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1032416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1033416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1034416bcf21SDoug Anderson 10359f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10369f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10379f6f9354SDoug Anderson depends on CPU_V7 10389f6f9354SDoug Anderson help 10399f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10409f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10419f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10429f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10439f6f9354SDoug Anderson 1044304009a1SDoug Andersonconfig ARM_ERRATA_857271 1045304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1046304009a1SDoug Anderson depends on CPU_V7 1047304009a1SDoug Anderson help 1048304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1049304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1050304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1051304009a1SDoug Anderson 10529f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10539f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10549f6f9354SDoug Anderson depends on CPU_V7 10559f6f9354SDoug Anderson help 10569f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10579f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10589f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10599f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 10609f6f9354SDoug Anderson 106162c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 106262c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 106362c0f4a5SDoug Anderson depends on CPU_V7 106462c0f4a5SDoug Anderson help 106562c0f4a5SDoug Anderson This option enables the workaround for: 106662c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 106762c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 106862c0f4a5SDoug Anderson any Cortex-A17 cores yet. 106962c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 107062c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 107162c0f4a5SDoug Anderson for and handled. 107262c0f4a5SDoug Anderson 1073304009a1SDoug Andersonconfig ARM_ERRATA_857272 1074304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1075304009a1SDoug Anderson depends on CPU_V7 1076304009a1SDoug Anderson help 1077304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1078304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1079304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1080304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1081304009a1SDoug Anderson for and handled. 1082304009a1SDoug Anderson 10831da177e4SLinus Torvaldsendmenu 10841da177e4SLinus Torvalds 10851da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 10861da177e4SLinus Torvalds 10871da177e4SLinus Torvaldsmenu "Bus support" 10881da177e4SLinus Torvalds 10891da177e4SLinus Torvaldsconfig ISA 10901da177e4SLinus Torvalds bool 10911da177e4SLinus Torvalds help 10921da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 10931da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 10941da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 10951da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 10961da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 10971da177e4SLinus Torvalds 1098065909b9SRussell King# Select ISA DMA controller support 10991da177e4SLinus Torvaldsconfig ISA_DMA 11001da177e4SLinus Torvalds bool 1101065909b9SRussell King select ISA_DMA_API 11021da177e4SLinus Torvalds 1103065909b9SRussell King# Select ISA DMA interface 11045cae841bSAl Viroconfig ISA_DMA_API 11055cae841bSAl Viro bool 11065cae841bSAl Viro 1107b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1108b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1109b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1110b080ac8aSMarcelo Roberto Jimenez help 1111b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1112b080ac8aSMarcelo Roberto Jimenez 1113779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1114779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1115779eb41cSBenjamin Gaignard depends on CPU_V7 1116779eb41cSBenjamin Gaignard help 1117779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1118779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1119779eb41cSBenjamin Gaignard each other, in program order. 1120779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1121779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1122779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1123779eb41cSBenjamin Gaignard r0p4, r0p5. 1124779eb41cSBenjamin Gaignard 11251da177e4SLinus Torvaldsendmenu 11261da177e4SLinus Torvalds 11271da177e4SLinus Torvaldsmenu "Kernel Features" 11281da177e4SLinus Torvalds 11293b55658aSDave Martinconfig HAVE_SMP 11303b55658aSDave Martin bool 11313b55658aSDave Martin help 11323b55658aSDave Martin This option should be selected by machines which have an SMP- 11333b55658aSDave Martin capable CPU. 11343b55658aSDave Martin 11353b55658aSDave Martin The only effect of this option is to make the SMP-related 11363b55658aSDave Martin options available to the user for configuration. 11373b55658aSDave Martin 11381da177e4SLinus Torvaldsconfig SMP 1139bb2d8130SRussell King bool "Symmetric Multi-Processing" 1140fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 11413b55658aSDave Martin depends on HAVE_SMP 1142801bb21cSJonathan Austin depends on MMU || ARM_MPU 11430361748fSArnd Bergmann select IRQ_WORK 11441da177e4SLinus Torvalds help 11451da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11464a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11474a474157SRobert Graffham than one CPU, say Y. 11481da177e4SLinus Torvalds 11494a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11501da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11514a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11524a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11534a474157SRobert Graffham will run faster if you say N here. 11541da177e4SLinus Torvalds 1155cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 11564f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 115750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 11581da177e4SLinus Torvalds 11591da177e4SLinus Torvalds If you don't know what to do here, say N. 11601da177e4SLinus Torvalds 1161f00ec48fSRussell Kingconfig SMP_ON_UP 11625744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1163801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1164f00ec48fSRussell King default y 1165f00ec48fSRussell King help 1166f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1167f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1168f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1169f00ec48fSRussell King savings. 1170f00ec48fSRussell King 1171f00ec48fSRussell King If you don't know what to do here, say Y. 1172f00ec48fSRussell King 1173c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1174c9018aabSVincent Guittot bool "Support cpu topology definition" 1175c9018aabSVincent Guittot depends on SMP && CPU_V7 1176c9018aabSVincent Guittot default y 1177c9018aabSVincent Guittot help 1178c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1179c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1180c9018aabSVincent Guittot topology of an ARM System. 1181c9018aabSVincent Guittot 1182c9018aabSVincent Guittotconfig SCHED_MC 1183c9018aabSVincent Guittot bool "Multi-core scheduler support" 1184c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1185c9018aabSVincent Guittot help 1186c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1187c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1188c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1189c9018aabSVincent Guittot 1190c9018aabSVincent Guittotconfig SCHED_SMT 1191c9018aabSVincent Guittot bool "SMT scheduler support" 1192c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1193c9018aabSVincent Guittot help 1194c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1195c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1196c9018aabSVincent Guittot places. If unsure say N here. 1197c9018aabSVincent Guittot 1198a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1199a8cbcd92SRussell King bool 1200a8cbcd92SRussell King help 12018f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1202a8cbcd92SRussell King 12038a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1204022c03a2SMarc Zyngier bool "Architected timer support" 1205022c03a2SMarc Zyngier depends on CPU_V7 12068a4da6e3SMark Rutland select ARM_ARCH_TIMER 1207022c03a2SMarc Zyngier help 1208022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1209022c03a2SMarc Zyngier 1210f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1211f32f4ce2SRussell King bool 1212f32f4ce2SRussell King help 1213f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1214f32f4ce2SRussell King 1215e8db288eSNicolas Pitreconfig MCPM 1216e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1217e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1218e8db288eSNicolas Pitre help 1219e8db288eSNicolas Pitre This option provides the common power management infrastructure 1220e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1221e8db288eSNicolas Pitre systems. 1222e8db288eSNicolas Pitre 1223ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1224ebf4a5c5SHaojian Zhuang bool 1225ebf4a5c5SHaojian Zhuang depends on MCPM 1226ebf4a5c5SHaojian Zhuang help 1227ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1228ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1229ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1230ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1231ebf4a5c5SHaojian Zhuang 12321c33be57SNicolas Pitreconfig BIG_LITTLE 12331c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12341c33be57SNicolas Pitre depends on CPU_V7 && SMP 12351c33be57SNicolas Pitre select MCPM 12361c33be57SNicolas Pitre help 12371c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12381c33be57SNicolas Pitre system architecture. 12391c33be57SNicolas Pitre 12401c33be57SNicolas Pitreconfig BL_SWITCHER 12411c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12426c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 124351aaf81fSRussell King select CPU_PM 12441c33be57SNicolas Pitre help 12451c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12461c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12471c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12481c33be57SNicolas Pitre 1249b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1250b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1251b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1252b22537c6SNicolas Pitre help 1253b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1254b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1255b22537c6SNicolas Pitre debugging purposes only. 1256b22537c6SNicolas Pitre 12578d5796d2SLennert Buytenhekchoice 12588d5796d2SLennert Buytenhek prompt "Memory split" 1259006fa259SRussell King depends on MMU 12608d5796d2SLennert Buytenhek default VMSPLIT_3G 12618d5796d2SLennert Buytenhek help 12628d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 12638d5796d2SLennert Buytenhek 12648d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 12658d5796d2SLennert Buytenhek option alone! 12668d5796d2SLennert Buytenhek 12678d5796d2SLennert Buytenhek config VMSPLIT_3G 12688d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 126963ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1270bbeedfdaSYisheng Xie depends on !ARM_LPAE 127163ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 12728d5796d2SLennert Buytenhek config VMSPLIT_2G 12738d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 12748d5796d2SLennert Buytenhek config VMSPLIT_1G 12758d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 12768d5796d2SLennert Buytenhekendchoice 12778d5796d2SLennert Buytenhek 12788d5796d2SLennert Buytenhekconfig PAGE_OFFSET 12798d5796d2SLennert Buytenhek hex 1280006fa259SRussell King default PHYS_OFFSET if !MMU 12818d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 12828d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 128363ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 12848d5796d2SLennert Buytenhek default 0xC0000000 12858d5796d2SLennert Buytenhek 1286c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET 1287c12366baSLinus Walleij hex 1288c12366baSLinus Walleij depends on KASAN 1289c12366baSLinus Walleij default 0x1f000000 if PAGE_OFFSET=0x40000000 1290c12366baSLinus Walleij default 0x5f000000 if PAGE_OFFSET=0x80000000 1291c12366baSLinus Walleij default 0x9f000000 if PAGE_OFFSET=0xC0000000 1292c12366baSLinus Walleij default 0x8f000000 if PAGE_OFFSET=0xB0000000 1293c12366baSLinus Walleij default 0xffffffff 1294c12366baSLinus Walleij 12951da177e4SLinus Torvaldsconfig NR_CPUS 12961da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 1297d624833fSArd Biesheuvel range 2 16 if DEBUG_KMAP_LOCAL 1298d624833fSArd Biesheuvel range 2 32 if !DEBUG_KMAP_LOCAL 12991da177e4SLinus Torvalds depends on SMP 13001da177e4SLinus Torvalds default "4" 1301d624833fSArd Biesheuvel help 1302d624833fSArd Biesheuvel The maximum number of CPUs that the kernel can support. 1303d624833fSArd Biesheuvel Up to 32 CPUs can be supported, or up to 16 if kmap_local() 1304d624833fSArd Biesheuvel debugging is enabled, which uses half of the per-CPU fixmap 1305d624833fSArd Biesheuvel slots as guard regions. 13061da177e4SLinus Torvalds 1307a054a811SRussell Kingconfig HOTPLUG_CPU 130800b7dedeSRussell King bool "Support for hot-pluggable CPUs" 130940b31360SStephen Rothwell depends on SMP 13101b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1311a054a811SRussell King help 1312a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1313a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1314a054a811SRussell King 13152bdd424fSWill Deaconconfig ARM_PSCI 13162bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1317e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1318be120397SMark Rutland select ARM_PSCI_FW 13192bdd424fSWill Deacon help 13202bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13212bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13222bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13232bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13242bdd424fSWill Deacon ARM processors"). 13252bdd424fSWill Deacon 13262a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13272a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13282a6ad871SMaxime Ripard# selected platforms. 132944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 133044986ab0SPeter De Schrijver (NVIDIA) int 1331910499e1SKrzysztof Kozlowski default 2048 if ARCH_INTEL_SOCFPGA 1332d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1333a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1334aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1335aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1336eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 133706b851e5SOlof Johansson default 392 if ARCH_U8500 133801bb914cSTony Prisk default 352 if ARCH_VT8500 13397b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13402a6ad871SMaxime Ripard default 264 if MACH_H4700 134144986ab0SPeter De Schrijver (NVIDIA) default 0 134244986ab0SPeter De Schrijver (NVIDIA) help 134344986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 134444986ab0SPeter De Schrijver (NVIDIA) 134544986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 134644986ab0SPeter De Schrijver (NVIDIA) 1347c9218b16SRussell Kingconfig HZ_FIXED 1348f8065813SRussell King int 13491164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 135047d84682SRussell King default 0 1351c9218b16SRussell King 1352c9218b16SRussell Kingchoice 135347d84682SRussell King depends on HZ_FIXED = 0 1354c9218b16SRussell King prompt "Timer frequency" 1355c9218b16SRussell King 1356c9218b16SRussell Kingconfig HZ_100 1357c9218b16SRussell King bool "100 Hz" 1358c9218b16SRussell King 1359c9218b16SRussell Kingconfig HZ_200 1360c9218b16SRussell King bool "200 Hz" 1361c9218b16SRussell King 1362c9218b16SRussell Kingconfig HZ_250 1363c9218b16SRussell King bool "250 Hz" 1364c9218b16SRussell King 1365c9218b16SRussell Kingconfig HZ_300 1366c9218b16SRussell King bool "300 Hz" 1367c9218b16SRussell King 1368c9218b16SRussell Kingconfig HZ_500 1369c9218b16SRussell King bool "500 Hz" 1370c9218b16SRussell King 1371c9218b16SRussell Kingconfig HZ_1000 1372c9218b16SRussell King bool "1000 Hz" 1373c9218b16SRussell King 1374c9218b16SRussell Kingendchoice 1375c9218b16SRussell King 1376c9218b16SRussell Kingconfig HZ 1377c9218b16SRussell King int 137847d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1379c9218b16SRussell King default 100 if HZ_100 1380c9218b16SRussell King default 200 if HZ_200 1381c9218b16SRussell King default 250 if HZ_250 1382c9218b16SRussell King default 300 if HZ_300 1383c9218b16SRussell King default 500 if HZ_500 1384c9218b16SRussell King default 1000 1385c9218b16SRussell King 1386c9218b16SRussell Kingconfig SCHED_HRTICK 1387c9218b16SRussell King def_bool HIGH_RES_TIMERS 1388f8065813SRussell King 138916c79651SCatalin Marinasconfig THUMB2_KERNEL 1390bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 13914477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1392bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 139389bace65SArnd Bergmann select ARM_UNWIND 139416c79651SCatalin Marinas help 139516c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 139675fea300SNicolas Pitre Thumb-2 mode. 139716c79651SCatalin Marinas 139816c79651SCatalin Marinas If unsure, say N. 139916c79651SCatalin Marinas 140042f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 140142f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 140242f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 140342f25bddSNicolas Pitre default y 140442f25bddSNicolas Pitre help 140542f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 140642f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 140742f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 140842f25bddSNicolas Pitre and udiv instructions that can be used to implement those 140942f25bddSNicolas Pitre functions. 141042f25bddSNicolas Pitre 141142f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 141242f25bddSNicolas Pitre replace the first two instructions of these library functions 141342f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 141442f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 141542f25bddSNicolas Pitre and less power intensive than running the original library 141642f25bddSNicolas Pitre code to do integer division. 141742f25bddSNicolas Pitre 1418704bdda0SNicolas Pitreconfig AEABI 1419a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1420a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1421a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1422704bdda0SNicolas Pitre help 1423704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1424704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1425704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1426704bdda0SNicolas Pitre 1427704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1428704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1429704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1430704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1431704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1432704bdda0SNicolas Pitre 1433704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1434704bdda0SNicolas Pitre 14356c90c872SNicolas Pitreconfig OABI_COMPAT 1436a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1437d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 14386c90c872SNicolas Pitre help 14396c90c872SNicolas Pitre This option preserves the old syscall interface along with the 14406c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 14416c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 14426c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 14436c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 14446c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 144591702175SKees Cook 144691702175SKees Cook The seccomp filter system will not be available when this is 144791702175SKees Cook selected, since there is no way yet to sensibly distinguish 144891702175SKees Cook between calling conventions during filtering. 144991702175SKees Cook 14506c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 14516c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 14526c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 14536c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1454b02f8467SKees Cook at all). If in doubt say N. 14556c90c872SNicolas Pitre 1456fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 145705944d74SRussell King bool 145805944d74SRussell King 1459fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1460fb597f2aSGregory Fong bool 1461fb597f2aSGregory Fong 146205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 146305944d74SRussell King bool 1464fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 146507a2f737SRussell King 1466053a96caSNicolas Pitreconfig HIGHMEM 1467e8db89a2SRussell King bool "High Memory Support" 1468e8db89a2SRussell King depends on MMU 14692a15ba82SThomas Gleixner select KMAP_LOCAL 1470053a96caSNicolas Pitre help 1471053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1472053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1473053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1474053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1475053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1476053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1477053a96caSNicolas Pitre 1478053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1479053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1480053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1481053a96caSNicolas Pitre 1482053a96caSNicolas Pitre If unsure, say n. 1483053a96caSNicolas Pitre 148465cec8e3SRussell Kingconfig HIGHPTE 14859a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 148665cec8e3SRussell King depends on HIGHMEM 14879a431bd5SRussell King default y 1488b4d103d1SRussell King help 1489b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1490b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1491b4d103d1SRussell King precious low memory, eventually leading to low memory being 1492b4d103d1SRussell King consumed by page tables. Setting this option will allow 1493b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 149465cec8e3SRussell King 1495a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1496a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1497a5e090acSRussell King depends on MMU && !ARM_LPAE 14981b8873a0SJamie Iles default y 14991b8873a0SJamie Iles help 1500a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1501a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1502a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1503a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1504a5e090acSRussell King fault when dereferenced. 1505a5e090acSRussell King 1506a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1507a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1508a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1509c80d79d7SYasunori Goto 1510c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1511fa8ad788SMark Rutland def_bool y 1512fa8ad788SMark Rutland depends on ARM_PMU 15131b8873a0SJamie Iles 15141355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 15151355e2a6SCatalin Marinas def_bool y 15161355e2a6SCatalin Marinas depends on ARM_LPAE 15171355e2a6SCatalin Marinas 15188d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 15198d962507SCatalin Marinas def_bool y 15208d962507SCatalin Marinas depends on ARM_LPAE 15218d962507SCatalin Marinas 15224bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15234bfab203SSteven Capper def_bool y 15244bfab203SSteven Capper 15257d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15267d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15277d485f64SArd Biesheuvel depends on MODULES 1528e7229f7dSAnders Roxell default y 15297d485f64SArd Biesheuvel help 15307d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15317d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 15327d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 15337d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 15347d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 15357d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 15367d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 15377d485f64SArd Biesheuvel the same. 15387d485f64SArd Biesheuvel 1539e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1540e7229f7dSAnders Roxell configurations. If unsure, say y. 15417d485f64SArd Biesheuvel 1542c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 154336d6c928SUlrich Hecht int "Maximum zone order" 1544898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1545cc611137SUwe Kleine-König default "9" if SA1111 1546c1b2d970SMagnus Damm default "11" 1547c1b2d970SMagnus Damm help 1548c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1549c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1550c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1551c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1552c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1553c1b2d970SMagnus Damm increase this value. 1554c1b2d970SMagnus Damm 1555c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1556c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1557c1b2d970SMagnus Damm 15581da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 15593e3f354bSArnd Bergmann def_bool CPU_CP15_MMU 1560e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 15611da177e4SLinus Torvalds help 15621da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 15631da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 15641da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 15651da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 15661da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 15671da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 15681da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 15691da177e4SLinus Torvalds 157039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 157138ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 157238ef2ad5SLinus Walleij depends on MMU 157339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 157439ec58f3SLennert Buytenhek help 157539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 157639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 157739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 157839ec58f3SLennert Buytenhek 157939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 158039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 158139ec58f3SLennert Buytenhek such copy operations with large buffers. 158239ec58f3SLennert Buytenhek 158339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 158439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 158539ec58f3SLennert Buytenhek 158602c2433bSStefano Stabelliniconfig PARAVIRT 158702c2433bSStefano Stabellini bool "Enable paravirtualization code" 158802c2433bSStefano Stabellini help 158902c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 159002c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 159102c2433bSStefano Stabellini over full virtualization. 159202c2433bSStefano Stabellini 159302c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 159402c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 159502c2433bSStefano Stabellini select PARAVIRT 159602c2433bSStefano Stabellini help 159702c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 159802c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 159902c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 160002c2433bSStefano Stabellini that, there can be a small performance impact. 160102c2433bSStefano Stabellini 160202c2433bSStefano Stabellini If in doubt, say N here. 160302c2433bSStefano Stabellini 1604eff8d644SStefano Stabelliniconfig XEN_DOM0 1605eff8d644SStefano Stabellini def_bool y 1606eff8d644SStefano Stabellini depends on XEN 1607eff8d644SStefano Stabellini 1608eff8d644SStefano Stabelliniconfig XEN 1609c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 161085323a99SIan Campbell depends on ARM && AEABI && OF 1611f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 161285323a99SIan Campbell depends on !GENERIC_ATOMIC64 16137693deccSUwe Kleine-König depends on MMU 161451aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 161517b7ab80SStefano Stabellini select ARM_PSCI 1616f21254cdSChristoph Hellwig select SWIOTLB 161783862ccfSStefano Stabellini select SWIOTLB_XEN 161802c2433bSStefano Stabellini select PARAVIRT 1619eff8d644SStefano Stabellini help 1620eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1621eff8d644SStefano Stabellini 1622189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1623189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1624189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1625189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1626189af465SArd Biesheuvel default y 1627189af465SArd Biesheuvel help 1628189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1629189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1630189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1631189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1632189af465SArd Biesheuvel the entire duration that the system is up. 1633189af465SArd Biesheuvel 1634189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1635189af465SArd Biesheuvel different canary value for each task. 1636189af465SArd Biesheuvel 16371da177e4SLinus Torvaldsendmenu 16381da177e4SLinus Torvalds 16391da177e4SLinus Torvaldsmenu "Boot options" 16401da177e4SLinus Torvalds 16419eb8f674SGrant Likelyconfig USE_OF 16429eb8f674SGrant Likely bool "Flattened Device Tree support" 1643b1b3f49cSRussell King select IRQ_DOMAIN 16449eb8f674SGrant Likely select OF 16459eb8f674SGrant Likely help 16469eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 16479eb8f674SGrant Likely 1648bd51e2f5SNicolas Pitreconfig ATAGS 1649bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1650bd51e2f5SNicolas Pitre default y 1651bd51e2f5SNicolas Pitre help 1652bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1653bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1654bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1655bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1656bd51e2f5SNicolas Pitre leave this to y. 1657bd51e2f5SNicolas Pitre 1658bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1659bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1660bd51e2f5SNicolas Pitre depends on ATAGS 1661bd51e2f5SNicolas Pitre help 1662bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1663bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1664bd51e2f5SNicolas Pitre 16651da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 16661da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 16671da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 16681da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 166939c3e304SChris Packham default 0x0 16701da177e4SLinus Torvalds help 16711da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 16721da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 16731da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 16741da177e4SLinus Torvalds value in their defconfig file. 16751da177e4SLinus Torvalds 16761da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16771da177e4SLinus Torvalds 16781da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 16791da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 168039c3e304SChris Packham default 0x0 16811da177e4SLinus Torvalds help 1682f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1683f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1684f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1685f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1686f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1687f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 16881da177e4SLinus Torvalds 16891da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16901da177e4SLinus Torvalds 16911da177e4SLinus Torvaldsconfig ZBOOT_ROM 16921da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 16931da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 169410968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 16951da177e4SLinus Torvalds help 16961da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 16971da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 16981da177e4SLinus Torvalds 1699e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1700e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 170110968131SRussell King depends on OF 1702e2a6a3aaSJohn Bonesio help 1703e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1704e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1705e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1706e2a6a3aaSJohn Bonesio 1707e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1708e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1709e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1710e2a6a3aaSJohn Bonesio 1711e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1712e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1713e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1714e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1715e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1716e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1717e2a6a3aaSJohn Bonesio to this option. 1718e2a6a3aaSJohn Bonesio 1719b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1720b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1721b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1722b90b9a38SNicolas Pitre help 1723b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1724b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1725b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1726b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1727b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1728b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1729b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1730b90b9a38SNicolas Pitre 1731d0f34a11SGenoud Richardchoice 1732d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1733d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1734d0f34a11SGenoud Richard 1735d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1736d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1737d0f34a11SGenoud Richard help 1738d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1739d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1740d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1741d0f34a11SGenoud Richard 1742d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1743d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1744d0f34a11SGenoud Richard help 1745d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1746d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1747d0f34a11SGenoud Richard 1748d0f34a11SGenoud Richardendchoice 1749d0f34a11SGenoud Richard 17501da177e4SLinus Torvaldsconfig CMDLINE 17511da177e4SLinus Torvalds string "Default kernel command string" 17521da177e4SLinus Torvalds default "" 17531da177e4SLinus Torvalds help 17543e3f354bSArnd Bergmann On some architectures (e.g. CATS), there is currently no way 17551da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 17561da177e4SLinus Torvalds architectures, you should supply some command-line options at build 17571da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 17581da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 17591da177e4SLinus Torvalds 17604394c124SVictor Boiviechoice 17614394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 17624394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1763bd51e2f5SNicolas Pitre depends on ATAGS 17644394c124SVictor Boivie 17654394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 17664394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 17674394c124SVictor Boivie help 17684394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 17694394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 17704394c124SVictor Boivie string provided in CMDLINE will be used. 17714394c124SVictor Boivie 17724394c124SVictor Boivieconfig CMDLINE_EXTEND 17734394c124SVictor Boivie bool "Extend bootloader kernel arguments" 17744394c124SVictor Boivie help 17754394c124SVictor Boivie The command-line arguments provided by the boot loader will be 17764394c124SVictor Boivie appended to the default kernel command string. 17774394c124SVictor Boivie 177892d2040dSAlexander Hollerconfig CMDLINE_FORCE 177992d2040dSAlexander Holler bool "Always use the default kernel command string" 178092d2040dSAlexander Holler help 178192d2040dSAlexander Holler Always use the default kernel command string, even if the boot 178292d2040dSAlexander Holler loader passes other arguments to the kernel. 178392d2040dSAlexander Holler This is useful if you cannot or don't want to change the 178492d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 17854394c124SVictor Boivieendchoice 178692d2040dSAlexander Holler 17871da177e4SLinus Torvaldsconfig XIP_KERNEL 17881da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 178910968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 17901da177e4SLinus Torvalds help 17911da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 17921da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 17931da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 17941da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 17951da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 17961da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 17971da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 17981da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 17991da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18001da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18011da177e4SLinus Torvalds 18021da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18031da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18041da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18051da177e4SLinus Torvalds 18061da177e4SLinus Torvalds If unsure, say N. 18071da177e4SLinus Torvalds 18081da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18091da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18101da177e4SLinus Torvalds depends on XIP_KERNEL 18111da177e4SLinus Torvalds default "0x00080000" 18121da177e4SLinus Torvalds help 18131da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18141da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18151da177e4SLinus Torvalds own flash usage. 18161da177e4SLinus Torvalds 1817ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1818ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1819ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1820ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1821ca8b5d97SNicolas Pitre help 1822ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1823ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1824ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1825ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1826ca8b5d97SNicolas Pitre slightly longer boot delay. 1827ca8b5d97SNicolas Pitre 1828c587e4a6SRichard Purdieconfig KEXEC 1829c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 183019ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 183176950f71SVincenzo Frascino depends on MMU 18322965faa5SDave Young select KEXEC_CORE 1833c587e4a6SRichard Purdie help 1834c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1835c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 183601dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1837c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1838c587e4a6SRichard Purdie 1839c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1840c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1841bf220695SGeert Uytterhoeven initially work for you. 1842c587e4a6SRichard Purdie 18434cd9d6f7SRichard Purdieconfig ATAGS_PROC 18444cd9d6f7SRichard Purdie bool "Export atags in procfs" 1845bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1846b98d7291SUli Luckas default y 18474cd9d6f7SRichard Purdie help 18484cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18494cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18504cd9d6f7SRichard Purdie 1851cb5d39b3SMika Westerbergconfig CRASH_DUMP 1852cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1853cb5d39b3SMika Westerberg help 1854cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1855cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1856cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1857cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1858cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1859cb5d39b3SMika Westerberg memory address not used by the main kernel 1860cb5d39b3SMika Westerberg 1861330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1862cb5d39b3SMika Westerberg 1863e69edc79SEric Miaoconfig AUTO_ZRELADDR 1864e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1865e69edc79SEric Miao help 1866e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1867e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 18680673cb38SGeert Uytterhoeven will be determined at run-time, either by masking the current IP 18690673cb38SGeert Uytterhoeven with 0xf8000000, or, if invalid, from the DTB passed in r2. 18700673cb38SGeert Uytterhoeven This assumes the zImage being placed in the first 128MB from 18710673cb38SGeert Uytterhoeven start of memory. 1872e69edc79SEric Miao 187381a0bc39SRoy Franzconfig EFI_STUB 187481a0bc39SRoy Franz bool 187581a0bc39SRoy Franz 187681a0bc39SRoy Franzconfig EFI 187781a0bc39SRoy Franz bool "UEFI runtime support" 187881a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 187981a0bc39SRoy Franz select UCS2_STRING 188081a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 188181a0bc39SRoy Franz select EFI_STUB 18822e0eb483SAtish Patra select EFI_GENERIC_STUB 188381a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1884a7f7f624SMasahiro Yamada help 188581a0bc39SRoy Franz This option provides support for runtime services provided 188681a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 188781a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 188881a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 188981a0bc39SRoy Franz is only useful for kernels that may run on systems that have 189081a0bc39SRoy Franz UEFI firmware. 189181a0bc39SRoy Franz 1892bb817befSArd Biesheuvelconfig DMI 1893bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1894bb817befSArd Biesheuvel depends on EFI 1895bb817befSArd Biesheuvel default y 1896bb817befSArd Biesheuvel help 1897bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1898bb817befSArd Biesheuvel 1899bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1900bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1901bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1902bb817befSArd Biesheuvel 1903bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1904bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1905bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1906bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1907bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1908bb817befSArd Biesheuvel 19091da177e4SLinus Torvaldsendmenu 19101da177e4SLinus Torvalds 1911ac9d7efcSRussell Kingmenu "CPU Power Management" 19121da177e4SLinus Torvalds 19131da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19141da177e4SLinus Torvalds 1915ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1916ac9d7efcSRussell King 1917ac9d7efcSRussell Kingendmenu 1918ac9d7efcSRussell King 19191da177e4SLinus Torvaldsmenu "Floating point emulation" 19201da177e4SLinus Torvalds 19211da177e4SLinus Torvaldscomment "At least one emulation must be selected" 19221da177e4SLinus Torvalds 19231da177e4SLinus Torvaldsconfig FPE_NWFPE 19241da177e4SLinus Torvalds bool "NWFPE math emulation" 1925593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 1926a7f7f624SMasahiro Yamada help 19271da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 19281da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 19291da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 19301da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 19311da177e4SLinus Torvalds 19321da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 19331da177e4SLinus Torvalds early in the bootup. 19341da177e4SLinus Torvalds 19351da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 19361da177e4SLinus Torvalds bool "Support extended precision" 1937bedf142bSLennert Buytenhek depends on FPE_NWFPE 19381da177e4SLinus Torvalds help 19391da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 19401da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 19411da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 19421da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 19431da177e4SLinus Torvalds floating point emulator without any good reason. 19441da177e4SLinus Torvalds 19451da177e4SLinus Torvalds You almost surely want to say N here. 19461da177e4SLinus Torvalds 19471da177e4SLinus Torvaldsconfig FPE_FASTFPE 19481da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 1949d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 1950a7f7f624SMasahiro Yamada help 19511da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 19521da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 19531da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 19541da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 19551da177e4SLinus Torvalds 19561da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 19571da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 19581da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 19591da177e4SLinus Torvalds choose NWFPE. 19601da177e4SLinus Torvalds 19611da177e4SLinus Torvaldsconfig VFP 19621da177e4SLinus Torvalds bool "VFP-format floating point maths" 1963e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 19641da177e4SLinus Torvalds help 19651da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 19661da177e4SLinus Torvalds if your hardware includes a VFP unit. 19671da177e4SLinus Torvalds 1968dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 19691da177e4SLinus Torvalds release notes and additional status information. 19701da177e4SLinus Torvalds 19711da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 19721da177e4SLinus Torvalds 197325ebee02SCatalin Marinasconfig VFPv3 197425ebee02SCatalin Marinas bool 197525ebee02SCatalin Marinas depends on VFP 197625ebee02SCatalin Marinas default y if CPU_V7 197725ebee02SCatalin Marinas 1978b5872db4SCatalin Marinasconfig NEON 1979b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 1980b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 1981b5872db4SCatalin Marinas help 1982b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 1983b5872db4SCatalin Marinas Extension. 1984b5872db4SCatalin Marinas 198573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 198673c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 1987c4a30c3bSRussell King depends on NEON && AEABI 198873c132c1SArd Biesheuvel help 198973c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 199073c132c1SArd Biesheuvel 19911da177e4SLinus Torvaldsendmenu 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvaldsmenu "Power management options" 19941da177e4SLinus Torvalds 1995eceab4acSRussell Kingsource "kernel/power/Kconfig" 19961da177e4SLinus Torvalds 1997f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 199819a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 1999f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2000f4cb5700SJohannes Berg def_bool y 2001f4cb5700SJohannes Berg 200215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 20038b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 20041b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 200515e0d9e3SArnd Bergmann 2006603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2007603fb42aSSebastian Capella bool 2008603fb42aSSebastian Capella depends on MMU 2009603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2010603fb42aSSebastian Capella 20111da177e4SLinus Torvaldsendmenu 20121da177e4SLinus Torvalds 2013916f743dSKumar Galasource "drivers/firmware/Kconfig" 2014916f743dSKumar Gala 2015652ccae5SArd Biesheuvelif CRYPTO 2016652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2017652ccae5SArd Biesheuvelendif 20182cbd1cc3SStefan Agner 20192cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler" 2020