1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 51d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 6ec80eb46SArnd Bergmann select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 1175851720SDmitry Vyukov select ARCH_HAS_KCOV 12e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 133010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 14ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 15347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1675851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 17ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 18ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 19*dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 203d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 21171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 22957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 23d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 247c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 25ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 26ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 274badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 28017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 290cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 30b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 31ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 32171b3f0dSRussell King select CLONE_BACKWARDS 33f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 34dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 35f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 36b01aec9bSBorislav Petkov select EDAC_SUPPORT 37b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 3836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 392ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 40f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 41b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 42ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 432937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 44171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 45b1b3f49cSRussell King select GENERIC_IRQ_PROBE 46b1b3f49cSRussell King select GENERIC_IRQ_SHOW 477c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 48b1b3f49cSRussell King select GENERIC_PCI_IOMAP 4938ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 50b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 51b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 52b1b3f49cSRussell King select GENERIC_STRNLEN_USER 53a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 54b1b3f49cSRussell King select HARDIRQS_SW_RESEND 55f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 560b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 57437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 58437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 59e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 60f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 6108626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 620693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 63b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6439c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 65171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 66b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 67b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 68b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 69f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 70620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 71dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 725f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 73f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 74f00790aaSRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL 75f00790aaSRussell King select HAVE_FUNCTION_TRACER if !XIP_KERNEL 766b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 77b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 78f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 79b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 8087c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 81b1b3f49cSRussell King select HAVE_KERNEL_GZIP 82f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 83b1b3f49cSRussell King select HAVE_KERNEL_LZMA 84b1b3f49cSRussell King select HAVE_KERNEL_LZO 85b1b3f49cSRussell King select HAVE_KERNEL_XZ 86cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 87f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 887d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 8942a0bb3fSPetr Mladek select HAVE_NMI 90f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 910dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 927ada189fSJamie Iles select HAVE_PERF_EVENTS 9349863894SWill Deacon select HAVE_PERF_REGS 9449863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 95f00790aaSRussell King select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE 96e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 979800b9dcSMathieu Desnoyers select HAVE_RSEQ 98d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 99b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 100af1839ebSCatalin Marinas select HAVE_UID16 10131c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 102da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 103171b3f0dSRussell King select MODULES_USE_ELF_REL 104f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 105aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 106aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 107171b3f0dSRussell King select OLD_SIGACTION 108171b3f0dSRussell King select OLD_SIGSUSPEND3 10920f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 110b1b3f49cSRussell King select PERF_USE_VMALLOC 111b26d07a0SJinbum Park select REFCOUNT_FULL 112b1b3f49cSRussell King select RTC_LIB 113b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 114171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 115171b3f0dSRussell King # according to that. Thanks. 1161da177e4SLinus Torvalds help 1171da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 118f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1191da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1201da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1211da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1221da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1231da177e4SLinus Torvalds 12474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 12574facffeSRussell King bool 12674facffeSRussell King 1274ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1284ce63fcdSMarek Szyprowski bool 129b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 130b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1314ce63fcdSMarek Szyprowski 13260460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13360460abfSSeung-Woo Kim 13460460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13560460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 13660460abfSSeung-Woo Kim range 4 9 13760460abfSSeung-Woo Kim default 8 13860460abfSSeung-Woo Kim help 13960460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 14060460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 14160460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14260460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14360460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14460460abfSSeung-Woo Kim virtual space with just a few allocations. 14560460abfSSeung-Woo Kim 14660460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 14760460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14860460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 14960460abfSSeung-Woo Kim by the PAGE_SIZE. 15060460abfSSeung-Woo Kim 15160460abfSSeung-Woo Kimendif 15260460abfSSeung-Woo Kim 15375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15475e7153aSRalf Baechle bool 15575e7153aSRalf Baechle 156bc581770SLinus Walleijconfig HAVE_TCM 157bc581770SLinus Walleij bool 158bc581770SLinus Walleij select GENERIC_ALLOCATOR 159bc581770SLinus Walleij 160e119bfffSRussell Kingconfig HAVE_PROC_CPU 161e119bfffSRussell King bool 162e119bfffSRussell King 163ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1645ea81769SAl Viro bool 1655ea81769SAl Viro 1661da177e4SLinus Torvaldsconfig SBUS 1671da177e4SLinus Torvalds bool 1681da177e4SLinus Torvalds 169f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 170f16fb1ecSRussell King bool 171f16fb1ecSRussell King default y 172f16fb1ecSRussell King 173f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 174f16fb1ecSRussell King bool 175f16fb1ecSRussell King default y 176f16fb1ecSRussell King 1777ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1787ad1bcb2SRussell King bool 179cb1293e2SArnd Bergmann default !CPU_V7M 1807ad1bcb2SRussell King 1811da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1821da177e4SLinus Torvalds bool 1838a87411bSWill Deacon default y 1841da177e4SLinus Torvalds 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 188f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 189f0d1b0b3SDavid Howells bool 190f0d1b0b3SDavid Howells 1914a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1924a1b5733SEduardo Valentin bool 1934a1b5733SEduardo Valentin 194a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 195a5f4c561SStefan Agner def_bool y if MMU 196a5f4c561SStefan Agner 197b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 198b89c3b16SAkinobu Mita bool 199b89c3b16SAkinobu Mita default y 200b89c3b16SAkinobu Mita 2011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2021da177e4SLinus Torvalds bool 2031da177e4SLinus Torvalds default y 2041da177e4SLinus Torvalds 205a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 206a08b6b79Sviro@ZenIV.linux.org.uk bool 207a08b6b79Sviro@ZenIV.linux.org.uk 2085ac6da66SChristoph Lameterconfig ZONE_DMA 2095ac6da66SChristoph Lameter bool 2105ac6da66SChristoph Lameter 211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 212c7edc9e3SDavid A. Long def_bool y 213c7edc9e3SDavid A. Long 21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21558af4a24SRob Herring bool 21658af4a24SRob Herring 2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvaldsconfig FIQ 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 22313a5045dSRob Herringconfig NEED_RET_TO_USER 22413a5045dSRob Herring bool 22513a5045dSRob Herring 226034d2f5aSAl Viroconfig ARCH_MTD_XIP 227034d2f5aSAl Viro bool 228034d2f5aSAl Viro 229dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 230c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 231c1becedcSRussell King default y 232b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 233dc21af99SRussell King help 234111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 235111e9a5cSRussell King boot and module load time according to the position of the 236111e9a5cSRussell King kernel in system memory. 237dc21af99SRussell King 238111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 239daece596SNicolas Pitre of physical memory is at a 16MB boundary. 240dc21af99SRussell King 241c1becedcSRussell King Only disable this option if you know that you do not require 242c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 243c1becedcSRussell King you need to shrink the kernel to the minimal size. 244c1becedcSRussell King 245c334bc15SRob Herringconfig NEED_MACH_IO_H 246c334bc15SRob Herring bool 247c334bc15SRob Herring help 248c334bc15SRob Herring Select this when mach/io.h is required to provide special 249c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 250c334bc15SRob Herring be avoided when possible. 251c334bc15SRob Herring 2520cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2531b9f95f8SNicolas Pitre bool 254111e9a5cSRussell King help 2550cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2560cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2570cdc8b92SNicolas Pitre be avoided when possible. 2581b9f95f8SNicolas Pitre 2591b9f95f8SNicolas Pitreconfig PHYS_OFFSET 260974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 261c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 262974c0724SNicolas Pitre default DRAM_BASE if !MMU 263c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 264c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 265c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 266c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 267c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2688f2c0062SLinus Walleij ARCH_REALVIEW 269c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 270c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 271b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2721b9f95f8SNicolas Pitre help 2731b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2741b9f95f8SNicolas Pitre location of main memory in your system. 275cada3c08SRussell King 27687e040b6SSimon Glassconfig GENERIC_BUG 27787e040b6SSimon Glass def_bool y 27887e040b6SSimon Glass depends on BUG 27987e040b6SSimon Glass 2801bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2811bcad26eSKirill A. Shutemov int 2821bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2831bcad26eSKirill A. Shutemov default 2 2841bcad26eSKirill A. Shutemov 2851da177e4SLinus Torvaldsmenu "System Type" 2861da177e4SLinus Torvalds 2873c427975SHyok S. Choiconfig MMU 2883c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2893c427975SHyok S. Choi default y 2903c427975SHyok S. Choi help 2913c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2923c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2933c427975SHyok S. Choi 294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 295e0c25d95SDaniel Cashman default 8 296e0c25d95SDaniel Cashman 297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 298e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 299e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 300e0c25d95SDaniel Cashman default 16 301e0c25d95SDaniel Cashman 302ccf50e23SRussell King# 303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 304ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 305ccf50e23SRussell King# 3061da177e4SLinus Torvaldschoice 3071da177e4SLinus Torvalds prompt "ARM system type" 30870722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3091420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3101da177e4SLinus Torvalds 311387798b3SRob Herringconfig ARCH_MULTIPLATFORM 312387798b3SRob Herring bool "Allow multiple platforms to be selected" 313b1b3f49cSRussell King depends on MMU 31442dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 315387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 316387798b3SRob Herring select AUTO_ZRELADDR 317bb0eb050SDaniel Lezcano select TIMER_OF 31866314223SDinh Nguyen select COMMON_CLK 319ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3204c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 321eb01d42aSChristoph Hellwig select HAVE_PCI 3222eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 32366314223SDinh Nguyen select SPARSE_IRQ 32466314223SDinh Nguyen select USE_OF 32566314223SDinh Nguyen 3269c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3279c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3289c77bc43SStefan Agner depends on !MMU 3299c77bc43SStefan Agner select ARM_NVIC 330499f1640SStefan Agner select AUTO_ZRELADDR 331bb0eb050SDaniel Lezcano select TIMER_OF 3329c77bc43SStefan Agner select COMMON_CLK 3339c77bc43SStefan Agner select CPU_V7M 3349c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3359c77bc43SStefan Agner select NO_IOPORT_MAP 3369c77bc43SStefan Agner select SPARSE_IRQ 3379c77bc43SStefan Agner select USE_OF 3389c77bc43SStefan Agner 3391da177e4SLinus Torvaldsconfig ARCH_EBSA110 3401da177e4SLinus Torvalds bool "EBSA-110" 341b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 342c750815eSRussell King select CPU_SA110 343f7e68bbfSRussell King select ISA 344c334bc15SRob Herring select NEED_MACH_IO_H 3450cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 346ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3471da177e4SLinus Torvalds help 3481da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 349f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3501da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3511da177e4SLinus Torvalds parallel port. 3521da177e4SLinus Torvalds 353e7736d47SLennert Buytenhekconfig ARCH_EP93XX 354e7736d47SLennert Buytenhek bool "EP93xx-based" 35580320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 356e7736d47SLennert Buytenhek select ARM_AMBA 357cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 358e7736d47SLennert Buytenhek select ARM_VIC 359b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3606d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 361000bc178SLinus Walleij select CLKSRC_MMIO 362b1b3f49cSRussell King select CPU_ARM920T 363000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3645c34a4e8SLinus Walleij select GPIOLIB 365e7736d47SLennert Buytenhek help 366e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 367e7736d47SLennert Buytenhek 3681da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3691da177e4SLinus Torvalds bool "FootBridge" 370c750815eSRussell King select CPU_SA110 3711da177e4SLinus Torvalds select FOOTBRIDGE 3724e8d7637SRussell King select GENERIC_CLOCKEVENTS 373d0ee9f40SArnd Bergmann select HAVE_IDE 3748ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 376f999b8bdSMartin Michlmayr help 377f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 378f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3791da177e4SLinus Torvalds 3804af6fee1SDeepak Saxenaconfig ARCH_NETX 3814af6fee1SDeepak Saxena bool "Hilscher NetX based" 382b1b3f49cSRussell King select ARM_VIC 383234b6cedSRussell King select CLKSRC_MMIO 384c750815eSRussell King select CPU_ARM926T 3852fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 386f999b8bdSMartin Michlmayr help 3874af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 3884af6fee1SDeepak Saxena 3893b938be6SRussell Kingconfig ARCH_IOP13XX 3903b938be6SRussell King bool "IOP13xx-based" 3913b938be6SRussell King depends on MMU 392b1b3f49cSRussell King select CPU_XSC3 3930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 39413a5045dSRob Herring select NEED_RET_TO_USER 395eb01d42aSChristoph Hellwig select FORCE_PCI 396b1b3f49cSRussell King select PLAT_IOP 397b1b3f49cSRussell King select VMSPLIT_1G 39837ebbcffSThomas Gleixner select SPARSE_IRQ 3993b938be6SRussell King help 4003b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4013b938be6SRussell King 4023f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4033f7e5815SLennert Buytenhek bool "IOP32x-based" 404a4f7e763SRussell King depends on MMU 405c750815eSRussell King select CPU_XSCALE 406e9004f50SLinus Walleij select GPIO_IOP 4075c34a4e8SLinus Walleij select GPIOLIB 40813a5045dSRob Herring select NEED_RET_TO_USER 409eb01d42aSChristoph Hellwig select FORCE_PCI 410b1b3f49cSRussell King select PLAT_IOP 411f999b8bdSMartin Michlmayr help 4123f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4133f7e5815SLennert Buytenhek processors. 4143f7e5815SLennert Buytenhek 4153f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4163f7e5815SLennert Buytenhek bool "IOP33x-based" 4173f7e5815SLennert Buytenhek depends on MMU 418c750815eSRussell King select CPU_XSCALE 419e9004f50SLinus Walleij select GPIO_IOP 4205c34a4e8SLinus Walleij select GPIOLIB 42113a5045dSRob Herring select NEED_RET_TO_USER 422eb01d42aSChristoph Hellwig select FORCE_PCI 423b1b3f49cSRussell King select PLAT_IOP 4243f7e5815SLennert Buytenhek help 4253f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4261da177e4SLinus Torvalds 4273b938be6SRussell Kingconfig ARCH_IXP4XX 4283b938be6SRussell King bool "IXP4xx-based" 429a4f7e763SRussell King depends on MMU 43058af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 43151aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 432234b6cedSRussell King select CLKSRC_MMIO 433c750815eSRussell King select CPU_XSCALE 434b1b3f49cSRussell King select DMABOUNCE if PCI 4353b938be6SRussell King select GENERIC_CLOCKEVENTS 4365c34a4e8SLinus Walleij select GPIOLIB 437eb01d42aSChristoph Hellwig select HAVE_PCI 438c334bc15SRob Herring select NEED_MACH_IO_H 4399296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 440171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 441c4713074SLennert Buytenhek help 4423b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 443c4713074SLennert Buytenhek 444edabd38eSSaeed Bisharaconfig ARCH_DOVE 445edabd38eSSaeed Bishara bool "Marvell Dove" 446756b2531SSebastian Hesselbarth select CPU_PJ4 447edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4484c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4495c34a4e8SLinus Walleij select GPIOLIB 450eb01d42aSChristoph Hellwig select HAVE_PCI 451171b3f0dSRussell King select MVEBU_MBUS 4529139acd1SSebastian Hesselbarth select PINCTRL 4539139acd1SSebastian Hesselbarth select PINCTRL_DOVE 454abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4555cdbe5d2SArnd Bergmann select SPARSE_IRQ 456c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 457edabd38eSSaeed Bishara help 458edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 459edabd38eSSaeed Bishara 460c53c9cf6SAndrew Victorconfig ARCH_KS8695 461c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 462c7e783d6SLinus Walleij select CLKSRC_MMIO 463b1b3f49cSRussell King select CPU_ARM922T 464c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4655c34a4e8SLinus Walleij select GPIOLIB 466b1b3f49cSRussell King select NEED_MACH_MEMORY_H 467c53c9cf6SAndrew Victor help 468c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 469c53c9cf6SAndrew Victor System-on-Chip devices. 470c53c9cf6SAndrew Victor 471788c9700SRussell Kingconfig ARCH_W90X900 472788c9700SRussell King bool "Nuvoton W90X900 CPU" 4736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4746fa5d5f7SRussell King select CLKSRC_MMIO 475b1b3f49cSRussell King select CPU_ARM926T 47658b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4775c34a4e8SLinus Walleij select GPIOLIB 478777f9bebSLennert Buytenhek help 479a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 480a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 481a8bc4eadSwanzongshun the ARM series product line, you can login the following 482a8bc4eadSwanzongshun link address to know more. 483a8bc4eadSwanzongshun 484a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 485a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 486585cf175STzachi Perelstein 48793e22567SRussell Kingconfig ARCH_LPC32XX 48893e22567SRussell King bool "NXP LPC32XX" 48993e22567SRussell King select ARM_AMBA 4904073723aSRussell King select CLKDEV_LOOKUP 491c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 492c227f127SVladimir Zapolskiy select COMMON_CLK 49393e22567SRussell King select CPU_ARM926T 49493e22567SRussell King select GENERIC_CLOCKEVENTS 4954c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4965c34a4e8SLinus Walleij select GPIOLIB 4978cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 49893e22567SRussell King select USE_OF 49993e22567SRussell King help 50093e22567SRussell King Support for the NXP LPC32XX family of processors 50193e22567SRussell King 5021da177e4SLinus Torvaldsconfig ARCH_PXA 5032c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 504a4f7e763SRussell King depends on MMU 505b1b3f49cSRussell King select ARCH_MTD_XIP 506b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 507b1b3f49cSRussell King select AUTO_ZRELADDR 508a1c0a6adSRobert Jarzmik select COMMON_CLK 5096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 510389d9b58SDaniel Lezcano select CLKSRC_PXA 511234b6cedSRussell King select CLKSRC_MMIO 512bb0eb050SDaniel Lezcano select TIMER_OF 5132f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 514981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5154c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 516157d2644SHaojian Zhuang select GPIO_PXA 5175c34a4e8SLinus Walleij select GPIOLIB 518b1b3f49cSRussell King select HAVE_IDE 519d6cf30caSRobert Jarzmik select IRQ_DOMAIN 520bd5ce433SEric Miao select PLAT_PXA 5216ac6b817SHaojian Zhuang select SPARSE_IRQ 522f999b8bdSMartin Michlmayr help 5232c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvaldsconfig ARCH_RPC 5261da177e4SLinus Torvalds bool "RiscPC" 527868e87ccSRussell King depends on MMU 5281da177e4SLinus Torvalds select ARCH_ACORN 529a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 53007f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5315cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 532fa04e209SArnd Bergmann select CPU_SA110 533b1b3f49cSRussell King select FIQ 534d0ee9f40SArnd Bergmann select HAVE_IDE 535b1b3f49cSRussell King select HAVE_PATA_PLATFORM 536b1b3f49cSRussell King select ISA_DMA_API 537c334bc15SRob Herring select NEED_MACH_IO_H 5380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 539ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5401da177e4SLinus Torvalds help 5411da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5421da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5431da177e4SLinus Torvalds 5441da177e4SLinus Torvaldsconfig ARCH_SA1100 5451da177e4SLinus Torvalds bool "SA1100-based" 546b1b3f49cSRussell King select ARCH_MTD_XIP 547b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 548b1b3f49cSRussell King select CLKDEV_LOOKUP 549b1b3f49cSRussell King select CLKSRC_MMIO 550389d9b58SDaniel Lezcano select CLKSRC_PXA 551bb0eb050SDaniel Lezcano select TIMER_OF if OF 552b1b3f49cSRussell King select CPU_FREQ 553b1b3f49cSRussell King select CPU_SA1100 554b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5554c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5565c34a4e8SLinus Walleij select GPIOLIB 557d0ee9f40SArnd Bergmann select HAVE_IDE 5581eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 559b1b3f49cSRussell King select ISA 5600cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 561375dec92SRussell King select SPARSE_IRQ 562f999b8bdSMartin Michlmayr help 563f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5641da177e4SLinus Torvalds 565b130d5c2SKukjin Kimconfig ARCH_S3C24XX 566b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 567335cce74SArnd Bergmann select ATAGS 568b1b3f49cSRussell King select CLKDEV_LOOKUP 5694280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5707f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 571880cf071STomasz Figa select GPIO_SAMSUNG 5725c34a4e8SLinus Walleij select GPIOLIB 5734c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 57420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 575b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 576b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 577c334bc15SRob Herring select NEED_MACH_IO_H 578cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 579ea04d6b4SMasahiro Yamada select USE_OF 5801da177e4SLinus Torvalds help 581b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 582b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 583b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 584b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 58563b1f51bSBen Dooks 5867c6337e2SKevin Hilmanconfig ARCH_DAVINCI 5877c6337e2SKevin Hilman bool "TI DaVinci" 588b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 58927823278SDavid Lechner select COMMON_CLK 590ce32c5c5SArnd Bergmann select CPU_ARM926T 59120e9969bSDavid Brownell select GENERIC_ALLOCATOR 592b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 593dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 5945c34a4e8SLinus Walleij select GPIOLIB 595b1b3f49cSRussell King select HAVE_IDE 59627823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 59727823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 59827823278SDavid Lechner select RESET_CONTROLLER 599689e331fSSekhar Nori select USE_OF 600b1b3f49cSRussell King select ZONE_DMA 6017c6337e2SKevin Hilman help 6027c6337e2SKevin Hilman Support for TI's DaVinci platform. 6037c6337e2SKevin Hilman 604a0694861STony Lindgrenconfig ARCH_OMAP1 605a0694861STony Lindgren bool "TI OMAP1" 60600a36698SArnd Bergmann depends on MMU 607b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 608a0694861STony Lindgren select ARCH_OMAP 609e9a91de7STony Prisk select CLKDEV_LOOKUP 610cee37e50Sviresh kumar select CLKSRC_MMIO 611b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 612a0694861STony Lindgren select GENERIC_IRQ_CHIP 6134c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6145c34a4e8SLinus Walleij select GPIOLIB 615a0694861STony Lindgren select HAVE_IDE 616a0694861STony Lindgren select IRQ_DOMAIN 617a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 618a0694861STony Lindgren select NEED_MACH_MEMORY_H 619685e2d08STony Lindgren select SPARSE_IRQ 62021f47fbcSAlexey Charkov help 621a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 62202c981c0SBinghua Duan 6231da177e4SLinus Torvaldsendchoice 6241da177e4SLinus Torvalds 625387798b3SRob Herringmenu "Multiple platform selection" 626387798b3SRob Herring depends on ARCH_MULTIPLATFORM 627387798b3SRob Herring 628387798b3SRob Herringcomment "CPU Core family selection" 629387798b3SRob Herring 630f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 631f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 632f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 633f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 634f8afae40SArnd Bergmann select CPU_FA526 635f8afae40SArnd Bergmann 636387798b3SRob Herringconfig ARCH_MULTI_V4T 637387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 638387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 639b1b3f49cSRussell King select ARCH_MULTI_V4_V5 64024e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 64124e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 64224e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 643387798b3SRob Herring 644387798b3SRob Herringconfig ARCH_MULTI_V5 645387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 646387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 647b1b3f49cSRussell King select ARCH_MULTI_V4_V5 64812567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 64924e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 65024e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 651387798b3SRob Herring 652387798b3SRob Herringconfig ARCH_MULTI_V4_V5 653387798b3SRob Herring bool 654387798b3SRob Herring 655387798b3SRob Herringconfig ARCH_MULTI_V6 6568dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 657387798b3SRob Herring select ARCH_MULTI_V6_V7 65842f4754aSRob Herring select CPU_V6K 659387798b3SRob Herring 660387798b3SRob Herringconfig ARCH_MULTI_V7 6618dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 662387798b3SRob Herring default y 663387798b3SRob Herring select ARCH_MULTI_V6_V7 664b1b3f49cSRussell King select CPU_V7 66590bc8ac7SRob Herring select HAVE_SMP 666387798b3SRob Herring 667387798b3SRob Herringconfig ARCH_MULTI_V6_V7 668387798b3SRob Herring bool 6699352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 670387798b3SRob Herring 671387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 672387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 673387798b3SRob Herring select ARCH_MULTI_V5 674387798b3SRob Herring 675387798b3SRob Herringendmenu 676387798b3SRob Herring 67705e2a3deSRob Herringconfig ARCH_VIRT 678e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 679e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6804b8b5f25SRob Herring select ARM_AMBA 68105e2a3deSRob Herring select ARM_GIC 6823ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6830b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 684bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 68505e2a3deSRob Herring select ARM_PSCI 6864b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 6878e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 68805e2a3deSRob Herring 689ccf50e23SRussell King# 690ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 691ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 692ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 693ccf50e23SRussell King# 6946bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6956bb8536cSAndreas Färber 696445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 697445d9b30STsahee Zidenberg 698590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 699590b460cSLars Persson 700d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 701d9bfc86dSOleksij Rempel 702a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 703a66c51f9SAlexandre Belloni 70495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 70595b8f20fSRussell King 7061d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7071d22924eSAnders Berg 7088ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7098ac49e04SChristian Daudt 7101c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7111c37fa10SSebastian Hesselbarth 7121da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7131da177e4SLinus Torvalds 714d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 715d94f944eSAnton Vorontsov 71695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 71795b8f20fSRussell King 718df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 719df8d742eSBaruch Siach 72095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 72195b8f20fSRussell King 722e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 723e7736d47SLennert Buytenhek 724a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 725a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 726a66c51f9SAlexandre Belloni 7271da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7281da177e4SLinus Torvalds 72959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 73059d3a193SPaulius Zaleckas 731387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 732387798b3SRob Herring 733389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 734389ee0c2SHaojian Zhuang 735a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 736a66c51f9SAlexandre Belloni 7371da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7381da177e4SLinus Torvalds 739a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 740a66c51f9SAlexandre Belloni 7413f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7423f7e5815SLennert Buytenhek 7433f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7441da177e4SLinus Torvalds 7451da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7461da177e4SLinus Torvalds 747828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 748828989adSSantosh Shilimkar 74995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 75095b8f20fSRussell King 751a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 752a66c51f9SAlexandre Belloni 7533b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7543b8f5030SCarlo Caione 755a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 756a66c51f9SAlexandre Belloni 75717723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 75817723fd3SJonas Jensen 759794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 760794d15b2SStanislav Samsonov 761a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 762f682a218SMatthias Brugger 7631d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7641d3f33d5SShawn Guo 76595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 76649cbe786SEric Miao 76795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 76895b8f20fSRussell King 7697bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7707bffa14cSBrendan Higgins 7719851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7729851ca57SDaniel Tang 773d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 774d48af15eSTony Lindgren 775d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7761da177e4SLinus Torvalds 7771dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7781dbae815STony Lindgren 7799dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 780585cf175STzachi Perelstein 781a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 782a66c51f9SAlexandre Belloni 783387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 784387798b3SRob Herring 785a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 786a66c51f9SAlexandre Belloni 78795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 78895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7891da177e4SLinus Torvalds 7908fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 7918fc1b0f8SKumar Gala 79278e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 79378e3dbc1SAndreas Färber 79495b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 79595b8f20fSRussell King 796d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 797d63dc051SHeiko Stuebner 798a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 799a66c51f9SAlexandre Belloni 800a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 801a66c51f9SAlexandre Belloni 802a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 803a66c51f9SAlexandre Belloni 80495b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 805edabd38eSSaeed Bishara 806a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 807a66c51f9SAlexandre Belloni 808387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 809387798b3SRob Herring 810a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 811a21765a7SBen Dooks 81265ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 81365ebcc11SSrinivas Kandagatla 814bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 815bcb84fb4SAlexandre TORGUE 8163b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8173b52634fSMaxime Ripard 818d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 819d6de5b02SMarc Gonzalez 820c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 821c5f80065SErik Gilling 82295b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8231da177e4SLinus Torvalds 824ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 825ba56a987SMasahiro Yamada 82695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8271da177e4SLinus Torvalds 8281da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8291da177e4SLinus Torvalds 830ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 831420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 832ceade897SRussell King 8336f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8346f35f9a9STony Prisk 8357ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8367ec80ddfSwanzongshun 837acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 838acede515SJun Nie 8399a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8409a45eb69SJosh Cartwright 841499f1640SStefan Agner# ARMv7-M architecture 842499f1640SStefan Agnerconfig ARCH_EFM32 843499f1640SStefan Agner bool "Energy Micro efm32" 844499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8455c34a4e8SLinus Walleij select GPIOLIB 846499f1640SStefan Agner help 847499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 848499f1640SStefan Agner processors. 849499f1640SStefan Agner 850499f1640SStefan Agnerconfig ARCH_LPC18XX 851499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 852499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 853499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 854499f1640SStefan Agner select ARM_AMBA 855499f1640SStefan Agner select CLKSRC_LPC32XX 856499f1640SStefan Agner select PINCTRL 857499f1640SStefan Agner help 858499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 859499f1640SStefan Agner high performance microcontrollers. 860499f1640SStefan Agner 8611847119dSVladimir Murzinconfig ARCH_MPS2 86217bd274eSBaruch Siach bool "ARM MPS2 platform" 8631847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8641847119dSVladimir Murzin select ARM_AMBA 8651847119dSVladimir Murzin select CLKSRC_MPS2 8661847119dSVladimir Murzin help 8671847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8681847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8691847119dSVladimir Murzin 8701847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8711847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8721847119dSVladimir Murzin 8731da177e4SLinus Torvalds# Definitions to make life easier 8741da177e4SLinus Torvaldsconfig ARCH_ACORN 8751da177e4SLinus Torvalds bool 8761da177e4SLinus Torvalds 8777ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8787ae1f7ecSLennert Buytenhek bool 879469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8807ae1f7ecSLennert Buytenhek 88169b02f6aSLennert Buytenhekconfig PLAT_ORION 88269b02f6aSLennert Buytenhek bool 883bfe45e0bSRussell King select CLKSRC_MMIO 884b1b3f49cSRussell King select COMMON_CLK 885dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 886278b45b0SAndrew Lunn select IRQ_DOMAIN 88769b02f6aSLennert Buytenhek 888abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 889abcda1dcSThomas Petazzoni bool 890abcda1dcSThomas Petazzoni select PLAT_ORION 891abcda1dcSThomas Petazzoni 892bd5ce433SEric Miaoconfig PLAT_PXA 893bd5ce433SEric Miao bool 894bd5ce433SEric Miao 895f4b8b319SRussell Kingconfig PLAT_VERSATILE 896f4b8b319SRussell King bool 897f4b8b319SRussell King 898d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 899d9a1beaaSAlexandre Courbot 9008636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 9011da177e4SLinus Torvalds 902afe4b25eSLennert Buytenhekconfig IWMMXT 903d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 904d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 905d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 906afe4b25eSLennert Buytenhek help 907afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 908afe4b25eSLennert Buytenhek running on a CPU that supports it. 909afe4b25eSLennert Buytenhek 9103b93e7b0SHyok S. Choiif !MMU 9113b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9123b93e7b0SHyok S. Choiendif 9133b93e7b0SHyok S. Choi 9143e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9153e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9163e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9173e0a07f8SGregory CLEMENT default y 9183e0a07f8SGregory CLEMENT help 9193e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9203e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9213e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9223e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9233e0a07f8SGregory CLEMENT Workaround: 9243e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9253e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9263e0a07f8SGregory CLEMENT instruction 9273e0a07f8SGregory CLEMENT 928f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 929f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 930f0c4b8d6SWill Deacon depends on CPU_V6 931f0c4b8d6SWill Deacon help 932f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 933f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 934f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 935f0c4b8d6SWill Deacon causing the faulting task to livelock. 936f0c4b8d6SWill Deacon 9379cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9389cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 939e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9409cba3cccSCatalin Marinas help 9419cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9429cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9439cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9449cba3cccSCatalin Marinas recommended workaround. 9459cba3cccSCatalin Marinas 9467ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9477ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9487ce236fcSCatalin Marinas depends on CPU_V7 9497ce236fcSCatalin Marinas help 9507ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 95179403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9527ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9537ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9547ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9557ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9567ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9577ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9587ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9597ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9607ce236fcSCatalin Marinas available in non-secure mode. 9617ce236fcSCatalin Marinas 962855c551fSCatalin Marinasconfig ARM_ERRATA_458693 963855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 964855c551fSCatalin Marinas depends on CPU_V7 96562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 966855c551fSCatalin Marinas help 967855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 968855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 969855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 970855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 971855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 972855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 973855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 974855c551fSCatalin Marinas register may not be available in non-secure mode. 975855c551fSCatalin Marinas 9760516e464SCatalin Marinasconfig ARM_ERRATA_460075 9770516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9780516e464SCatalin Marinas depends on CPU_V7 97962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9800516e464SCatalin Marinas help 9810516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9820516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9830516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9840516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9850516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 9860516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 9870516e464SCatalin Marinas may not be available in non-secure mode. 9880516e464SCatalin Marinas 9899f05027cSWill Deaconconfig ARM_ERRATA_742230 9909f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 9919f05027cSWill Deacon depends on CPU_V7 && SMP 99262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9939f05027cSWill Deacon help 9949f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 9959f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 9969f05027cSWill Deacon between two write operations may not ensure the correct visibility 9979f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 9989f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 9999f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10009f05027cSWill Deacon the two writes. 10019f05027cSWill Deacon 1002a672e99bSWill Deaconconfig ARM_ERRATA_742231 1003a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1004a672e99bSWill Deacon depends on CPU_V7 && SMP 100562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1006a672e99bSWill Deacon help 1007a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1008a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1009a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1010a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1011a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1012a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1013a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1014a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1015a672e99bSWill Deacon capabilities of the processor. 1016a672e99bSWill Deacon 101769155794SJon Medhurstconfig ARM_ERRATA_643719 101869155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 101969155794SJon Medhurst depends on CPU_V7 && SMP 1020e5a5de44SRussell King default y 102169155794SJon Medhurst help 102269155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 102369155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 102469155794SJon Medhurst register returns zero when it should return one. The workaround 102569155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 102669155794SJon Medhurst it behave as intended and avoiding data corruption. 102769155794SJon Medhurst 1028cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1029cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1030e66dc745SDave Martin depends on CPU_V7 1031cdf357f1SWill Deacon help 1032cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1033cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1034cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1035cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1036cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1037cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1038cdf357f1SWill Deacon entries regardless of the ASID. 1039475d92fcSWill Deacon 1040475d92fcSWill Deaconconfig ARM_ERRATA_743622 1041475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1042475d92fcSWill Deacon depends on CPU_V7 104362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1044475d92fcSWill Deacon help 1045475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1046efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1047475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1048475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1049475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1050475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1051475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1052475d92fcSWill Deacon processor. 1053475d92fcSWill Deacon 10549a27c27cSWill Deaconconfig ARM_ERRATA_751472 10559a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1056ba90c516SDave Martin depends on CPU_V7 105762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10589a27c27cSWill Deacon help 10599a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10609a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10619a27c27cSWill Deacon completion of a following broadcasted operation if the second 10629a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10639a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10649a27c27cSWill Deacon 1065fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1066fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1067fcbdc5feSWill Deacon depends on CPU_V7 1068fcbdc5feSWill Deacon help 1069fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1070fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1071fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1072fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1073fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1074fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1075fcbdc5feSWill Deacon 10765dab26afSWill Deaconconfig ARM_ERRATA_754327 10775dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10785dab26afSWill Deacon depends on CPU_V7 && SMP 10795dab26afSWill Deacon help 10805dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10815dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10825dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10835dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10845dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10855dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 10865dab26afSWill Deacon 1087145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1088145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1089fd832478SFabio Estevam depends on CPU_V6 1090145e10e1SCatalin Marinas help 1091145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1092145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1093145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1094145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1095145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1096145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1097145e10e1SCatalin Marinas is not affected. 1098145e10e1SCatalin Marinas 1099f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1100f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1101f630c1bdSWill Deacon depends on CPU_V7 && SMP 1102f630c1bdSWill Deacon help 1103f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1104f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1105f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1106f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1107f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1108f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1109f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1110f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1111f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1112f630c1bdSWill Deacon 11137253b85cSSimon Hormanconfig ARM_ERRATA_775420 11147253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11157253b85cSSimon Horman depends on CPU_V7 11167253b85cSSimon Horman help 11177253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11187253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11197253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11207253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11217253b85cSSimon Horman an abort may occur on cache maintenance. 11227253b85cSSimon Horman 112393dc6887SCatalin Marinasconfig ARM_ERRATA_798181 112493dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 112593dc6887SCatalin Marinas depends on CPU_V7 && SMP 112693dc6887SCatalin Marinas help 112793dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 112893dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 112993dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 113093dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 113193dc6887SCatalin Marinas as the one being invalidated. 113293dc6887SCatalin Marinas 113384b6504fSWill Deaconconfig ARM_ERRATA_773022 113484b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 113584b6504fSWill Deacon depends on CPU_V7 113684b6504fSWill Deacon help 113784b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 113884b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 113984b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 114084b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 114184b6504fSWill Deacon 114262c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 114362c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 114462c0f4a5SDoug Anderson depends on CPU_V7 114562c0f4a5SDoug Anderson help 114662c0f4a5SDoug Anderson This option enables the workaround for: 114762c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 114862c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 114962c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 115062c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 115162c0f4a5SDoug Anderson any Cortex-A12 cores yet. 115262c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 115362c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 115462c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 115562c0f4a5SDoug Anderson 1156416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1157416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1158416bcf21SDoug Anderson depends on CPU_V7 1159416bcf21SDoug Anderson help 1160416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1161416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1162416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1163416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1164416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1165416bcf21SDoug Anderson 11669f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11679f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11689f6f9354SDoug Anderson depends on CPU_V7 11699f6f9354SDoug Anderson help 11709f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11719f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11729f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11739f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11749f6f9354SDoug Anderson 11759f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11769f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11779f6f9354SDoug Anderson depends on CPU_V7 11789f6f9354SDoug Anderson help 11799f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11809f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11819f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11829f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11839f6f9354SDoug Anderson 118462c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 118562c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 118662c0f4a5SDoug Anderson depends on CPU_V7 118762c0f4a5SDoug Anderson help 118862c0f4a5SDoug Anderson This option enables the workaround for: 118962c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 119062c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 119162c0f4a5SDoug Anderson any Cortex-A17 cores yet. 119262c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 119362c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 119462c0f4a5SDoug Anderson for and handled. 119562c0f4a5SDoug Anderson 11961da177e4SLinus Torvaldsendmenu 11971da177e4SLinus Torvalds 11981da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 11991da177e4SLinus Torvalds 12001da177e4SLinus Torvaldsmenu "Bus support" 12011da177e4SLinus Torvalds 12021da177e4SLinus Torvaldsconfig ISA 12031da177e4SLinus Torvalds bool 12041da177e4SLinus Torvalds help 12051da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12061da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12071da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12081da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12091da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12101da177e4SLinus Torvalds 1211065909b9SRussell King# Select ISA DMA controller support 12121da177e4SLinus Torvaldsconfig ISA_DMA 12131da177e4SLinus Torvalds bool 1214065909b9SRussell King select ISA_DMA_API 12151da177e4SLinus Torvalds 1216065909b9SRussell King# Select ISA DMA interface 12175cae841bSAl Viroconfig ISA_DMA_API 12185cae841bSAl Viro bool 12195cae841bSAl Viro 1220b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1221b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1222b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1223b080ac8aSMarcelo Roberto Jimenez help 1224b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1225b080ac8aSMarcelo Roberto Jimenez 1226a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1227a0113a99SMike Rapoport bool 1228a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1229a0113a99SMike Rapoport default y 1230a0113a99SMike Rapoport select DMABOUNCE 1231a0113a99SMike Rapoport 12321da177e4SLinus Torvaldsendmenu 12331da177e4SLinus Torvalds 12341da177e4SLinus Torvaldsmenu "Kernel Features" 12351da177e4SLinus Torvalds 12363b55658aSDave Martinconfig HAVE_SMP 12373b55658aSDave Martin bool 12383b55658aSDave Martin help 12393b55658aSDave Martin This option should be selected by machines which have an SMP- 12403b55658aSDave Martin capable CPU. 12413b55658aSDave Martin 12423b55658aSDave Martin The only effect of this option is to make the SMP-related 12433b55658aSDave Martin options available to the user for configuration. 12443b55658aSDave Martin 12451da177e4SLinus Torvaldsconfig SMP 1246bb2d8130SRussell King bool "Symmetric Multi-Processing" 1247fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1248bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12493b55658aSDave Martin depends on HAVE_SMP 1250801bb21cSJonathan Austin depends on MMU || ARM_MPU 12510361748fSArnd Bergmann select IRQ_WORK 12521da177e4SLinus Torvalds help 12531da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12544a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12554a474157SRobert Graffham than one CPU, say Y. 12561da177e4SLinus Torvalds 12574a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12581da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 12594a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 12604a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 12614a474157SRobert Graffham will run faster if you say N here. 12621da177e4SLinus Torvalds 1263395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 1264ecf38679SMauro Carvalho Chehab <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at 126550a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12661da177e4SLinus Torvalds 12671da177e4SLinus Torvalds If you don't know what to do here, say N. 12681da177e4SLinus Torvalds 1269f00ec48fSRussell Kingconfig SMP_ON_UP 12705744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1271801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1272f00ec48fSRussell King default y 1273f00ec48fSRussell King help 1274f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1275f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1276f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1277f00ec48fSRussell King savings. 1278f00ec48fSRussell King 1279f00ec48fSRussell King If you don't know what to do here, say Y. 1280f00ec48fSRussell King 1281c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1282c9018aabSVincent Guittot bool "Support cpu topology definition" 1283c9018aabSVincent Guittot depends on SMP && CPU_V7 1284c9018aabSVincent Guittot default y 1285c9018aabSVincent Guittot help 1286c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1287c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1288c9018aabSVincent Guittot topology of an ARM System. 1289c9018aabSVincent Guittot 1290c9018aabSVincent Guittotconfig SCHED_MC 1291c9018aabSVincent Guittot bool "Multi-core scheduler support" 1292c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1293c9018aabSVincent Guittot help 1294c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1295c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1296c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1297c9018aabSVincent Guittot 1298c9018aabSVincent Guittotconfig SCHED_SMT 1299c9018aabSVincent Guittot bool "SMT scheduler support" 1300c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1301c9018aabSVincent Guittot help 1302c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1303c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1304c9018aabSVincent Guittot places. If unsure say N here. 1305c9018aabSVincent Guittot 1306a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1307a8cbcd92SRussell King bool 1308a8cbcd92SRussell King help 1309a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1310a8cbcd92SRussell King 13118a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1312022c03a2SMarc Zyngier bool "Architected timer support" 1313022c03a2SMarc Zyngier depends on CPU_V7 13148a4da6e3SMark Rutland select ARM_ARCH_TIMER 13150c403462SWill Deacon select GENERIC_CLOCKEVENTS 1316022c03a2SMarc Zyngier help 1317022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1318022c03a2SMarc Zyngier 1319f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1320f32f4ce2SRussell King bool 1321bb0eb050SDaniel Lezcano select TIMER_OF if OF 1322f32f4ce2SRussell King help 1323f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1324f32f4ce2SRussell King 1325e8db288eSNicolas Pitreconfig MCPM 1326e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1327e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1328e8db288eSNicolas Pitre help 1329e8db288eSNicolas Pitre This option provides the common power management infrastructure 1330e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1331e8db288eSNicolas Pitre systems. 1332e8db288eSNicolas Pitre 1333ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1334ebf4a5c5SHaojian Zhuang bool 1335ebf4a5c5SHaojian Zhuang depends on MCPM 1336ebf4a5c5SHaojian Zhuang help 1337ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1338ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1339ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1340ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1341ebf4a5c5SHaojian Zhuang 13421c33be57SNicolas Pitreconfig BIG_LITTLE 13431c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13441c33be57SNicolas Pitre depends on CPU_V7 && SMP 13451c33be57SNicolas Pitre select MCPM 13461c33be57SNicolas Pitre help 13471c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13481c33be57SNicolas Pitre system architecture. 13491c33be57SNicolas Pitre 13501c33be57SNicolas Pitreconfig BL_SWITCHER 13511c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13526c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 135351aaf81fSRussell King select CPU_PM 13541c33be57SNicolas Pitre help 13551c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13561c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13571c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13581c33be57SNicolas Pitre 1359b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1360b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1361b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1362b22537c6SNicolas Pitre help 1363b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1364b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1365b22537c6SNicolas Pitre debugging purposes only. 1366b22537c6SNicolas Pitre 13678d5796d2SLennert Buytenhekchoice 13688d5796d2SLennert Buytenhek prompt "Memory split" 1369006fa259SRussell King depends on MMU 13708d5796d2SLennert Buytenhek default VMSPLIT_3G 13718d5796d2SLennert Buytenhek help 13728d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13738d5796d2SLennert Buytenhek 13748d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13758d5796d2SLennert Buytenhek option alone! 13768d5796d2SLennert Buytenhek 13778d5796d2SLennert Buytenhek config VMSPLIT_3G 13788d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 137963ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1380bbeedfdaSYisheng Xie depends on !ARM_LPAE 138163ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13828d5796d2SLennert Buytenhek config VMSPLIT_2G 13838d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13848d5796d2SLennert Buytenhek config VMSPLIT_1G 13858d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 13868d5796d2SLennert Buytenhekendchoice 13878d5796d2SLennert Buytenhek 13888d5796d2SLennert Buytenhekconfig PAGE_OFFSET 13898d5796d2SLennert Buytenhek hex 1390006fa259SRussell King default PHYS_OFFSET if !MMU 13918d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 13928d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 139363ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 13948d5796d2SLennert Buytenhek default 0xC0000000 13958d5796d2SLennert Buytenhek 13961da177e4SLinus Torvaldsconfig NR_CPUS 13971da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 13981da177e4SLinus Torvalds range 2 32 13991da177e4SLinus Torvalds depends on SMP 14001da177e4SLinus Torvalds default "4" 14011da177e4SLinus Torvalds 1402a054a811SRussell Kingconfig HOTPLUG_CPU 140300b7dedeSRussell King bool "Support for hot-pluggable CPUs" 140440b31360SStephen Rothwell depends on SMP 1405a054a811SRussell King help 1406a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1407a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1408a054a811SRussell King 14092bdd424fSWill Deaconconfig ARM_PSCI 14102bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1411e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1412be120397SMark Rutland select ARM_PSCI_FW 14132bdd424fSWill Deacon help 14142bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14152bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14162bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14172bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14182bdd424fSWill Deacon ARM processors"). 14192bdd424fSWill Deacon 14202a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14212a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14222a6ad871SMaxime Ripard# selected platforms. 142344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 142444986ab0SPeter De Schrijver (NVIDIA) int 1425139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1426d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1427b35d2e56SGregory Fong ARCH_ZYNQ 1428aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1429aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1430eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 143106b851e5SOlof Johansson default 392 if ARCH_U8500 143201bb914cSTony Prisk default 352 if ARCH_VT8500 14337b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14342a6ad871SMaxime Ripard default 264 if MACH_H4700 143544986ab0SPeter De Schrijver (NVIDIA) default 0 143644986ab0SPeter De Schrijver (NVIDIA) help 143744986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 143844986ab0SPeter De Schrijver (NVIDIA) 143944986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 144044986ab0SPeter De Schrijver (NVIDIA) 1441c9218b16SRussell Kingconfig HZ_FIXED 1442f8065813SRussell King int 1443da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14441164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 144547d84682SRussell King default 0 1446c9218b16SRussell King 1447c9218b16SRussell Kingchoice 144847d84682SRussell King depends on HZ_FIXED = 0 1449c9218b16SRussell King prompt "Timer frequency" 1450c9218b16SRussell King 1451c9218b16SRussell Kingconfig HZ_100 1452c9218b16SRussell King bool "100 Hz" 1453c9218b16SRussell King 1454c9218b16SRussell Kingconfig HZ_200 1455c9218b16SRussell King bool "200 Hz" 1456c9218b16SRussell King 1457c9218b16SRussell Kingconfig HZ_250 1458c9218b16SRussell King bool "250 Hz" 1459c9218b16SRussell King 1460c9218b16SRussell Kingconfig HZ_300 1461c9218b16SRussell King bool "300 Hz" 1462c9218b16SRussell King 1463c9218b16SRussell Kingconfig HZ_500 1464c9218b16SRussell King bool "500 Hz" 1465c9218b16SRussell King 1466c9218b16SRussell Kingconfig HZ_1000 1467c9218b16SRussell King bool "1000 Hz" 1468c9218b16SRussell King 1469c9218b16SRussell Kingendchoice 1470c9218b16SRussell King 1471c9218b16SRussell Kingconfig HZ 1472c9218b16SRussell King int 147347d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1474c9218b16SRussell King default 100 if HZ_100 1475c9218b16SRussell King default 200 if HZ_200 1476c9218b16SRussell King default 250 if HZ_250 1477c9218b16SRussell King default 300 if HZ_300 1478c9218b16SRussell King default 500 if HZ_500 1479c9218b16SRussell King default 1000 1480c9218b16SRussell King 1481c9218b16SRussell Kingconfig SCHED_HRTICK 1482c9218b16SRussell King def_bool HIGH_RES_TIMERS 1483f8065813SRussell King 148416c79651SCatalin Marinasconfig THUMB2_KERNEL 1485bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 14864477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1487bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 148889bace65SArnd Bergmann select ARM_UNWIND 148916c79651SCatalin Marinas help 149016c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 149175fea300SNicolas Pitre Thumb-2 mode. 149216c79651SCatalin Marinas 149316c79651SCatalin Marinas If unsure, say N. 149416c79651SCatalin Marinas 14956f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 14966f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 14976f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 14986f685c5cSDave Martin default y 14996f685c5cSDave Martin help 15006f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15016f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15026f685c5cSDave Martin branch instructions. 15036f685c5cSDave Martin 15046f685c5cSDave Martin This is a problem, because there's no guarantee the final 15056f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15066f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15076f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15086f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15096f685c5cSDave Martin support. 15106f685c5cSDave Martin 15116f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15126f685c5cSDave Martin relocation" error when loading some modules. 15136f685c5cSDave Martin 15146f685c5cSDave Martin Until fixed tools are available, passing 15156f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15166f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15176f685c5cSDave Martin stack usage in some cases. 15186f685c5cSDave Martin 15196f685c5cSDave Martin The problem is described in more detail at: 15206f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15216f685c5cSDave Martin 15226f685c5cSDave Martin Only Thumb-2 kernels are affected. 15236f685c5cSDave Martin 15246f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15256f685c5cSDave Martin 152642f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 152742f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 152842f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 152942f25bddSNicolas Pitre default y 153042f25bddSNicolas Pitre help 153142f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 153242f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 153342f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 153442f25bddSNicolas Pitre and udiv instructions that can be used to implement those 153542f25bddSNicolas Pitre functions. 153642f25bddSNicolas Pitre 153742f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 153842f25bddSNicolas Pitre replace the first two instructions of these library functions 153942f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 154042f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 154142f25bddSNicolas Pitre and less power intensive than running the original library 154242f25bddSNicolas Pitre code to do integer division. 154342f25bddSNicolas Pitre 1544704bdda0SNicolas Pitreconfig AEABI 154549460970SRussell King bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K 154649460970SRussell King default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K 1547704bdda0SNicolas Pitre help 1548704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1549704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1550704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1551704bdda0SNicolas Pitre 1552704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1553704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1554704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1555704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1556704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1557704bdda0SNicolas Pitre 1558704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1559704bdda0SNicolas Pitre 15606c90c872SNicolas Pitreconfig OABI_COMPAT 1561a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1562d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15636c90c872SNicolas Pitre help 15646c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15656c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15666c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15676c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15686c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15696c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 157091702175SKees Cook 157191702175SKees Cook The seccomp filter system will not be available when this is 157291702175SKees Cook selected, since there is no way yet to sensibly distinguish 157391702175SKees Cook between calling conventions during filtering. 157491702175SKees Cook 15756c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15766c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15776c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15786c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1579b02f8467SKees Cook at all). If in doubt say N. 15806c90c872SNicolas Pitre 1581eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1582e80d6a24SMel Gorman bool 1583e80d6a24SMel Gorman 158405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 158505944d74SRussell King bool 158605944d74SRussell King 158707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 158807a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 158907a2f737SRussell King 159005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1591be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1592c80d79d7SYasunori Goto 15937b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 15947b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 15957b7bf499SWill Deacon 1596e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1597b8cd51afSSteve Capper def_bool y 1598b8cd51afSSteve Capper depends on ARM_LPAE 1599b8cd51afSSteve Capper 1600053a96caSNicolas Pitreconfig HIGHMEM 1601e8db89a2SRussell King bool "High Memory Support" 1602e8db89a2SRussell King depends on MMU 1603053a96caSNicolas Pitre help 1604053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1605053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1606053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1607053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1608053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1609053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1610053a96caSNicolas Pitre 1611053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1612053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1613053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1614053a96caSNicolas Pitre 1615053a96caSNicolas Pitre If unsure, say n. 1616053a96caSNicolas Pitre 161765cec8e3SRussell Kingconfig HIGHPTE 16189a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 161965cec8e3SRussell King depends on HIGHMEM 16209a431bd5SRussell King default y 1621b4d103d1SRussell King help 1622b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1623b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1624b4d103d1SRussell King precious low memory, eventually leading to low memory being 1625b4d103d1SRussell King consumed by page tables. Setting this option will allow 1626b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 162765cec8e3SRussell King 1628a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1629a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1630a5e090acSRussell King depends on MMU && !ARM_LPAE 16311b8873a0SJamie Iles default y 16321b8873a0SJamie Iles help 1633a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1634a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1635a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1636a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1637a5e090acSRussell King fault when dereferenced. 1638a5e090acSRussell King 1639a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1640a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1641a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16421da177e4SLinus Torvalds 16431da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1644fa8ad788SMark Rutland def_bool y 1645fa8ad788SMark Rutland depends on ARM_PMU 16461b8873a0SJamie Iles 16471355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16481355e2a6SCatalin Marinas def_bool y 16491355e2a6SCatalin Marinas depends on ARM_LPAE 16501355e2a6SCatalin Marinas 16518d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16528d962507SCatalin Marinas def_bool y 16538d962507SCatalin Marinas depends on ARM_LPAE 16548d962507SCatalin Marinas 16554bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16564bfab203SSteven Capper def_bool y 16574bfab203SSteven Capper 16587d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 16597d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 16607d485f64SArd Biesheuvel depends on MODULES 1661e7229f7dSAnders Roxell default y 16627d485f64SArd Biesheuvel help 16637d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 16647d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16657d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16667d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 16677d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 16687d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 16697d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 16707d485f64SArd Biesheuvel the same. 16717d485f64SArd Biesheuvel 1672e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1673e7229f7dSAnders Roxell configurations. If unsure, say y. 16747d485f64SArd Biesheuvel 1675c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 167636d6c928SUlrich Hecht int "Maximum zone order" 1677898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16786d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1679c1b2d970SMagnus Damm default "11" 1680c1b2d970SMagnus Damm help 1681c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1682c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1683c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1684c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1685c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1686c1b2d970SMagnus Damm increase this value. 1687c1b2d970SMagnus Damm 1688c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1689c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1690c1b2d970SMagnus Damm 16911da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 16921da177e4SLinus Torvalds bool 1693f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 16941da177e4SLinus Torvalds default y if !ARCH_EBSA110 1695e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 16961da177e4SLinus Torvalds help 16971da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 16981da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 16991da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17001da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17011da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17021da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17031da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17041da177e4SLinus Torvalds 170539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 170638ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 170738ef2ad5SLinus Walleij depends on MMU 170839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 170939ec58f3SLennert Buytenhek help 171039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 171139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 171239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 171339ec58f3SLennert Buytenhek 171439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 171539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 171639ec58f3SLennert Buytenhek such copy operations with large buffers. 171739ec58f3SLennert Buytenhek 171839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 171939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 172039ec58f3SLennert Buytenhek 172170c70d97SNicolas Pitreconfig SECCOMP 172270c70d97SNicolas Pitre bool 172370c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 172470c70d97SNicolas Pitre ---help--- 172570c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 172670c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 172770c70d97SNicolas Pitre execution. By using pipes or other transports made available to 172870c70d97SNicolas Pitre the process as file descriptors supporting the read/write 172970c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 173070c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 173170c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 173270c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 173370c70d97SNicolas Pitre defined by each seccomp mode. 173470c70d97SNicolas Pitre 173502c2433bSStefano Stabelliniconfig PARAVIRT 173602c2433bSStefano Stabellini bool "Enable paravirtualization code" 173702c2433bSStefano Stabellini help 173802c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 173902c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 174002c2433bSStefano Stabellini over full virtualization. 174102c2433bSStefano Stabellini 174202c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 174302c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 174402c2433bSStefano Stabellini select PARAVIRT 174502c2433bSStefano Stabellini help 174602c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 174702c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 174802c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 174902c2433bSStefano Stabellini that, there can be a small performance impact. 175002c2433bSStefano Stabellini 175102c2433bSStefano Stabellini If in doubt, say N here. 175202c2433bSStefano Stabellini 1753eff8d644SStefano Stabelliniconfig XEN_DOM0 1754eff8d644SStefano Stabellini def_bool y 1755eff8d644SStefano Stabellini depends on XEN 1756eff8d644SStefano Stabellini 1757eff8d644SStefano Stabelliniconfig XEN 1758c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 175985323a99SIan Campbell depends on ARM && AEABI && OF 1760f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 176185323a99SIan Campbell depends on !GENERIC_ATOMIC64 17627693deccSUwe Kleine-König depends on MMU 176351aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 176417b7ab80SStefano Stabellini select ARM_PSCI 1765f21254cdSChristoph Hellwig select SWIOTLB 176683862ccfSStefano Stabellini select SWIOTLB_XEN 176702c2433bSStefano Stabellini select PARAVIRT 1768eff8d644SStefano Stabellini help 1769eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1770eff8d644SStefano Stabellini 1771189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1772189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1773189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1774189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1775189af465SArd Biesheuvel default y 1776189af465SArd Biesheuvel help 1777189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1778189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1779189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1780189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1781189af465SArd Biesheuvel the entire duration that the system is up. 1782189af465SArd Biesheuvel 1783189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1784189af465SArd Biesheuvel different canary value for each task. 1785189af465SArd Biesheuvel 17861da177e4SLinus Torvaldsendmenu 17871da177e4SLinus Torvalds 17881da177e4SLinus Torvaldsmenu "Boot options" 17891da177e4SLinus Torvalds 17909eb8f674SGrant Likelyconfig USE_OF 17919eb8f674SGrant Likely bool "Flattened Device Tree support" 1792b1b3f49cSRussell King select IRQ_DOMAIN 17939eb8f674SGrant Likely select OF 17949eb8f674SGrant Likely help 17959eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17969eb8f674SGrant Likely 1797bd51e2f5SNicolas Pitreconfig ATAGS 1798bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1799bd51e2f5SNicolas Pitre default y 1800bd51e2f5SNicolas Pitre help 1801bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1802bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1803bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1804bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1805bd51e2f5SNicolas Pitre leave this to y. 1806bd51e2f5SNicolas Pitre 1807bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1808bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1809bd51e2f5SNicolas Pitre depends on ATAGS 1810bd51e2f5SNicolas Pitre help 1811bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1812bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1813bd51e2f5SNicolas Pitre 18141da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18151da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18161da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18171da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18181da177e4SLinus Torvalds default "0" 18191da177e4SLinus Torvalds help 18201da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18211da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18221da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18231da177e4SLinus Torvalds value in their defconfig file. 18241da177e4SLinus Torvalds 18251da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18261da177e4SLinus Torvalds 18271da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18281da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18291da177e4SLinus Torvalds default "0" 18301da177e4SLinus Torvalds help 1831f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1832f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1833f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1834f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1835f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1836f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18371da177e4SLinus Torvalds 18381da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18391da177e4SLinus Torvalds 18401da177e4SLinus Torvaldsconfig ZBOOT_ROM 18411da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18421da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 184310968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18441da177e4SLinus Torvalds help 18451da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18461da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18471da177e4SLinus Torvalds 1848e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1849e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 185010968131SRussell King depends on OF 1851e2a6a3aaSJohn Bonesio help 1852e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1853e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1854e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1855e2a6a3aaSJohn Bonesio 1856e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1857e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1858e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1859e2a6a3aaSJohn Bonesio 1860e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1861e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1862e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1863e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1864e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1865e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1866e2a6a3aaSJohn Bonesio to this option. 1867e2a6a3aaSJohn Bonesio 1868b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1869b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1870b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1871b90b9a38SNicolas Pitre help 1872b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1873b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1874b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1875b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1876b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1877b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1878b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1879b90b9a38SNicolas Pitre 1880d0f34a11SGenoud Richardchoice 1881d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1882d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1883d0f34a11SGenoud Richard 1884d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1885d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1886d0f34a11SGenoud Richard help 1887d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1888d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1889d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1890d0f34a11SGenoud Richard 1891d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1892d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1893d0f34a11SGenoud Richard help 1894d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1895d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1896d0f34a11SGenoud Richard 1897d0f34a11SGenoud Richardendchoice 1898d0f34a11SGenoud Richard 18991da177e4SLinus Torvaldsconfig CMDLINE 19001da177e4SLinus Torvalds string "Default kernel command string" 19011da177e4SLinus Torvalds default "" 19021da177e4SLinus Torvalds help 19031da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19041da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19051da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19061da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19071da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19081da177e4SLinus Torvalds 19094394c124SVictor Boiviechoice 19104394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19114394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1912bd51e2f5SNicolas Pitre depends on ATAGS 19134394c124SVictor Boivie 19144394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19154394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19164394c124SVictor Boivie help 19174394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19184394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19194394c124SVictor Boivie string provided in CMDLINE will be used. 19204394c124SVictor Boivie 19214394c124SVictor Boivieconfig CMDLINE_EXTEND 19224394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19234394c124SVictor Boivie help 19244394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19254394c124SVictor Boivie appended to the default kernel command string. 19264394c124SVictor Boivie 192792d2040dSAlexander Hollerconfig CMDLINE_FORCE 192892d2040dSAlexander Holler bool "Always use the default kernel command string" 192992d2040dSAlexander Holler help 193092d2040dSAlexander Holler Always use the default kernel command string, even if the boot 193192d2040dSAlexander Holler loader passes other arguments to the kernel. 193292d2040dSAlexander Holler This is useful if you cannot or don't want to change the 193392d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19344394c124SVictor Boivieendchoice 193592d2040dSAlexander Holler 19361da177e4SLinus Torvaldsconfig XIP_KERNEL 19371da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 193810968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19391da177e4SLinus Torvalds help 19401da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19411da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19421da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19431da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19441da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19451da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19461da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19471da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19481da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19491da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19501da177e4SLinus Torvalds 19511da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19521da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19531da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19541da177e4SLinus Torvalds 19551da177e4SLinus Torvalds If unsure, say N. 19561da177e4SLinus Torvalds 19571da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19581da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19591da177e4SLinus Torvalds depends on XIP_KERNEL 19601da177e4SLinus Torvalds default "0x00080000" 19611da177e4SLinus Torvalds help 19621da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19631da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19641da177e4SLinus Torvalds own flash usage. 19651da177e4SLinus Torvalds 1966ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1967ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1968ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1969ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1970ca8b5d97SNicolas Pitre help 1971ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1972ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1973ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1974ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1975ca8b5d97SNicolas Pitre slightly longer boot delay. 1976ca8b5d97SNicolas Pitre 1977c587e4a6SRichard Purdieconfig KEXEC 1978c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 197919ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1980cb1293e2SArnd Bergmann depends on !CPU_V7M 19812965faa5SDave Young select KEXEC_CORE 1982c587e4a6SRichard Purdie help 1983c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1984c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 198501dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1986c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1987c587e4a6SRichard Purdie 1988c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1989c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1990bf220695SGeert Uytterhoeven initially work for you. 1991c587e4a6SRichard Purdie 19924cd9d6f7SRichard Purdieconfig ATAGS_PROC 19934cd9d6f7SRichard Purdie bool "Export atags in procfs" 1994bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1995b98d7291SUli Luckas default y 19964cd9d6f7SRichard Purdie help 19974cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 19984cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 19994cd9d6f7SRichard Purdie 2000cb5d39b3SMika Westerbergconfig CRASH_DUMP 2001cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2002cb5d39b3SMika Westerberg help 2003cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2004cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2005cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2006cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2007cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2008cb5d39b3SMika Westerberg memory address not used by the main kernel 2009cb5d39b3SMika Westerberg 2010cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2011cb5d39b3SMika Westerberg 2012e69edc79SEric Miaoconfig AUTO_ZRELADDR 2013e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2014e69edc79SEric Miao help 2015e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2016e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2017e69edc79SEric Miao will be determined at run-time by masking the current IP with 2018e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2019e69edc79SEric Miao from start of memory. 2020e69edc79SEric Miao 202181a0bc39SRoy Franzconfig EFI_STUB 202281a0bc39SRoy Franz bool 202381a0bc39SRoy Franz 202481a0bc39SRoy Franzconfig EFI 202581a0bc39SRoy Franz bool "UEFI runtime support" 202681a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 202781a0bc39SRoy Franz select UCS2_STRING 202881a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 202981a0bc39SRoy Franz select EFI_STUB 203081a0bc39SRoy Franz select EFI_ARMSTUB 203181a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 203281a0bc39SRoy Franz ---help--- 203381a0bc39SRoy Franz This option provides support for runtime services provided 203481a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 203581a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 203681a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 203781a0bc39SRoy Franz is only useful for kernels that may run on systems that have 203881a0bc39SRoy Franz UEFI firmware. 203981a0bc39SRoy Franz 2040bb817befSArd Biesheuvelconfig DMI 2041bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2042bb817befSArd Biesheuvel depends on EFI 2043bb817befSArd Biesheuvel default y 2044bb817befSArd Biesheuvel help 2045bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2046bb817befSArd Biesheuvel 2047bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2048bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2049bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2050bb817befSArd Biesheuvel 2051bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2052bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2053bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2054bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2055bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2056bb817befSArd Biesheuvel 20571da177e4SLinus Torvaldsendmenu 20581da177e4SLinus Torvalds 2059ac9d7efcSRussell Kingmenu "CPU Power Management" 20601da177e4SLinus Torvalds 20611da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20621da177e4SLinus Torvalds 2063ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2064ac9d7efcSRussell King 2065ac9d7efcSRussell Kingendmenu 2066ac9d7efcSRussell King 20671da177e4SLinus Torvaldsmenu "Floating point emulation" 20681da177e4SLinus Torvalds 20691da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20701da177e4SLinus Torvalds 20711da177e4SLinus Torvaldsconfig FPE_NWFPE 20721da177e4SLinus Torvalds bool "NWFPE math emulation" 2073593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20741da177e4SLinus Torvalds ---help--- 20751da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20761da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20771da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20781da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20791da177e4SLinus Torvalds 20801da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20811da177e4SLinus Torvalds early in the bootup. 20821da177e4SLinus Torvalds 20831da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20841da177e4SLinus Torvalds bool "Support extended precision" 2085bedf142bSLennert Buytenhek depends on FPE_NWFPE 20861da177e4SLinus Torvalds help 20871da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20881da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20891da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20901da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20911da177e4SLinus Torvalds floating point emulator without any good reason. 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvalds You almost surely want to say N here. 20941da177e4SLinus Torvalds 20951da177e4SLinus Torvaldsconfig FPE_FASTFPE 20961da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2097d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20981da177e4SLinus Torvalds ---help--- 20991da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21001da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21011da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21021da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21051da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21061da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21071da177e4SLinus Torvalds choose NWFPE. 21081da177e4SLinus Torvalds 21091da177e4SLinus Torvaldsconfig VFP 21101da177e4SLinus Torvalds bool "VFP-format floating point maths" 2111e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21121da177e4SLinus Torvalds help 21131da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21141da177e4SLinus Torvalds if your hardware includes a VFP unit. 21151da177e4SLinus Torvalds 21161da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21171da177e4SLinus Torvalds release notes and additional status information. 21181da177e4SLinus Torvalds 21191da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21201da177e4SLinus Torvalds 212125ebee02SCatalin Marinasconfig VFPv3 212225ebee02SCatalin Marinas bool 212325ebee02SCatalin Marinas depends on VFP 212425ebee02SCatalin Marinas default y if CPU_V7 212525ebee02SCatalin Marinas 2126b5872db4SCatalin Marinasconfig NEON 2127b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2128b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2129b5872db4SCatalin Marinas help 2130b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2131b5872db4SCatalin Marinas Extension. 2132b5872db4SCatalin Marinas 213373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 213473c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2135c4a30c3bSRussell King depends on NEON && AEABI 213673c132c1SArd Biesheuvel help 213773c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 213873c132c1SArd Biesheuvel 21391da177e4SLinus Torvaldsendmenu 21401da177e4SLinus Torvalds 21411da177e4SLinus Torvaldsmenu "Power management options" 21421da177e4SLinus Torvalds 2143eceab4acSRussell Kingsource "kernel/power/Kconfig" 21441da177e4SLinus Torvalds 2145f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 214619a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2147f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2148f4cb5700SJohannes Berg def_bool y 2149f4cb5700SJohannes Berg 215015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21518b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21521b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 215315e0d9e3SArnd Bergmann 2154603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2155603fb42aSSebastian Capella bool 2156603fb42aSSebastian Capella depends on MMU 2157603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2158603fb42aSSebastian Capella 21591da177e4SLinus Torvaldsendmenu 21601da177e4SLinus Torvalds 2161916f743dSKumar Galasource "drivers/firmware/Kconfig" 2162916f743dSKumar Gala 2163652ccae5SArd Biesheuvelif CRYPTO 2164652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2165652ccae5SArd Biesheuvelendif 21661da177e4SLinus Torvalds 2167749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2168