xref: /linux/arch/arm/Kconfig (revision d624833f5984d484c5e3196f34b926f9e71dafee)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
7c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
8419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
92b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
10ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
11d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1275851720SDmitry Vyukov	select ARCH_HAS_KCOV
13e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
140ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
153010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
16ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
17347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1875851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
19ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
21936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
22936376f8SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
23dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
243d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
25171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
269aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
27957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
285e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
29d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
307c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
31ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
334badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
34017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
350cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
36dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
37b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
3859612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
39bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4010916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
41171b3f0dSRussell King	select CLONE_BACKWARDS
42f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
43dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
44ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
452f9237d4SChristoph Hellwig	select DMA_OPS
46f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
47b01aec9bSBorislav Petkov	select EDAC_SUPPORT
48b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
4936d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
502ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
51f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
52b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
5356afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
54ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
552937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
56171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
57b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
58b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
597c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
60914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
61b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
6238ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
63b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
64b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
65b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
66a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
67b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
68f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
690b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
70437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
71437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
7242101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
73e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
744f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
75282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
76f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
7708626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
780693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
79b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
8039c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
81171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
82b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
83bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
84b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
85f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
86620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
87dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
885f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
8967a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
90f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
9150362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
923511af0aSNick Desaulniers	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
936b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
94f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
95b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
9687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
97b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
98f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
99b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
100b1b3f49cSRussell King	select HAVE_KERNEL_LZO
101b1b3f49cSRussell King	select HAVE_KERNEL_XZ
102cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
103f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1047d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
10542a0bb3fSPetr Mladek	select HAVE_NMI
1060dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
1077ada189fSJamie Iles	select HAVE_PERF_EVENTS
10849863894SWill Deacon	select HAVE_PERF_REGS
10949863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
110ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
111e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1129800b9dcSMathieu Desnoyers	select HAVE_RSEQ
113d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
114b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
115af1839ebSCatalin Marinas	select HAVE_UID16
11631c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
117da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
118171b3f0dSRussell King	select MODULES_USE_ELF_REL
119f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
120aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
121171b3f0dSRussell King	select OLD_SIGACTION
122171b3f0dSRussell King	select OLD_SIGSUSPEND3
12320f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
124b1b3f49cSRussell King	select PERF_USE_VMALLOC
125b1b3f49cSRussell King	select RTC_LIB
1265e6e9852SChristoph Hellwig	select SET_FS
127b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
128171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
129171b3f0dSRussell King	# according to that.  Thanks.
1301da177e4SLinus Torvalds	help
1311da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
132f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1331da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1341da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1351da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1361da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1371da177e4SLinus Torvalds
13874facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
13974facffeSRussell King	bool
14074facffeSRussell King
1414ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1424ce63fcdSMarek Szyprowski	bool
143b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
144b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1454ce63fcdSMarek Szyprowski
14660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
14760460abfSSeung-Woo Kim
14860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
14960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
15060460abfSSeung-Woo Kim	range 4 9
15160460abfSSeung-Woo Kim	default 8
15260460abfSSeung-Woo Kim	help
15360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
15460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
15560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
15660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
15760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
15860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
15960460abfSSeung-Woo Kim
16060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
16160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
16260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
16360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
16460460abfSSeung-Woo Kim
16560460abfSSeung-Woo Kimendif
16660460abfSSeung-Woo Kim
16775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
16875e7153aSRalf Baechle	bool
16975e7153aSRalf Baechle
170bc581770SLinus Walleijconfig HAVE_TCM
171bc581770SLinus Walleij	bool
172bc581770SLinus Walleij	select GENERIC_ALLOCATOR
173bc581770SLinus Walleij
174e119bfffSRussell Kingconfig HAVE_PROC_CPU
175e119bfffSRussell King	bool
176e119bfffSRussell King
177ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1785ea81769SAl Viro	bool
1795ea81769SAl Viro
1801da177e4SLinus Torvaldsconfig SBUS
1811da177e4SLinus Torvalds	bool
1821da177e4SLinus Torvalds
183f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
184f16fb1ecSRussell King	bool
185f16fb1ecSRussell King	default y
186f16fb1ecSRussell King
187f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
188f16fb1ecSRussell King	bool
189f16fb1ecSRussell King	default y
190f16fb1ecSRussell King
1917ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1927ad1bcb2SRussell King	bool
193cb1293e2SArnd Bergmann	default !CPU_V7M
1947ad1bcb2SRussell King
195f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
196f0d1b0b3SDavid Howells	bool
197f0d1b0b3SDavid Howells
198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
199f0d1b0b3SDavid Howells	bool
200f0d1b0b3SDavid Howells
2014a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2024a1b5733SEduardo Valentin	bool
2034a1b5733SEduardo Valentin
204a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
205a5f4c561SStefan Agner	def_bool y if MMU
206a5f4c561SStefan Agner
207b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
208b89c3b16SAkinobu Mita	bool
209b89c3b16SAkinobu Mita	default y
210b89c3b16SAkinobu Mita
2111da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2121da177e4SLinus Torvalds	bool
2131da177e4SLinus Torvalds	default y
2141da177e4SLinus Torvalds
215a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
216a08b6b79Sviro@ZenIV.linux.org.uk	bool
217a08b6b79Sviro@ZenIV.linux.org.uk
2185ac6da66SChristoph Lameterconfig ZONE_DMA
2195ac6da66SChristoph Lameter	bool
2205ac6da66SChristoph Lameter
221c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
222c7edc9e3SDavid A. Long	def_bool y
223c7edc9e3SDavid A. Long
22458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
22558af4a24SRob Herring	bool
22658af4a24SRob Herring
2271da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2281da177e4SLinus Torvalds	bool
2291da177e4SLinus Torvalds
2301da177e4SLinus Torvaldsconfig FIQ
2311da177e4SLinus Torvalds	bool
2321da177e4SLinus Torvalds
23313a5045dSRob Herringconfig NEED_RET_TO_USER
23413a5045dSRob Herring	bool
23513a5045dSRob Herring
236034d2f5aSAl Viroconfig ARCH_MTD_XIP
237034d2f5aSAl Viro	bool
238034d2f5aSAl Viro
239dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
240c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
241c1becedcSRussell King	default y
242b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
243dc21af99SRussell King	help
244111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
245111e9a5cSRussell King	  boot and module load time according to the position of the
246111e9a5cSRussell King	  kernel in system memory.
247dc21af99SRussell King
248111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2499443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
250dc21af99SRussell King
251c1becedcSRussell King	  Only disable this option if you know that you do not require
252c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
253c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
254c1becedcSRussell King
255c334bc15SRob Herringconfig NEED_MACH_IO_H
256c334bc15SRob Herring	bool
257c334bc15SRob Herring	help
258c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
259c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
260c334bc15SRob Herring	  be avoided when possible.
261c334bc15SRob Herring
2620cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2631b9f95f8SNicolas Pitre	bool
264111e9a5cSRussell King	help
2650cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2660cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2670cdc8b92SNicolas Pitre	  be avoided when possible.
2681b9f95f8SNicolas Pitre
2691b9f95f8SNicolas Pitreconfig PHYS_OFFSET
270974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
271c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
272974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2733e3f354bSArnd Bergmann	default 0x00000000 if ARCH_FOOTBRIDGE
274c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
275c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
276b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2771b9f95f8SNicolas Pitre	help
2781b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2791b9f95f8SNicolas Pitre	  location of main memory in your system.
280cada3c08SRussell King
28187e040b6SSimon Glassconfig GENERIC_BUG
28287e040b6SSimon Glass	def_bool y
28387e040b6SSimon Glass	depends on BUG
28487e040b6SSimon Glass
2851bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2861bcad26eSKirill A. Shutemov	int
2871bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2881bcad26eSKirill A. Shutemov	default 2
2891bcad26eSKirill A. Shutemov
2901da177e4SLinus Torvaldsmenu "System Type"
2911da177e4SLinus Torvalds
2923c427975SHyok S. Choiconfig MMU
2933c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2943c427975SHyok S. Choi	default y
2953c427975SHyok S. Choi	help
2963c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2973c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2983c427975SHyok S. Choi
299e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
300e0c25d95SDaniel Cashman	default 8
301e0c25d95SDaniel Cashman
302e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
303e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
304e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
305e0c25d95SDaniel Cashman	default 16
306e0c25d95SDaniel Cashman
307ccf50e23SRussell King#
308ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
309ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
310ccf50e23SRussell King#
3111da177e4SLinus Torvaldschoice
3121da177e4SLinus Torvalds	prompt "ARM system type"
31370722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3141420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3151da177e4SLinus Torvalds
316387798b3SRob Herringconfig ARCH_MULTIPLATFORM
317387798b3SRob Herring	bool "Allow multiple platforms to be selected"
318b1b3f49cSRussell King	depends on MMU
319fb597f2aSGregory Fong	select ARCH_FLATMEM_ENABLE
320fb597f2aSGregory Fong	select ARCH_SPARSEMEM_ENABLE
321fb597f2aSGregory Fong	select ARCH_SELECT_MEMORY_MODEL
32242dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
323387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
324387798b3SRob Herring	select AUTO_ZRELADDR
325bb0eb050SDaniel Lezcano	select TIMER_OF
32666314223SDinh Nguyen	select COMMON_CLK
3274c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
328eb01d42aSChristoph Hellwig	select HAVE_PCI
3292eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
33066314223SDinh Nguyen	select SPARSE_IRQ
33166314223SDinh Nguyen	select USE_OF
33266314223SDinh Nguyen
3339c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3349c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3359c77bc43SStefan Agner	depends on !MMU
3369c77bc43SStefan Agner	select ARM_NVIC
337499f1640SStefan Agner	select AUTO_ZRELADDR
338bb0eb050SDaniel Lezcano	select TIMER_OF
3399c77bc43SStefan Agner	select COMMON_CLK
3409c77bc43SStefan Agner	select CPU_V7M
3419c77bc43SStefan Agner	select NO_IOPORT_MAP
3429c77bc43SStefan Agner	select SPARSE_IRQ
3439c77bc43SStefan Agner	select USE_OF
3449c77bc43SStefan Agner
345e7736d47SLennert Buytenhekconfig ARCH_EP93XX
346e7736d47SLennert Buytenhek	bool "EP93xx-based"
34780320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
348e7736d47SLennert Buytenhek	select ARM_AMBA
349cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
350e7736d47SLennert Buytenhek	select ARM_VIC
351b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3526d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
353000bc178SLinus Walleij	select CLKSRC_MMIO
354b1b3f49cSRussell King	select CPU_ARM920T
3555c34a4e8SLinus Walleij	select GPIOLIB
356bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
357e7736d47SLennert Buytenhek	help
358e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
359e7736d47SLennert Buytenhek
3601da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3611da177e4SLinus Torvalds	bool "FootBridge"
362c750815eSRussell King	select CPU_SA110
3631da177e4SLinus Torvalds	select FOOTBRIDGE
364d0ee9f40SArnd Bergmann	select HAVE_IDE
3658ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3660cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
367f999b8bdSMartin Michlmayr	help
368f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
369f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3701da177e4SLinus Torvalds
3713f7e5815SLennert Buytenhekconfig ARCH_IOP32X
3723f7e5815SLennert Buytenhek	bool "IOP32x-based"
373a4f7e763SRussell King	depends on MMU
374c750815eSRussell King	select CPU_XSCALE
375e9004f50SLinus Walleij	select GPIO_IOP
3765c34a4e8SLinus Walleij	select GPIOLIB
37713a5045dSRob Herring	select NEED_RET_TO_USER
378eb01d42aSChristoph Hellwig	select FORCE_PCI
379b1b3f49cSRussell King	select PLAT_IOP
380f999b8bdSMartin Michlmayr	help
3813f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
3823f7e5815SLennert Buytenhek	  processors.
3833f7e5815SLennert Buytenhek
3843b938be6SRussell Kingconfig ARCH_IXP4XX
3853b938be6SRussell King	bool "IXP4xx-based"
386a4f7e763SRussell King	depends on MMU
38758af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
38851aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
389c750815eSRussell King	select CPU_XSCALE
390b1b3f49cSRussell King	select DMABOUNCE if PCI
39198ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
39255ec465eSLinus Walleij	select GPIO_IXP4XX
3935c34a4e8SLinus Walleij	select GPIOLIB
394eb01d42aSChristoph Hellwig	select HAVE_PCI
39555ec465eSLinus Walleij	select IXP4XX_IRQ
39665af6667SLinus Walleij	select IXP4XX_TIMER
397c334bc15SRob Herring	select NEED_MACH_IO_H
3989296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
399171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
400c4713074SLennert Buytenhek	help
4013b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
402c4713074SLennert Buytenhek
403edabd38eSSaeed Bisharaconfig ARCH_DOVE
404edabd38eSSaeed Bishara	bool "Marvell Dove"
405756b2531SSebastian Hesselbarth	select CPU_PJ4
4064c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4075c34a4e8SLinus Walleij	select GPIOLIB
408eb01d42aSChristoph Hellwig	select HAVE_PCI
409171b3f0dSRussell King	select MVEBU_MBUS
4109139acd1SSebastian Hesselbarth	select PINCTRL
4119139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
412abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4135cdbe5d2SArnd Bergmann	select SPARSE_IRQ
414c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
415edabd38eSSaeed Bishara	help
416edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
417edabd38eSSaeed Bishara
4181da177e4SLinus Torvaldsconfig ARCH_PXA
4192c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
420a4f7e763SRussell King	depends on MMU
421b1b3f49cSRussell King	select ARCH_MTD_XIP
422b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
423b1b3f49cSRussell King	select AUTO_ZRELADDR
424a1c0a6adSRobert Jarzmik	select COMMON_CLK
425389d9b58SDaniel Lezcano	select CLKSRC_PXA
426234b6cedSRussell King	select CLKSRC_MMIO
427bb0eb050SDaniel Lezcano	select TIMER_OF
4282f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
4294c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
430157d2644SHaojian Zhuang	select GPIO_PXA
4315c34a4e8SLinus Walleij	select GPIOLIB
432b1b3f49cSRussell King	select HAVE_IDE
433d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
434bd5ce433SEric Miao	select PLAT_PXA
4356ac6b817SHaojian Zhuang	select SPARSE_IRQ
436f999b8bdSMartin Michlmayr	help
4372c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
4381da177e4SLinus Torvalds
4391da177e4SLinus Torvaldsconfig ARCH_RPC
4401da177e4SLinus Torvalds	bool "RiscPC"
441868e87ccSRussell King	depends on MMU
4421da177e4SLinus Torvalds	select ARCH_ACORN
443a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
44407f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
4450b40deeeSRussell King	select ARM_HAS_SG_CHAIN
446fa04e209SArnd Bergmann	select CPU_SA110
447b1b3f49cSRussell King	select FIQ
448d0ee9f40SArnd Bergmann	select HAVE_IDE
449b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
450b1b3f49cSRussell King	select ISA_DMA_API
4516239da29SArnd Bergmann	select LEGACY_TIMER_TICK
452c334bc15SRob Herring	select NEED_MACH_IO_H
4530cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
454ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4551da177e4SLinus Torvalds	help
4561da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
4571da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
4581da177e4SLinus Torvalds
4591da177e4SLinus Torvaldsconfig ARCH_SA1100
4601da177e4SLinus Torvalds	bool "SA1100-based"
461b1b3f49cSRussell King	select ARCH_MTD_XIP
462b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
463b1b3f49cSRussell King	select CLKSRC_MMIO
464389d9b58SDaniel Lezcano	select CLKSRC_PXA
465bb0eb050SDaniel Lezcano	select TIMER_OF if OF
466d6c82046SRussell King	select COMMON_CLK
467b1b3f49cSRussell King	select CPU_FREQ
468b1b3f49cSRussell King	select CPU_SA1100
4694c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4705c34a4e8SLinus Walleij	select GPIOLIB
471d0ee9f40SArnd Bergmann	select HAVE_IDE
4721eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
473b1b3f49cSRussell King	select ISA
4740cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
475375dec92SRussell King	select SPARSE_IRQ
476f999b8bdSMartin Michlmayr	help
477f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
4781da177e4SLinus Torvalds
479b130d5c2SKukjin Kimconfig ARCH_S3C24XX
480b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
481335cce74SArnd Bergmann	select ATAGS
4824280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
483880cf071STomasz Figa	select GPIO_SAMSUNG
4845c34a4e8SLinus Walleij	select GPIOLIB
4854c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
48620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
487b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
488c334bc15SRob Herring	select NEED_MACH_IO_H
489f6d7cde8SKrzysztof Kozlowski	select S3C2410_WATCHDOG
490cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
491ea04d6b4SMasahiro Yamada	select USE_OF
492f6d7cde8SKrzysztof Kozlowski	select WATCHDOG
4931da177e4SLinus Torvalds	help
494b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
495b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
496b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
497b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
49863b1f51bSBen Dooks
499a0694861STony Lindgrenconfig ARCH_OMAP1
500a0694861STony Lindgren	bool "TI OMAP1"
50100a36698SArnd Bergmann	depends on MMU
502a0694861STony Lindgren	select ARCH_OMAP
503e9a91de7STony Prisk	select CLKDEV_LOOKUP
504cee37e50Sviresh kumar	select CLKSRC_MMIO
505a0694861STony Lindgren	select GENERIC_IRQ_CHIP
5064c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5075c34a4e8SLinus Walleij	select GPIOLIB
508a0694861STony Lindgren	select HAVE_IDE
509bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
510a0694861STony Lindgren	select IRQ_DOMAIN
511a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
512a0694861STony Lindgren	select NEED_MACH_MEMORY_H
513685e2d08STony Lindgren	select SPARSE_IRQ
51421f47fbcSAlexey Charkov	help
515a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
51602c981c0SBinghua Duan
5171da177e4SLinus Torvaldsendchoice
5181da177e4SLinus Torvalds
519387798b3SRob Herringmenu "Multiple platform selection"
520387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
521387798b3SRob Herring
522387798b3SRob Herringcomment "CPU Core family selection"
523387798b3SRob Herring
524f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
525f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
526f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
527f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
528f8afae40SArnd Bergmann	select CPU_FA526
529f8afae40SArnd Bergmann
530387798b3SRob Herringconfig ARCH_MULTI_V4T
531387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
532387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
533b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
53424e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
53524e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
53624e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
537387798b3SRob Herring
538387798b3SRob Herringconfig ARCH_MULTI_V5
539387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
540387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
541b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
54212567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
54324e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
54424e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
545387798b3SRob Herring
546387798b3SRob Herringconfig ARCH_MULTI_V4_V5
547387798b3SRob Herring	bool
548387798b3SRob Herring
549387798b3SRob Herringconfig ARCH_MULTI_V6
5508dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
551387798b3SRob Herring	select ARCH_MULTI_V6_V7
55242f4754aSRob Herring	select CPU_V6K
553387798b3SRob Herring
554387798b3SRob Herringconfig ARCH_MULTI_V7
5558dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
556387798b3SRob Herring	default y
557387798b3SRob Herring	select ARCH_MULTI_V6_V7
558b1b3f49cSRussell King	select CPU_V7
55990bc8ac7SRob Herring	select HAVE_SMP
560387798b3SRob Herring
561387798b3SRob Herringconfig ARCH_MULTI_V6_V7
562387798b3SRob Herring	bool
5639352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
564387798b3SRob Herring
565387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
566387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
567387798b3SRob Herring	select ARCH_MULTI_V5
568387798b3SRob Herring
569387798b3SRob Herringendmenu
570387798b3SRob Herring
57105e2a3deSRob Herringconfig ARCH_VIRT
572e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
573e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
5744b8b5f25SRob Herring	select ARM_AMBA
57505e2a3deSRob Herring	select ARM_GIC
5763ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
5770b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
578bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
57905e2a3deSRob Herring	select ARM_PSCI
5804b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
5818e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
58205e2a3deSRob Herring
583ccf50e23SRussell King#
584ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
585ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
586ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
587ccf50e23SRussell King#
5886bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
5896bb8536cSAndreas Färber
590445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
591445d9b30STsahee Zidenberg
592590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
593590b460cSLars Persson
594d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
595d9bfc86dSOleksij Rempel
596a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
597a66c51f9SAlexandre Belloni
59895b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
59995b8f20fSRussell King
6001d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
6011d22924eSAnders Berg
6028ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
6038ac49e04SChristian Daudt
6041c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
6051c37fa10SSebastian Hesselbarth
6061da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
6071da177e4SLinus Torvalds
608d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
609d94f944eSAnton Vorontsov
61095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
61195b8f20fSRussell King
612df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
613df8d742eSBaruch Siach
61495b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
61595b8f20fSRussell King
616e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
617e7736d47SLennert Buytenhek
618a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
619a66c51f9SAlexandre Belloni
6201da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
6211da177e4SLinus Torvalds
62259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
62359d3a193SPaulius Zaleckas
624387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
625387798b3SRob Herring
626389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
627389ee0c2SHaojian Zhuang
628a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
629a66c51f9SAlexandre Belloni
6301da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
6311da177e4SLinus Torvalds
6323f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
6333f7e5815SLennert Buytenhek
6341da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
6351da177e4SLinus Torvalds
636828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
637828989adSSantosh Shilimkar
63875bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
63995b8f20fSRussell King
640a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
641a66c51f9SAlexandre Belloni
6423b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
6433b8f5030SCarlo Caione
6449fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
6459fb29c73SSugaya Taichi
646a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
647a66c51f9SAlexandre Belloni
64817723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
64917723fd3SJonas Jensen
650312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
651312b62b6SDaniel Palmer
652794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
653794d15b2SStanislav Samsonov
654a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
655f682a218SMatthias Brugger
6561d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
6571d3f33d5SShawn Guo
65895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
65995b8f20fSRussell King
6607bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
6617bffa14cSBrendan Higgins
6629851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
6639851ca57SDaniel Tang
664d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
665d48af15eSTony Lindgren
666d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
6671da177e4SLinus Torvalds
6681dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
6691dbae815STony Lindgren
6709dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
671585cf175STzachi Perelstein
672a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
673a66c51f9SAlexandre Belloni
67495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
67595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
6761da177e4SLinus Torvalds
6778fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
6788fc1b0f8SKumar Gala
67978e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
68078e3dbc1SAndreas Färber
68186aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
68286aeee4dSAndreas Färber
68395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
68495b8f20fSRussell King
685d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
686d63dc051SHeiko Stuebner
68771b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
688a66c51f9SAlexandre Belloni
689a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
690a66c51f9SAlexandre Belloni
69195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
692edabd38eSSaeed Bishara
693a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
694a66c51f9SAlexandre Belloni
695387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
696387798b3SRob Herring
697a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
698a21765a7SBen Dooks
69965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
70065ebcc11SSrinivas Kandagatla
701bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
702bcb84fb4SAlexandre TORGUE
7033b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
7043b52634fSMaxime Ripard
705c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
706c5f80065SErik Gilling
707ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
708ba56a987SMasahiro Yamada
70995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
7101da177e4SLinus Torvalds
7111da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
7121da177e4SLinus Torvalds
713ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
714ceade897SRussell King
7156f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
7166f35f9a9STony Prisk
7179a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
7189a45eb69SJosh Cartwright
719499f1640SStefan Agner# ARMv7-M architecture
720499f1640SStefan Agnerconfig ARCH_LPC18XX
721499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
722499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
723499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
724499f1640SStefan Agner	select ARM_AMBA
725499f1640SStefan Agner	select CLKSRC_LPC32XX
726499f1640SStefan Agner	select PINCTRL
727499f1640SStefan Agner	help
728499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
729499f1640SStefan Agner	  high performance microcontrollers.
730499f1640SStefan Agner
7311847119dSVladimir Murzinconfig ARCH_MPS2
73217bd274eSBaruch Siach	bool "ARM MPS2 platform"
7331847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
7341847119dSVladimir Murzin	select ARM_AMBA
7351847119dSVladimir Murzin	select CLKSRC_MPS2
7361847119dSVladimir Murzin	help
7371847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
7381847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
7391847119dSVladimir Murzin
7401847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
7411847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
7421847119dSVladimir Murzin
7431da177e4SLinus Torvalds# Definitions to make life easier
7441da177e4SLinus Torvaldsconfig ARCH_ACORN
7451da177e4SLinus Torvalds	bool
7461da177e4SLinus Torvalds
7477ae1f7ecSLennert Buytenhekconfig PLAT_IOP
7487ae1f7ecSLennert Buytenhek	bool
7497ae1f7ecSLennert Buytenhek
75069b02f6aSLennert Buytenhekconfig PLAT_ORION
75169b02f6aSLennert Buytenhek	bool
752bfe45e0bSRussell King	select CLKSRC_MMIO
753b1b3f49cSRussell King	select COMMON_CLK
754dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
755278b45b0SAndrew Lunn	select IRQ_DOMAIN
75669b02f6aSLennert Buytenhek
757abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
758abcda1dcSThomas Petazzoni	bool
759abcda1dcSThomas Petazzoni	select PLAT_ORION
760abcda1dcSThomas Petazzoni
761bd5ce433SEric Miaoconfig PLAT_PXA
762bd5ce433SEric Miao	bool
763bd5ce433SEric Miao
764f4b8b319SRussell Kingconfig PLAT_VERSATILE
765f4b8b319SRussell King	bool
766f4b8b319SRussell King
7678636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
7681da177e4SLinus Torvalds
769afe4b25eSLennert Buytenhekconfig IWMMXT
770d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
771d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
772d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
773afe4b25eSLennert Buytenhek	help
774afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
775afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
776afe4b25eSLennert Buytenhek
7773b93e7b0SHyok S. Choiif !MMU
7783b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
7793b93e7b0SHyok S. Choiendif
7803b93e7b0SHyok S. Choi
7813e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
7823e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
7833e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
7843e0a07f8SGregory CLEMENT	default y
7853e0a07f8SGregory CLEMENT	help
7863e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
7873e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
7883e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
7893e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
7903e0a07f8SGregory CLEMENT	  Workaround:
7913e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
7923e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
7933e0a07f8SGregory CLEMENT	  instruction
7943e0a07f8SGregory CLEMENT
795f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
796f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
797f0c4b8d6SWill Deacon	depends on CPU_V6
798f0c4b8d6SWill Deacon	help
799f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
800f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
801f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
802f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
803f0c4b8d6SWill Deacon
8049cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
8059cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
806e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
8079cba3cccSCatalin Marinas	help
8089cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
8099cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
8109cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
8119cba3cccSCatalin Marinas	  recommended workaround.
8129cba3cccSCatalin Marinas
8137ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
8147ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
8157ce236fcSCatalin Marinas	depends on CPU_V7
8167ce236fcSCatalin Marinas	help
8177ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
81879403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
8197ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
8207ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
8217ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
8227ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
8237ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
8247ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
8257ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
8267ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
8277ce236fcSCatalin Marinas	  available in non-secure mode.
8287ce236fcSCatalin Marinas
829855c551fSCatalin Marinasconfig ARM_ERRATA_458693
830855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
831855c551fSCatalin Marinas	depends on CPU_V7
83262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
833855c551fSCatalin Marinas	help
834855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
835855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
836855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
837855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
838855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
839855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
840855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
841855c551fSCatalin Marinas	  register may not be available in non-secure mode.
842855c551fSCatalin Marinas
8430516e464SCatalin Marinasconfig ARM_ERRATA_460075
8440516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
8450516e464SCatalin Marinas	depends on CPU_V7
84662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8470516e464SCatalin Marinas	help
8480516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
8490516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
8500516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
8510516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
8520516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
8530516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
8540516e464SCatalin Marinas	  may not be available in non-secure mode.
8550516e464SCatalin Marinas
8569f05027cSWill Deaconconfig ARM_ERRATA_742230
8579f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
8589f05027cSWill Deacon	depends on CPU_V7 && SMP
85962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
8609f05027cSWill Deacon	help
8619f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
8629f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
8639f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
8649f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
8659f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
8669f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
8679f05027cSWill Deacon	  the two writes.
8689f05027cSWill Deacon
869a672e99bSWill Deaconconfig ARM_ERRATA_742231
870a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
871a672e99bSWill Deacon	depends on CPU_V7 && SMP
87262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
873a672e99bSWill Deacon	help
874a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
875a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
876a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
877a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
878a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
879a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
880a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
881a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
882a672e99bSWill Deacon	  capabilities of the processor.
883a672e99bSWill Deacon
88469155794SJon Medhurstconfig ARM_ERRATA_643719
88569155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
88669155794SJon Medhurst	depends on CPU_V7 && SMP
887e5a5de44SRussell King	default y
88869155794SJon Medhurst	help
88969155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
89069155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
89169155794SJon Medhurst	  register returns zero when it should return one. The workaround
89269155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
89369155794SJon Medhurst	  it behave as intended and avoiding data corruption.
89469155794SJon Medhurst
895cdf357f1SWill Deaconconfig ARM_ERRATA_720789
896cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
897e66dc745SDave Martin	depends on CPU_V7
898cdf357f1SWill Deacon	help
899cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
900cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
901cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
902cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
903cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
904cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
905cdf357f1SWill Deacon	  entries regardless of the ASID.
906475d92fcSWill Deacon
907475d92fcSWill Deaconconfig ARM_ERRATA_743622
908475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
909475d92fcSWill Deacon	depends on CPU_V7
91062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
911475d92fcSWill Deacon	help
912475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
913efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
914475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
915475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
916475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
917475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
918475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
919475d92fcSWill Deacon	  processor.
920475d92fcSWill Deacon
9219a27c27cSWill Deaconconfig ARM_ERRATA_751472
9229a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
923ba90c516SDave Martin	depends on CPU_V7
92462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9259a27c27cSWill Deacon	help
9269a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
9279a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
9289a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
9299a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
9309a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
9319a27c27cSWill Deacon
932fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
933fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
934fcbdc5feSWill Deacon	depends on CPU_V7
935fcbdc5feSWill Deacon	help
936fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
937fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
938fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
939fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
940fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
941fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
942fcbdc5feSWill Deacon
9435dab26afSWill Deaconconfig ARM_ERRATA_754327
9445dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
9455dab26afSWill Deacon	depends on CPU_V7 && SMP
9465dab26afSWill Deacon	help
9475dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
9485dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
9495dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
9505dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
9515dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
9525dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
9535dab26afSWill Deacon
954145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
955145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
956fd832478SFabio Estevam	depends on CPU_V6
957145e10e1SCatalin Marinas	help
958145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
959145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
960145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
961145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
962145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
963145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
964145e10e1SCatalin Marinas	  is not affected.
965145e10e1SCatalin Marinas
966f630c1bdSWill Deaconconfig ARM_ERRATA_764369
967f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
968f630c1bdSWill Deacon	depends on CPU_V7 && SMP
969f630c1bdSWill Deacon	help
970f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
971f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
972f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
973f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
974f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
975f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
976f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
977f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
978f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
979f630c1bdSWill Deacon
9807253b85cSSimon Hormanconfig ARM_ERRATA_775420
9817253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
9827253b85cSSimon Horman       depends on CPU_V7
9837253b85cSSimon Horman       help
9847253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
985cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
9867253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
9877253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
9887253b85cSSimon Horman	 an abort may occur on cache maintenance.
9897253b85cSSimon Horman
99093dc6887SCatalin Marinasconfig ARM_ERRATA_798181
99193dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
99293dc6887SCatalin Marinas	depends on CPU_V7 && SMP
99393dc6887SCatalin Marinas	help
99493dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
99593dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
99693dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
99793dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
99893dc6887SCatalin Marinas	  as the one being invalidated.
99993dc6887SCatalin Marinas
100084b6504fSWill Deaconconfig ARM_ERRATA_773022
100184b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
100284b6504fSWill Deacon	depends on CPU_V7
100384b6504fSWill Deacon	help
100484b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
100584b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
100684b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
100784b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
100884b6504fSWill Deacon
100962c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
101062c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
101162c0f4a5SDoug Anderson	depends on CPU_V7
101262c0f4a5SDoug Anderson	help
101362c0f4a5SDoug Anderson	  This option enables the workaround for:
101462c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
101562c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
101662c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
101762c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
101862c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
101962c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
102062c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
102162c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
102262c0f4a5SDoug Anderson
1023416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1024416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1025416bcf21SDoug Anderson	depends on CPU_V7
1026416bcf21SDoug Anderson	help
1027416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1028416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1029416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1030416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1031416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1032416bcf21SDoug Anderson
10339f6f9354SDoug Andersonconfig ARM_ERRATA_825619
10349f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
10359f6f9354SDoug Anderson	depends on CPU_V7
10369f6f9354SDoug Anderson	help
10379f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
10389f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
10399f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
10409f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
10419f6f9354SDoug Anderson
1042304009a1SDoug Andersonconfig ARM_ERRATA_857271
1043304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1044304009a1SDoug Anderson	depends on CPU_V7
1045304009a1SDoug Anderson	help
1046304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
1047304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
1048304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
1049304009a1SDoug Anderson
10509f6f9354SDoug Andersonconfig ARM_ERRATA_852421
10519f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
10529f6f9354SDoug Anderson	depends on CPU_V7
10539f6f9354SDoug Anderson	help
10549f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
10559f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
10569f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
10579f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
10589f6f9354SDoug Anderson
105962c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
106062c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
106162c0f4a5SDoug Anderson	depends on CPU_V7
106262c0f4a5SDoug Anderson	help
106362c0f4a5SDoug Anderson	  This option enables the workaround for:
106462c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
106562c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
106662c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
106762c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
106862c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
106962c0f4a5SDoug Anderson	  for and handled.
107062c0f4a5SDoug Anderson
1071304009a1SDoug Andersonconfig ARM_ERRATA_857272
1072304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1073304009a1SDoug Anderson	depends on CPU_V7
1074304009a1SDoug Anderson	help
1075304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
1076304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
1077304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
1078304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
1079304009a1SDoug Anderson	  for and handled.
1080304009a1SDoug Anderson
10811da177e4SLinus Torvaldsendmenu
10821da177e4SLinus Torvalds
10831da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
10841da177e4SLinus Torvalds
10851da177e4SLinus Torvaldsmenu "Bus support"
10861da177e4SLinus Torvalds
10871da177e4SLinus Torvaldsconfig ISA
10881da177e4SLinus Torvalds	bool
10891da177e4SLinus Torvalds	help
10901da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
10911da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
10921da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
10931da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
10941da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
10951da177e4SLinus Torvalds
1096065909b9SRussell King# Select ISA DMA controller support
10971da177e4SLinus Torvaldsconfig ISA_DMA
10981da177e4SLinus Torvalds	bool
1099065909b9SRussell King	select ISA_DMA_API
11001da177e4SLinus Torvalds
1101065909b9SRussell King# Select ISA DMA interface
11025cae841bSAl Viroconfig ISA_DMA_API
11035cae841bSAl Viro	bool
11045cae841bSAl Viro
1105b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1106b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1107b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1108b080ac8aSMarcelo Roberto Jimenez	help
1109b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1110b080ac8aSMarcelo Roberto Jimenez
1111779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
1112779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1113779eb41cSBenjamin Gaignard	depends on CPU_V7
1114779eb41cSBenjamin Gaignard	help
1115779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
1116779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
1117779eb41cSBenjamin Gaignard	  each other, in program order.
1118779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
1119779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
1120779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1121779eb41cSBenjamin Gaignard	  r0p4, r0p5.
1122779eb41cSBenjamin Gaignard
11231da177e4SLinus Torvaldsendmenu
11241da177e4SLinus Torvalds
11251da177e4SLinus Torvaldsmenu "Kernel Features"
11261da177e4SLinus Torvalds
11273b55658aSDave Martinconfig HAVE_SMP
11283b55658aSDave Martin	bool
11293b55658aSDave Martin	help
11303b55658aSDave Martin	  This option should be selected by machines which have an SMP-
11313b55658aSDave Martin	  capable CPU.
11323b55658aSDave Martin
11333b55658aSDave Martin	  The only effect of this option is to make the SMP-related
11343b55658aSDave Martin	  options available to the user for configuration.
11353b55658aSDave Martin
11361da177e4SLinus Torvaldsconfig SMP
1137bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1138fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
11393b55658aSDave Martin	depends on HAVE_SMP
1140801bb21cSJonathan Austin	depends on MMU || ARM_MPU
11410361748fSArnd Bergmann	select IRQ_WORK
11421da177e4SLinus Torvalds	help
11431da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
11444a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
11454a474157SRobert Graffham	  than one CPU, say Y.
11461da177e4SLinus Torvalds
11474a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
11481da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
11494a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
11504a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
11514a474157SRobert Graffham	  will run faster if you say N here.
11521da177e4SLinus Torvalds
1153cb1aaebeSMauro Carvalho Chehab	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
11544f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
115550a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
11561da177e4SLinus Torvalds
11571da177e4SLinus Torvalds	  If you don't know what to do here, say N.
11581da177e4SLinus Torvalds
1159f00ec48fSRussell Kingconfig SMP_ON_UP
11605744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1161801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1162f00ec48fSRussell King	default y
1163f00ec48fSRussell King	help
1164f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1165f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1166f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1167f00ec48fSRussell King	  savings.
1168f00ec48fSRussell King
1169f00ec48fSRussell King	  If you don't know what to do here, say Y.
1170f00ec48fSRussell King
1171c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1172c9018aabSVincent Guittot	bool "Support cpu topology definition"
1173c9018aabSVincent Guittot	depends on SMP && CPU_V7
1174c9018aabSVincent Guittot	default y
1175c9018aabSVincent Guittot	help
1176c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1177c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1178c9018aabSVincent Guittot	  topology of an ARM System.
1179c9018aabSVincent Guittot
1180c9018aabSVincent Guittotconfig SCHED_MC
1181c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1182c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1183c9018aabSVincent Guittot	help
1184c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1185c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1186c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1187c9018aabSVincent Guittot
1188c9018aabSVincent Guittotconfig SCHED_SMT
1189c9018aabSVincent Guittot	bool "SMT scheduler support"
1190c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1191c9018aabSVincent Guittot	help
1192c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1193c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1194c9018aabSVincent Guittot	  places. If unsure say N here.
1195c9018aabSVincent Guittot
1196a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1197a8cbcd92SRussell King	bool
1198a8cbcd92SRussell King	help
11998f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1200a8cbcd92SRussell King
12018a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1202022c03a2SMarc Zyngier	bool "Architected timer support"
1203022c03a2SMarc Zyngier	depends on CPU_V7
12048a4da6e3SMark Rutland	select ARM_ARCH_TIMER
1205022c03a2SMarc Zyngier	help
1206022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1207022c03a2SMarc Zyngier
1208f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1209f32f4ce2SRussell King	bool
1210f32f4ce2SRussell King	help
1211f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1212f32f4ce2SRussell King
1213e8db288eSNicolas Pitreconfig MCPM
1214e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1215e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1216e8db288eSNicolas Pitre	help
1217e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1218e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1219e8db288eSNicolas Pitre	  systems.
1220e8db288eSNicolas Pitre
1221ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1222ebf4a5c5SHaojian Zhuang	bool
1223ebf4a5c5SHaojian Zhuang	depends on MCPM
1224ebf4a5c5SHaojian Zhuang	help
1225ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1226ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1227ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1228ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1229ebf4a5c5SHaojian Zhuang
12301c33be57SNicolas Pitreconfig BIG_LITTLE
12311c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
12321c33be57SNicolas Pitre	depends on CPU_V7 && SMP
12331c33be57SNicolas Pitre	select MCPM
12341c33be57SNicolas Pitre	help
12351c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
12361c33be57SNicolas Pitre	  system architecture.
12371c33be57SNicolas Pitre
12381c33be57SNicolas Pitreconfig BL_SWITCHER
12391c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
12406c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
124151aaf81fSRussell King	select CPU_PM
12421c33be57SNicolas Pitre	help
12431c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
12441c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
12451c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
12461c33be57SNicolas Pitre
1247b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1248b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1249b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1250b22537c6SNicolas Pitre	help
1251b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1252b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1253b22537c6SNicolas Pitre	  debugging purposes only.
1254b22537c6SNicolas Pitre
12558d5796d2SLennert Buytenhekchoice
12568d5796d2SLennert Buytenhek	prompt "Memory split"
1257006fa259SRussell King	depends on MMU
12588d5796d2SLennert Buytenhek	default VMSPLIT_3G
12598d5796d2SLennert Buytenhek	help
12608d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
12618d5796d2SLennert Buytenhek
12628d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
12638d5796d2SLennert Buytenhek	  option alone!
12648d5796d2SLennert Buytenhek
12658d5796d2SLennert Buytenhek	config VMSPLIT_3G
12668d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
126763ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1268bbeedfdaSYisheng Xie		depends on !ARM_LPAE
126963ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
12708d5796d2SLennert Buytenhek	config VMSPLIT_2G
12718d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
12728d5796d2SLennert Buytenhek	config VMSPLIT_1G
12738d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
12748d5796d2SLennert Buytenhekendchoice
12758d5796d2SLennert Buytenhek
12768d5796d2SLennert Buytenhekconfig PAGE_OFFSET
12778d5796d2SLennert Buytenhek	hex
1278006fa259SRussell King	default PHYS_OFFSET if !MMU
12798d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
12808d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
128163ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
12828d5796d2SLennert Buytenhek	default 0xC0000000
12838d5796d2SLennert Buytenhek
1284c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1285c12366baSLinus Walleij	hex
1286c12366baSLinus Walleij	depends on KASAN
1287c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1288c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1289c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1290c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1291c12366baSLinus Walleij	default 0xffffffff
1292c12366baSLinus Walleij
12931da177e4SLinus Torvaldsconfig NR_CPUS
12941da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1295*d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1296*d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
12971da177e4SLinus Torvalds	depends on SMP
12981da177e4SLinus Torvalds	default "4"
1299*d624833fSArd Biesheuvel	help
1300*d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1301*d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1302*d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1303*d624833fSArd Biesheuvel	  slots as guard regions.
13041da177e4SLinus Torvalds
1305a054a811SRussell Kingconfig HOTPLUG_CPU
130600b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
130740b31360SStephen Rothwell	depends on SMP
13081b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1309a054a811SRussell King	help
1310a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1311a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1312a054a811SRussell King
13132bdd424fSWill Deaconconfig ARM_PSCI
13142bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1315e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1316be120397SMark Rutland	select ARM_PSCI_FW
13172bdd424fSWill Deacon	help
13182bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
13192bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
13202bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
13212bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
13222bdd424fSWill Deacon	  ARM processors").
13232bdd424fSWill Deacon
13242a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
13252a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
13262a6ad871SMaxime Ripard# selected platforms.
132744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
132844986ab0SPeter De Schrijver (NVIDIA)	int
1329139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1330d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1331a3ee4feaSTao Ren		ARCH_ZYNQ || ARCH_ASPEED
1332aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1333aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1334eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
133506b851e5SOlof Johansson	default 392 if ARCH_U8500
133601bb914cSTony Prisk	default 352 if ARCH_VT8500
13377b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
13382a6ad871SMaxime Ripard	default 264 if MACH_H4700
133944986ab0SPeter De Schrijver (NVIDIA)	default 0
134044986ab0SPeter De Schrijver (NVIDIA)	help
134144986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
134244986ab0SPeter De Schrijver (NVIDIA)
134344986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
134444986ab0SPeter De Schrijver (NVIDIA)
1345c9218b16SRussell Kingconfig HZ_FIXED
1346f8065813SRussell King	int
13471164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
134847d84682SRussell King	default 0
1349c9218b16SRussell King
1350c9218b16SRussell Kingchoice
135147d84682SRussell King	depends on HZ_FIXED = 0
1352c9218b16SRussell King	prompt "Timer frequency"
1353c9218b16SRussell King
1354c9218b16SRussell Kingconfig HZ_100
1355c9218b16SRussell King	bool "100 Hz"
1356c9218b16SRussell King
1357c9218b16SRussell Kingconfig HZ_200
1358c9218b16SRussell King	bool "200 Hz"
1359c9218b16SRussell King
1360c9218b16SRussell Kingconfig HZ_250
1361c9218b16SRussell King	bool "250 Hz"
1362c9218b16SRussell King
1363c9218b16SRussell Kingconfig HZ_300
1364c9218b16SRussell King	bool "300 Hz"
1365c9218b16SRussell King
1366c9218b16SRussell Kingconfig HZ_500
1367c9218b16SRussell King	bool "500 Hz"
1368c9218b16SRussell King
1369c9218b16SRussell Kingconfig HZ_1000
1370c9218b16SRussell King	bool "1000 Hz"
1371c9218b16SRussell King
1372c9218b16SRussell Kingendchoice
1373c9218b16SRussell King
1374c9218b16SRussell Kingconfig HZ
1375c9218b16SRussell King	int
137647d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1377c9218b16SRussell King	default 100 if HZ_100
1378c9218b16SRussell King	default 200 if HZ_200
1379c9218b16SRussell King	default 250 if HZ_250
1380c9218b16SRussell King	default 300 if HZ_300
1381c9218b16SRussell King	default 500 if HZ_500
1382c9218b16SRussell King	default 1000
1383c9218b16SRussell King
1384c9218b16SRussell Kingconfig SCHED_HRTICK
1385c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1386f8065813SRussell King
138716c79651SCatalin Marinasconfig THUMB2_KERNEL
1388bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
13894477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1390bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
139189bace65SArnd Bergmann	select ARM_UNWIND
139216c79651SCatalin Marinas	help
139316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
139475fea300SNicolas Pitre	  Thumb-2 mode.
139516c79651SCatalin Marinas
139616c79651SCatalin Marinas	  If unsure, say N.
139716c79651SCatalin Marinas
139842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
139942f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
140042f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
140142f25bddSNicolas Pitre	default y
140242f25bddSNicolas Pitre	help
140342f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
140442f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
140542f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
140642f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
140742f25bddSNicolas Pitre	  functions.
140842f25bddSNicolas Pitre
140942f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
141042f25bddSNicolas Pitre	  replace the first two instructions of these library functions
141142f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
141242f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
141342f25bddSNicolas Pitre	  and less power intensive than running the original library
141442f25bddSNicolas Pitre	  code to do integer division.
141542f25bddSNicolas Pitre
1416704bdda0SNicolas Pitreconfig AEABI
1417a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1418a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1419a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1420704bdda0SNicolas Pitre	help
1421704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1422704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1423704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1424704bdda0SNicolas Pitre
1425704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1426704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1427704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1428704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1429704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1430704bdda0SNicolas Pitre
1431704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1432704bdda0SNicolas Pitre
14336c90c872SNicolas Pitreconfig OABI_COMPAT
1434a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1435d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
14366c90c872SNicolas Pitre	help
14376c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
14386c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
14396c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
14406c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
14416c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
14426c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
144391702175SKees Cook
144491702175SKees Cook	  The seccomp filter system will not be available when this is
144591702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
144691702175SKees Cook	  between calling conventions during filtering.
144791702175SKees Cook
14486c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
14496c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
14506c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
14516c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1452b02f8467SKees Cook	  at all). If in doubt say N.
14536c90c872SNicolas Pitre
1454fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
145505944d74SRussell King	bool
145605944d74SRussell King
1457fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
1458fb597f2aSGregory Fong	bool
1459fb597f2aSGregory Fong
146005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
146105944d74SRussell King	bool
1462fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
146307a2f737SRussell King
1464053a96caSNicolas Pitreconfig HIGHMEM
1465e8db89a2SRussell King	bool "High Memory Support"
1466e8db89a2SRussell King	depends on MMU
14672a15ba82SThomas Gleixner	select KMAP_LOCAL
1468053a96caSNicolas Pitre	help
1469053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1470053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1471053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1472053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1473053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1474053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1475053a96caSNicolas Pitre
1476053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1477053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1478053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1479053a96caSNicolas Pitre
1480053a96caSNicolas Pitre	  If unsure, say n.
1481053a96caSNicolas Pitre
148265cec8e3SRussell Kingconfig HIGHPTE
14839a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
148465cec8e3SRussell King	depends on HIGHMEM
14859a431bd5SRussell King	default y
1486b4d103d1SRussell King	help
1487b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1488b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1489b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1490b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1491b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
149265cec8e3SRussell King
1493a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1494a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1495a5e090acSRussell King	depends on MMU && !ARM_LPAE
14961b8873a0SJamie Iles	default y
14971b8873a0SJamie Iles	help
1498a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1499a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1500a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1501a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1502a5e090acSRussell King	  fault when dereferenced.
1503a5e090acSRussell King
1504a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1505a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1506a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1507c80d79d7SYasunori Goto
1508c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1509fa8ad788SMark Rutland	def_bool y
1510fa8ad788SMark Rutland	depends on ARM_PMU
15111b8873a0SJamie Iles
15121355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
15131355e2a6SCatalin Marinas       def_bool y
15141355e2a6SCatalin Marinas       depends on ARM_LPAE
15151355e2a6SCatalin Marinas
15168d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
15178d962507SCatalin Marinas       def_bool y
15188d962507SCatalin Marinas       depends on ARM_LPAE
15198d962507SCatalin Marinas
15204bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
15214bfab203SSteven Capper	def_bool y
15224bfab203SSteven Capper
15237d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
15247d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
15257d485f64SArd Biesheuvel	depends on MODULES
1526e7229f7dSAnders Roxell	default y
15277d485f64SArd Biesheuvel	help
15287d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
15297d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
15307d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
15317d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
15327d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
15337d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
15347d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
15357d485f64SArd Biesheuvel	  the same.
15367d485f64SArd Biesheuvel
1537e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1538e7229f7dSAnders Roxell	  configurations. If unsure, say y.
15397d485f64SArd Biesheuvel
1540c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
154136d6c928SUlrich Hecht	int "Maximum zone order"
1542898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
1543cc611137SUwe Kleine-König	default "9" if SA1111
1544c1b2d970SMagnus Damm	default "11"
1545c1b2d970SMagnus Damm	help
1546c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1547c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1548c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1549c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1550c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1551c1b2d970SMagnus Damm	  increase this value.
1552c1b2d970SMagnus Damm
1553c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1554c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1555c1b2d970SMagnus Damm
15561da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
15573e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1558e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
15591da177e4SLinus Torvalds	help
15601da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
15611da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
15621da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
15631da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
15641da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
15651da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
15661da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
15671da177e4SLinus Torvalds
156839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
156938ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
157038ef2ad5SLinus Walleij	depends on MMU
157139ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
157239ec58f3SLennert Buytenhek	help
157339ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
157439ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
157539ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
157639ec58f3SLennert Buytenhek
157739ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
157839ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
157939ec58f3SLennert Buytenhek	  such copy operations with large buffers.
158039ec58f3SLennert Buytenhek
158139ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
158239ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
158339ec58f3SLennert Buytenhek
158402c2433bSStefano Stabelliniconfig PARAVIRT
158502c2433bSStefano Stabellini	bool "Enable paravirtualization code"
158602c2433bSStefano Stabellini	help
158702c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
158802c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
158902c2433bSStefano Stabellini	  over full virtualization.
159002c2433bSStefano Stabellini
159102c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
159202c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
159302c2433bSStefano Stabellini	select PARAVIRT
159402c2433bSStefano Stabellini	help
159502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
159602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
159702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
159802c2433bSStefano Stabellini	  that, there can be a small performance impact.
159902c2433bSStefano Stabellini
160002c2433bSStefano Stabellini	  If in doubt, say N here.
160102c2433bSStefano Stabellini
1602eff8d644SStefano Stabelliniconfig XEN_DOM0
1603eff8d644SStefano Stabellini	def_bool y
1604eff8d644SStefano Stabellini	depends on XEN
1605eff8d644SStefano Stabellini
1606eff8d644SStefano Stabelliniconfig XEN
1607c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
160885323a99SIan Campbell	depends on ARM && AEABI && OF
1609f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
161085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
16117693deccSUwe Kleine-König	depends on MMU
161251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
161317b7ab80SStefano Stabellini	select ARM_PSCI
1614f21254cdSChristoph Hellwig	select SWIOTLB
161583862ccfSStefano Stabellini	select SWIOTLB_XEN
161602c2433bSStefano Stabellini	select PARAVIRT
1617eff8d644SStefano Stabellini	help
1618eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1619eff8d644SStefano Stabellini
1620189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1621189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1622189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1623189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1624189af465SArd Biesheuvel	default y
1625189af465SArd Biesheuvel	help
1626189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1627189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1628189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1629189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1630189af465SArd Biesheuvel	  the entire duration that the system is up.
1631189af465SArd Biesheuvel
1632189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1633189af465SArd Biesheuvel	  different canary value for each task.
1634189af465SArd Biesheuvel
16351da177e4SLinus Torvaldsendmenu
16361da177e4SLinus Torvalds
16371da177e4SLinus Torvaldsmenu "Boot options"
16381da177e4SLinus Torvalds
16399eb8f674SGrant Likelyconfig USE_OF
16409eb8f674SGrant Likely	bool "Flattened Device Tree support"
1641b1b3f49cSRussell King	select IRQ_DOMAIN
16429eb8f674SGrant Likely	select OF
16439eb8f674SGrant Likely	help
16449eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
16459eb8f674SGrant Likely
1646bd51e2f5SNicolas Pitreconfig ATAGS
1647bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1648bd51e2f5SNicolas Pitre	default y
1649bd51e2f5SNicolas Pitre	help
1650bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1651bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1652bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1653bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1654bd51e2f5SNicolas Pitre	  leave this to y.
1655bd51e2f5SNicolas Pitre
1656bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1657bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1658bd51e2f5SNicolas Pitre	depends on ATAGS
1659bd51e2f5SNicolas Pitre	help
1660bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1661bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1662bd51e2f5SNicolas Pitre
16631da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
16641da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
16651da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
16661da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
166739c3e304SChris Packham	default 0x0
16681da177e4SLinus Torvalds	help
16691da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
16701da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
16711da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
16721da177e4SLinus Torvalds	  value in their defconfig file.
16731da177e4SLinus Torvalds
16741da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16751da177e4SLinus Torvalds
16761da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
16771da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
167839c3e304SChris Packham	default 0x0
16791da177e4SLinus Torvalds	help
1680f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1681f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1682f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1683f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1684f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1685f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
16861da177e4SLinus Torvalds
16871da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
16881da177e4SLinus Torvalds
16891da177e4SLinus Torvaldsconfig ZBOOT_ROM
16901da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
16911da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
169210968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
16931da177e4SLinus Torvalds	help
16941da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
16951da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
16961da177e4SLinus Torvalds
1697e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1698e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
169910968131SRussell King	depends on OF
1700e2a6a3aaSJohn Bonesio	help
1701e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1702e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1703e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1704e2a6a3aaSJohn Bonesio
1705e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1706e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1707e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1708e2a6a3aaSJohn Bonesio
1709e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1710e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1711e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1712e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1713e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1714e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1715e2a6a3aaSJohn Bonesio	  to this option.
1716e2a6a3aaSJohn Bonesio
1717b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1718b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1719b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1720b90b9a38SNicolas Pitre	help
1721b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1722b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1723b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1724b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1725b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1726b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1727b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1728b90b9a38SNicolas Pitre
1729d0f34a11SGenoud Richardchoice
1730d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1731d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1732d0f34a11SGenoud Richard
1733d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1734d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1735d0f34a11SGenoud Richard	help
1736d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1737d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1738d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1739d0f34a11SGenoud Richard
1740d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1741d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1742d0f34a11SGenoud Richard	help
1743d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1744d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1745d0f34a11SGenoud Richard
1746d0f34a11SGenoud Richardendchoice
1747d0f34a11SGenoud Richard
17481da177e4SLinus Torvaldsconfig CMDLINE
17491da177e4SLinus Torvalds	string "Default kernel command string"
17501da177e4SLinus Torvalds	default ""
17511da177e4SLinus Torvalds	help
17523e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
17531da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
17541da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
17551da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
17561da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
17571da177e4SLinus Torvalds
17584394c124SVictor Boiviechoice
17594394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
17604394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1761bd51e2f5SNicolas Pitre	depends on ATAGS
17624394c124SVictor Boivie
17634394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
17644394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
17654394c124SVictor Boivie	help
17664394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
17674394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
17684394c124SVictor Boivie	  string provided in CMDLINE will be used.
17694394c124SVictor Boivie
17704394c124SVictor Boivieconfig CMDLINE_EXTEND
17714394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
17724394c124SVictor Boivie	help
17734394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
17744394c124SVictor Boivie	  appended to the default kernel command string.
17754394c124SVictor Boivie
177692d2040dSAlexander Hollerconfig CMDLINE_FORCE
177792d2040dSAlexander Holler	bool "Always use the default kernel command string"
177892d2040dSAlexander Holler	help
177992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
178092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
178192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
178292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
17834394c124SVictor Boivieendchoice
178492d2040dSAlexander Holler
17851da177e4SLinus Torvaldsconfig XIP_KERNEL
17861da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
178710968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
17881da177e4SLinus Torvalds	help
17891da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
17901da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
17911da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
17921da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
17931da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
17941da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
17951da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
17961da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
17971da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
17981da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
17991da177e4SLinus Torvalds
18001da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
18011da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
18021da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
18031da177e4SLinus Torvalds
18041da177e4SLinus Torvalds	  If unsure, say N.
18051da177e4SLinus Torvalds
18061da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
18071da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
18081da177e4SLinus Torvalds	depends on XIP_KERNEL
18091da177e4SLinus Torvalds	default "0x00080000"
18101da177e4SLinus Torvalds	help
18111da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
18121da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
18131da177e4SLinus Torvalds	  own flash usage.
18141da177e4SLinus Torvalds
1815ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1816ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1817ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1818ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1819ca8b5d97SNicolas Pitre	help
1820ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1821ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1822ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1823ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1824ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1825ca8b5d97SNicolas Pitre
1826c587e4a6SRichard Purdieconfig KEXEC
1827c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
182819ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
182976950f71SVincenzo Frascino	depends on MMU
18302965faa5SDave Young	select KEXEC_CORE
1831c587e4a6SRichard Purdie	help
1832c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1833c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
183401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1835c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1836c587e4a6SRichard Purdie
1837c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1838c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1839bf220695SGeert Uytterhoeven	  initially work for you.
1840c587e4a6SRichard Purdie
18414cd9d6f7SRichard Purdieconfig ATAGS_PROC
18424cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1843bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1844b98d7291SUli Luckas	default y
18454cd9d6f7SRichard Purdie	help
18464cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
18474cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
18484cd9d6f7SRichard Purdie
1849cb5d39b3SMika Westerbergconfig CRASH_DUMP
1850cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1851cb5d39b3SMika Westerberg	help
1852cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1853cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1854cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1855cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1856cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1857cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1858cb5d39b3SMika Westerberg
1859330d4810SMauro Carvalho Chehab	  For more details see Documentation/admin-guide/kdump/kdump.rst
1860cb5d39b3SMika Westerberg
1861e69edc79SEric Miaoconfig AUTO_ZRELADDR
1862e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1863e69edc79SEric Miao	help
1864e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1865e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
18660673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
18670673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
18680673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
18690673cb38SGeert Uytterhoeven	  start of memory.
1870e69edc79SEric Miao
187181a0bc39SRoy Franzconfig EFI_STUB
187281a0bc39SRoy Franz	bool
187381a0bc39SRoy Franz
187481a0bc39SRoy Franzconfig EFI
187581a0bc39SRoy Franz	bool "UEFI runtime support"
187681a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
187781a0bc39SRoy Franz	select UCS2_STRING
187881a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
187981a0bc39SRoy Franz	select EFI_STUB
18802e0eb483SAtish Patra	select EFI_GENERIC_STUB
188181a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1882a7f7f624SMasahiro Yamada	help
188381a0bc39SRoy Franz	  This option provides support for runtime services provided
188481a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
188581a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
188681a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
188781a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
188881a0bc39SRoy Franz	  UEFI firmware.
188981a0bc39SRoy Franz
1890bb817befSArd Biesheuvelconfig DMI
1891bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1892bb817befSArd Biesheuvel	depends on EFI
1893bb817befSArd Biesheuvel	default y
1894bb817befSArd Biesheuvel	help
1895bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1896bb817befSArd Biesheuvel
1897bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1898bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1899bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1900bb817befSArd Biesheuvel
1901bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1902bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1903bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1904bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1905bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1906bb817befSArd Biesheuvel
19071da177e4SLinus Torvaldsendmenu
19081da177e4SLinus Torvalds
1909ac9d7efcSRussell Kingmenu "CPU Power Management"
19101da177e4SLinus Torvalds
19111da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19121da177e4SLinus Torvalds
1913ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1914ac9d7efcSRussell King
1915ac9d7efcSRussell Kingendmenu
1916ac9d7efcSRussell King
19171da177e4SLinus Torvaldsmenu "Floating point emulation"
19181da177e4SLinus Torvalds
19191da177e4SLinus Torvaldscomment "At least one emulation must be selected"
19201da177e4SLinus Torvalds
19211da177e4SLinus Torvaldsconfig FPE_NWFPE
19221da177e4SLinus Torvalds	bool "NWFPE math emulation"
1923593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1924a7f7f624SMasahiro Yamada	help
19251da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
19261da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
19271da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
19281da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
19291da177e4SLinus Torvalds
19301da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
19311da177e4SLinus Torvalds	  early in the bootup.
19321da177e4SLinus Torvalds
19331da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
19341da177e4SLinus Torvalds	bool "Support extended precision"
1935bedf142bSLennert Buytenhek	depends on FPE_NWFPE
19361da177e4SLinus Torvalds	help
19371da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
19381da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
19391da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
19401da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
19411da177e4SLinus Torvalds	  floating point emulator without any good reason.
19421da177e4SLinus Torvalds
19431da177e4SLinus Torvalds	  You almost surely want to say N here.
19441da177e4SLinus Torvalds
19451da177e4SLinus Torvaldsconfig FPE_FASTFPE
19461da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1947d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1948a7f7f624SMasahiro Yamada	help
19491da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
19501da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
19511da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
19521da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
19531da177e4SLinus Torvalds
19541da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
19551da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
19561da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
19571da177e4SLinus Torvalds	  choose NWFPE.
19581da177e4SLinus Torvalds
19591da177e4SLinus Torvaldsconfig VFP
19601da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1961e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
19621da177e4SLinus Torvalds	help
19631da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
19641da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
19651da177e4SLinus Torvalds
1966dc7a12bdSMauro Carvalho Chehab	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
19671da177e4SLinus Torvalds	  release notes and additional status information.
19681da177e4SLinus Torvalds
19691da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
19701da177e4SLinus Torvalds
197125ebee02SCatalin Marinasconfig VFPv3
197225ebee02SCatalin Marinas	bool
197325ebee02SCatalin Marinas	depends on VFP
197425ebee02SCatalin Marinas	default y if CPU_V7
197525ebee02SCatalin Marinas
1976b5872db4SCatalin Marinasconfig NEON
1977b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1978b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1979b5872db4SCatalin Marinas	help
1980b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1981b5872db4SCatalin Marinas	  Extension.
1982b5872db4SCatalin Marinas
198373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
198473c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1985c4a30c3bSRussell King	depends on NEON && AEABI
198673c132c1SArd Biesheuvel	help
198773c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
198873c132c1SArd Biesheuvel
19891da177e4SLinus Torvaldsendmenu
19901da177e4SLinus Torvalds
19911da177e4SLinus Torvaldsmenu "Power management options"
19921da177e4SLinus Torvalds
1993eceab4acSRussell Kingsource "kernel/power/Kconfig"
19941da177e4SLinus Torvalds
1995f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
199619a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1997f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1998f4cb5700SJohannes Berg	def_bool y
1999f4cb5700SJohannes Berg
200015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
20018b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
20021b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
200315e0d9e3SArnd Bergmann
2004603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2005603fb42aSSebastian Capella	bool
2006603fb42aSSebastian Capella	depends on MMU
2007603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2008603fb42aSSebastian Capella
20091da177e4SLinus Torvaldsendmenu
20101da177e4SLinus Torvalds
2011916f743dSKumar Galasource "drivers/firmware/Kconfig"
2012916f743dSKumar Gala
2013652ccae5SArd Biesheuvelif CRYPTO
2014652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2015652ccae5SArd Biesheuvelendif
20162cbd1cc3SStefan Agner
20172cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
2018