1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 8419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 92b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 10ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 11d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1275851720SDmitry Vyukov select ARCH_HAS_KCOV 13e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 140ebeea8cSDaniel Borkmann select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 153010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 16ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1875851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 19ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 21936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB 22936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB 23dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 243d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 25171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 269aaf9bb7SDaniel Thompson select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K 27957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 285e545df3SMike Rapoport select ARCH_KEEP_MEMBLOCK 29d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 307c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 32ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 334badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 34855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE 35017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 360cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 37dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 38dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 39b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 4059612b24SNathan Chancellor select ARCH_WANT_LD_ORPHAN_WARN 41bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 4210916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 43171b3f0dSRussell King select CLONE_BACKWARDS 44f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 45dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 46ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 472f9237d4SChristoph Hellwig select DMA_OPS 48f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 49b01aec9bSBorislav Petkov select EDAC_SUPPORT 50b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 5136d0fd21SLaura Abbott select GENERIC_ALLOCATOR 522ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 53f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 54b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 5556afcd3dSMarc Zyngier select GENERIC_IRQ_IPI if SMP 56ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 572937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 58171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 59b1b3f49cSRussell King select GENERIC_IRQ_PROBE 60b1b3f49cSRussell King select GENERIC_IRQ_SHOW 617c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 62914ee966SPalmer Dabbelt select GENERIC_LIB_DEVMEM_IS_ALLOWED 63b1b3f49cSRussell King select GENERIC_PCI_IOMAP 6438ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 65b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 66b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 67b1b3f49cSRussell King select GENERIC_STRNLEN_USER 68a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 69b1b3f49cSRussell King select HARDIRQS_SW_RESEND 70f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 710b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 72437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 73437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 7442101571SLinus Walleij select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL 75e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 764f5b0c17SMike Rapoport select HAVE_ARCH_PFN_VALID 77282a181bSYiFei Zhu select HAVE_ARCH_SECCOMP 78f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 7908626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 800693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 81e8003bf6SAnshuman Khandual select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE 82b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 8339c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 84171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 85b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 86bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 87b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 88f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 89620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 90dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 915f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 9267a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 93f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 9450362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 953511af0aSNick Desaulniers select HAVE_FUNCTION_TRACER if !XIP_KERNEL 966b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 97f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 98b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 9987c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 100b1b3f49cSRussell King select HAVE_KERNEL_GZIP 101f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 102b1b3f49cSRussell King select HAVE_KERNEL_LZMA 103b1b3f49cSRussell King select HAVE_KERNEL_LZO 104b1b3f49cSRussell King select HAVE_KERNEL_XZ 105cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 106f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 1077d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 10842a0bb3fSPetr Mladek select HAVE_NMI 1090dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1107ada189fSJamie Iles select HAVE_PERF_EVENTS 11149863894SWill Deacon select HAVE_PERF_REGS 11249863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 113ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 114e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1159800b9dcSMathieu Desnoyers select HAVE_RSEQ 116d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 117b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 118af1839ebSCatalin Marinas select HAVE_UID16 11931c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 120da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 121171b3f0dSRussell King select MODULES_USE_ELF_REL 122f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 123aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 124171b3f0dSRussell King select OLD_SIGACTION 125171b3f0dSRussell King select OLD_SIGSUSPEND3 12620f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 127b1b3f49cSRussell King select PERF_USE_VMALLOC 128b1b3f49cSRussell King select RTC_LIB 1295e6e9852SChristoph Hellwig select SET_FS 130b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 131171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 132171b3f0dSRussell King # according to that. Thanks. 1331da177e4SLinus Torvalds help 1341da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 135f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1361da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1371da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1381da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1391da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1401da177e4SLinus Torvalds 14174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 14274facffeSRussell King bool 14374facffeSRussell King 1444ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1454ce63fcdSMarek Szyprowski bool 146b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 147b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1484ce63fcdSMarek Szyprowski 14960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 15060460abfSSeung-Woo Kim 15160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 15260460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 15360460abfSSeung-Woo Kim range 4 9 15460460abfSSeung-Woo Kim default 8 15560460abfSSeung-Woo Kim help 15660460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 15760460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 15860460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 15960460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 16060460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 16160460abfSSeung-Woo Kim virtual space with just a few allocations. 16260460abfSSeung-Woo Kim 16360460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 16460460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 16560460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 16660460abfSSeung-Woo Kim by the PAGE_SIZE. 16760460abfSSeung-Woo Kim 16860460abfSSeung-Woo Kimendif 16960460abfSSeung-Woo Kim 17075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 17175e7153aSRalf Baechle bool 17275e7153aSRalf Baechle 173bc581770SLinus Walleijconfig HAVE_TCM 174bc581770SLinus Walleij bool 175bc581770SLinus Walleij select GENERIC_ALLOCATOR 176bc581770SLinus Walleij 177e119bfffSRussell Kingconfig HAVE_PROC_CPU 178e119bfffSRussell King bool 179e119bfffSRussell King 180ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1815ea81769SAl Viro bool 1825ea81769SAl Viro 1831da177e4SLinus Torvaldsconfig SBUS 1841da177e4SLinus Torvalds bool 1851da177e4SLinus Torvalds 186f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 187f16fb1ecSRussell King bool 188f16fb1ecSRussell King default y 189f16fb1ecSRussell King 190f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 191f16fb1ecSRussell King bool 192f16fb1ecSRussell King default y 193f16fb1ecSRussell King 1947ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1957ad1bcb2SRussell King bool 196cb1293e2SArnd Bergmann default !CPU_V7M 1977ad1bcb2SRussell King 198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 199f0d1b0b3SDavid Howells bool 200f0d1b0b3SDavid Howells 201f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 202f0d1b0b3SDavid Howells bool 203f0d1b0b3SDavid Howells 2044a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2054a1b5733SEduardo Valentin bool 2064a1b5733SEduardo Valentin 207a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 208a5f4c561SStefan Agner def_bool y if MMU 209a5f4c561SStefan Agner 210b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 211b89c3b16SAkinobu Mita bool 212b89c3b16SAkinobu Mita default y 213b89c3b16SAkinobu Mita 2141da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2151da177e4SLinus Torvalds bool 2161da177e4SLinus Torvalds default y 2171da177e4SLinus Torvalds 218a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 219a08b6b79Sviro@ZenIV.linux.org.uk bool 220a08b6b79Sviro@ZenIV.linux.org.uk 2215ac6da66SChristoph Lameterconfig ZONE_DMA 2225ac6da66SChristoph Lameter bool 2235ac6da66SChristoph Lameter 224c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 225c7edc9e3SDavid A. Long def_bool y 226c7edc9e3SDavid A. Long 22758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22858af4a24SRob Herring bool 22958af4a24SRob Herring 2301da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2311da177e4SLinus Torvalds bool 2321da177e4SLinus Torvalds 2331da177e4SLinus Torvaldsconfig FIQ 2341da177e4SLinus Torvalds bool 2351da177e4SLinus Torvalds 23613a5045dSRob Herringconfig NEED_RET_TO_USER 23713a5045dSRob Herring bool 23813a5045dSRob Herring 239034d2f5aSAl Viroconfig ARCH_MTD_XIP 240034d2f5aSAl Viro bool 241034d2f5aSAl Viro 242dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 243c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 244c1becedcSRussell King default y 245b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 246dc21af99SRussell King help 247111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 248111e9a5cSRussell King boot and module load time according to the position of the 249111e9a5cSRussell King kernel in system memory. 250dc21af99SRussell King 251111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 2529443076eSArd Biesheuvel of physical memory is at a 2 MiB boundary. 253dc21af99SRussell King 254c1becedcSRussell King Only disable this option if you know that you do not require 255c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 256c1becedcSRussell King you need to shrink the kernel to the minimal size. 257c1becedcSRussell King 258c334bc15SRob Herringconfig NEED_MACH_IO_H 259c334bc15SRob Herring bool 260c334bc15SRob Herring help 261c334bc15SRob Herring Select this when mach/io.h is required to provide special 262c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 263c334bc15SRob Herring be avoided when possible. 264c334bc15SRob Herring 2650cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2661b9f95f8SNicolas Pitre bool 267111e9a5cSRussell King help 2680cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2690cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2700cdc8b92SNicolas Pitre be avoided when possible. 2711b9f95f8SNicolas Pitre 2721b9f95f8SNicolas Pitreconfig PHYS_OFFSET 273974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 274c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 275974c0724SNicolas Pitre default DRAM_BASE if !MMU 2763e3f354bSArnd Bergmann default 0x00000000 if ARCH_FOOTBRIDGE 277c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 278c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 279b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2801b9f95f8SNicolas Pitre help 2811b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2821b9f95f8SNicolas Pitre location of main memory in your system. 283cada3c08SRussell King 28487e040b6SSimon Glassconfig GENERIC_BUG 28587e040b6SSimon Glass def_bool y 28687e040b6SSimon Glass depends on BUG 28787e040b6SSimon Glass 2881bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2891bcad26eSKirill A. Shutemov int 2901bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2911bcad26eSKirill A. Shutemov default 2 2921bcad26eSKirill A. Shutemov 2931da177e4SLinus Torvaldsmenu "System Type" 2941da177e4SLinus Torvalds 2953c427975SHyok S. Choiconfig MMU 2963c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2973c427975SHyok S. Choi default y 2983c427975SHyok S. Choi help 2993c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3003c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3013c427975SHyok S. Choi 302e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 303e0c25d95SDaniel Cashman default 8 304e0c25d95SDaniel Cashman 305e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 306e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 307e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 308e0c25d95SDaniel Cashman default 16 309e0c25d95SDaniel Cashman 310ccf50e23SRussell King# 311ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 312ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 313ccf50e23SRussell King# 3141da177e4SLinus Torvaldschoice 3151da177e4SLinus Torvalds prompt "ARM system type" 31670722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3171420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3181da177e4SLinus Torvalds 319387798b3SRob Herringconfig ARCH_MULTIPLATFORM 320387798b3SRob Herring bool "Allow multiple platforms to be selected" 321b1b3f49cSRussell King depends on MMU 322fb597f2aSGregory Fong select ARCH_FLATMEM_ENABLE 323fb597f2aSGregory Fong select ARCH_SPARSEMEM_ENABLE 324fb597f2aSGregory Fong select ARCH_SELECT_MEMORY_MODEL 32542dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 326387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 327387798b3SRob Herring select AUTO_ZRELADDR 328bb0eb050SDaniel Lezcano select TIMER_OF 32966314223SDinh Nguyen select COMMON_CLK 3304c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 331eb01d42aSChristoph Hellwig select HAVE_PCI 3322eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 33366314223SDinh Nguyen select SPARSE_IRQ 33466314223SDinh Nguyen select USE_OF 33566314223SDinh Nguyen 3369c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3379c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3389c77bc43SStefan Agner depends on !MMU 3399c77bc43SStefan Agner select ARM_NVIC 340499f1640SStefan Agner select AUTO_ZRELADDR 341bb0eb050SDaniel Lezcano select TIMER_OF 3429c77bc43SStefan Agner select COMMON_CLK 3439c77bc43SStefan Agner select CPU_V7M 3449c77bc43SStefan Agner select NO_IOPORT_MAP 3459c77bc43SStefan Agner select SPARSE_IRQ 3469c77bc43SStefan Agner select USE_OF 3479c77bc43SStefan Agner 348e7736d47SLennert Buytenhekconfig ARCH_EP93XX 349e7736d47SLennert Buytenhek bool "EP93xx-based" 35080320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 351e7736d47SLennert Buytenhek select ARM_AMBA 352cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 353e7736d47SLennert Buytenhek select ARM_VIC 3543e895f4cSMarc Zyngier select GENERIC_IRQ_MULTI_HANDLER 355b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3566d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 357000bc178SLinus Walleij select CLKSRC_MMIO 358b1b3f49cSRussell King select CPU_ARM920T 3595c34a4e8SLinus Walleij select GPIOLIB 360bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 361e7736d47SLennert Buytenhek help 362e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 363e7736d47SLennert Buytenhek 3641da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3651da177e4SLinus Torvalds bool "FootBridge" 366c750815eSRussell King select CPU_SA110 3671da177e4SLinus Torvalds select FOOTBRIDGE 368d0ee9f40SArnd Bergmann select HAVE_IDE 3698ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3700cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 371f999b8bdSMartin Michlmayr help 372f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 373f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3741da177e4SLinus Torvalds 3753f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3763f7e5815SLennert Buytenhek bool "IOP32x-based" 377a4f7e763SRussell King depends on MMU 378c750815eSRussell King select CPU_XSCALE 379e9004f50SLinus Walleij select GPIO_IOP 3805c34a4e8SLinus Walleij select GPIOLIB 38113a5045dSRob Herring select NEED_RET_TO_USER 382eb01d42aSChristoph Hellwig select FORCE_PCI 383b1b3f49cSRussell King select PLAT_IOP 384f999b8bdSMartin Michlmayr help 3853f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 3863f7e5815SLennert Buytenhek processors. 3873f7e5815SLennert Buytenhek 3883b938be6SRussell Kingconfig ARCH_IXP4XX 3893b938be6SRussell King bool "IXP4xx-based" 390a4f7e763SRussell King depends on MMU 39158af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 39251aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 393c750815eSRussell King select CPU_XSCALE 394b1b3f49cSRussell King select DMABOUNCE if PCI 39598ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 39655ec465eSLinus Walleij select GPIO_IXP4XX 3975c34a4e8SLinus Walleij select GPIOLIB 398eb01d42aSChristoph Hellwig select HAVE_PCI 39955ec465eSLinus Walleij select IXP4XX_IRQ 40065af6667SLinus Walleij select IXP4XX_TIMER 401*d5d9f7acSLinus Walleij # With the new PCI driver this is not needed 402*d5d9f7acSLinus Walleij select NEED_MACH_IO_H if PCI_IXP4XX_LEGACY 4039296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 404171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 405c4713074SLennert Buytenhek help 4063b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 407c4713074SLennert Buytenhek 408edabd38eSSaeed Bisharaconfig ARCH_DOVE 409edabd38eSSaeed Bishara bool "Marvell Dove" 410756b2531SSebastian Hesselbarth select CPU_PJ4 4114c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4125c34a4e8SLinus Walleij select GPIOLIB 413eb01d42aSChristoph Hellwig select HAVE_PCI 414171b3f0dSRussell King select MVEBU_MBUS 4159139acd1SSebastian Hesselbarth select PINCTRL 4169139acd1SSebastian Hesselbarth select PINCTRL_DOVE 417abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4185cdbe5d2SArnd Bergmann select SPARSE_IRQ 419c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 420edabd38eSSaeed Bishara help 421edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 422edabd38eSSaeed Bishara 4231da177e4SLinus Torvaldsconfig ARCH_PXA 4242c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 425a4f7e763SRussell King depends on MMU 426b1b3f49cSRussell King select ARCH_MTD_XIP 427b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 428b1b3f49cSRussell King select AUTO_ZRELADDR 429a1c0a6adSRobert Jarzmik select COMMON_CLK 430389d9b58SDaniel Lezcano select CLKSRC_PXA 431234b6cedSRussell King select CLKSRC_MMIO 432bb0eb050SDaniel Lezcano select TIMER_OF 4332f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 4344c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 435157d2644SHaojian Zhuang select GPIO_PXA 4365c34a4e8SLinus Walleij select GPIOLIB 437b1b3f49cSRussell King select HAVE_IDE 438d6cf30caSRobert Jarzmik select IRQ_DOMAIN 439bd5ce433SEric Miao select PLAT_PXA 4406ac6b817SHaojian Zhuang select SPARSE_IRQ 441f999b8bdSMartin Michlmayr help 4422c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4431da177e4SLinus Torvalds 4441da177e4SLinus Torvaldsconfig ARCH_RPC 4451da177e4SLinus Torvalds bool "RiscPC" 446868e87ccSRussell King depends on MMU 4471da177e4SLinus Torvalds select ARCH_ACORN 448a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 44907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4500b40deeeSRussell King select ARM_HAS_SG_CHAIN 451fa04e209SArnd Bergmann select CPU_SA110 452b1b3f49cSRussell King select FIQ 453d0ee9f40SArnd Bergmann select HAVE_IDE 454b1b3f49cSRussell King select HAVE_PATA_PLATFORM 455b1b3f49cSRussell King select ISA_DMA_API 4566239da29SArnd Bergmann select LEGACY_TIMER_TICK 457c334bc15SRob Herring select NEED_MACH_IO_H 4580cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 459ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4601da177e4SLinus Torvalds help 4611da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4621da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvaldsconfig ARCH_SA1100 4651da177e4SLinus Torvalds bool "SA1100-based" 466b1b3f49cSRussell King select ARCH_MTD_XIP 467b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 468b1b3f49cSRussell King select CLKSRC_MMIO 469389d9b58SDaniel Lezcano select CLKSRC_PXA 470bb0eb050SDaniel Lezcano select TIMER_OF if OF 471d6c82046SRussell King select COMMON_CLK 472b1b3f49cSRussell King select CPU_FREQ 473b1b3f49cSRussell King select CPU_SA1100 4744c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4755c34a4e8SLinus Walleij select GPIOLIB 476d0ee9f40SArnd Bergmann select HAVE_IDE 4771eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 478b1b3f49cSRussell King select ISA 4790cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 480375dec92SRussell King select SPARSE_IRQ 481f999b8bdSMartin Michlmayr help 482f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4831da177e4SLinus Torvalds 484b130d5c2SKukjin Kimconfig ARCH_S3C24XX 485b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 486335cce74SArnd Bergmann select ATAGS 4874280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 488880cf071STomasz Figa select GPIO_SAMSUNG 4895c34a4e8SLinus Walleij select GPIOLIB 4904c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 49120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 492b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 493c334bc15SRob Herring select NEED_MACH_IO_H 494f6d7cde8SKrzysztof Kozlowski select S3C2410_WATCHDOG 495cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 496ea04d6b4SMasahiro Yamada select USE_OF 497f6d7cde8SKrzysztof Kozlowski select WATCHDOG 4981da177e4SLinus Torvalds help 499b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 500b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 501b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 502b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 50363b1f51bSBen Dooks 504a0694861STony Lindgrenconfig ARCH_OMAP1 505a0694861STony Lindgren bool "TI OMAP1" 50600a36698SArnd Bergmann depends on MMU 507a0694861STony Lindgren select ARCH_OMAP 508e9a91de7STony Prisk select CLKDEV_LOOKUP 509cee37e50Sviresh kumar select CLKSRC_MMIO 510a0694861STony Lindgren select GENERIC_IRQ_CHIP 5114c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5125c34a4e8SLinus Walleij select GPIOLIB 513a0694861STony Lindgren select HAVE_IDE 514bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 515a0694861STony Lindgren select IRQ_DOMAIN 516a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 517a0694861STony Lindgren select NEED_MACH_MEMORY_H 518685e2d08STony Lindgren select SPARSE_IRQ 51921f47fbcSAlexey Charkov help 520a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 52102c981c0SBinghua Duan 5221da177e4SLinus Torvaldsendchoice 5231da177e4SLinus Torvalds 524387798b3SRob Herringmenu "Multiple platform selection" 525387798b3SRob Herring depends on ARCH_MULTIPLATFORM 526387798b3SRob Herring 527387798b3SRob Herringcomment "CPU Core family selection" 528387798b3SRob Herring 529f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 530f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 531f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 532f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 533f8afae40SArnd Bergmann select CPU_FA526 534f8afae40SArnd Bergmann 535387798b3SRob Herringconfig ARCH_MULTI_V4T 536387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 537387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 538b1b3f49cSRussell King select ARCH_MULTI_V4_V5 53924e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 54024e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 54124e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 542387798b3SRob Herring 543387798b3SRob Herringconfig ARCH_MULTI_V5 544387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 545387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 546b1b3f49cSRussell King select ARCH_MULTI_V4_V5 54712567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 54824e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 54924e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 550387798b3SRob Herring 551387798b3SRob Herringconfig ARCH_MULTI_V4_V5 552387798b3SRob Herring bool 553387798b3SRob Herring 554387798b3SRob Herringconfig ARCH_MULTI_V6 5558dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 556387798b3SRob Herring select ARCH_MULTI_V6_V7 55742f4754aSRob Herring select CPU_V6K 558387798b3SRob Herring 559387798b3SRob Herringconfig ARCH_MULTI_V7 5608dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 561387798b3SRob Herring default y 562387798b3SRob Herring select ARCH_MULTI_V6_V7 563b1b3f49cSRussell King select CPU_V7 56490bc8ac7SRob Herring select HAVE_SMP 565387798b3SRob Herring 566387798b3SRob Herringconfig ARCH_MULTI_V6_V7 567387798b3SRob Herring bool 5689352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 569387798b3SRob Herring 570387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 571387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 572387798b3SRob Herring select ARCH_MULTI_V5 573387798b3SRob Herring 574387798b3SRob Herringendmenu 575387798b3SRob Herring 57605e2a3deSRob Herringconfig ARCH_VIRT 577e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 578e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5794b8b5f25SRob Herring select ARM_AMBA 58005e2a3deSRob Herring select ARM_GIC 5813ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 5820b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 583bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 58405e2a3deSRob Herring select ARM_PSCI 5854b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 5868e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 58705e2a3deSRob Herring 588ccf50e23SRussell King# 589ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 590ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 591ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 592ccf50e23SRussell King# 5936bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 5946bb8536cSAndreas Färber 595445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 596445d9b30STsahee Zidenberg 597590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 598590b460cSLars Persson 599d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 600d9bfc86dSOleksij Rempel 601a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 602a66c51f9SAlexandre Belloni 60395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 60495b8f20fSRussell King 6051d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 6061d22924eSAnders Berg 6078ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 6088ac49e04SChristian Daudt 6091c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 6101c37fa10SSebastian Hesselbarth 6111da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6121da177e4SLinus Torvalds 613d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 614d94f944eSAnton Vorontsov 61595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 61695b8f20fSRussell King 617df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 618df8d742eSBaruch Siach 61995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 62095b8f20fSRussell King 621e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 622e7736d47SLennert Buytenhek 623a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 624a66c51f9SAlexandre Belloni 6251da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6261da177e4SLinus Torvalds 62759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 62859d3a193SPaulius Zaleckas 629387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 630387798b3SRob Herring 631389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 632389ee0c2SHaojian Zhuang 633a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 634a66c51f9SAlexandre Belloni 6351da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6361da177e4SLinus Torvalds 6373f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6383f7e5815SLennert Buytenhek 6391da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6401da177e4SLinus Torvalds 641828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 642828989adSSantosh Shilimkar 64375bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 64495b8f20fSRussell King 645a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 646a66c51f9SAlexandre Belloni 6473b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6483b8f5030SCarlo Caione 6499fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6509fb29c73SSugaya Taichi 651a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 652a66c51f9SAlexandre Belloni 65317723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 65417723fd3SJonas Jensen 655312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig" 656312b62b6SDaniel Palmer 657794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 658794d15b2SStanislav Samsonov 659a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 660f682a218SMatthias Brugger 6611d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6621d3f33d5SShawn Guo 66395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 66495b8f20fSRussell King 6657bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6667bffa14cSBrendan Higgins 6679851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6689851ca57SDaniel Tang 669d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 670d48af15eSTony Lindgren 671d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6721da177e4SLinus Torvalds 6731dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6741dbae815STony Lindgren 6759dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 676585cf175STzachi Perelstein 677a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 678a66c51f9SAlexandre Belloni 67995b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 68095b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 6811da177e4SLinus Torvalds 6828fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 6838fc1b0f8SKumar Gala 68478e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 68578e3dbc1SAndreas Färber 68686aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig" 68786aeee4dSAndreas Färber 68895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 68995b8f20fSRussell King 690d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 691d63dc051SHeiko Stuebner 69271b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig" 693a66c51f9SAlexandre Belloni 694a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 695a66c51f9SAlexandre Belloni 69695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 697edabd38eSSaeed Bishara 698a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 699a66c51f9SAlexandre Belloni 700387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 701387798b3SRob Herring 702a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 703a21765a7SBen Dooks 70465ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 70565ebcc11SSrinivas Kandagatla 706bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 707bcb84fb4SAlexandre TORGUE 7083b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 7093b52634fSMaxime Ripard 710c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 711c5f80065SErik Gilling 712ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 713ba56a987SMasahiro Yamada 71495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7151da177e4SLinus Torvalds 7161da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7171da177e4SLinus Torvalds 718ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 719ceade897SRussell King 7206f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7216f35f9a9STony Prisk 7229a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7239a45eb69SJosh Cartwright 724499f1640SStefan Agner# ARMv7-M architecture 725499f1640SStefan Agnerconfig ARCH_LPC18XX 726499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 727499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 728499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 729499f1640SStefan Agner select ARM_AMBA 730499f1640SStefan Agner select CLKSRC_LPC32XX 731499f1640SStefan Agner select PINCTRL 732499f1640SStefan Agner help 733499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 734499f1640SStefan Agner high performance microcontrollers. 735499f1640SStefan Agner 7361847119dSVladimir Murzinconfig ARCH_MPS2 73717bd274eSBaruch Siach bool "ARM MPS2 platform" 7381847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7391847119dSVladimir Murzin select ARM_AMBA 7401847119dSVladimir Murzin select CLKSRC_MPS2 7411847119dSVladimir Murzin help 7421847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7431847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7441847119dSVladimir Murzin 7451847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7461847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7471847119dSVladimir Murzin 7481da177e4SLinus Torvalds# Definitions to make life easier 7491da177e4SLinus Torvaldsconfig ARCH_ACORN 7501da177e4SLinus Torvalds bool 7511da177e4SLinus Torvalds 7527ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7537ae1f7ecSLennert Buytenhek bool 7547ae1f7ecSLennert Buytenhek 75569b02f6aSLennert Buytenhekconfig PLAT_ORION 75669b02f6aSLennert Buytenhek bool 757bfe45e0bSRussell King select CLKSRC_MMIO 758b1b3f49cSRussell King select COMMON_CLK 759dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 760278b45b0SAndrew Lunn select IRQ_DOMAIN 76169b02f6aSLennert Buytenhek 762abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 763abcda1dcSThomas Petazzoni bool 764abcda1dcSThomas Petazzoni select PLAT_ORION 765abcda1dcSThomas Petazzoni 766bd5ce433SEric Miaoconfig PLAT_PXA 767bd5ce433SEric Miao bool 768bd5ce433SEric Miao 769f4b8b319SRussell Kingconfig PLAT_VERSATILE 770f4b8b319SRussell King bool 771f4b8b319SRussell King 7728636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 7731da177e4SLinus Torvalds 774afe4b25eSLennert Buytenhekconfig IWMMXT 775d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 776d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 777d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 778afe4b25eSLennert Buytenhek help 779afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 780afe4b25eSLennert Buytenhek running on a CPU that supports it. 781afe4b25eSLennert Buytenhek 7823b93e7b0SHyok S. Choiif !MMU 7833b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 7843b93e7b0SHyok S. Choiendif 7853b93e7b0SHyok S. Choi 7863e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 7873e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 7883e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 7893e0a07f8SGregory CLEMENT default y 7903e0a07f8SGregory CLEMENT help 7913e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 7923e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 7933e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 7943e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 7953e0a07f8SGregory CLEMENT Workaround: 7963e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 7973e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 7983e0a07f8SGregory CLEMENT instruction 7993e0a07f8SGregory CLEMENT 800f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 801f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 802f0c4b8d6SWill Deacon depends on CPU_V6 803f0c4b8d6SWill Deacon help 804f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 805f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 806f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 807f0c4b8d6SWill Deacon causing the faulting task to livelock. 808f0c4b8d6SWill Deacon 8099cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 8109cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 811e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8129cba3cccSCatalin Marinas help 8139cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8149cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8159cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8169cba3cccSCatalin Marinas recommended workaround. 8179cba3cccSCatalin Marinas 8187ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8197ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8207ce236fcSCatalin Marinas depends on CPU_V7 8217ce236fcSCatalin Marinas help 8227ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 82379403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8247ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8257ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8267ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8277ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8287ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8297ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8307ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8317ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8327ce236fcSCatalin Marinas available in non-secure mode. 8337ce236fcSCatalin Marinas 834855c551fSCatalin Marinasconfig ARM_ERRATA_458693 835855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 836855c551fSCatalin Marinas depends on CPU_V7 83762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 838855c551fSCatalin Marinas help 839855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 840855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 841855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 842855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 843855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 844855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 845855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 846855c551fSCatalin Marinas register may not be available in non-secure mode. 847855c551fSCatalin Marinas 8480516e464SCatalin Marinasconfig ARM_ERRATA_460075 8490516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8500516e464SCatalin Marinas depends on CPU_V7 85162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8520516e464SCatalin Marinas help 8530516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8540516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8550516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8560516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8570516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8580516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8590516e464SCatalin Marinas may not be available in non-secure mode. 8600516e464SCatalin Marinas 8619f05027cSWill Deaconconfig ARM_ERRATA_742230 8629f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 8639f05027cSWill Deacon depends on CPU_V7 && SMP 86462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8659f05027cSWill Deacon help 8669f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 8679f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 8689f05027cSWill Deacon between two write operations may not ensure the correct visibility 8699f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 8709f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 8719f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 8729f05027cSWill Deacon the two writes. 8739f05027cSWill Deacon 874a672e99bSWill Deaconconfig ARM_ERRATA_742231 875a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 876a672e99bSWill Deacon depends on CPU_V7 && SMP 87762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 878a672e99bSWill Deacon help 879a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 880a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 881a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 882a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 883a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 884a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 885a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 886a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 887a672e99bSWill Deacon capabilities of the processor. 888a672e99bSWill Deacon 88969155794SJon Medhurstconfig ARM_ERRATA_643719 89069155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 89169155794SJon Medhurst depends on CPU_V7 && SMP 892e5a5de44SRussell King default y 89369155794SJon Medhurst help 89469155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 89569155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 89669155794SJon Medhurst register returns zero when it should return one. The workaround 89769155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 89869155794SJon Medhurst it behave as intended and avoiding data corruption. 89969155794SJon Medhurst 900cdf357f1SWill Deaconconfig ARM_ERRATA_720789 901cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 902e66dc745SDave Martin depends on CPU_V7 903cdf357f1SWill Deacon help 904cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 905cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 906cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 907cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 908cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 909cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 910cdf357f1SWill Deacon entries regardless of the ASID. 911475d92fcSWill Deacon 912475d92fcSWill Deaconconfig ARM_ERRATA_743622 913475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 914475d92fcSWill Deacon depends on CPU_V7 91562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 916475d92fcSWill Deacon help 917475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 918efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 919475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 920475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 921475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 922475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 923475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 924475d92fcSWill Deacon processor. 925475d92fcSWill Deacon 9269a27c27cSWill Deaconconfig ARM_ERRATA_751472 9279a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 928ba90c516SDave Martin depends on CPU_V7 92962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9309a27c27cSWill Deacon help 9319a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9329a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9339a27c27cSWill Deacon completion of a following broadcasted operation if the second 9349a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9359a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9369a27c27cSWill Deacon 937fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 938fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 939fcbdc5feSWill Deacon depends on CPU_V7 940fcbdc5feSWill Deacon help 941fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 942fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 943fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 944fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 945fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 946fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 947fcbdc5feSWill Deacon 9485dab26afSWill Deaconconfig ARM_ERRATA_754327 9495dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9505dab26afSWill Deacon depends on CPU_V7 && SMP 9515dab26afSWill Deacon help 9525dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9535dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9545dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9555dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9565dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9575dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9585dab26afSWill Deacon 959145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 960145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 961fd832478SFabio Estevam depends on CPU_V6 962145e10e1SCatalin Marinas help 963145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 964145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 965145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 966145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 967145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 968145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 969145e10e1SCatalin Marinas is not affected. 970145e10e1SCatalin Marinas 971f630c1bdSWill Deaconconfig ARM_ERRATA_764369 972f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 973f630c1bdSWill Deacon depends on CPU_V7 && SMP 974f630c1bdSWill Deacon help 975f630c1bdSWill Deacon This option enables the workaround for erratum 764369 976f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 977f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 978f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 979f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 980f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 981f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 982f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 983f630c1bdSWill Deacon in the diagnostic control register of the SCU. 984f630c1bdSWill Deacon 9857253b85cSSimon Hormanconfig ARM_ERRATA_775420 9867253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 9877253b85cSSimon Horman depends on CPU_V7 9887253b85cSSimon Horman help 9897253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 990cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 9917253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 9927253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 9937253b85cSSimon Horman an abort may occur on cache maintenance. 9947253b85cSSimon Horman 99593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 99693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 99793dc6887SCatalin Marinas depends on CPU_V7 && SMP 99893dc6887SCatalin Marinas help 99993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 100093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 100193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 100293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 100393dc6887SCatalin Marinas as the one being invalidated. 100493dc6887SCatalin Marinas 100584b6504fSWill Deaconconfig ARM_ERRATA_773022 100684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 100784b6504fSWill Deacon depends on CPU_V7 100884b6504fSWill Deacon help 100984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 101084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 101184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 101284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 101384b6504fSWill Deacon 101462c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 101562c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 101662c0f4a5SDoug Anderson depends on CPU_V7 101762c0f4a5SDoug Anderson help 101862c0f4a5SDoug Anderson This option enables the workaround for: 101962c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 102062c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 102162c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 102262c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 102362c0f4a5SDoug Anderson any Cortex-A12 cores yet. 102462c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 102562c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 102662c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 102762c0f4a5SDoug Anderson 1028416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1029416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1030416bcf21SDoug Anderson depends on CPU_V7 1031416bcf21SDoug Anderson help 1032416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1033416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1034416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1035416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1036416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1037416bcf21SDoug Anderson 10389f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10399f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10409f6f9354SDoug Anderson depends on CPU_V7 10419f6f9354SDoug Anderson help 10429f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10439f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10449f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10459f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10469f6f9354SDoug Anderson 1047304009a1SDoug Andersonconfig ARM_ERRATA_857271 1048304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1049304009a1SDoug Anderson depends on CPU_V7 1050304009a1SDoug Anderson help 1051304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1052304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1053304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1054304009a1SDoug Anderson 10559f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10569f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10579f6f9354SDoug Anderson depends on CPU_V7 10589f6f9354SDoug Anderson help 10599f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10609f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10619f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10629f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 10639f6f9354SDoug Anderson 106462c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 106562c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 106662c0f4a5SDoug Anderson depends on CPU_V7 106762c0f4a5SDoug Anderson help 106862c0f4a5SDoug Anderson This option enables the workaround for: 106962c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 107062c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 107162c0f4a5SDoug Anderson any Cortex-A17 cores yet. 107262c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 107362c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 107462c0f4a5SDoug Anderson for and handled. 107562c0f4a5SDoug Anderson 1076304009a1SDoug Andersonconfig ARM_ERRATA_857272 1077304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1078304009a1SDoug Anderson depends on CPU_V7 1079304009a1SDoug Anderson help 1080304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1081304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1082304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1083304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1084304009a1SDoug Anderson for and handled. 1085304009a1SDoug Anderson 10861da177e4SLinus Torvaldsendmenu 10871da177e4SLinus Torvalds 10881da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 10891da177e4SLinus Torvalds 10901da177e4SLinus Torvaldsmenu "Bus support" 10911da177e4SLinus Torvalds 10921da177e4SLinus Torvaldsconfig ISA 10931da177e4SLinus Torvalds bool 10941da177e4SLinus Torvalds help 10951da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 10961da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 10971da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 10981da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 10991da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 11001da177e4SLinus Torvalds 1101065909b9SRussell King# Select ISA DMA controller support 11021da177e4SLinus Torvaldsconfig ISA_DMA 11031da177e4SLinus Torvalds bool 1104065909b9SRussell King select ISA_DMA_API 11051da177e4SLinus Torvalds 1106065909b9SRussell King# Select ISA DMA interface 11075cae841bSAl Viroconfig ISA_DMA_API 11085cae841bSAl Viro bool 11095cae841bSAl Viro 1110b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1111b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1112b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1113b080ac8aSMarcelo Roberto Jimenez help 1114b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1115b080ac8aSMarcelo Roberto Jimenez 1116779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1117779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1118779eb41cSBenjamin Gaignard depends on CPU_V7 1119779eb41cSBenjamin Gaignard help 1120779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1121779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1122779eb41cSBenjamin Gaignard each other, in program order. 1123779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1124779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1125779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1126779eb41cSBenjamin Gaignard r0p4, r0p5. 1127779eb41cSBenjamin Gaignard 11281da177e4SLinus Torvaldsendmenu 11291da177e4SLinus Torvalds 11301da177e4SLinus Torvaldsmenu "Kernel Features" 11311da177e4SLinus Torvalds 11323b55658aSDave Martinconfig HAVE_SMP 11333b55658aSDave Martin bool 11343b55658aSDave Martin help 11353b55658aSDave Martin This option should be selected by machines which have an SMP- 11363b55658aSDave Martin capable CPU. 11373b55658aSDave Martin 11383b55658aSDave Martin The only effect of this option is to make the SMP-related 11393b55658aSDave Martin options available to the user for configuration. 11403b55658aSDave Martin 11411da177e4SLinus Torvaldsconfig SMP 1142bb2d8130SRussell King bool "Symmetric Multi-Processing" 1143fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 11443b55658aSDave Martin depends on HAVE_SMP 1145801bb21cSJonathan Austin depends on MMU || ARM_MPU 11460361748fSArnd Bergmann select IRQ_WORK 11471da177e4SLinus Torvalds help 11481da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11494a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11504a474157SRobert Graffham than one CPU, say Y. 11511da177e4SLinus Torvalds 11524a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11531da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11544a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11554a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11564a474157SRobert Graffham will run faster if you say N here. 11571da177e4SLinus Torvalds 1158cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 11594f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 116050a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 11611da177e4SLinus Torvalds 11621da177e4SLinus Torvalds If you don't know what to do here, say N. 11631da177e4SLinus Torvalds 1164f00ec48fSRussell Kingconfig SMP_ON_UP 11655744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1166801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1167f00ec48fSRussell King default y 1168f00ec48fSRussell King help 1169f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1170f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1171f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1172f00ec48fSRussell King savings. 1173f00ec48fSRussell King 1174f00ec48fSRussell King If you don't know what to do here, say Y. 1175f00ec48fSRussell King 1176c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1177c9018aabSVincent Guittot bool "Support cpu topology definition" 1178c9018aabSVincent Guittot depends on SMP && CPU_V7 1179c9018aabSVincent Guittot default y 1180c9018aabSVincent Guittot help 1181c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1182c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1183c9018aabSVincent Guittot topology of an ARM System. 1184c9018aabSVincent Guittot 1185c9018aabSVincent Guittotconfig SCHED_MC 1186c9018aabSVincent Guittot bool "Multi-core scheduler support" 1187c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1188c9018aabSVincent Guittot help 1189c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1190c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1191c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1192c9018aabSVincent Guittot 1193c9018aabSVincent Guittotconfig SCHED_SMT 1194c9018aabSVincent Guittot bool "SMT scheduler support" 1195c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1196c9018aabSVincent Guittot help 1197c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1198c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1199c9018aabSVincent Guittot places. If unsure say N here. 1200c9018aabSVincent Guittot 1201a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1202a8cbcd92SRussell King bool 1203a8cbcd92SRussell King help 12048f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1205a8cbcd92SRussell King 12068a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1207022c03a2SMarc Zyngier bool "Architected timer support" 1208022c03a2SMarc Zyngier depends on CPU_V7 12098a4da6e3SMark Rutland select ARM_ARCH_TIMER 1210022c03a2SMarc Zyngier help 1211022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1212022c03a2SMarc Zyngier 1213f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1214f32f4ce2SRussell King bool 1215f32f4ce2SRussell King help 1216f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1217f32f4ce2SRussell King 1218e8db288eSNicolas Pitreconfig MCPM 1219e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1220e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1221e8db288eSNicolas Pitre help 1222e8db288eSNicolas Pitre This option provides the common power management infrastructure 1223e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1224e8db288eSNicolas Pitre systems. 1225e8db288eSNicolas Pitre 1226ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1227ebf4a5c5SHaojian Zhuang bool 1228ebf4a5c5SHaojian Zhuang depends on MCPM 1229ebf4a5c5SHaojian Zhuang help 1230ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1231ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1232ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1233ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1234ebf4a5c5SHaojian Zhuang 12351c33be57SNicolas Pitreconfig BIG_LITTLE 12361c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12371c33be57SNicolas Pitre depends on CPU_V7 && SMP 12381c33be57SNicolas Pitre select MCPM 12391c33be57SNicolas Pitre help 12401c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12411c33be57SNicolas Pitre system architecture. 12421c33be57SNicolas Pitre 12431c33be57SNicolas Pitreconfig BL_SWITCHER 12441c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12456c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 124651aaf81fSRussell King select CPU_PM 12471c33be57SNicolas Pitre help 12481c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12491c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12501c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12511c33be57SNicolas Pitre 1252b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1253b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1254b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1255b22537c6SNicolas Pitre help 1256b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1257b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1258b22537c6SNicolas Pitre debugging purposes only. 1259b22537c6SNicolas Pitre 12608d5796d2SLennert Buytenhekchoice 12618d5796d2SLennert Buytenhek prompt "Memory split" 1262006fa259SRussell King depends on MMU 12638d5796d2SLennert Buytenhek default VMSPLIT_3G 12648d5796d2SLennert Buytenhek help 12658d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 12668d5796d2SLennert Buytenhek 12678d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 12688d5796d2SLennert Buytenhek option alone! 12698d5796d2SLennert Buytenhek 12708d5796d2SLennert Buytenhek config VMSPLIT_3G 12718d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 127263ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1273bbeedfdaSYisheng Xie depends on !ARM_LPAE 127463ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 12758d5796d2SLennert Buytenhek config VMSPLIT_2G 12768d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 12778d5796d2SLennert Buytenhek config VMSPLIT_1G 12788d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 12798d5796d2SLennert Buytenhekendchoice 12808d5796d2SLennert Buytenhek 12818d5796d2SLennert Buytenhekconfig PAGE_OFFSET 12828d5796d2SLennert Buytenhek hex 1283006fa259SRussell King default PHYS_OFFSET if !MMU 12848d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 12858d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 128663ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 12878d5796d2SLennert Buytenhek default 0xC0000000 12888d5796d2SLennert Buytenhek 1289c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET 1290c12366baSLinus Walleij hex 1291c12366baSLinus Walleij depends on KASAN 1292c12366baSLinus Walleij default 0x1f000000 if PAGE_OFFSET=0x40000000 1293c12366baSLinus Walleij default 0x5f000000 if PAGE_OFFSET=0x80000000 1294c12366baSLinus Walleij default 0x9f000000 if PAGE_OFFSET=0xC0000000 1295c12366baSLinus Walleij default 0x8f000000 if PAGE_OFFSET=0xB0000000 1296c12366baSLinus Walleij default 0xffffffff 1297c12366baSLinus Walleij 12981da177e4SLinus Torvaldsconfig NR_CPUS 12991da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 1300d624833fSArd Biesheuvel range 2 16 if DEBUG_KMAP_LOCAL 1301d624833fSArd Biesheuvel range 2 32 if !DEBUG_KMAP_LOCAL 13021da177e4SLinus Torvalds depends on SMP 13031da177e4SLinus Torvalds default "4" 1304d624833fSArd Biesheuvel help 1305d624833fSArd Biesheuvel The maximum number of CPUs that the kernel can support. 1306d624833fSArd Biesheuvel Up to 32 CPUs can be supported, or up to 16 if kmap_local() 1307d624833fSArd Biesheuvel debugging is enabled, which uses half of the per-CPU fixmap 1308d624833fSArd Biesheuvel slots as guard regions. 13091da177e4SLinus Torvalds 1310a054a811SRussell Kingconfig HOTPLUG_CPU 131100b7dedeSRussell King bool "Support for hot-pluggable CPUs" 131240b31360SStephen Rothwell depends on SMP 13131b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1314a054a811SRussell King help 1315a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1316a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1317a054a811SRussell King 13182bdd424fSWill Deaconconfig ARM_PSCI 13192bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1320e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1321be120397SMark Rutland select ARM_PSCI_FW 13222bdd424fSWill Deacon help 13232bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13242bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13252bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13262bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13272bdd424fSWill Deacon ARM processors"). 13282bdd424fSWill Deacon 13292a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13302a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13312a6ad871SMaxime Ripard# selected platforms. 133244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 133344986ab0SPeter De Schrijver (NVIDIA) int 1334910499e1SKrzysztof Kozlowski default 2048 if ARCH_INTEL_SOCFPGA 1335d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1336a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1337aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1338aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1339eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 134006b851e5SOlof Johansson default 392 if ARCH_U8500 134101bb914cSTony Prisk default 352 if ARCH_VT8500 13427b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13432a6ad871SMaxime Ripard default 264 if MACH_H4700 134444986ab0SPeter De Schrijver (NVIDIA) default 0 134544986ab0SPeter De Schrijver (NVIDIA) help 134644986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 134744986ab0SPeter De Schrijver (NVIDIA) 134844986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 134944986ab0SPeter De Schrijver (NVIDIA) 1350c9218b16SRussell Kingconfig HZ_FIXED 1351f8065813SRussell King int 13521164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 135347d84682SRussell King default 0 1354c9218b16SRussell King 1355c9218b16SRussell Kingchoice 135647d84682SRussell King depends on HZ_FIXED = 0 1357c9218b16SRussell King prompt "Timer frequency" 1358c9218b16SRussell King 1359c9218b16SRussell Kingconfig HZ_100 1360c9218b16SRussell King bool "100 Hz" 1361c9218b16SRussell King 1362c9218b16SRussell Kingconfig HZ_200 1363c9218b16SRussell King bool "200 Hz" 1364c9218b16SRussell King 1365c9218b16SRussell Kingconfig HZ_250 1366c9218b16SRussell King bool "250 Hz" 1367c9218b16SRussell King 1368c9218b16SRussell Kingconfig HZ_300 1369c9218b16SRussell King bool "300 Hz" 1370c9218b16SRussell King 1371c9218b16SRussell Kingconfig HZ_500 1372c9218b16SRussell King bool "500 Hz" 1373c9218b16SRussell King 1374c9218b16SRussell Kingconfig HZ_1000 1375c9218b16SRussell King bool "1000 Hz" 1376c9218b16SRussell King 1377c9218b16SRussell Kingendchoice 1378c9218b16SRussell King 1379c9218b16SRussell Kingconfig HZ 1380c9218b16SRussell King int 138147d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1382c9218b16SRussell King default 100 if HZ_100 1383c9218b16SRussell King default 200 if HZ_200 1384c9218b16SRussell King default 250 if HZ_250 1385c9218b16SRussell King default 300 if HZ_300 1386c9218b16SRussell King default 500 if HZ_500 1387c9218b16SRussell King default 1000 1388c9218b16SRussell King 1389c9218b16SRussell Kingconfig SCHED_HRTICK 1390c9218b16SRussell King def_bool HIGH_RES_TIMERS 1391f8065813SRussell King 139216c79651SCatalin Marinasconfig THUMB2_KERNEL 1393bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 13944477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1395bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 139689bace65SArnd Bergmann select ARM_UNWIND 139716c79651SCatalin Marinas help 139816c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 139975fea300SNicolas Pitre Thumb-2 mode. 140016c79651SCatalin Marinas 140116c79651SCatalin Marinas If unsure, say N. 140216c79651SCatalin Marinas 140342f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 140442f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 140542f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 140642f25bddSNicolas Pitre default y 140742f25bddSNicolas Pitre help 140842f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 140942f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 141042f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 141142f25bddSNicolas Pitre and udiv instructions that can be used to implement those 141242f25bddSNicolas Pitre functions. 141342f25bddSNicolas Pitre 141442f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 141542f25bddSNicolas Pitre replace the first two instructions of these library functions 141642f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 141742f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 141842f25bddSNicolas Pitre and less power intensive than running the original library 141942f25bddSNicolas Pitre code to do integer division. 142042f25bddSNicolas Pitre 1421704bdda0SNicolas Pitreconfig AEABI 1422a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1423a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1424a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1425704bdda0SNicolas Pitre help 1426704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1427704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1428704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1429704bdda0SNicolas Pitre 1430704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1431704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1432704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1433704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1434704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1435704bdda0SNicolas Pitre 1436704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1437704bdda0SNicolas Pitre 14386c90c872SNicolas Pitreconfig OABI_COMPAT 1439a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1440d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 14416c90c872SNicolas Pitre help 14426c90c872SNicolas Pitre This option preserves the old syscall interface along with the 14436c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 14446c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 14456c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 14466c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 14476c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 144891702175SKees Cook 144991702175SKees Cook The seccomp filter system will not be available when this is 145091702175SKees Cook selected, since there is no way yet to sensibly distinguish 145191702175SKees Cook between calling conventions during filtering. 145291702175SKees Cook 14536c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 14546c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 14556c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 14566c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1457b02f8467SKees Cook at all). If in doubt say N. 14586c90c872SNicolas Pitre 1459fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL 146005944d74SRussell King bool 146105944d74SRussell King 1462fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE 1463fb597f2aSGregory Fong bool 1464fb597f2aSGregory Fong 146505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 146605944d74SRussell King bool 1467fb597f2aSGregory Fong select SPARSEMEM_STATIC if SPARSEMEM 146807a2f737SRussell King 1469053a96caSNicolas Pitreconfig HIGHMEM 1470e8db89a2SRussell King bool "High Memory Support" 1471e8db89a2SRussell King depends on MMU 14722a15ba82SThomas Gleixner select KMAP_LOCAL 1473053a96caSNicolas Pitre help 1474053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1475053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1476053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1477053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1478053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1479053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1480053a96caSNicolas Pitre 1481053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1482053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1483053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1484053a96caSNicolas Pitre 1485053a96caSNicolas Pitre If unsure, say n. 1486053a96caSNicolas Pitre 148765cec8e3SRussell Kingconfig HIGHPTE 14889a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 148965cec8e3SRussell King depends on HIGHMEM 14909a431bd5SRussell King default y 1491b4d103d1SRussell King help 1492b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1493b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1494b4d103d1SRussell King precious low memory, eventually leading to low memory being 1495b4d103d1SRussell King consumed by page tables. Setting this option will allow 1496b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 149765cec8e3SRussell King 1498a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1499a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1500a5e090acSRussell King depends on MMU && !ARM_LPAE 15011b8873a0SJamie Iles default y 15021b8873a0SJamie Iles help 1503a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1504a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1505a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1506a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1507a5e090acSRussell King fault when dereferenced. 1508a5e090acSRussell King 1509a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1510a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1511a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1512c80d79d7SYasunori Goto 1513c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1514fa8ad788SMark Rutland def_bool y 1515fa8ad788SMark Rutland depends on ARM_PMU 15161b8873a0SJamie Iles 15174bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15184bfab203SSteven Capper def_bool y 15194bfab203SSteven Capper 15207d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15217d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15227d485f64SArd Biesheuvel depends on MODULES 1523e7229f7dSAnders Roxell default y 15247d485f64SArd Biesheuvel help 15257d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15267d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 15277d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 15287d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 15297d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 15307d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 15317d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 15327d485f64SArd Biesheuvel the same. 15337d485f64SArd Biesheuvel 1534e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1535e7229f7dSAnders Roxell configurations. If unsure, say y. 15367d485f64SArd Biesheuvel 1537c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 153836d6c928SUlrich Hecht int "Maximum zone order" 1539898f08e1SYegor Yefremov default "12" if SOC_AM33XX 1540cc611137SUwe Kleine-König default "9" if SA1111 1541c1b2d970SMagnus Damm default "11" 1542c1b2d970SMagnus Damm help 1543c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1544c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1545c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1546c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1547c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1548c1b2d970SMagnus Damm increase this value. 1549c1b2d970SMagnus Damm 1550c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1551c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1552c1b2d970SMagnus Damm 15531da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 15543e3f354bSArnd Bergmann def_bool CPU_CP15_MMU 1555e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 15561da177e4SLinus Torvalds help 15571da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 15581da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 15591da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 15601da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 15611da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 15621da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 15631da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 15641da177e4SLinus Torvalds 156539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 156638ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 156738ef2ad5SLinus Walleij depends on MMU 156839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 156939ec58f3SLennert Buytenhek help 157039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 157139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 157239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 157339ec58f3SLennert Buytenhek 157439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 157539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 157639ec58f3SLennert Buytenhek such copy operations with large buffers. 157739ec58f3SLennert Buytenhek 157839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 157939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 158039ec58f3SLennert Buytenhek 158102c2433bSStefano Stabelliniconfig PARAVIRT 158202c2433bSStefano Stabellini bool "Enable paravirtualization code" 158302c2433bSStefano Stabellini help 158402c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 158502c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 158602c2433bSStefano Stabellini over full virtualization. 158702c2433bSStefano Stabellini 158802c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 158902c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 159002c2433bSStefano Stabellini select PARAVIRT 159102c2433bSStefano Stabellini help 159202c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 159302c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 159402c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 159502c2433bSStefano Stabellini that, there can be a small performance impact. 159602c2433bSStefano Stabellini 159702c2433bSStefano Stabellini If in doubt, say N here. 159802c2433bSStefano Stabellini 1599eff8d644SStefano Stabelliniconfig XEN_DOM0 1600eff8d644SStefano Stabellini def_bool y 1601eff8d644SStefano Stabellini depends on XEN 1602eff8d644SStefano Stabellini 1603eff8d644SStefano Stabelliniconfig XEN 1604c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 160585323a99SIan Campbell depends on ARM && AEABI && OF 1606f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 160785323a99SIan Campbell depends on !GENERIC_ATOMIC64 16087693deccSUwe Kleine-König depends on MMU 160951aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 161017b7ab80SStefano Stabellini select ARM_PSCI 1611f21254cdSChristoph Hellwig select SWIOTLB 161283862ccfSStefano Stabellini select SWIOTLB_XEN 161302c2433bSStefano Stabellini select PARAVIRT 1614eff8d644SStefano Stabellini help 1615eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1616eff8d644SStefano Stabellini 1617189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1618189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1619189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1620189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1621189af465SArd Biesheuvel default y 1622189af465SArd Biesheuvel help 1623189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1624189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1625189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1626189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1627189af465SArd Biesheuvel the entire duration that the system is up. 1628189af465SArd Biesheuvel 1629189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1630189af465SArd Biesheuvel different canary value for each task. 1631189af465SArd Biesheuvel 16321da177e4SLinus Torvaldsendmenu 16331da177e4SLinus Torvalds 16341da177e4SLinus Torvaldsmenu "Boot options" 16351da177e4SLinus Torvalds 16369eb8f674SGrant Likelyconfig USE_OF 16379eb8f674SGrant Likely bool "Flattened Device Tree support" 1638b1b3f49cSRussell King select IRQ_DOMAIN 16399eb8f674SGrant Likely select OF 16409eb8f674SGrant Likely help 16419eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 16429eb8f674SGrant Likely 1643bd51e2f5SNicolas Pitreconfig ATAGS 1644bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1645bd51e2f5SNicolas Pitre default y 1646bd51e2f5SNicolas Pitre help 1647bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1648bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1649bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1650bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1651bd51e2f5SNicolas Pitre leave this to y. 1652bd51e2f5SNicolas Pitre 1653bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1654bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1655bd51e2f5SNicolas Pitre depends on ATAGS 1656bd51e2f5SNicolas Pitre help 1657bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1658bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1659bd51e2f5SNicolas Pitre 16601da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 16611da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 16621da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 16631da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 166439c3e304SChris Packham default 0x0 16651da177e4SLinus Torvalds help 16661da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 16671da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 16681da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 16691da177e4SLinus Torvalds value in their defconfig file. 16701da177e4SLinus Torvalds 16711da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16721da177e4SLinus Torvalds 16731da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 16741da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 167539c3e304SChris Packham default 0x0 16761da177e4SLinus Torvalds help 1677f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1678f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1679f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1680f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1681f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1682f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 16831da177e4SLinus Torvalds 16841da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 16851da177e4SLinus Torvalds 16861da177e4SLinus Torvaldsconfig ZBOOT_ROM 16871da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 16881da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 168910968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 16901da177e4SLinus Torvalds help 16911da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 16921da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 16931da177e4SLinus Torvalds 1694e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1695e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 169610968131SRussell King depends on OF 1697e2a6a3aaSJohn Bonesio help 1698e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1699e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1700e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1701e2a6a3aaSJohn Bonesio 1702e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1703e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1704e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1705e2a6a3aaSJohn Bonesio 1706e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1707e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1708e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1709e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1710e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1711e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1712e2a6a3aaSJohn Bonesio to this option. 1713e2a6a3aaSJohn Bonesio 1714b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1715b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1716b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1717b90b9a38SNicolas Pitre help 1718b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1719b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1720b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1721b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1722b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1723b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1724b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1725b90b9a38SNicolas Pitre 1726d0f34a11SGenoud Richardchoice 1727d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1728d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1729d0f34a11SGenoud Richard 1730d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1731d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1732d0f34a11SGenoud Richard help 1733d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1734d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1735d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1736d0f34a11SGenoud Richard 1737d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1738d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1739d0f34a11SGenoud Richard help 1740d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1741d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1742d0f34a11SGenoud Richard 1743d0f34a11SGenoud Richardendchoice 1744d0f34a11SGenoud Richard 17451da177e4SLinus Torvaldsconfig CMDLINE 17461da177e4SLinus Torvalds string "Default kernel command string" 17471da177e4SLinus Torvalds default "" 17481da177e4SLinus Torvalds help 17493e3f354bSArnd Bergmann On some architectures (e.g. CATS), there is currently no way 17501da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 17511da177e4SLinus Torvalds architectures, you should supply some command-line options at build 17521da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 17531da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 17541da177e4SLinus Torvalds 17554394c124SVictor Boiviechoice 17564394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 17574394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1758bd51e2f5SNicolas Pitre depends on ATAGS 17594394c124SVictor Boivie 17604394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 17614394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 17624394c124SVictor Boivie help 17634394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 17644394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 17654394c124SVictor Boivie string provided in CMDLINE will be used. 17664394c124SVictor Boivie 17674394c124SVictor Boivieconfig CMDLINE_EXTEND 17684394c124SVictor Boivie bool "Extend bootloader kernel arguments" 17694394c124SVictor Boivie help 17704394c124SVictor Boivie The command-line arguments provided by the boot loader will be 17714394c124SVictor Boivie appended to the default kernel command string. 17724394c124SVictor Boivie 177392d2040dSAlexander Hollerconfig CMDLINE_FORCE 177492d2040dSAlexander Holler bool "Always use the default kernel command string" 177592d2040dSAlexander Holler help 177692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 177792d2040dSAlexander Holler loader passes other arguments to the kernel. 177892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 177992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 17804394c124SVictor Boivieendchoice 178192d2040dSAlexander Holler 17821da177e4SLinus Torvaldsconfig XIP_KERNEL 17831da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 178410968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 17851da177e4SLinus Torvalds help 17861da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 17871da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 17881da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 17891da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 17901da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 17911da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 17921da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 17931da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 17941da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 17951da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 17961da177e4SLinus Torvalds 17971da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 17981da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 17991da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18001da177e4SLinus Torvalds 18011da177e4SLinus Torvalds If unsure, say N. 18021da177e4SLinus Torvalds 18031da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18041da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18051da177e4SLinus Torvalds depends on XIP_KERNEL 18061da177e4SLinus Torvalds default "0x00080000" 18071da177e4SLinus Torvalds help 18081da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18091da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18101da177e4SLinus Torvalds own flash usage. 18111da177e4SLinus Torvalds 1812ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1813ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1814ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1815ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1816ca8b5d97SNicolas Pitre help 1817ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1818ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1819ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1820ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1821ca8b5d97SNicolas Pitre slightly longer boot delay. 1822ca8b5d97SNicolas Pitre 1823c587e4a6SRichard Purdieconfig KEXEC 1824c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 182519ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 182676950f71SVincenzo Frascino depends on MMU 18272965faa5SDave Young select KEXEC_CORE 1828c587e4a6SRichard Purdie help 1829c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1830c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 183101dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1832c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1833c587e4a6SRichard Purdie 1834c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1835c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1836bf220695SGeert Uytterhoeven initially work for you. 1837c587e4a6SRichard Purdie 18384cd9d6f7SRichard Purdieconfig ATAGS_PROC 18394cd9d6f7SRichard Purdie bool "Export atags in procfs" 1840bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1841b98d7291SUli Luckas default y 18424cd9d6f7SRichard Purdie help 18434cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 18444cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 18454cd9d6f7SRichard Purdie 1846cb5d39b3SMika Westerbergconfig CRASH_DUMP 1847cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1848cb5d39b3SMika Westerberg help 1849cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1850cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1851cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1852cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1853cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1854cb5d39b3SMika Westerberg memory address not used by the main kernel 1855cb5d39b3SMika Westerberg 1856330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1857cb5d39b3SMika Westerberg 1858e69edc79SEric Miaoconfig AUTO_ZRELADDR 1859e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1860e69edc79SEric Miao help 1861e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1862e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 18630673cb38SGeert Uytterhoeven will be determined at run-time, either by masking the current IP 18640673cb38SGeert Uytterhoeven with 0xf8000000, or, if invalid, from the DTB passed in r2. 18650673cb38SGeert Uytterhoeven This assumes the zImage being placed in the first 128MB from 18660673cb38SGeert Uytterhoeven start of memory. 1867e69edc79SEric Miao 186881a0bc39SRoy Franzconfig EFI_STUB 186981a0bc39SRoy Franz bool 187081a0bc39SRoy Franz 187181a0bc39SRoy Franzconfig EFI 187281a0bc39SRoy Franz bool "UEFI runtime support" 187381a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 187481a0bc39SRoy Franz select UCS2_STRING 187581a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 187681a0bc39SRoy Franz select EFI_STUB 18772e0eb483SAtish Patra select EFI_GENERIC_STUB 187881a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 1879a7f7f624SMasahiro Yamada help 188081a0bc39SRoy Franz This option provides support for runtime services provided 188181a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 188281a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 188381a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 188481a0bc39SRoy Franz is only useful for kernels that may run on systems that have 188581a0bc39SRoy Franz UEFI firmware. 188681a0bc39SRoy Franz 1887bb817befSArd Biesheuvelconfig DMI 1888bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1889bb817befSArd Biesheuvel depends on EFI 1890bb817befSArd Biesheuvel default y 1891bb817befSArd Biesheuvel help 1892bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1893bb817befSArd Biesheuvel 1894bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1895bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1896bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1897bb817befSArd Biesheuvel 1898bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1899bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1900bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1901bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1902bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1903bb817befSArd Biesheuvel 19041da177e4SLinus Torvaldsendmenu 19051da177e4SLinus Torvalds 1906ac9d7efcSRussell Kingmenu "CPU Power Management" 19071da177e4SLinus Torvalds 19081da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19091da177e4SLinus Torvalds 1910ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1911ac9d7efcSRussell King 1912ac9d7efcSRussell Kingendmenu 1913ac9d7efcSRussell King 19141da177e4SLinus Torvaldsmenu "Floating point emulation" 19151da177e4SLinus Torvalds 19161da177e4SLinus Torvaldscomment "At least one emulation must be selected" 19171da177e4SLinus Torvalds 19181da177e4SLinus Torvaldsconfig FPE_NWFPE 19191da177e4SLinus Torvalds bool "NWFPE math emulation" 1920593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 1921a7f7f624SMasahiro Yamada help 19221da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 19231da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 19241da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 19251da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 19261da177e4SLinus Torvalds 19271da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 19281da177e4SLinus Torvalds early in the bootup. 19291da177e4SLinus Torvalds 19301da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 19311da177e4SLinus Torvalds bool "Support extended precision" 1932bedf142bSLennert Buytenhek depends on FPE_NWFPE 19331da177e4SLinus Torvalds help 19341da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 19351da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 19361da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 19371da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 19381da177e4SLinus Torvalds floating point emulator without any good reason. 19391da177e4SLinus Torvalds 19401da177e4SLinus Torvalds You almost surely want to say N here. 19411da177e4SLinus Torvalds 19421da177e4SLinus Torvaldsconfig FPE_FASTFPE 19431da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 1944d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 1945a7f7f624SMasahiro Yamada help 19461da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 19471da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 19481da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 19491da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 19501da177e4SLinus Torvalds 19511da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 19521da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 19531da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 19541da177e4SLinus Torvalds choose NWFPE. 19551da177e4SLinus Torvalds 19561da177e4SLinus Torvaldsconfig VFP 19571da177e4SLinus Torvalds bool "VFP-format floating point maths" 1958e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 19591da177e4SLinus Torvalds help 19601da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 19611da177e4SLinus Torvalds if your hardware includes a VFP unit. 19621da177e4SLinus Torvalds 1963dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 19641da177e4SLinus Torvalds release notes and additional status information. 19651da177e4SLinus Torvalds 19661da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 19671da177e4SLinus Torvalds 196825ebee02SCatalin Marinasconfig VFPv3 196925ebee02SCatalin Marinas bool 197025ebee02SCatalin Marinas depends on VFP 197125ebee02SCatalin Marinas default y if CPU_V7 197225ebee02SCatalin Marinas 1973b5872db4SCatalin Marinasconfig NEON 1974b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 1975b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 1976b5872db4SCatalin Marinas help 1977b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 1978b5872db4SCatalin Marinas Extension. 1979b5872db4SCatalin Marinas 198073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 198173c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 1982c4a30c3bSRussell King depends on NEON && AEABI 198373c132c1SArd Biesheuvel help 198473c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 198573c132c1SArd Biesheuvel 19861da177e4SLinus Torvaldsendmenu 19871da177e4SLinus Torvalds 19881da177e4SLinus Torvaldsmenu "Power management options" 19891da177e4SLinus Torvalds 1990eceab4acSRussell Kingsource "kernel/power/Kconfig" 19911da177e4SLinus Torvalds 1992f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 199319a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 1994f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 1995f4cb5700SJohannes Berg def_bool y 1996f4cb5700SJohannes Berg 199715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 19988b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 19991b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 200015e0d9e3SArnd Bergmann 2001603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2002603fb42aSSebastian Capella bool 2003603fb42aSSebastian Capella depends on MMU 2004603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2005603fb42aSSebastian Capella 20061da177e4SLinus Torvaldsendmenu 20071da177e4SLinus Torvalds 2008916f743dSKumar Galasource "drivers/firmware/Kconfig" 2009916f743dSKumar Gala 2010652ccae5SArd Biesheuvelif CRYPTO 2011652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2012652ccae5SArd Biesheuvelendif 20132cbd1cc3SStefan Agner 20142cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler" 2015