xref: /linux/arch/arm/Kconfig (revision d4aa8b15936426b64de8996dcd3fc86b28894850)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
6d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1209f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
135cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
14856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
159edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
16606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1880be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
190e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
20e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
211fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
22e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
23e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
246e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
25a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
26e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
277ada189fSJamie Iles	select HAVE_PERF_EVENTS
287ada189fSJamie Iles	select PERF_USE_VMALLOC
29e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
30e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
31ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
32e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3325a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
34*d4aa8b15SThomas Gleixner	select GENERIC_IRQ_PROBE
35*d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
361fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
37e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
38fada8dcfSRussell King	select HAVE_BPF_JIT if NET
391da177e4SLinus Torvalds	help
401da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
41f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
421da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
431da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
441da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
451da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
461da177e4SLinus Torvalds
4774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4874facffeSRussell King	bool
4974facffeSRussell King
501a189b97SRussell Kingconfig HAVE_PWM
511a189b97SRussell King	bool
521a189b97SRussell King
530b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
540b05da72SHans Ulli Kroll	bool
550b05da72SHans Ulli Kroll
5675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5775e7153aSRalf Baechle	bool
5875e7153aSRalf Baechle
590a938b97SDavid Brownellconfig GENERIC_GPIO
600a938b97SDavid Brownell	bool
610a938b97SDavid Brownell
625cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
635cfc8ee0SJohn Stultz	bool
645cfc8ee0SJohn Stultz	default n
65746140c7SKevin Hilman
660567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
670567a0c0SKevin Hilman	bool
680567a0c0SKevin Hilman
69a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
70a8655e83SCatalin Marinas	bool
71a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
725388a6b2SRussell King	default y if SMP
73a8655e83SCatalin Marinas
74bf9dd360SRob Herringconfig KTIME_SCALAR
75bf9dd360SRob Herring	bool
76bf9dd360SRob Herring	default y
77bf9dd360SRob Herring
78bc581770SLinus Walleijconfig HAVE_TCM
79bc581770SLinus Walleij	bool
80bc581770SLinus Walleij	select GENERIC_ALLOCATOR
81bc581770SLinus Walleij
82e119bfffSRussell Kingconfig HAVE_PROC_CPU
83e119bfffSRussell King	bool
84e119bfffSRussell King
855ea81769SAl Viroconfig NO_IOPORT
865ea81769SAl Viro	bool
875ea81769SAl Viro
881da177e4SLinus Torvaldsconfig EISA
891da177e4SLinus Torvalds	bool
901da177e4SLinus Torvalds	---help---
911da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
921da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
951da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
961da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
971da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvalds	  Otherwise, say N.
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvaldsconfig SBUS
1041da177e4SLinus Torvalds	bool
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvaldsconfig MCA
1071da177e4SLinus Torvalds	bool
1081da177e4SLinus Torvalds	help
1091da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1101da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1111da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1121da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1131da177e4SLinus Torvalds
114f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
115f16fb1ecSRussell King	bool
116f16fb1ecSRussell King	default y
117f16fb1ecSRussell King
118f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
119f76e9154SNicolas Pitre	bool
120f76e9154SNicolas Pitre	depends on !SMP
121f76e9154SNicolas Pitre	default y
122f76e9154SNicolas Pitre
123f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
124f16fb1ecSRussell King	bool
125f16fb1ecSRussell King	default y
126f16fb1ecSRussell King
1277ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1287ad1bcb2SRussell King	bool
1297ad1bcb2SRussell King	default y
1307ad1bcb2SRussell King
13195c354feSNick Pigginconfig GENERIC_LOCKBREAK
13295c354feSNick Piggin	bool
13395c354feSNick Piggin	default y
13495c354feSNick Piggin	depends on SMP && PREEMPT
13595c354feSNick Piggin
1361da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1371da177e4SLinus Torvalds	bool
1381da177e4SLinus Torvalds	default y
1391da177e4SLinus Torvalds
1401da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1411da177e4SLinus Torvalds	bool
1421da177e4SLinus Torvalds
143f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
144f0d1b0b3SDavid Howells	bool
145f0d1b0b3SDavid Howells
146f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
147f0d1b0b3SDavid Howells	bool
148f0d1b0b3SDavid Howells
14989c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15089c52ed4SBen Dooks	bool
15189c52ed4SBen Dooks	help
15289c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15389c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15489c52ed4SBen Dooks	  it.
15589c52ed4SBen Dooks
156c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
157c7b0aff4SKevin Hilman       def_bool y
158c7b0aff4SKevin Hilman
159b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
160b89c3b16SAkinobu Mita	bool
161b89c3b16SAkinobu Mita	default y
162b89c3b16SAkinobu Mita
1631da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1641da177e4SLinus Torvalds	bool
1651da177e4SLinus Torvalds	default y
1661da177e4SLinus Torvalds
167a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
168a08b6b79Sviro@ZenIV.linux.org.uk	bool
169a08b6b79Sviro@ZenIV.linux.org.uk
1705ac6da66SChristoph Lameterconfig ZONE_DMA
1715ac6da66SChristoph Lameter	bool
1725ac6da66SChristoph Lameter
173ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
174ccd7ab7fSFUJITA Tomonori       def_bool y
175ccd7ab7fSFUJITA Tomonori
17658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
17758af4a24SRob Herring	bool
17858af4a24SRob Herring
1791da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1801da177e4SLinus Torvalds	bool
1811da177e4SLinus Torvalds
1821da177e4SLinus Torvaldsconfig FIQ
1831da177e4SLinus Torvalds	bool
1841da177e4SLinus Torvalds
18513a5045dSRob Herringconfig NEED_RET_TO_USER
18613a5045dSRob Herring	bool
18713a5045dSRob Herring
188034d2f5aSAl Viroconfig ARCH_MTD_XIP
189034d2f5aSAl Viro	bool
190034d2f5aSAl Viro
191c760fc19SHyok S. Choiconfig VECTORS_BASE
192c760fc19SHyok S. Choi	hex
1936afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
194c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
195c760fc19SHyok S. Choi	default 0x00000000
196c760fc19SHyok S. Choi	help
197c760fc19SHyok S. Choi	  The base address of exception vectors.
198c760fc19SHyok S. Choi
199dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
200c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
201c1becedcSRussell King	default y
202b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
203dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
204dc21af99SRussell King	help
205111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
206111e9a5cSRussell King	  boot and module load time according to the position of the
207111e9a5cSRussell King	  kernel in system memory.
208dc21af99SRussell King
209111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
210daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
211dc21af99SRussell King
212c1becedcSRussell King	  Only disable this option if you know that you do not require
213c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
214c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
215c1becedcSRussell King
216c334bc15SRob Herringconfig NEED_MACH_IO_H
217c334bc15SRob Herring	bool
218c334bc15SRob Herring	help
219c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
220c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
221c334bc15SRob Herring	  be avoided when possible.
222c334bc15SRob Herring
2230cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2241b9f95f8SNicolas Pitre	bool
225111e9a5cSRussell King	help
2260cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2270cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2280cdc8b92SNicolas Pitre	  be avoided when possible.
2291b9f95f8SNicolas Pitre
2301b9f95f8SNicolas Pitreconfig PHYS_OFFSET
231974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2320cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
233974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2341b9f95f8SNicolas Pitre	help
2351b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2361b9f95f8SNicolas Pitre	  location of main memory in your system.
237cada3c08SRussell King
23887e040b6SSimon Glassconfig GENERIC_BUG
23987e040b6SSimon Glass	def_bool y
24087e040b6SSimon Glass	depends on BUG
24187e040b6SSimon Glass
2421da177e4SLinus Torvaldssource "init/Kconfig"
2431da177e4SLinus Torvalds
244dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
245dc52ddc0SMatt Helsley
2461da177e4SLinus Torvaldsmenu "System Type"
2471da177e4SLinus Torvalds
2483c427975SHyok S. Choiconfig MMU
2493c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2503c427975SHyok S. Choi	default y
2513c427975SHyok S. Choi	help
2523c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2533c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2543c427975SHyok S. Choi
255ccf50e23SRussell King#
256ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
257ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
258ccf50e23SRussell King#
2591da177e4SLinus Torvaldschoice
2601da177e4SLinus Torvalds	prompt "ARM system type"
2616a0e2430SCatalin Marinas	default ARCH_VERSATILE
2621da177e4SLinus Torvalds
2634af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2644af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2654af6fee1SDeepak Saxena	select ARM_AMBA
26689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2676d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
268aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2699904f793SLinus Walleij	select HAVE_TCM
270c5a0adb5SRussell King	select ICST
27113edd86dSRussell King	select GENERIC_CLOCKEVENTS
272f4b8b319SRussell King	select PLAT_VERSATILE
273c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
274c334bc15SRob Herring	select NEED_MACH_IO_H
2750cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
276695436e3SLinus Walleij	select SPARSE_IRQ
2774af6fee1SDeepak Saxena	help
2784af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2794af6fee1SDeepak Saxena
2804af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2814af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2824af6fee1SDeepak Saxena	select ARM_AMBA
2836d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
284aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
285c5a0adb5SRussell King	select ICST
286ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
287eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
288f4b8b319SRussell King	select PLAT_VERSATILE
2893cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
290e3887714SRussell King	select ARM_TIMER_SP804
291b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2934af6fee1SDeepak Saxena	help
2944af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2954af6fee1SDeepak Saxena
2964af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2974af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2984af6fee1SDeepak Saxena	select ARM_AMBA
2994af6fee1SDeepak Saxena	select ARM_VIC
3006d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
301aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
302c5a0adb5SRussell King	select ICST
30389df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
304bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
305f4b8b319SRussell King	select PLAT_VERSATILE
3063414ba8cSRussell King	select PLAT_VERSATILE_CLCD
307c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
308e3887714SRussell King	select ARM_TIMER_SP804
3094af6fee1SDeepak Saxena	help
3104af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3114af6fee1SDeepak Saxena
312ceade897SRussell Kingconfig ARCH_VEXPRESS
313ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
314ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
315ceade897SRussell King	select ARM_AMBA
316ceade897SRussell King	select ARM_TIMER_SP804
3176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
318aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
319ceade897SRussell King	select GENERIC_CLOCKEVENTS
320ceade897SRussell King	select HAVE_CLK
32195c34f83SNick Bowler	select HAVE_PATA_PLATFORM
322ceade897SRussell King	select ICST
323ba81f502SRussell King	select NO_IOPORT
324ceade897SRussell King	select PLAT_VERSATILE
3250fb44b91SRussell King	select PLAT_VERSATILE_CLCD
326ceade897SRussell King	help
327ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
328ceade897SRussell King
3298fc5ffa0SAndrew Victorconfig ARCH_AT91
3308fc5ffa0SAndrew Victor	bool "Atmel AT91"
331f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
33293686ae8SDavid Brownell	select HAVE_CLK
333bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
334e261501dSNicolas Ferre	select IRQ_DOMAIN
3351ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3364af6fee1SDeepak Saxena	help
3372b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3389918ceafSJean-Christophe PLAGNIOL-VILLARD	  AT91SAM9 processors.
3394af6fee1SDeepak Saxena
340ccf50e23SRussell Kingconfig ARCH_BCMRING
341ccf50e23SRussell King	bool "Broadcom BCMRING"
342ccf50e23SRussell King	depends on MMU
343ccf50e23SRussell King	select CPU_V6
344ccf50e23SRussell King	select ARM_AMBA
34582d63734SRussell King	select ARM_TIMER_SP804
3466d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
347ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
348ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
349ccf50e23SRussell King	help
350ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
351ccf50e23SRussell King
352220e6cf7SRob Herringconfig ARCH_HIGHBANK
353220e6cf7SRob Herring	bool "Calxeda Highbank-based"
354220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
355220e6cf7SRob Herring	select ARM_AMBA
356220e6cf7SRob Herring	select ARM_GIC
357220e6cf7SRob Herring	select ARM_TIMER_SP804
35822d80379SDave Martin	select CACHE_L2X0
359220e6cf7SRob Herring	select CLKDEV_LOOKUP
360220e6cf7SRob Herring	select CPU_V7
361220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
362220e6cf7SRob Herring	select HAVE_ARM_SCU
3633b55658aSDave Martin	select HAVE_SMP
364fdfa64a4SRob Herring	select SPARSE_IRQ
365220e6cf7SRob Herring	select USE_OF
366220e6cf7SRob Herring	help
367220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
368220e6cf7SRob Herring
3691da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3704af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
371c750815eSRussell King	select CPU_ARM720T
3725cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3730cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
374f999b8bdSMartin Michlmayr	help
375f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3761da177e4SLinus Torvalds
377d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
378d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
37900d2711dSImre Kaloz	select CPU_V6K
380d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
381d94f944eSAnton Vorontsov	select ARM_GIC
382ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3830b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3845f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
385d94f944eSAnton Vorontsov	help
386d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
387d94f944eSAnton Vorontsov
388788c9700SRussell Kingconfig ARCH_GEMINI
389788c9700SRussell King	bool "Cortina Systems Gemini"
390788c9700SRussell King	select CPU_FA526
391788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3925cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
393788c9700SRussell King	help
394788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
395788c9700SRussell King
3963a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3973a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3983a6cb8ceSArnd Bergmann	select CPU_V7
3993a6cb8ceSArnd Bergmann	select NO_IOPORT
4003a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4013a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4023a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
403ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4043a6cb8ceSArnd Bergmann	select USE_OF
4053a6cb8ceSArnd Bergmann	select ZONE_DMA
4063a6cb8ceSArnd Bergmann	help
4073a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4083a6cb8ceSArnd Bergmann
4091da177e4SLinus Torvaldsconfig ARCH_EBSA110
4101da177e4SLinus Torvalds	bool "EBSA-110"
411c750815eSRussell King	select CPU_SA110
412f7e68bbfSRussell King	select ISA
413c5eb2a2bSRussell King	select NO_IOPORT
4145cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
415c334bc15SRob Herring	select NEED_MACH_IO_H
4160cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4171da177e4SLinus Torvalds	help
4181da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
419f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4201da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4211da177e4SLinus Torvalds	  parallel port.
4221da177e4SLinus Torvalds
423e7736d47SLennert Buytenhekconfig ARCH_EP93XX
424e7736d47SLennert Buytenhek	bool "EP93xx-based"
425c750815eSRussell King	select CPU_ARM920T
426e7736d47SLennert Buytenhek	select ARM_AMBA
427e7736d47SLennert Buytenhek	select ARM_VIC
4286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4297444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
430eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4315cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4325725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
433e7736d47SLennert Buytenhek	help
434e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
435e7736d47SLennert Buytenhek
4361da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4371da177e4SLinus Torvalds	bool "FootBridge"
438c750815eSRussell King	select CPU_SA110
4391da177e4SLinus Torvalds	select FOOTBRIDGE
4404e8d7637SRussell King	select GENERIC_CLOCKEVENTS
441d0ee9f40SArnd Bergmann	select HAVE_IDE
442c334bc15SRob Herring	select NEED_MACH_IO_H
4430cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
444f999b8bdSMartin Michlmayr	help
445f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
446f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4471da177e4SLinus Torvalds
448788c9700SRussell Kingconfig ARCH_MXC
449788c9700SRussell King	bool "Freescale MXC/iMX-based"
450788c9700SRussell King	select GENERIC_CLOCKEVENTS
451788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4526d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
453234b6cedSRussell King	select CLKSRC_MMIO
4548b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
455ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
456788c9700SRussell King	help
457788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
458788c9700SRussell King
4591d3f33d5SShawn Guoconfig ARCH_MXS
4601d3f33d5SShawn Guo	bool "Freescale MXS-based"
4611d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4621d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
463b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4645c61ddcfSRussell King	select CLKSRC_MMIO
4656abda3e1SShawn Guo	select HAVE_CLK_PREPARE
4661d3f33d5SShawn Guo	help
4671d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4681d3f33d5SShawn Guo
4694af6fee1SDeepak Saxenaconfig ARCH_NETX
4704af6fee1SDeepak Saxena	bool "Hilscher NetX based"
471234b6cedSRussell King	select CLKSRC_MMIO
472c750815eSRussell King	select CPU_ARM926T
4734af6fee1SDeepak Saxena	select ARM_VIC
4742fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
475f999b8bdSMartin Michlmayr	help
4764af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4774af6fee1SDeepak Saxena
4784af6fee1SDeepak Saxenaconfig ARCH_H720X
4794af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
480c750815eSRussell King	select CPU_ARM720T
4814af6fee1SDeepak Saxena	select ISA_DMA_API
4825cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4834af6fee1SDeepak Saxena	help
4844af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4854af6fee1SDeepak Saxena
4863b938be6SRussell Kingconfig ARCH_IOP13XX
4873b938be6SRussell King	bool "IOP13xx-based"
4883b938be6SRussell King	depends on MMU
489c750815eSRussell King	select CPU_XSC3
4903b938be6SRussell King	select PLAT_IOP
4913b938be6SRussell King	select PCI
4923b938be6SRussell King	select ARCH_SUPPORTS_MSI
4938d5796d2SLennert Buytenhek	select VMSPLIT_1G
494c334bc15SRob Herring	select NEED_MACH_IO_H
4950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
49613a5045dSRob Herring	select NEED_RET_TO_USER
4973b938be6SRussell King	help
4983b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4993b938be6SRussell King
5003f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5013f7e5815SLennert Buytenhek	bool "IOP32x-based"
502a4f7e763SRussell King	depends on MMU
503c750815eSRussell King	select CPU_XSCALE
504c334bc15SRob Herring	select NEED_MACH_IO_H
50513a5045dSRob Herring	select NEED_RET_TO_USER
5067ae1f7ecSLennert Buytenhek	select PLAT_IOP
507f7e68bbfSRussell King	select PCI
508bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
509f999b8bdSMartin Michlmayr	help
5103f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5113f7e5815SLennert Buytenhek	  processors.
5123f7e5815SLennert Buytenhek
5133f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5143f7e5815SLennert Buytenhek	bool "IOP33x-based"
5153f7e5815SLennert Buytenhek	depends on MMU
516c750815eSRussell King	select CPU_XSCALE
517c334bc15SRob Herring	select NEED_MACH_IO_H
51813a5045dSRob Herring	select NEED_RET_TO_USER
5197ae1f7ecSLennert Buytenhek	select PLAT_IOP
5203f7e5815SLennert Buytenhek	select PCI
521bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5223f7e5815SLennert Buytenhek	help
5233f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5241da177e4SLinus Torvalds
5253b938be6SRussell Kingconfig ARCH_IXP23XX
5263b938be6SRussell King 	bool "IXP23XX-based"
527588ef769SDan Williams	depends on MMU
528c750815eSRussell King	select CPU_XSC3
529285f5fa7SDan Williams 	select PCI
5305cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
531c334bc15SRob Herring	select NEED_MACH_IO_H
5320cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
533285f5fa7SDan Williams	help
5343b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5351da177e4SLinus Torvalds
5361da177e4SLinus Torvaldsconfig ARCH_IXP2000
5371da177e4SLinus Torvalds	bool "IXP2400/2800-based"
538a4f7e763SRussell King	depends on MMU
539c750815eSRussell King	select CPU_XSCALE
540f7e68bbfSRussell King	select PCI
5415cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
542c334bc15SRob Herring	select NEED_MACH_IO_H
5430cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
544f999b8bdSMartin Michlmayr	help
545f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5461da177e4SLinus Torvalds
5473b938be6SRussell Kingconfig ARCH_IXP4XX
5483b938be6SRussell King	bool "IXP4xx-based"
549a4f7e763SRussell King	depends on MMU
55058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
551234b6cedSRussell King	select CLKSRC_MMIO
552c750815eSRussell King	select CPU_XSCALE
5538858e9afSMilan Svoboda	select GENERIC_GPIO
5543b938be6SRussell King	select GENERIC_CLOCKEVENTS
5550b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
556c334bc15SRob Herring	select NEED_MACH_IO_H
557485bdde7SRussell King	select DMABOUNCE if PCI
558c4713074SLennert Buytenhek	help
5593b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
560c4713074SLennert Buytenhek
561edabd38eSSaeed Bisharaconfig ARCH_DOVE
562edabd38eSSaeed Bishara	bool "Marvell Dove"
5637b769bb3SKonstantin Porotchkin	select CPU_V7
564edabd38eSSaeed Bishara	select PCI
565edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
566edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
567c334bc15SRob Herring	select NEED_MACH_IO_H
568edabd38eSSaeed Bishara	select PLAT_ORION
569edabd38eSSaeed Bishara	help
570edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
571edabd38eSSaeed Bishara
572651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
573651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
574c750815eSRussell King	select CPU_FEROCEON
575651c74c7SSaeed Bishara	select PCI
576a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
577651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
578c334bc15SRob Herring	select NEED_MACH_IO_H
579651c74c7SSaeed Bishara	select PLAT_ORION
580651c74c7SSaeed Bishara	help
581651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
582651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
583651c74c7SSaeed Bishara
58440805949SKevin Wellsconfig ARCH_LPC32XX
58540805949SKevin Wells	bool "NXP LPC32XX"
586234b6cedSRussell King	select CLKSRC_MMIO
58740805949SKevin Wells	select CPU_ARM926T
58840805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
58940805949SKevin Wells	select HAVE_IDE
59040805949SKevin Wells	select ARM_AMBA
59140805949SKevin Wells	select USB_ARCH_HAS_OHCI
5926d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
59340805949SKevin Wells	select GENERIC_CLOCKEVENTS
59440805949SKevin Wells	help
59540805949SKevin Wells	  Support for the NXP LPC32XX family of processors
59640805949SKevin Wells
597788c9700SRussell Kingconfig ARCH_MV78XX0
598788c9700SRussell King	bool "Marvell MV78xx0"
599788c9700SRussell King	select CPU_FEROCEON
600788c9700SRussell King	select PCI
601a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
602788c9700SRussell King	select GENERIC_CLOCKEVENTS
603c334bc15SRob Herring	select NEED_MACH_IO_H
604788c9700SRussell King	select PLAT_ORION
605788c9700SRussell King	help
606788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
607788c9700SRussell King	  MV781x0, MV782x0.
608788c9700SRussell King
609788c9700SRussell Kingconfig ARCH_ORION5X
610788c9700SRussell King	bool "Marvell Orion"
611788c9700SRussell King	depends on MMU
612788c9700SRussell King	select CPU_FEROCEON
613788c9700SRussell King	select PCI
614a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
615788c9700SRussell King	select GENERIC_CLOCKEVENTS
616788c9700SRussell King	select PLAT_ORION
617788c9700SRussell King	help
618788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
619788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
620788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
621788c9700SRussell King
622788c9700SRussell Kingconfig ARCH_MMP
6232f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
624788c9700SRussell King	depends on MMU
625788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
627788c9700SRussell King	select GENERIC_CLOCKEVENTS
628157d2644SHaojian Zhuang	select GPIO_PXA
629788c9700SRussell King	select TICK_ONESHOT
630788c9700SRussell King	select PLAT_PXA
6310bd86961SHaojian Zhuang	select SPARSE_IRQ
6323c7241bdSLeo Yan	select GENERIC_ALLOCATOR
633788c9700SRussell King	help
6342f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
635788c9700SRussell King
636c53c9cf6SAndrew Victorconfig ARCH_KS8695
637c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
638c750815eSRussell King	select CPU_ARM922T
63972880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6405cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6410cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
642c53c9cf6SAndrew Victor	help
643c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
644c53c9cf6SAndrew Victor	  System-on-Chip devices.
645c53c9cf6SAndrew Victor
646788c9700SRussell Kingconfig ARCH_W90X900
647788c9700SRussell King	bool "Nuvoton W90X900 CPU"
648788c9700SRussell King	select CPU_ARM926T
649c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6506d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6516fa5d5f7SRussell King	select CLKSRC_MMIO
65258b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
653777f9bebSLennert Buytenhek	help
654a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
655a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
656a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
657a8bc4eadSwanzongshun	  link address to know more.
658a8bc4eadSwanzongshun
659a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
660a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
661585cf175STzachi Perelstein
662c5f80065SErik Gillingconfig ARCH_TEGRA
663c5f80065SErik Gilling	bool "NVIDIA Tegra"
6644073723aSRussell King	select CLKDEV_LOOKUP
665234b6cedSRussell King	select CLKSRC_MMIO
666c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
667c5f80065SErik Gilling	select GENERIC_GPIO
668c5f80065SErik Gilling	select HAVE_CLK
6693b55658aSDave Martin	select HAVE_SMP
670ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
671c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6727056d423SColin Cross	select ARCH_HAS_CPUFREQ
673c5f80065SErik Gilling	help
674c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
675c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
676c5f80065SErik Gilling
677af75655cSJamie Ilesconfig ARCH_PICOXCELL
678af75655cSJamie Iles	bool "Picochip picoXcell"
679af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
680af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
681af75655cSJamie Iles	select ARM_VIC
682af75655cSJamie Iles	select CPU_V6K
683af75655cSJamie Iles	select DW_APB_TIMER
684af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
685af75655cSJamie Iles	select GENERIC_GPIO
686af75655cSJamie Iles	select HAVE_TCM
687af75655cSJamie Iles	select NO_IOPORT
68898e27a5cSJamie Iles	select SPARSE_IRQ
689af75655cSJamie Iles	select USE_OF
690af75655cSJamie Iles	help
691af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
692af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
693af75655cSJamie Iles	  for all boards.
694af75655cSJamie Iles
6954af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6964af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
697c750815eSRussell King	select CPU_ARM926T
6986d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6995cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7004af6fee1SDeepak Saxena	help
7014af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7024af6fee1SDeepak Saxena
7031da177e4SLinus Torvaldsconfig ARCH_PXA
7042c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
705a4f7e763SRussell King	depends on MMU
706034d2f5aSAl Viro	select ARCH_MTD_XIP
70789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7086d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
709234b6cedSRussell King	select CLKSRC_MMIO
7107444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
711981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
712157d2644SHaojian Zhuang	select GPIO_PXA
713a88264c2SRussell King	select TICK_ONESHOT
714bd5ce433SEric Miao	select PLAT_PXA
7156ac6b817SHaojian Zhuang	select SPARSE_IRQ
7164e234cc0SEric Miao	select AUTO_ZRELADDR
7178a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
71815e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
719d0ee9f40SArnd Bergmann	select HAVE_IDE
720f999b8bdSMartin Michlmayr	help
7212c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7221da177e4SLinus Torvalds
723788c9700SRussell Kingconfig ARCH_MSM
724788c9700SRussell King	bool "Qualcomm MSM"
7254b536b8dSSteve Muckle	select HAVE_CLK
72649cbe786SEric Miao	select GENERIC_CLOCKEVENTS
727923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
728bd32344aSStephen Boyd	select CLKDEV_LOOKUP
72949cbe786SEric Miao	help
7304b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7314b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7324b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7334b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7344b53eb4fSDaniel Walker	  (clock and power control, etc).
73549cbe786SEric Miao
736c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7376d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7386d72ad35SPaul Mundt	select HAVE_CLK
7395e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
740aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7413b55658aSDave Martin	select HAVE_SMP
7426d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
743ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7446d72ad35SPaul Mundt	select NO_IOPORT
7456d72ad35SPaul Mundt	select SPARSE_IRQ
74660f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
747e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7480cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
749c793c1b0SMagnus Damm	help
7506d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
751c793c1b0SMagnus Damm
7521da177e4SLinus Torvaldsconfig ARCH_RPC
7531da177e4SLinus Torvalds	bool "RiscPC"
7541da177e4SLinus Torvalds	select ARCH_ACORN
7551da177e4SLinus Torvalds	select FIQ
756a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
757341eb781SBen Dooks	select HAVE_PATA_PLATFORM
758065909b9SRussell King	select ISA_DMA_API
7595ea81769SAl Viro	select NO_IOPORT
76007f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7615cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
762d0ee9f40SArnd Bergmann	select HAVE_IDE
763c334bc15SRob Herring	select NEED_MACH_IO_H
7640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7651da177e4SLinus Torvalds	help
7661da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7671da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7681da177e4SLinus Torvalds
7691da177e4SLinus Torvaldsconfig ARCH_SA1100
7701da177e4SLinus Torvalds	bool "SA1100-based"
771234b6cedSRussell King	select CLKSRC_MMIO
772c750815eSRussell King	select CPU_SA1100
773f7e68bbfSRussell King	select ISA
77405944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
775034d2f5aSAl Viro	select ARCH_MTD_XIP
77689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7771937f5b9SRussell King	select CPU_FREQ
7783e238be2SRussell King	select GENERIC_CLOCKEVENTS
7794a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7803e238be2SRussell King	select TICK_ONESHOT
7817444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
782d0ee9f40SArnd Bergmann	select HAVE_IDE
7830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
784375dec92SRussell King	select SPARSE_IRQ
785f999b8bdSMartin Michlmayr	help
786f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7871da177e4SLinus Torvalds
788b130d5c2SKukjin Kimconfig ARCH_S3C24XX
789b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7900a938b97SDavid Brownell	select GENERIC_GPIO
7919d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7929483a578SDavid Brownell	select HAVE_CLK
793e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7945cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
79520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
796b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
797b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
798c334bc15SRob Herring	select NEED_MACH_IO_H
7991da177e4SLinus Torvalds	help
800b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
801b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
802b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
803b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
80463b1f51bSBen Dooks
805a08ab637SBen Dooksconfig ARCH_S3C64XX
806a08ab637SBen Dooks	bool "Samsung S3C64XX"
80789f1fa08SBen Dooks	select PLAT_SAMSUNG
80889f0ce72SBen Dooks	select CPU_V6
80989f0ce72SBen Dooks	select ARM_VIC
810a08ab637SBen Dooks	select HAVE_CLK
8116700397aSMark Brown	select HAVE_TCM
812226e85f4SThomas Abraham	select CLKDEV_LOOKUP
81389f0ce72SBen Dooks	select NO_IOPORT
8145cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
81589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
81689f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
81789f0ce72SBen Dooks	select SAMSUNG_CLKSRC
81889f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
81989f0ce72SBen Dooks	select S3C_GPIO_TRACK
82089f0ce72SBen Dooks	select S3C_DEV_NAND
82189f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
82289f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
82320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
824c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
825a08ab637SBen Dooks	help
826a08ab637SBen Dooks	  Samsung S3C64XX series based systems
827a08ab637SBen Dooks
82849b7a491SKukjin Kimconfig ARCH_S5P64X0
82949b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
830c4ffccddSKukjin Kim	select CPU_V6
831c4ffccddSKukjin Kim	select GENERIC_GPIO
832c4ffccddSKukjin Kim	select HAVE_CLK
833d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8340665ccc4SChanwoo Choi	select CLKSRC_MMIO
835c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8369e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
83720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
838754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
839c4ffccddSKukjin Kim	help
84049b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
84149b7a491SKukjin Kim	  SMDK6450.
842c4ffccddSKukjin Kim
843acc84707SMarek Szyprowskiconfig ARCH_S5PC100
844acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8455a7652f2SByungho Min	select GENERIC_GPIO
8465a7652f2SByungho Min	select HAVE_CLK
84729e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8485a7652f2SByungho Min	select CPU_V7
849925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
85020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
851754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
852c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8535a7652f2SByungho Min	help
854acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8555a7652f2SByungho Min
856170f4e42SKukjin Kimconfig ARCH_S5PV210
857170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
858170f4e42SKukjin Kim	select CPU_V7
859eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8600f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
861170f4e42SKukjin Kim	select GENERIC_GPIO
862170f4e42SKukjin Kim	select HAVE_CLK
863b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8640665ccc4SChanwoo Choi	select CLKSRC_MMIO
865d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8669e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
86720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
868754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
869c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8700cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
871170f4e42SKukjin Kim	help
872170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
873170f4e42SKukjin Kim
87483014579SKukjin Kimconfig ARCH_EXYNOS
87583014579SKukjin Kim	bool "SAMSUNG EXYNOS"
876cc0e72b8SChanghwan Youn	select CPU_V7
877f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8780f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
879cc0e72b8SChanghwan Youn	select GENERIC_GPIO
880cc0e72b8SChanghwan Youn	select HAVE_CLK
881badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
882b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
883cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
884754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
88520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
886c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8870cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
888cc0e72b8SChanghwan Youn	help
88983014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
890cc0e72b8SChanghwan Youn
8911da177e4SLinus Torvaldsconfig ARCH_SHARK
8921da177e4SLinus Torvalds	bool "Shark"
893c750815eSRussell King	select CPU_SA110
894f7e68bbfSRussell King	select ISA
895f7e68bbfSRussell King	select ISA_DMA
8963bca103aSNicolas Pitre	select ZONE_DMA
897f7e68bbfSRussell King	select PCI
8985cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8990cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
900c334bc15SRob Herring	select NEED_MACH_IO_H
901f999b8bdSMartin Michlmayr	help
902f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
903f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9041da177e4SLinus Torvalds
905d98aac75SLinus Walleijconfig ARCH_U300
906d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
907d98aac75SLinus Walleij	depends on MMU
908234b6cedSRussell King	select CLKSRC_MMIO
909d98aac75SLinus Walleij	select CPU_ARM926T
910bc581770SLinus Walleij	select HAVE_TCM
911d98aac75SLinus Walleij	select ARM_AMBA
9125485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
913d98aac75SLinus Walleij	select ARM_VIC
914d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
916aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
917d98aac75SLinus Walleij	select GENERIC_GPIO
918cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
919d98aac75SLinus Walleij	help
920d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
921d98aac75SLinus Walleij
922ccf50e23SRussell Kingconfig ARCH_U8500
923ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
92467ae14fcSArnd Bergmann	depends on MMU
925ccf50e23SRussell King	select CPU_V7
926ccf50e23SRussell King	select ARM_AMBA
927ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
92994bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9307c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9313b55658aSDave Martin	select HAVE_SMP
932ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
933ccf50e23SRussell King	help
934ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
935ccf50e23SRussell King
936ccf50e23SRussell Kingconfig ARCH_NOMADIK
937ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
938ccf50e23SRussell King	select ARM_AMBA
939ccf50e23SRussell King	select ARM_VIC
940ccf50e23SRussell King	select CPU_ARM926T
9416d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
942ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
943ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
944ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
945ccf50e23SRussell King	help
946ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
947ccf50e23SRussell King
9487c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9497c6337e2SKevin Hilman	bool "TI DaVinci"
9507c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
951dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9523bca103aSNicolas Pitre	select ZONE_DMA
9539232fcc9SKevin Hilman	select HAVE_IDE
9546d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
95520e9969bSDavid Brownell	select GENERIC_ALLOCATOR
956dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
957ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9587c6337e2SKevin Hilman	help
9597c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9607c6337e2SKevin Hilman
9613b938be6SRussell Kingconfig ARCH_OMAP
9623b938be6SRussell King	bool "TI OMAP"
9639483a578SDavid Brownell	select HAVE_CLK
9647444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
96589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
966354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
96706cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9689af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9693b938be6SRussell King	help
9706e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9713b938be6SRussell King
972cee37e50Sviresh kumarconfig PLAT_SPEAR
973cee37e50Sviresh kumar	bool "ST SPEAr"
974cee37e50Sviresh kumar	select ARM_AMBA
975cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
977d6e15d78SRussell King	select CLKSRC_MMIO
978cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
979cee37e50Sviresh kumar	select HAVE_CLK
980cee37e50Sviresh kumar	help
981cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
982cee37e50Sviresh kumar
98321f47fbcSAlexey Charkovconfig ARCH_VT8500
98421f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
98521f47fbcSAlexey Charkov	select CPU_ARM926T
98621f47fbcSAlexey Charkov	select GENERIC_GPIO
98721f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
98821f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
98921f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
99021f47fbcSAlexey Charkov	select HAVE_PWM
99121f47fbcSAlexey Charkov	help
99221f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
99302c981c0SBinghua Duan
994b85a3ef4SJohn Linnconfig ARCH_ZYNQ
995b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
99602c981c0SBinghua Duan	select CPU_V7
99702c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
99802c981c0SBinghua Duan	select CLKDEV_LOOKUP
999b85a3ef4SJohn Linn	select ARM_GIC
1000b85a3ef4SJohn Linn	select ARM_AMBA
1001b85a3ef4SJohn Linn	select ICST
1002ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
100302c981c0SBinghua Duan	select USE_OF
100402c981c0SBinghua Duan	help
1005b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10061da177e4SLinus Torvaldsendchoice
10071da177e4SLinus Torvalds
1008ccf50e23SRussell King#
1009ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1010ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1011ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1012ccf50e23SRussell King#
101395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
101495b8f20fSRussell King
101595b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
101695b8f20fSRussell King
10171da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10181da177e4SLinus Torvalds
1019d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1020d94f944eSAnton Vorontsov
102195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
102295b8f20fSRussell King
102395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
102495b8f20fSRussell King
1025e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1026e7736d47SLennert Buytenhek
10271da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10281da177e4SLinus Torvalds
102959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
103059d3a193SPaulius Zaleckas
103195b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
103295b8f20fSRussell King
10331da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10341da177e4SLinus Torvalds
10353f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10363f7e5815SLennert Buytenhek
10373f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10381da177e4SLinus Torvalds
1039285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1040285f5fa7SDan Williams
10411da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10421da177e4SLinus Torvalds
10431da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10441da177e4SLinus Torvalds
1045c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1046c4713074SLennert Buytenhek
104795b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
104895b8f20fSRussell King
104995b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
105095b8f20fSRussell King
105140805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
105240805949SKevin Wells
105395b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
105495b8f20fSRussell King
1055794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1056794d15b2SStanislav Samsonov
105795b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10581da177e4SLinus Torvalds
10591d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10601d3f33d5SShawn Guo
106195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
106249cbe786SEric Miao
106395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
106495b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
106595b8f20fSRussell King
1066d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1067d48af15eSTony Lindgren
1068d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10691da177e4SLinus Torvalds
10701dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10711dbae815STony Lindgren
10729dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1073585cf175STzachi Perelstein
107495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
107595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10761da177e4SLinus Torvalds
107795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
107895b8f20fSRussell King
107995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
108095b8f20fSRussell King
108195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1082edabd38eSSaeed Bishara
1083cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1084a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1085c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1086a21765a7SBen Dooks
1087cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1088a21765a7SBen Dooks
108985fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1090b130d5c2SKukjin Kimif ARCH_S3C24XX
1091a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1092a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1093a21765a7SBen Dooksendif
10941da177e4SLinus Torvalds
1095a08ab637SBen Dooksif ARCH_S3C64XX
1096431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1097a08ab637SBen Dooksendif
1098a08ab637SBen Dooks
109949b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1100c4ffccddSKukjin Kim
11015a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11025a7652f2SByungho Min
1103170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1104170f4e42SKukjin Kim
110583014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1106cc0e72b8SChanghwan Youn
1107882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11081da177e4SLinus Torvalds
1109c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1110c5f80065SErik Gilling
111195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11121da177e4SLinus Torvalds
111395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11141da177e4SLinus Torvalds
11151da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11161da177e4SLinus Torvalds
1117ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1118420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1119ceade897SRussell King
112021f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
112121f47fbcSAlexey Charkov
11227ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11237ec80ddfSwanzongshun
11241da177e4SLinus Torvalds# Definitions to make life easier
11251da177e4SLinus Torvaldsconfig ARCH_ACORN
11261da177e4SLinus Torvalds	bool
11271da177e4SLinus Torvalds
11287ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11297ae1f7ecSLennert Buytenhek	bool
1130469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11317ae1f7ecSLennert Buytenhek
113269b02f6aSLennert Buytenhekconfig PLAT_ORION
113369b02f6aSLennert Buytenhek	bool
1134bfe45e0bSRussell King	select CLKSRC_MMIO
1135dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
113669b02f6aSLennert Buytenhek
1137bd5ce433SEric Miaoconfig PLAT_PXA
1138bd5ce433SEric Miao	bool
1139bd5ce433SEric Miao
1140f4b8b319SRussell Kingconfig PLAT_VERSATILE
1141f4b8b319SRussell King	bool
1142f4b8b319SRussell King
1143e3887714SRussell Kingconfig ARM_TIMER_SP804
1144e3887714SRussell King	bool
1145bfe45e0bSRussell King	select CLKSRC_MMIO
1146a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1147e3887714SRussell King
11481da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11491da177e4SLinus Torvalds
1150958cab0fSRussell Kingconfig ARM_NR_BANKS
1151958cab0fSRussell King	int
1152958cab0fSRussell King	default 16 if ARCH_EP93XX
1153958cab0fSRussell King	default 8
1154958cab0fSRussell King
1155afe4b25eSLennert Buytenhekconfig IWMMXT
1156afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1157ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1158ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1159afe4b25eSLennert Buytenhek	help
1160afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1161afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1162afe4b25eSLennert Buytenhek
11631da177e4SLinus Torvaldsconfig XSCALE_PMU
11641da177e4SLinus Torvalds	bool
1165bfc994b5SPaul Bolle	depends on CPU_XSCALE
11661da177e4SLinus Torvalds	default y
11671da177e4SLinus Torvalds
11680f4f0672SJamie Ilesconfig CPU_HAS_PMU
1169e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11708954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11710f4f0672SJamie Iles	default y
11720f4f0672SJamie Iles	bool
11730f4f0672SJamie Iles
117452108641Seric miaoconfig MULTI_IRQ_HANDLER
117552108641Seric miao	bool
117652108641Seric miao	help
117752108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
117852108641Seric miao
11793b93e7b0SHyok S. Choiif !MMU
11803b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11813b93e7b0SHyok S. Choiendif
11823b93e7b0SHyok S. Choi
11839cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11849cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1185e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11869cba3cccSCatalin Marinas	help
11879cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11889cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11899cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11909cba3cccSCatalin Marinas	  recommended workaround.
11919cba3cccSCatalin Marinas
11927ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11937ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11947ce236fcSCatalin Marinas	depends on CPU_V7
11957ce236fcSCatalin Marinas	help
11967ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11977ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11987ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11997ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12007ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12017ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12027ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12037ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12047ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12057ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12067ce236fcSCatalin Marinas	  available in non-secure mode.
12077ce236fcSCatalin Marinas
1208855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1209855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1210855c551fSCatalin Marinas	depends on CPU_V7
1211855c551fSCatalin Marinas	help
1212855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1213855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1214855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1215855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1216855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1217855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1218855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1219855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1220855c551fSCatalin Marinas
12210516e464SCatalin Marinasconfig ARM_ERRATA_460075
12220516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12230516e464SCatalin Marinas	depends on CPU_V7
12240516e464SCatalin Marinas	help
12250516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12260516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12270516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12280516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12290516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12300516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12310516e464SCatalin Marinas	  may not be available in non-secure mode.
12320516e464SCatalin Marinas
12339f05027cSWill Deaconconfig ARM_ERRATA_742230
12349f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12359f05027cSWill Deacon	depends on CPU_V7 && SMP
12369f05027cSWill Deacon	help
12379f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12389f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12399f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12409f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12419f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12429f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12439f05027cSWill Deacon	  the two writes.
12449f05027cSWill Deacon
1245a672e99bSWill Deaconconfig ARM_ERRATA_742231
1246a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1247a672e99bSWill Deacon	depends on CPU_V7 && SMP
1248a672e99bSWill Deacon	help
1249a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1250a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1251a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1252a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1253a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1254a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1255a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1256a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1257a672e99bSWill Deacon	  capabilities of the processor.
1258a672e99bSWill Deacon
12599e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1260fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12612839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12629e65582aSSantosh Shilimkar	help
12639e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12649e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12659e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12669e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12679e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12689e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12699e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12702839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1271cdf357f1SWill Deacon
1272cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1273cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1274e66dc745SDave Martin	depends on CPU_V7
1275cdf357f1SWill Deacon	help
1276cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1277cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1278cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1279cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1280cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1281cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1282cdf357f1SWill Deacon	  entries regardless of the ASID.
1283475d92fcSWill Deacon
12841f0090a1SRussell Kingconfig PL310_ERRATA_727915
1285fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12861f0090a1SRussell King	depends on CACHE_L2X0
12871f0090a1SRussell King	help
12881f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12891f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12901f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12911f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12921f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12931f0090a1SRussell King	  Invalidate by Way operation.
12941f0090a1SRussell King
1295475d92fcSWill Deaconconfig ARM_ERRATA_743622
1296475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1297475d92fcSWill Deacon	depends on CPU_V7
1298475d92fcSWill Deacon	help
1299475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1300efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1301475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1302475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1303475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1304475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1305475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1306475d92fcSWill Deacon	  processor.
1307475d92fcSWill Deacon
13089a27c27cSWill Deaconconfig ARM_ERRATA_751472
13099a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1310ba90c516SDave Martin	depends on CPU_V7
13119a27c27cSWill Deacon	help
13129a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13139a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13149a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13159a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13169a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13179a27c27cSWill Deacon
1318fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1319fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1320885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1321885028e4SSrinidhi Kasagar	help
1322885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1323885028e4SSrinidhi Kasagar
1324885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1325885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1326885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1327885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1328885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1329885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1330885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1331885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1332885028e4SSrinidhi Kasagar
1333fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1334fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1335fcbdc5feSWill Deacon	depends on CPU_V7
1336fcbdc5feSWill Deacon	help
1337fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1338fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1339fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1340fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1341fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1342fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1343fcbdc5feSWill Deacon
13445dab26afSWill Deaconconfig ARM_ERRATA_754327
13455dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13465dab26afSWill Deacon	depends on CPU_V7 && SMP
13475dab26afSWill Deacon	help
13485dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13495dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13505dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13515dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13525dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13535dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13545dab26afSWill Deacon
1355145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1356145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1357145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1358145e10e1SCatalin Marinas	help
1359145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1360145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1361145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1362145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1363145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1364145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1365145e10e1SCatalin Marinas	  is not affected.
1366145e10e1SCatalin Marinas
1367f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1368f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1369f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1370f630c1bdSWill Deacon	help
1371f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1372f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1373f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1374f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1375f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1376f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1377f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1378f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1379f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1380f630c1bdSWill Deacon
138111ed0ba1SWill Deaconconfig PL310_ERRATA_769419
138211ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
138311ed0ba1SWill Deacon	depends on CACHE_L2X0
138411ed0ba1SWill Deacon	help
138511ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
138611ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
138711ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
138811ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
138911ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
139011ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
139111ed0ba1SWill Deacon	  explicitly.
139211ed0ba1SWill Deacon
13931da177e4SLinus Torvaldsendmenu
13941da177e4SLinus Torvalds
13951da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13961da177e4SLinus Torvalds
13971da177e4SLinus Torvaldsmenu "Bus support"
13981da177e4SLinus Torvalds
13991da177e4SLinus Torvaldsconfig ARM_AMBA
14001da177e4SLinus Torvalds	bool
14011da177e4SLinus Torvalds
14021da177e4SLinus Torvaldsconfig ISA
14031da177e4SLinus Torvalds	bool
14041da177e4SLinus Torvalds	help
14051da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14061da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14071da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14081da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14091da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14101da177e4SLinus Torvalds
1411065909b9SRussell King# Select ISA DMA controller support
14121da177e4SLinus Torvaldsconfig ISA_DMA
14131da177e4SLinus Torvalds	bool
1414065909b9SRussell King	select ISA_DMA_API
14151da177e4SLinus Torvalds
1416065909b9SRussell King# Select ISA DMA interface
14175cae841bSAl Viroconfig ISA_DMA_API
14185cae841bSAl Viro	bool
14195cae841bSAl Viro
14201da177e4SLinus Torvaldsconfig PCI
14210b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14221da177e4SLinus Torvalds	help
14231da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14241da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14251da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14261da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14271da177e4SLinus Torvalds
142852882173SAnton Vorontsovconfig PCI_DOMAINS
142952882173SAnton Vorontsov	bool
143052882173SAnton Vorontsov	depends on PCI
143152882173SAnton Vorontsov
1432b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1433b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1434b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1435b080ac8aSMarcelo Roberto Jimenez	help
1436b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1437b080ac8aSMarcelo Roberto Jimenez
143836e23590SMatthew Wilcoxconfig PCI_SYSCALL
143936e23590SMatthew Wilcox	def_bool PCI
144036e23590SMatthew Wilcox
14411da177e4SLinus Torvalds# Select the host bridge type
14421da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14431da177e4SLinus Torvalds	bool
14441da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14451da177e4SLinus Torvalds	default y
14461da177e4SLinus Torvalds
1447a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1448a0113a99SMike Rapoport	bool
1449a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1450a0113a99SMike Rapoport	default y
1451a0113a99SMike Rapoport	select DMABOUNCE
1452a0113a99SMike Rapoport
14531da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14541da177e4SLinus Torvalds
14551da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14561da177e4SLinus Torvalds
14571da177e4SLinus Torvaldsendmenu
14581da177e4SLinus Torvalds
14591da177e4SLinus Torvaldsmenu "Kernel Features"
14601da177e4SLinus Torvalds
14610567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14620567a0c0SKevin Hilman
14633b55658aSDave Martinconfig HAVE_SMP
14643b55658aSDave Martin	bool
14653b55658aSDave Martin	help
14663b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14673b55658aSDave Martin	  capable CPU.
14683b55658aSDave Martin
14693b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14703b55658aSDave Martin	  options available to the user for configuration.
14713b55658aSDave Martin
14721da177e4SLinus Torvaldsconfig SMP
1473bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1474fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1475bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14763b55658aSDave Martin	depends on HAVE_SMP
14779934ebb8SArnd Bergmann	depends on MMU
1478f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
147989c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14801da177e4SLinus Torvalds	help
14811da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14821da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14831da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14841da177e4SLinus Torvalds
14851da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14861da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14871da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14881da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14891da177e4SLinus Torvalds	  run faster if you say N here.
14901da177e4SLinus Torvalds
1491395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14921da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
149350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14941da177e4SLinus Torvalds
14951da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14961da177e4SLinus Torvalds
1497f00ec48fSRussell Kingconfig SMP_ON_UP
1498f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1499f00ec48fSRussell King	depends on EXPERIMENTAL
15004d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1501f00ec48fSRussell King	default y
1502f00ec48fSRussell King	help
1503f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1504f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1505f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1506f00ec48fSRussell King	  savings.
1507f00ec48fSRussell King
1508f00ec48fSRussell King	  If you don't know what to do here, say Y.
1509f00ec48fSRussell King
1510c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1511c9018aabSVincent Guittot	bool "Support cpu topology definition"
1512c9018aabSVincent Guittot	depends on SMP && CPU_V7
1513c9018aabSVincent Guittot	default y
1514c9018aabSVincent Guittot	help
1515c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1516c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1517c9018aabSVincent Guittot	  topology of an ARM System.
1518c9018aabSVincent Guittot
1519c9018aabSVincent Guittotconfig SCHED_MC
1520c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1521c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1522c9018aabSVincent Guittot	help
1523c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1524c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1525c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1526c9018aabSVincent Guittot
1527c9018aabSVincent Guittotconfig SCHED_SMT
1528c9018aabSVincent Guittot	bool "SMT scheduler support"
1529c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1530c9018aabSVincent Guittot	help
1531c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1532c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1533c9018aabSVincent Guittot	  places. If unsure say N here.
1534c9018aabSVincent Guittot
1535a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1536a8cbcd92SRussell King	bool
1537a8cbcd92SRussell King	help
1538a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1539a8cbcd92SRussell King
1540f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1541f32f4ce2SRussell King	bool
1542f32f4ce2SRussell King	depends on SMP
154315095bb0SRussell King	select TICK_ONESHOT
1544f32f4ce2SRussell King	help
1545f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1546f32f4ce2SRussell King
15478d5796d2SLennert Buytenhekchoice
15488d5796d2SLennert Buytenhek	prompt "Memory split"
15498d5796d2SLennert Buytenhek	default VMSPLIT_3G
15508d5796d2SLennert Buytenhek	help
15518d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15528d5796d2SLennert Buytenhek
15538d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15548d5796d2SLennert Buytenhek	  option alone!
15558d5796d2SLennert Buytenhek
15568d5796d2SLennert Buytenhek	config VMSPLIT_3G
15578d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15588d5796d2SLennert Buytenhek	config VMSPLIT_2G
15598d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15608d5796d2SLennert Buytenhek	config VMSPLIT_1G
15618d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15628d5796d2SLennert Buytenhekendchoice
15638d5796d2SLennert Buytenhek
15648d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15658d5796d2SLennert Buytenhek	hex
15668d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15678d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15688d5796d2SLennert Buytenhek	default 0xC0000000
15698d5796d2SLennert Buytenhek
15701da177e4SLinus Torvaldsconfig NR_CPUS
15711da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15721da177e4SLinus Torvalds	range 2 32
15731da177e4SLinus Torvalds	depends on SMP
15741da177e4SLinus Torvalds	default "4"
15751da177e4SLinus Torvalds
1576a054a811SRussell Kingconfig HOTPLUG_CPU
1577a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1578a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1579a054a811SRussell King	help
1580a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1581a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1582a054a811SRussell King
158337ee16aeSRussell Kingconfig LOCAL_TIMERS
158437ee16aeSRussell King	bool "Use local timer interrupts"
1585971acb9bSRussell King	depends on SMP
158637ee16aeSRussell King	default y
158730d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
158837ee16aeSRussell King	help
158937ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
159037ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
159137ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
159237ee16aeSRussell King	  "thundering herd" at every timer tick.
159337ee16aeSRussell King
159444986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
159544986ab0SPeter De Schrijver (NVIDIA)	int
15963dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
159770227a45SPhilippe Langlais	default 355 if ARCH_U8500
15989a01ec30SPaul Parsons	default 264 if MACH_H4700
159944986ab0SPeter De Schrijver (NVIDIA)	default 0
160044986ab0SPeter De Schrijver (NVIDIA)	help
160144986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
160244986ab0SPeter De Schrijver (NVIDIA)
160344986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
160444986ab0SPeter De Schrijver (NVIDIA)
1605d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16061da177e4SLinus Torvalds
1607f8065813SRussell Kingconfig HZ
1608f8065813SRussell King	int
1609b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1610a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1611bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16125248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16135da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1614f8065813SRussell King	default 100
1615f8065813SRussell King
161616c79651SCatalin Marinasconfig THUMB2_KERNEL
16174a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1618e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
161916c79651SCatalin Marinas	select AEABI
162016c79651SCatalin Marinas	select ARM_ASM_UNIFIED
162189bace65SArnd Bergmann	select ARM_UNWIND
162216c79651SCatalin Marinas	help
162316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
162416c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
162516c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
162616c79651SCatalin Marinas
162716c79651SCatalin Marinas	  If unsure, say N.
162816c79651SCatalin Marinas
16296f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16306f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16316f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16326f685c5cSDave Martin	default y
16336f685c5cSDave Martin	help
16346f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16356f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16366f685c5cSDave Martin	  branch instructions.
16376f685c5cSDave Martin
16386f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16396f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16406f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16416f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16426f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16436f685c5cSDave Martin	  support.
16446f685c5cSDave Martin
16456f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16466f685c5cSDave Martin	  relocation" error when loading some modules.
16476f685c5cSDave Martin
16486f685c5cSDave Martin	  Until fixed tools are available, passing
16496f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16506f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16516f685c5cSDave Martin	  stack usage in some cases.
16526f685c5cSDave Martin
16536f685c5cSDave Martin	  The problem is described in more detail at:
16546f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16556f685c5cSDave Martin
16566f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16576f685c5cSDave Martin
16586f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16596f685c5cSDave Martin
16600becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16610becb088SCatalin Marinas	bool
16620becb088SCatalin Marinas
1663704bdda0SNicolas Pitreconfig AEABI
1664704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1665704bdda0SNicolas Pitre	help
1666704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1667704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1668704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1669704bdda0SNicolas Pitre
1670704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1671704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1672704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1673704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1674704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1675704bdda0SNicolas Pitre
1676704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1677704bdda0SNicolas Pitre
16786c90c872SNicolas Pitreconfig OABI_COMPAT
1679a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16809bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16816c90c872SNicolas Pitre	default y
16826c90c872SNicolas Pitre	help
16836c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16846c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16856c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16866c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16876c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16886c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16896c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16906c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16916c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16926c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16936c90c872SNicolas Pitre	  at all). If in doubt say Y.
16946c90c872SNicolas Pitre
1695eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1696e80d6a24SMel Gorman	bool
1697e80d6a24SMel Gorman
169805944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
169905944d74SRussell King	bool
170005944d74SRussell King
170107a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
170207a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
170307a2f737SRussell King
170405944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1705be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1706c80d79d7SYasunori Goto
17077b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17087b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17097b7bf499SWill Deacon
1710053a96caSNicolas Pitreconfig HIGHMEM
1711e8db89a2SRussell King	bool "High Memory Support"
1712e8db89a2SRussell King	depends on MMU
1713053a96caSNicolas Pitre	help
1714053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1715053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1716053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1717053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1718053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1719053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1720053a96caSNicolas Pitre
1721053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1722053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1723053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1724053a96caSNicolas Pitre
1725053a96caSNicolas Pitre	  If unsure, say n.
1726053a96caSNicolas Pitre
172765cec8e3SRussell Kingconfig HIGHPTE
172865cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
172965cec8e3SRussell King	depends on HIGHMEM
173065cec8e3SRussell King
17311b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17321b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1733fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17341b8873a0SJamie Iles	default y
17351b8873a0SJamie Iles	help
17361b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17371b8873a0SJamie Iles	  disabled, perf events will use software events only.
17381b8873a0SJamie Iles
17393f22ab27SDave Hansensource "mm/Kconfig"
17403f22ab27SDave Hansen
1741c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1742c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1743c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1744c1b2d970SMagnus Damm	default "9" if SA1111
1745c1b2d970SMagnus Damm	default "11"
1746c1b2d970SMagnus Damm	help
1747c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1748c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1749c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1750c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1751c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1752c1b2d970SMagnus Damm	  increase this value.
1753c1b2d970SMagnus Damm
1754c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1755c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1756c1b2d970SMagnus Damm
17571da177e4SLinus Torvaldsconfig LEDS
17581da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1759e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17608c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17611da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17621da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
176373a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
176425329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1765ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17661da177e4SLinus Torvalds	help
17671da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17681da177e4SLinus Torvalds	  to provide useful information about your current system status.
17691da177e4SLinus Torvalds
17701da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17711da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17721da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17731da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17741da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17751da177e4SLinus Torvalds	  system, but the driver will do nothing.
17761da177e4SLinus Torvalds
17771da177e4SLinus Torvaldsconfig LEDS_TIMER
17781da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1779eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1780eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17811da177e4SLinus Torvalds	depends on LEDS
17820567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17831da177e4SLinus Torvalds	default y if ARCH_EBSA110
17841da177e4SLinus Torvalds	help
17851da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17861da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17871da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17881da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17891da177e4SLinus Torvalds	  debugging unstable kernels.
17901da177e4SLinus Torvalds
17911da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17921da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17931da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17941da177e4SLinus Torvalds
17951da177e4SLinus Torvaldsconfig LEDS_CPU
17961da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1797eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1798eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1799eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18001da177e4SLinus Torvalds	depends on LEDS
18011da177e4SLinus Torvalds	help
18021da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18031da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18041da177e4SLinus Torvalds	  is not currently executing.
18051da177e4SLinus Torvalds
18061da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18071da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18081da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18091da177e4SLinus Torvalds
18101da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18111da177e4SLinus Torvalds	bool
1812f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18131da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1814e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18151da177e4SLinus Torvalds	help
18161da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18171da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18181da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18191da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18201da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18211da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18221da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18231da177e4SLinus Torvalds
182439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
182539ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
182639ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
182739ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
182839ec58f3SLennert Buytenhek	help
182939ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
183039ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
183139ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
183239ec58f3SLennert Buytenhek
183339ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
183439ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
183539ec58f3SLennert Buytenhek	  such copy operations with large buffers.
183639ec58f3SLennert Buytenhek
183739ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
183839ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
183939ec58f3SLennert Buytenhek
184070c70d97SNicolas Pitreconfig SECCOMP
184170c70d97SNicolas Pitre	bool
184270c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
184370c70d97SNicolas Pitre	---help---
184470c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
184570c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
184670c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
184770c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
184870c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
184970c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
185070c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
185170c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
185270c70d97SNicolas Pitre	  defined by each seccomp mode.
185370c70d97SNicolas Pitre
1854c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1855c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18564a50bfe3SRussell King	depends on EXPERIMENTAL
1857c743f380SNicolas Pitre	help
1858c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1859c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1860c743f380SNicolas Pitre	  the stack just before the return address, and validates
1861c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1862c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1863c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1864c743f380SNicolas Pitre	  neutralized via a kernel panic.
1865c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1866c743f380SNicolas Pitre
186773a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
186873a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
186973a65b3fSUwe Kleine-König	help
187073a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
187173a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
187273a65b3fSUwe Kleine-König
18731da177e4SLinus Torvaldsendmenu
18741da177e4SLinus Torvalds
18751da177e4SLinus Torvaldsmenu "Boot options"
18761da177e4SLinus Torvalds
18779eb8f674SGrant Likelyconfig USE_OF
18789eb8f674SGrant Likely	bool "Flattened Device Tree support"
18799eb8f674SGrant Likely	select OF
18809eb8f674SGrant Likely	select OF_EARLY_FLATTREE
188108a543adSGrant Likely	select IRQ_DOMAIN
18829eb8f674SGrant Likely	help
18839eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18849eb8f674SGrant Likely
18851da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18861da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18871da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18881da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18891da177e4SLinus Torvalds	default "0"
18901da177e4SLinus Torvalds	help
18911da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18921da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18931da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18941da177e4SLinus Torvalds	  value in their defconfig file.
18951da177e4SLinus Torvalds
18961da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18971da177e4SLinus Torvalds
18981da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18991da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19001da177e4SLinus Torvalds	default "0"
19011da177e4SLinus Torvalds	help
1902f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1903f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1904f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1905f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1906f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1907f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19081da177e4SLinus Torvalds
19091da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19101da177e4SLinus Torvalds
19111da177e4SLinus Torvaldsconfig ZBOOT_ROM
19121da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19131da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19141da177e4SLinus Torvalds	help
19151da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19161da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19171da177e4SLinus Torvalds
1918090ab3ffSSimon Hormanchoice
1919090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1920090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1921090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1922090ab3ffSSimon Horman	help
1923090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1924090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1925090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1926090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1927090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1928090ab3ffSSimon Horman	  rest the kernel image to RAM.
1929090ab3ffSSimon Horman
1930090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1931090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1932090ab3ffSSimon Horman	help
1933090ab3ffSSimon Horman	  Do not load image from SD or MMC
1934090ab3ffSSimon Horman
1935f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1936f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1937f45b1149SSimon Horman	help
1938090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1939090ab3ffSSimon Horman
1940090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1941090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1942090ab3ffSSimon Horman	help
1943090ab3ffSSimon Horman	  Load image from SDHI hardware block
1944090ab3ffSSimon Horman
1945090ab3ffSSimon Hormanendchoice
1946f45b1149SSimon Horman
1947e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1948e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1949e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1950e2a6a3aaSJohn Bonesio	help
1951e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1952e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1953e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1954e2a6a3aaSJohn Bonesio
1955e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1956e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1957e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1958e2a6a3aaSJohn Bonesio
1959e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1960e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1961e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1962e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1963e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1964e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1965e2a6a3aaSJohn Bonesio	  to this option.
1966e2a6a3aaSJohn Bonesio
1967b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1968b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1969b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1970b90b9a38SNicolas Pitre	help
1971b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1972b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1973b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1974b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1975b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1976b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1977b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1978b90b9a38SNicolas Pitre
19791da177e4SLinus Torvaldsconfig CMDLINE
19801da177e4SLinus Torvalds	string "Default kernel command string"
19811da177e4SLinus Torvalds	default ""
19821da177e4SLinus Torvalds	help
19831da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19841da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19851da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19861da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19871da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19881da177e4SLinus Torvalds
19894394c124SVictor Boiviechoice
19904394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19914394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19924394c124SVictor Boivie
19934394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19944394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19954394c124SVictor Boivie	help
19964394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19974394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19984394c124SVictor Boivie	  string provided in CMDLINE will be used.
19994394c124SVictor Boivie
20004394c124SVictor Boivieconfig CMDLINE_EXTEND
20014394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20024394c124SVictor Boivie	help
20034394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20044394c124SVictor Boivie	  appended to the default kernel command string.
20054394c124SVictor Boivie
200692d2040dSAlexander Hollerconfig CMDLINE_FORCE
200792d2040dSAlexander Holler	bool "Always use the default kernel command string"
200892d2040dSAlexander Holler	help
200992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
201092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
201192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
201292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20134394c124SVictor Boivieendchoice
201492d2040dSAlexander Holler
20151da177e4SLinus Torvaldsconfig XIP_KERNEL
20161da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2017497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20181da177e4SLinus Torvalds	help
20191da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20201da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20211da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20221da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20231da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20241da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20251da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20261da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20271da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20281da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20291da177e4SLinus Torvalds
20301da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20311da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20321da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20331da177e4SLinus Torvalds
20341da177e4SLinus Torvalds	  If unsure, say N.
20351da177e4SLinus Torvalds
20361da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20371da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20381da177e4SLinus Torvalds	depends on XIP_KERNEL
20391da177e4SLinus Torvalds	default "0x00080000"
20401da177e4SLinus Torvalds	help
20411da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20421da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20431da177e4SLinus Torvalds	  own flash usage.
20441da177e4SLinus Torvalds
2045c587e4a6SRichard Purdieconfig KEXEC
2046c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
204702b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2048c587e4a6SRichard Purdie	help
2049c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2050c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
205101dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2052c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2053c587e4a6SRichard Purdie
2054c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2055c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2056c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2057c587e4a6SRichard Purdie	  support.
2058c587e4a6SRichard Purdie
20594cd9d6f7SRichard Purdieconfig ATAGS_PROC
20604cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2061b98d7291SUli Luckas	depends on KEXEC
2062b98d7291SUli Luckas	default y
20634cd9d6f7SRichard Purdie	help
20644cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20654cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20664cd9d6f7SRichard Purdie
2067cb5d39b3SMika Westerbergconfig CRASH_DUMP
2068cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2069cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2070cb5d39b3SMika Westerberg	help
2071cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2072cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2073cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2074cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2075cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2076cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2077cb5d39b3SMika Westerberg
2078cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2079cb5d39b3SMika Westerberg
2080e69edc79SEric Miaoconfig AUTO_ZRELADDR
2081e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2082e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2083e69edc79SEric Miao	help
2084e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2085e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2086e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2087e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2088e69edc79SEric Miao	  from start of memory.
2089e69edc79SEric Miao
20901da177e4SLinus Torvaldsendmenu
20911da177e4SLinus Torvalds
2092ac9d7efcSRussell Kingmenu "CPU Power Management"
20931da177e4SLinus Torvalds
209489c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20951da177e4SLinus Torvalds
20961da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20971da177e4SLinus Torvalds
209864f102b6SYong Shenconfig CPU_FREQ_IMX
209964f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
210064f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
210164f102b6SYong Shen	help
210264f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
210364f102b6SYong Shen
21041da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21051da177e4SLinus Torvalds	bool
21061da177e4SLinus Torvalds
21071da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21081da177e4SLinus Torvalds	bool
21091da177e4SLinus Torvalds
21101da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21111da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21121da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21131da177e4SLinus Torvalds	default y
21141da177e4SLinus Torvalds	help
21151da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21161da177e4SLinus Torvalds
21171da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21181da177e4SLinus Torvalds
21191da177e4SLinus Torvalds	  If in doubt, say Y.
21201da177e4SLinus Torvalds
21219e2697ffSRussell Kingconfig CPU_FREQ_PXA
21229e2697ffSRussell King	bool
21239e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21249e2697ffSRussell King	default y
2125ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21269e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21279e2697ffSRussell King
21289d56c02aSBen Dooksconfig CPU_FREQ_S3C
21299d56c02aSBen Dooks	bool
21309d56c02aSBen Dooks	help
21319d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21329d56c02aSBen Dooks
21339d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21344a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2135b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21369d56c02aSBen Dooks	select CPU_FREQ_S3C
21379d56c02aSBen Dooks	help
21389d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21399d56c02aSBen Dooks	  of CPUs.
21409d56c02aSBen Dooks
21419d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21429d56c02aSBen Dooks
21439d56c02aSBen Dooks	  If in doubt, say N.
21449d56c02aSBen Dooks
21459d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21464a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21479d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21489d56c02aSBen Dooks	help
21499d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21509d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21519d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21529d56c02aSBen Dooks
21539d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21549d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21559d56c02aSBen Dooks
21569d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21579d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21589d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21599d56c02aSBen Dooks	help
21609d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21619d56c02aSBen Dooks
21629d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21639d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21649d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21659d56c02aSBen Dooks	help
21669d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21679d56c02aSBen Dooks
2168e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2169e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2170e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2171e6d197a6SBen Dooks	help
2172e6d197a6SBen Dooks	  Export status information via debugfs.
2173e6d197a6SBen Dooks
21741da177e4SLinus Torvaldsendif
21751da177e4SLinus Torvalds
2176ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2177ac9d7efcSRussell King
2178ac9d7efcSRussell Kingendmenu
2179ac9d7efcSRussell King
21801da177e4SLinus Torvaldsmenu "Floating point emulation"
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21831da177e4SLinus Torvalds
21841da177e4SLinus Torvaldsconfig FPE_NWFPE
21851da177e4SLinus Torvalds	bool "NWFPE math emulation"
2186593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21871da177e4SLinus Torvalds	---help---
21881da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21891da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21901da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21911da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21921da177e4SLinus Torvalds
21931da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21941da177e4SLinus Torvalds	  early in the bootup.
21951da177e4SLinus Torvalds
21961da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21971da177e4SLinus Torvalds	bool "Support extended precision"
2198bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21991da177e4SLinus Torvalds	help
22001da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22011da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22021da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22031da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22041da177e4SLinus Torvalds	  floating point emulator without any good reason.
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvalds	  You almost surely want to say N here.
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvaldsconfig FPE_FASTFPE
22091da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22108993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22111da177e4SLinus Torvalds	---help---
22121da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22131da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22141da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22151da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22161da177e4SLinus Torvalds
22171da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22181da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22191da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22201da177e4SLinus Torvalds	  choose NWFPE.
22211da177e4SLinus Torvalds
22221da177e4SLinus Torvaldsconfig VFP
22231da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2224e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22251da177e4SLinus Torvalds	help
22261da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22271da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22281da177e4SLinus Torvalds
22291da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22301da177e4SLinus Torvalds	  release notes and additional status information.
22311da177e4SLinus Torvalds
22321da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22331da177e4SLinus Torvalds
223425ebee02SCatalin Marinasconfig VFPv3
223525ebee02SCatalin Marinas	bool
223625ebee02SCatalin Marinas	depends on VFP
223725ebee02SCatalin Marinas	default y if CPU_V7
223825ebee02SCatalin Marinas
2239b5872db4SCatalin Marinasconfig NEON
2240b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2241b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2242b5872db4SCatalin Marinas	help
2243b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2244b5872db4SCatalin Marinas	  Extension.
2245b5872db4SCatalin Marinas
22461da177e4SLinus Torvaldsendmenu
22471da177e4SLinus Torvalds
22481da177e4SLinus Torvaldsmenu "Userspace binary formats"
22491da177e4SLinus Torvalds
22501da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22511da177e4SLinus Torvalds
22521da177e4SLinus Torvaldsconfig ARTHUR
22531da177e4SLinus Torvalds	tristate "RISC OS personality"
2254704bdda0SNicolas Pitre	depends on !AEABI
22551da177e4SLinus Torvalds	help
22561da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22571da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22581da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22591da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22601da177e4SLinus Torvalds	  will be called arthur).
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvaldsendmenu
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldsmenu "Power management options"
22651da177e4SLinus Torvalds
2266eceab4acSRussell Kingsource "kernel/power/Kconfig"
22671da177e4SLinus Torvalds
2268f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22696b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
22706a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22716a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2272f4cb5700SJohannes Berg	def_bool y
2273f4cb5700SJohannes Berg
227415e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
227515e0d9e3SArnd Bergmann	def_bool PM_SLEEP
227615e0d9e3SArnd Bergmann
22771da177e4SLinus Torvaldsendmenu
22781da177e4SLinus Torvalds
2279d5950b43SSam Ravnborgsource "net/Kconfig"
2280d5950b43SSam Ravnborg
2281ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22821da177e4SLinus Torvalds
22831da177e4SLinus Torvaldssource "fs/Kconfig"
22841da177e4SLinus Torvalds
22851da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22861da177e4SLinus Torvalds
22871da177e4SLinus Torvaldssource "security/Kconfig"
22881da177e4SLinus Torvalds
22891da177e4SLinus Torvaldssource "crypto/Kconfig"
22901da177e4SLinus Torvalds
22911da177e4SLinus Torvaldssource "lib/Kconfig"
2292