11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 41d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 521266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 62b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 7*d2852a22SDaniel Borkmann select ARCH_HAS_SET_MEMORY 83d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 9171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 10957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 11d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 124badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 13017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 140cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 15b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 16ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 17171b3f0dSRussell King select CLONE_BACKWARDS 18b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 19dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 20b01aec9bSBorislav Petkov select EDAC_SUPPORT 21b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2236d0fd21SLaura Abbott select GENERIC_ALLOCATOR 234477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 24b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 252937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 26171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 27b1b3f49cSRussell King select GENERIC_IRQ_PROBE 28b1b3f49cSRussell King select GENERIC_IRQ_SHOW 297c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 30b1b3f49cSRussell King select GENERIC_PCI_IOMAP 3138ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 32b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 33b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 34b1b3f49cSRussell King select GENERIC_STRNLEN_USER 35a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 36b1b3f49cSRussell King select HARDIRQS_SW_RESEND 377a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 380b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 39dfd45b61SKees Cook select HAVE_ARCH_HARDENED_USERCOPY 40437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 41437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 42e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 4391702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 440693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 45b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 466077776bSDaniel Borkmann select HAVE_CBPF_JIT 4751aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 48171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 49b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 50b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 51b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 52b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 53437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 54dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 555f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 56b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 57b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 58b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 596b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 60b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 61b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 62b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 6387c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 64b1b3f49cSRussell King select HAVE_KERNEL_GZIP 65f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 66b1b3f49cSRussell King select HAVE_KERNEL_LZMA 67b1b3f49cSRussell King select HAVE_KERNEL_LZO 68b1b3f49cSRussell King select HAVE_KERNEL_XZ 69cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 709edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 71b1b3f49cSRussell King select HAVE_MEMBLOCK 727d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 7342a0bb3fSPetr Mladek select HAVE_NMI 74b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 750dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 767ada189fSJamie Iles select HAVE_PERF_EVENTS 7749863894SWill Deacon select HAVE_PERF_REGS 7849863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 79a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 80e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 81b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 82af1839ebSCatalin Marinas select HAVE_UID16 8331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 84da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 85171b3f0dSRussell King select MODULES_USE_ELF_REL 8684f452b1SSantosh Shilimkar select NO_BOOTMEM 87aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 88aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 89171b3f0dSRussell King select OLD_SIGACTION 90171b3f0dSRussell King select OLD_SIGSUSPEND3 91b1b3f49cSRussell King select PERF_USE_VMALLOC 92b1b3f49cSRussell King select RTC_LIB 93b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 94171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 95171b3f0dSRussell King # according to that. Thanks. 961da177e4SLinus Torvalds help 971da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 98f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 991da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1001da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1011da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1021da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1031da177e4SLinus Torvalds 10474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 105308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 10674facffeSRussell King bool 10774facffeSRussell King 1084ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 1094ce63fcdSMarek Szyprowski bool 1104ce63fcdSMarek Szyprowski 1114ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1124ce63fcdSMarek Szyprowski bool 113b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 114b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1154ce63fcdSMarek Szyprowski 11660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 11760460abfSSeung-Woo Kim 11860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 11960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 12060460abfSSeung-Woo Kim range 4 9 12160460abfSSeung-Woo Kim default 8 12260460abfSSeung-Woo Kim help 12360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 12460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 12560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 12660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 12760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 12860460abfSSeung-Woo Kim virtual space with just a few allocations. 12960460abfSSeung-Woo Kim 13060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 13160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 13260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 13360460abfSSeung-Woo Kim by the PAGE_SIZE. 13460460abfSSeung-Woo Kim 13560460abfSSeung-Woo Kimendif 13660460abfSSeung-Woo Kim 1370b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1380b05da72SHans Ulli Kroll bool 1390b05da72SHans Ulli Kroll 14075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 14175e7153aSRalf Baechle bool 14275e7153aSRalf Baechle 143bc581770SLinus Walleijconfig HAVE_TCM 144bc581770SLinus Walleij bool 145bc581770SLinus Walleij select GENERIC_ALLOCATOR 146bc581770SLinus Walleij 147e119bfffSRussell Kingconfig HAVE_PROC_CPU 148e119bfffSRussell King bool 149e119bfffSRussell King 150ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1515ea81769SAl Viro bool 1525ea81769SAl Viro 1531da177e4SLinus Torvaldsconfig EISA 1541da177e4SLinus Torvalds bool 1551da177e4SLinus Torvalds ---help--- 1561da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1571da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1581da177e4SLinus Torvalds 1591da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1601da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1611da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1621da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1631da177e4SLinus Torvalds 1641da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1651da177e4SLinus Torvalds 1661da177e4SLinus Torvalds Otherwise, say N. 1671da177e4SLinus Torvalds 1681da177e4SLinus Torvaldsconfig SBUS 1691da177e4SLinus Torvalds bool 1701da177e4SLinus Torvalds 171f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 172f16fb1ecSRussell King bool 173f16fb1ecSRussell King default y 174f16fb1ecSRussell King 175f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 176f16fb1ecSRussell King bool 177f16fb1ecSRussell King default y 178f16fb1ecSRussell King 1797ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1807ad1bcb2SRussell King bool 181cb1293e2SArnd Bergmann default !CPU_V7M 1827ad1bcb2SRussell King 1831da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1841da177e4SLinus Torvalds bool 1858a87411bSWill Deacon default y 1861da177e4SLinus Torvalds 187f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 188f0d1b0b3SDavid Howells bool 189f0d1b0b3SDavid Howells 190f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 191f0d1b0b3SDavid Howells bool 192f0d1b0b3SDavid Howells 1934a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1944a1b5733SEduardo Valentin bool 1954a1b5733SEduardo Valentin 196a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 197a5f4c561SStefan Agner def_bool y if MMU 198a5f4c561SStefan Agner 199b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 200b89c3b16SAkinobu Mita bool 201b89c3b16SAkinobu Mita default y 202b89c3b16SAkinobu Mita 2031da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2041da177e4SLinus Torvalds bool 2051da177e4SLinus Torvalds default y 2061da177e4SLinus Torvalds 207a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 208a08b6b79Sviro@ZenIV.linux.org.uk bool 209a08b6b79Sviro@ZenIV.linux.org.uk 2105ac6da66SChristoph Lameterconfig ZONE_DMA 2115ac6da66SChristoph Lameter bool 2125ac6da66SChristoph Lameter 213ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 214ccd7ab7fSFUJITA Tomonori def_bool y 215ccd7ab7fSFUJITA Tomonori 216c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 217c7edc9e3SDavid A. Long def_bool y 218c7edc9e3SDavid A. Long 21958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22058af4a24SRob Herring bool 22158af4a24SRob Herring 2221da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2231da177e4SLinus Torvalds bool 2241da177e4SLinus Torvalds 2251da177e4SLinus Torvaldsconfig FIQ 2261da177e4SLinus Torvalds bool 2271da177e4SLinus Torvalds 22813a5045dSRob Herringconfig NEED_RET_TO_USER 22913a5045dSRob Herring bool 23013a5045dSRob Herring 231034d2f5aSAl Viroconfig ARCH_MTD_XIP 232034d2f5aSAl Viro bool 233034d2f5aSAl Viro 234c760fc19SHyok S. Choiconfig VECTORS_BASE 235c760fc19SHyok S. Choi hex 2366afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 237c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 238c760fc19SHyok S. Choi default 0x00000000 239c760fc19SHyok S. Choi help 24019accfd3SRussell King The base address of exception vectors. This must be two pages 24119accfd3SRussell King in size. 242c760fc19SHyok S. Choi 243dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 244c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 245c1becedcSRussell King default y 246b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 247dc21af99SRussell King help 248111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 249111e9a5cSRussell King boot and module load time according to the position of the 250111e9a5cSRussell King kernel in system memory. 251dc21af99SRussell King 252111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 253daece596SNicolas Pitre of physical memory is at a 16MB boundary. 254dc21af99SRussell King 255c1becedcSRussell King Only disable this option if you know that you do not require 256c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 257c1becedcSRussell King you need to shrink the kernel to the minimal size. 258c1becedcSRussell King 259c334bc15SRob Herringconfig NEED_MACH_IO_H 260c334bc15SRob Herring bool 261c334bc15SRob Herring help 262c334bc15SRob Herring Select this when mach/io.h is required to provide special 263c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 264c334bc15SRob Herring be avoided when possible. 265c334bc15SRob Herring 2660cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2671b9f95f8SNicolas Pitre bool 268111e9a5cSRussell King help 2690cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2700cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2710cdc8b92SNicolas Pitre be avoided when possible. 2721b9f95f8SNicolas Pitre 2731b9f95f8SNicolas Pitreconfig PHYS_OFFSET 274974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 275c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 276974c0724SNicolas Pitre default DRAM_BASE if !MMU 277c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 278c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 279c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 280c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 281c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2828f2c0062SLinus Walleij ARCH_REALVIEW 283c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 284c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 285b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2861b9f95f8SNicolas Pitre help 2871b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2881b9f95f8SNicolas Pitre location of main memory in your system. 289cada3c08SRussell King 29087e040b6SSimon Glassconfig GENERIC_BUG 29187e040b6SSimon Glass def_bool y 29287e040b6SSimon Glass depends on BUG 29387e040b6SSimon Glass 2941bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2951bcad26eSKirill A. Shutemov int 2961bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2971bcad26eSKirill A. Shutemov default 2 2981bcad26eSKirill A. Shutemov 2991da177e4SLinus Torvaldssource "init/Kconfig" 3001da177e4SLinus Torvalds 301dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 302dc52ddc0SMatt Helsley 3031da177e4SLinus Torvaldsmenu "System Type" 3041da177e4SLinus Torvalds 3053c427975SHyok S. Choiconfig MMU 3063c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3073c427975SHyok S. Choi default y 3083c427975SHyok S. Choi help 3093c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3103c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3113c427975SHyok S. Choi 312e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 313e0c25d95SDaniel Cashman default 8 314e0c25d95SDaniel Cashman 315e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 316e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 317e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 318e0c25d95SDaniel Cashman default 16 319e0c25d95SDaniel Cashman 320ccf50e23SRussell King# 321ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 322ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 323ccf50e23SRussell King# 3241da177e4SLinus Torvaldschoice 3251da177e4SLinus Torvalds prompt "ARM system type" 32670722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3271420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3281da177e4SLinus Torvalds 329387798b3SRob Herringconfig ARCH_MULTIPLATFORM 330387798b3SRob Herring bool "Allow multiple platforms to be selected" 331b1b3f49cSRussell King depends on MMU 33242dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 333387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 334387798b3SRob Herring select AUTO_ZRELADDR 3356d0add40SRob Herring select CLKSRC_OF 33666314223SDinh Nguyen select COMMON_CLK 337ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 33808d38bebSWill Deacon select MIGHT_HAVE_PCI 339387798b3SRob Herring select MULTI_IRQ_HANDLER 340e13688feSKishon Vijay Abraham I select PCI_DOMAINS if PCI 34166314223SDinh Nguyen select SPARSE_IRQ 34266314223SDinh Nguyen select USE_OF 34366314223SDinh Nguyen 3449c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3459c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3469c77bc43SStefan Agner depends on !MMU 3479c77bc43SStefan Agner select ARM_NVIC 348499f1640SStefan Agner select AUTO_ZRELADDR 3499c77bc43SStefan Agner select CLKSRC_OF 3509c77bc43SStefan Agner select COMMON_CLK 3519c77bc43SStefan Agner select CPU_V7M 3529c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3539c77bc43SStefan Agner select NO_IOPORT_MAP 3549c77bc43SStefan Agner select SPARSE_IRQ 3559c77bc43SStefan Agner select USE_OF 3569c77bc43SStefan Agner 357788c9700SRussell Kingconfig ARCH_GEMINI 358788c9700SRussell King bool "Cortina Systems Gemini" 359f3372c01SLinus Walleij select CLKSRC_MMIO 360b1b3f49cSRussell King select CPU_FA526 361f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 3625c34a4e8SLinus Walleij select GPIOLIB 363788c9700SRussell King help 364788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 365788c9700SRussell King 3661da177e4SLinus Torvaldsconfig ARCH_EBSA110 3671da177e4SLinus Torvalds bool "EBSA-110" 368b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 369c750815eSRussell King select CPU_SA110 370f7e68bbfSRussell King select ISA 371c334bc15SRob Herring select NEED_MACH_IO_H 3720cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 373ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3741da177e4SLinus Torvalds help 3751da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 376f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3771da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3781da177e4SLinus Torvalds parallel port. 3791da177e4SLinus Torvalds 380e7736d47SLennert Buytenhekconfig ARCH_EP93XX 381e7736d47SLennert Buytenhek bool "EP93xx-based" 382b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 383e7736d47SLennert Buytenhek select ARM_AMBA 384b8824c9aSH Hartley Sweeten select ARM_PATCH_PHYS_VIRT 385e7736d47SLennert Buytenhek select ARM_VIC 386b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3876d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 388000bc178SLinus Walleij select CLKSRC_MMIO 389b1b3f49cSRussell King select CPU_ARM920T 390000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3915c34a4e8SLinus Walleij select GPIOLIB 392e7736d47SLennert Buytenhek help 393e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 394e7736d47SLennert Buytenhek 3951da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3961da177e4SLinus Torvalds bool "FootBridge" 397c750815eSRussell King select CPU_SA110 3981da177e4SLinus Torvalds select FOOTBRIDGE 3994e8d7637SRussell King select GENERIC_CLOCKEVENTS 400d0ee9f40SArnd Bergmann select HAVE_IDE 4018ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4020cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 403f999b8bdSMartin Michlmayr help 404f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 405f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4061da177e4SLinus Torvalds 4074af6fee1SDeepak Saxenaconfig ARCH_NETX 4084af6fee1SDeepak Saxena bool "Hilscher NetX based" 409b1b3f49cSRussell King select ARM_VIC 410234b6cedSRussell King select CLKSRC_MMIO 411c750815eSRussell King select CPU_ARM926T 4122fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 413f999b8bdSMartin Michlmayr help 4144af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4154af6fee1SDeepak Saxena 4163b938be6SRussell Kingconfig ARCH_IOP13XX 4173b938be6SRussell King bool "IOP13xx-based" 4183b938be6SRussell King depends on MMU 419b1b3f49cSRussell King select CPU_XSC3 4200cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 42113a5045dSRob Herring select NEED_RET_TO_USER 422b1b3f49cSRussell King select PCI 423b1b3f49cSRussell King select PLAT_IOP 424b1b3f49cSRussell King select VMSPLIT_1G 42537ebbcffSThomas Gleixner select SPARSE_IRQ 4263b938be6SRussell King help 4273b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4283b938be6SRussell King 4293f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4303f7e5815SLennert Buytenhek bool "IOP32x-based" 431a4f7e763SRussell King depends on MMU 432c750815eSRussell King select CPU_XSCALE 433e9004f50SLinus Walleij select GPIO_IOP 4345c34a4e8SLinus Walleij select GPIOLIB 43513a5045dSRob Herring select NEED_RET_TO_USER 436f7e68bbfSRussell King select PCI 437b1b3f49cSRussell King select PLAT_IOP 438f999b8bdSMartin Michlmayr help 4393f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4403f7e5815SLennert Buytenhek processors. 4413f7e5815SLennert Buytenhek 4423f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4433f7e5815SLennert Buytenhek bool "IOP33x-based" 4443f7e5815SLennert Buytenhek depends on MMU 445c750815eSRussell King select CPU_XSCALE 446e9004f50SLinus Walleij select GPIO_IOP 4475c34a4e8SLinus Walleij select GPIOLIB 44813a5045dSRob Herring select NEED_RET_TO_USER 4493f7e5815SLennert Buytenhek select PCI 450b1b3f49cSRussell King select PLAT_IOP 4513f7e5815SLennert Buytenhek help 4523f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4531da177e4SLinus Torvalds 4543b938be6SRussell Kingconfig ARCH_IXP4XX 4553b938be6SRussell King bool "IXP4xx-based" 456a4f7e763SRussell King depends on MMU 45758af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 45851aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 459234b6cedSRussell King select CLKSRC_MMIO 460c750815eSRussell King select CPU_XSCALE 461b1b3f49cSRussell King select DMABOUNCE if PCI 4623b938be6SRussell King select GENERIC_CLOCKEVENTS 4635c34a4e8SLinus Walleij select GPIOLIB 4640b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 465c334bc15SRob Herring select NEED_MACH_IO_H 4669296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 467171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 468c4713074SLennert Buytenhek help 4693b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 470c4713074SLennert Buytenhek 471edabd38eSSaeed Bisharaconfig ARCH_DOVE 472edabd38eSSaeed Bishara bool "Marvell Dove" 473756b2531SSebastian Hesselbarth select CPU_PJ4 474edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4755c34a4e8SLinus Walleij select GPIOLIB 4760f81bd43SRussell King select MIGHT_HAVE_PCI 477b8cd337cSArnd Bergmann select MULTI_IRQ_HANDLER 478171b3f0dSRussell King select MVEBU_MBUS 4799139acd1SSebastian Hesselbarth select PINCTRL 4809139acd1SSebastian Hesselbarth select PINCTRL_DOVE 481abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4825cdbe5d2SArnd Bergmann select SPARSE_IRQ 483c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 484edabd38eSSaeed Bishara help 485edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 486edabd38eSSaeed Bishara 487c53c9cf6SAndrew Victorconfig ARCH_KS8695 488c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 489c7e783d6SLinus Walleij select CLKSRC_MMIO 490b1b3f49cSRussell King select CPU_ARM922T 491c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4925c34a4e8SLinus Walleij select GPIOLIB 493b1b3f49cSRussell King select NEED_MACH_MEMORY_H 494c53c9cf6SAndrew Victor help 495c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 496c53c9cf6SAndrew Victor System-on-Chip devices. 497c53c9cf6SAndrew Victor 498788c9700SRussell Kingconfig ARCH_W90X900 499788c9700SRussell King bool "Nuvoton W90X900 CPU" 5006d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5016fa5d5f7SRussell King select CLKSRC_MMIO 502b1b3f49cSRussell King select CPU_ARM926T 50358b5369eSwanzongshun select GENERIC_CLOCKEVENTS 5045c34a4e8SLinus Walleij select GPIOLIB 505777f9bebSLennert Buytenhek help 506a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 507a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 508a8bc4eadSwanzongshun the ARM series product line, you can login the following 509a8bc4eadSwanzongshun link address to know more. 510a8bc4eadSwanzongshun 511a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 512a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 513585cf175STzachi Perelstein 51493e22567SRussell Kingconfig ARCH_LPC32XX 51593e22567SRussell King bool "NXP LPC32XX" 51693e22567SRussell King select ARM_AMBA 5174073723aSRussell King select CLKDEV_LOOKUP 518c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 519c227f127SVladimir Zapolskiy select COMMON_CLK 52093e22567SRussell King select CPU_ARM926T 52193e22567SRussell King select GENERIC_CLOCKEVENTS 5225c34a4e8SLinus Walleij select GPIOLIB 5238cb17b5eSVladimir Zapolskiy select MULTI_IRQ_HANDLER 5248cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 52593e22567SRussell King select USE_OF 52693e22567SRussell King help 52793e22567SRussell King Support for the NXP LPC32XX family of processors 52893e22567SRussell King 5291da177e4SLinus Torvaldsconfig ARCH_PXA 5302c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 531a4f7e763SRussell King depends on MMU 532b1b3f49cSRussell King select ARCH_MTD_XIP 533b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 534b1b3f49cSRussell King select AUTO_ZRELADDR 535a1c0a6adSRobert Jarzmik select COMMON_CLK 5366d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 537389d9b58SDaniel Lezcano select CLKSRC_PXA 538234b6cedSRussell King select CLKSRC_MMIO 5396f6caeaaSRobert Jarzmik select CLKSRC_OF 5402f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 541981d0f39SEric Miao select GENERIC_CLOCKEVENTS 542157d2644SHaojian Zhuang select GPIO_PXA 5435c34a4e8SLinus Walleij select GPIOLIB 544b1b3f49cSRussell King select HAVE_IDE 545d6cf30caSRobert Jarzmik select IRQ_DOMAIN 546b1b3f49cSRussell King select MULTI_IRQ_HANDLER 547bd5ce433SEric Miao select PLAT_PXA 5486ac6b817SHaojian Zhuang select SPARSE_IRQ 549f999b8bdSMartin Michlmayr help 5502c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5511da177e4SLinus Torvalds 5521da177e4SLinus Torvaldsconfig ARCH_RPC 5531da177e4SLinus Torvalds bool "RiscPC" 554868e87ccSRussell King depends on MMU 5551da177e4SLinus Torvalds select ARCH_ACORN 556a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 55707f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5585cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 559fa04e209SArnd Bergmann select CPU_SA110 560b1b3f49cSRussell King select FIQ 561d0ee9f40SArnd Bergmann select HAVE_IDE 562b1b3f49cSRussell King select HAVE_PATA_PLATFORM 563b1b3f49cSRussell King select ISA_DMA_API 564c334bc15SRob Herring select NEED_MACH_IO_H 5650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 566ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5671da177e4SLinus Torvalds help 5681da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5691da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5701da177e4SLinus Torvalds 5711da177e4SLinus Torvaldsconfig ARCH_SA1100 5721da177e4SLinus Torvalds bool "SA1100-based" 573b1b3f49cSRussell King select ARCH_MTD_XIP 574b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 575b1b3f49cSRussell King select CLKDEV_LOOKUP 576b1b3f49cSRussell King select CLKSRC_MMIO 577389d9b58SDaniel Lezcano select CLKSRC_PXA 578389d9b58SDaniel Lezcano select CLKSRC_OF if OF 579b1b3f49cSRussell King select CPU_FREQ 580b1b3f49cSRussell King select CPU_SA1100 581b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5825c34a4e8SLinus Walleij select GPIOLIB 583d0ee9f40SArnd Bergmann select HAVE_IDE 5841eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 585b1b3f49cSRussell King select ISA 586affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 5870cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 588375dec92SRussell King select SPARSE_IRQ 589f999b8bdSMartin Michlmayr help 590f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5911da177e4SLinus Torvalds 592b130d5c2SKukjin Kimconfig ARCH_S3C24XX 593b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 594335cce74SArnd Bergmann select ATAGS 595b1b3f49cSRussell King select CLKDEV_LOOKUP 5964280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5977f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 598880cf071STomasz Figa select GPIO_SAMSUNG 5995c34a4e8SLinus Walleij select GPIOLIB 60020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 601b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 602b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 60317453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 604c334bc15SRob Herring select NEED_MACH_IO_H 605cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6061da177e4SLinus Torvalds help 607b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 608b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 609b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 610b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 61163b1f51bSBen Dooks 6127c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6137c6337e2SKevin Hilman bool "TI DaVinci" 614b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 6156d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 616ce32c5c5SArnd Bergmann select CPU_ARM926T 61720e9969bSDavid Brownell select GENERIC_ALLOCATOR 618b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 619dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6205c34a4e8SLinus Walleij select GPIOLIB 621b1b3f49cSRussell King select HAVE_IDE 622689e331fSSekhar Nori select USE_OF 623b1b3f49cSRussell King select ZONE_DMA 6247c6337e2SKevin Hilman help 6257c6337e2SKevin Hilman Support for TI's DaVinci platform. 6267c6337e2SKevin Hilman 627a0694861STony Lindgrenconfig ARCH_OMAP1 628a0694861STony Lindgren bool "TI OMAP1" 62900a36698SArnd Bergmann depends on MMU 630b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 631a0694861STony Lindgren select ARCH_OMAP 632e9a91de7STony Prisk select CLKDEV_LOOKUP 633cee37e50Sviresh kumar select CLKSRC_MMIO 634b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 635a0694861STony Lindgren select GENERIC_IRQ_CHIP 6365c34a4e8SLinus Walleij select GPIOLIB 637a0694861STony Lindgren select HAVE_IDE 638a0694861STony Lindgren select IRQ_DOMAIN 639b694331cSTony Lindgren select MULTI_IRQ_HANDLER 640a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 641a0694861STony Lindgren select NEED_MACH_MEMORY_H 642685e2d08STony Lindgren select SPARSE_IRQ 64321f47fbcSAlexey Charkov help 644a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 64502c981c0SBinghua Duan 6461da177e4SLinus Torvaldsendchoice 6471da177e4SLinus Torvalds 648387798b3SRob Herringmenu "Multiple platform selection" 649387798b3SRob Herring depends on ARCH_MULTIPLATFORM 650387798b3SRob Herring 651387798b3SRob Herringcomment "CPU Core family selection" 652387798b3SRob Herring 653f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 654f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 655f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 656f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 657f8afae40SArnd Bergmann select CPU_FA526 658f8afae40SArnd Bergmann 659387798b3SRob Herringconfig ARCH_MULTI_V4T 660387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 661387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 662b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66324e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 66424e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 66524e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 666387798b3SRob Herring 667387798b3SRob Herringconfig ARCH_MULTI_V5 668387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 669387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 670b1b3f49cSRussell King select ARCH_MULTI_V4_V5 67112567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 67224e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 67324e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 674387798b3SRob Herring 675387798b3SRob Herringconfig ARCH_MULTI_V4_V5 676387798b3SRob Herring bool 677387798b3SRob Herring 678387798b3SRob Herringconfig ARCH_MULTI_V6 6798dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 680387798b3SRob Herring select ARCH_MULTI_V6_V7 68142f4754aSRob Herring select CPU_V6K 682387798b3SRob Herring 683387798b3SRob Herringconfig ARCH_MULTI_V7 6848dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 685387798b3SRob Herring default y 686387798b3SRob Herring select ARCH_MULTI_V6_V7 687b1b3f49cSRussell King select CPU_V7 68890bc8ac7SRob Herring select HAVE_SMP 689387798b3SRob Herring 690387798b3SRob Herringconfig ARCH_MULTI_V6_V7 691387798b3SRob Herring bool 6929352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 693387798b3SRob Herring 694387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 695387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 696387798b3SRob Herring select ARCH_MULTI_V5 697387798b3SRob Herring 698387798b3SRob Herringendmenu 699387798b3SRob Herring 70005e2a3deSRob Herringconfig ARCH_VIRT 701e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 702e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 7034b8b5f25SRob Herring select ARM_AMBA 70405e2a3deSRob Herring select ARM_GIC 7053ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 7060b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 707bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 70805e2a3deSRob Herring select ARM_PSCI 7094b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 71005e2a3deSRob Herring 711ccf50e23SRussell King# 712ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 713ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 714ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 715ccf50e23SRussell King# 7163e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 7173e93a22bSGregory CLEMENT 718445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 719445d9b30STsahee Zidenberg 720590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 721590b460cSLars Persson 722d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 723d9bfc86dSOleksij Rempel 72495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 72595b8f20fSRussell King 7261d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7271d22924eSAnders Berg 7288ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7298ac49e04SChristian Daudt 7301c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7311c37fa10SSebastian Hesselbarth 7321da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7331da177e4SLinus Torvalds 734d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 735d94f944eSAnton Vorontsov 73695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 73795b8f20fSRussell King 738df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 739df8d742eSBaruch Siach 74095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 74195b8f20fSRussell King 742e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 743e7736d47SLennert Buytenhek 7441da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7451da177e4SLinus Torvalds 74659d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 74759d3a193SPaulius Zaleckas 748387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 749387798b3SRob Herring 750389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 751389ee0c2SHaojian Zhuang 7521da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7531da177e4SLinus Torvalds 7543f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7553f7e5815SLennert Buytenhek 7563f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7571da177e4SLinus Torvalds 758285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 759285f5fa7SDan Williams 7601da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7611da177e4SLinus Torvalds 762828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 763828989adSSantosh Shilimkar 76495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 76595b8f20fSRussell King 7663b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7673b8f5030SCarlo Caione 76817723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 76917723fd3SJonas Jensen 7708c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig" 7718c2ed9bcSJoel Stanley 772794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 773794d15b2SStanislav Samsonov 7743995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 7751da177e4SLinus Torvalds 776f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 777f682a218SMatthias Brugger 7781d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7791d3f33d5SShawn Guo 78095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 78149cbe786SEric Miao 78295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78395b8f20fSRussell King 7849851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7859851ca57SDaniel Tang 786d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 787d48af15eSTony Lindgren 788d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7891da177e4SLinus Torvalds 7901dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7911dbae815STony Lindgren 7929dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 793585cf175STzachi Perelstein 794387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 795387798b3SRob Herring 79695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 79795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7981da177e4SLinus Torvalds 79995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 80095b8f20fSRussell King 8018c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig" 8028c9184b7SNeil Armstrong 8038fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8048fc1b0f8SKumar Gala 80595b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80695b8f20fSRussell King 807d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 808d63dc051SHeiko Stuebner 80995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 810edabd38eSSaeed Bishara 811387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 812387798b3SRob Herring 813a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 814a21765a7SBen Dooks 81565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 81665ebcc11SSrinivas Kandagatla 81785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 8181da177e4SLinus Torvalds 819431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 820a08ab637SBen Dooks 821170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 822170f4e42SKukjin Kim 82383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 824e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 825cc0e72b8SChanghwan Youn 826882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 8271da177e4SLinus Torvalds 8283b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8293b52634fSMaxime Ripard 830156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 831156a0997SBarry Song 832d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 833d6de5b02SMarc Gonzalez 834c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 835c5f80065SErik Gilling 83695b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8371da177e4SLinus Torvalds 838ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 839ba56a987SMasahiro Yamada 84095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8411da177e4SLinus Torvalds 8421da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8431da177e4SLinus Torvalds 844ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 845420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 846ceade897SRussell King 8476f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8486f35f9a9STony Prisk 8497ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8507ec80ddfSwanzongshun 851acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 852acede515SJun Nie 8539a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8549a45eb69SJosh Cartwright 855499f1640SStefan Agner# ARMv7-M architecture 856499f1640SStefan Agnerconfig ARCH_EFM32 857499f1640SStefan Agner bool "Energy Micro efm32" 858499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8595c34a4e8SLinus Walleij select GPIOLIB 860499f1640SStefan Agner help 861499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 862499f1640SStefan Agner processors. 863499f1640SStefan Agner 864499f1640SStefan Agnerconfig ARCH_LPC18XX 865499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 866499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 867499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 868499f1640SStefan Agner select ARM_AMBA 869499f1640SStefan Agner select CLKSRC_LPC32XX 870499f1640SStefan Agner select PINCTRL 871499f1640SStefan Agner help 872499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 873499f1640SStefan Agner high performance microcontrollers. 874499f1640SStefan Agner 875499f1640SStefan Agnerconfig ARCH_STM32 876499f1640SStefan Agner bool "STMicrolectronics STM32" 877499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 878499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 879499f1640SStefan Agner select ARMV7M_SYSTICK 88025263186SMaxime Coquelin select CLKSRC_STM32 881f64e9804SMaxime Coquelin select PINCTRL 882499f1640SStefan Agner select RESET_CONTROLLER 88347f91519SAlexandre TORGUE select STM32_EXTI 884499f1640SStefan Agner help 885499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 886499f1640SStefan Agner 887fa65fc6bSMaxime Coquelinconfig MACH_STM32F429 888fa65fc6bSMaxime Coquelin bool "STMicrolectronics STM32F429" 889fa65fc6bSMaxime Coquelin depends on ARCH_STM32 890fa65fc6bSMaxime Coquelin default y 891fa65fc6bSMaxime Coquelin 8926bc18b83SAlexandre TORGUEconfig MACH_STM32F746 8936bc18b83SAlexandre TORGUE bool "STMicrolectronics STM32F746" 8946bc18b83SAlexandre TORGUE depends on ARCH_STM32 8956bc18b83SAlexandre TORGUE default y 8966bc18b83SAlexandre TORGUE 8971847119dSVladimir Murzinconfig ARCH_MPS2 89817bd274eSBaruch Siach bool "ARM MPS2 platform" 8991847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 9001847119dSVladimir Murzin select ARM_AMBA 9011847119dSVladimir Murzin select CLKSRC_MPS2 9021847119dSVladimir Murzin help 9031847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 9041847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 9051847119dSVladimir Murzin 9061847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 9071847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 9081847119dSVladimir Murzin 9091da177e4SLinus Torvalds# Definitions to make life easier 9101da177e4SLinus Torvaldsconfig ARCH_ACORN 9111da177e4SLinus Torvalds bool 9121da177e4SLinus Torvalds 9137ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9147ae1f7ecSLennert Buytenhek bool 915469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9167ae1f7ecSLennert Buytenhek 91769b02f6aSLennert Buytenhekconfig PLAT_ORION 91869b02f6aSLennert Buytenhek bool 919bfe45e0bSRussell King select CLKSRC_MMIO 920b1b3f49cSRussell King select COMMON_CLK 921dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 922278b45b0SAndrew Lunn select IRQ_DOMAIN 92369b02f6aSLennert Buytenhek 924abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 925abcda1dcSThomas Petazzoni bool 926abcda1dcSThomas Petazzoni select PLAT_ORION 927abcda1dcSThomas Petazzoni 928bd5ce433SEric Miaoconfig PLAT_PXA 929bd5ce433SEric Miao bool 930bd5ce433SEric Miao 931f4b8b319SRussell Kingconfig PLAT_VERSATILE 932f4b8b319SRussell King bool 933f4b8b319SRussell King 934d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 935d9a1beaaSAlexandre Courbot 9361da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9371da177e4SLinus Torvalds 938afe4b25eSLennert Buytenhekconfig IWMMXT 939d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 940d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 941d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 942afe4b25eSLennert Buytenhek help 943afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 944afe4b25eSLennert Buytenhek running on a CPU that supports it. 945afe4b25eSLennert Buytenhek 94652108641Seric miaoconfig MULTI_IRQ_HANDLER 94752108641Seric miao bool 94852108641Seric miao help 94952108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 95052108641Seric miao 9513b93e7b0SHyok S. Choiif !MMU 9523b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9533b93e7b0SHyok S. Choiendif 9543b93e7b0SHyok S. Choi 9553e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9563e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9573e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9583e0a07f8SGregory CLEMENT default y 9593e0a07f8SGregory CLEMENT help 9603e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9613e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9623e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9633e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9643e0a07f8SGregory CLEMENT Workaround: 9653e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9663e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9673e0a07f8SGregory CLEMENT instruction 9683e0a07f8SGregory CLEMENT 969f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 970f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 971f0c4b8d6SWill Deacon depends on CPU_V6 972f0c4b8d6SWill Deacon help 973f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 974f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 975f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 976f0c4b8d6SWill Deacon causing the faulting task to livelock. 977f0c4b8d6SWill Deacon 9789cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9799cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 980e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9819cba3cccSCatalin Marinas help 9829cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9839cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9849cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9859cba3cccSCatalin Marinas recommended workaround. 9869cba3cccSCatalin Marinas 9877ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9887ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9897ce236fcSCatalin Marinas depends on CPU_V7 9907ce236fcSCatalin Marinas help 9917ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 99279403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9937ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9947ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9957ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9967ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9977ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9987ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9997ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10007ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10017ce236fcSCatalin Marinas available in non-secure mode. 10027ce236fcSCatalin Marinas 1003855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1004855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1005855c551fSCatalin Marinas depends on CPU_V7 100662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1007855c551fSCatalin Marinas help 1008855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1009855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1010855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1011855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1012855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1013855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1014855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1015855c551fSCatalin Marinas register may not be available in non-secure mode. 1016855c551fSCatalin Marinas 10170516e464SCatalin Marinasconfig ARM_ERRATA_460075 10180516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10190516e464SCatalin Marinas depends on CPU_V7 102062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10210516e464SCatalin Marinas help 10220516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10230516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10240516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10250516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10260516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10270516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10280516e464SCatalin Marinas may not be available in non-secure mode. 10290516e464SCatalin Marinas 10309f05027cSWill Deaconconfig ARM_ERRATA_742230 10319f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10329f05027cSWill Deacon depends on CPU_V7 && SMP 103362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10349f05027cSWill Deacon help 10359f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10369f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10379f05027cSWill Deacon between two write operations may not ensure the correct visibility 10389f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10399f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10409f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10419f05027cSWill Deacon the two writes. 10429f05027cSWill Deacon 1043a672e99bSWill Deaconconfig ARM_ERRATA_742231 1044a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1045a672e99bSWill Deacon depends on CPU_V7 && SMP 104662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1047a672e99bSWill Deacon help 1048a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1049a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1050a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1051a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1052a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1053a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1054a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1055a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1056a672e99bSWill Deacon capabilities of the processor. 1057a672e99bSWill Deacon 105869155794SJon Medhurstconfig ARM_ERRATA_643719 105969155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 106069155794SJon Medhurst depends on CPU_V7 && SMP 1061e5a5de44SRussell King default y 106269155794SJon Medhurst help 106369155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 106469155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 106569155794SJon Medhurst register returns zero when it should return one. The workaround 106669155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 106769155794SJon Medhurst it behave as intended and avoiding data corruption. 106869155794SJon Medhurst 1069cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1070cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1071e66dc745SDave Martin depends on CPU_V7 1072cdf357f1SWill Deacon help 1073cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1074cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1075cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1076cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1077cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1078cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1079cdf357f1SWill Deacon entries regardless of the ASID. 1080475d92fcSWill Deacon 1081475d92fcSWill Deaconconfig ARM_ERRATA_743622 1082475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1083475d92fcSWill Deacon depends on CPU_V7 108462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1085475d92fcSWill Deacon help 1086475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1087efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1088475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1089475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1090475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1091475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1092475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1093475d92fcSWill Deacon processor. 1094475d92fcSWill Deacon 10959a27c27cSWill Deaconconfig ARM_ERRATA_751472 10969a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1097ba90c516SDave Martin depends on CPU_V7 109862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10999a27c27cSWill Deacon help 11009a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11019a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11029a27c27cSWill Deacon completion of a following broadcasted operation if the second 11039a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11049a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11059a27c27cSWill Deacon 1106fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1107fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1108fcbdc5feSWill Deacon depends on CPU_V7 1109fcbdc5feSWill Deacon help 1110fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1111fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1112fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1113fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1114fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1115fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1116fcbdc5feSWill Deacon 11175dab26afSWill Deaconconfig ARM_ERRATA_754327 11185dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11195dab26afSWill Deacon depends on CPU_V7 && SMP 11205dab26afSWill Deacon help 11215dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11225dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11235dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11245dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11255dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11265dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11275dab26afSWill Deacon 1128145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1129145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1130fd832478SFabio Estevam depends on CPU_V6 1131145e10e1SCatalin Marinas help 1132145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1133145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1134145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1135145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1136145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1137145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1138145e10e1SCatalin Marinas is not affected. 1139145e10e1SCatalin Marinas 1140f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1141f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1142f630c1bdSWill Deacon depends on CPU_V7 && SMP 1143f630c1bdSWill Deacon help 1144f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1145f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1146f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1147f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1148f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1149f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1150f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1151f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1152f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1153f630c1bdSWill Deacon 11547253b85cSSimon Hormanconfig ARM_ERRATA_775420 11557253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11567253b85cSSimon Horman depends on CPU_V7 11577253b85cSSimon Horman help 11587253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11597253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11607253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11617253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11627253b85cSSimon Horman an abort may occur on cache maintenance. 11637253b85cSSimon Horman 116493dc6887SCatalin Marinasconfig ARM_ERRATA_798181 116593dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 116693dc6887SCatalin Marinas depends on CPU_V7 && SMP 116793dc6887SCatalin Marinas help 116893dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 116993dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 117093dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 117193dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 117293dc6887SCatalin Marinas as the one being invalidated. 117393dc6887SCatalin Marinas 117484b6504fSWill Deaconconfig ARM_ERRATA_773022 117584b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 117684b6504fSWill Deacon depends on CPU_V7 117784b6504fSWill Deacon help 117884b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 117984b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 118084b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 118184b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 118284b6504fSWill Deacon 118362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 118462c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 118562c0f4a5SDoug Anderson depends on CPU_V7 118662c0f4a5SDoug Anderson help 118762c0f4a5SDoug Anderson This option enables the workaround for: 118862c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 118962c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 119062c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 119162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 119262c0f4a5SDoug Anderson any Cortex-A12 cores yet. 119362c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 119462c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 119562c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 119662c0f4a5SDoug Anderson 1197416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1198416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1199416bcf21SDoug Anderson depends on CPU_V7 1200416bcf21SDoug Anderson help 1201416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1202416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1203416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1204416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1205416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1206416bcf21SDoug Anderson 12079f6f9354SDoug Andersonconfig ARM_ERRATA_825619 12089f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 12099f6f9354SDoug Anderson depends on CPU_V7 12109f6f9354SDoug Anderson help 12119f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 12129f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 12139f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 12149f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 12159f6f9354SDoug Anderson 12169f6f9354SDoug Andersonconfig ARM_ERRATA_852421 12179f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 12189f6f9354SDoug Anderson depends on CPU_V7 12199f6f9354SDoug Anderson help 12209f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 12219f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 12229f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 12239f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 12249f6f9354SDoug Anderson 122562c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 122662c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 122762c0f4a5SDoug Anderson depends on CPU_V7 122862c0f4a5SDoug Anderson help 122962c0f4a5SDoug Anderson This option enables the workaround for: 123062c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 123162c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 123262c0f4a5SDoug Anderson any Cortex-A17 cores yet. 123362c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 123462c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 123562c0f4a5SDoug Anderson for and handled. 123662c0f4a5SDoug Anderson 12371da177e4SLinus Torvaldsendmenu 12381da177e4SLinus Torvalds 12391da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12401da177e4SLinus Torvalds 12411da177e4SLinus Torvaldsmenu "Bus support" 12421da177e4SLinus Torvalds 12431da177e4SLinus Torvaldsconfig ISA 12441da177e4SLinus Torvalds bool 12451da177e4SLinus Torvalds help 12461da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12471da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12481da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12491da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12501da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12511da177e4SLinus Torvalds 1252065909b9SRussell King# Select ISA DMA controller support 12531da177e4SLinus Torvaldsconfig ISA_DMA 12541da177e4SLinus Torvalds bool 1255065909b9SRussell King select ISA_DMA_API 12561da177e4SLinus Torvalds 1257065909b9SRussell King# Select ISA DMA interface 12585cae841bSAl Viroconfig ISA_DMA_API 12595cae841bSAl Viro bool 12605cae841bSAl Viro 12611da177e4SLinus Torvaldsconfig PCI 12620b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12631da177e4SLinus Torvalds help 12641da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12651da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12661da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12671da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12681da177e4SLinus Torvalds 126952882173SAnton Vorontsovconfig PCI_DOMAINS 127052882173SAnton Vorontsov bool 127152882173SAnton Vorontsov depends on PCI 127252882173SAnton Vorontsov 12738c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12748c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12758c7d1474SLorenzo Pieralisi 1276b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1277b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1278b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1279b080ac8aSMarcelo Roberto Jimenez help 1280b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1281b080ac8aSMarcelo Roberto Jimenez 128236e23590SMatthew Wilcoxconfig PCI_SYSCALL 128336e23590SMatthew Wilcox def_bool PCI 128436e23590SMatthew Wilcox 1285a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1286a0113a99SMike Rapoport bool 1287a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1288a0113a99SMike Rapoport default y 1289a0113a99SMike Rapoport select DMABOUNCE 1290a0113a99SMike Rapoport 12911da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12921da177e4SLinus Torvalds 12931da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12941da177e4SLinus Torvalds 12951da177e4SLinus Torvaldsendmenu 12961da177e4SLinus Torvalds 12971da177e4SLinus Torvaldsmenu "Kernel Features" 12981da177e4SLinus Torvalds 12993b55658aSDave Martinconfig HAVE_SMP 13003b55658aSDave Martin bool 13013b55658aSDave Martin help 13023b55658aSDave Martin This option should be selected by machines which have an SMP- 13033b55658aSDave Martin capable CPU. 13043b55658aSDave Martin 13053b55658aSDave Martin The only effect of this option is to make the SMP-related 13063b55658aSDave Martin options available to the user for configuration. 13073b55658aSDave Martin 13081da177e4SLinus Torvaldsconfig SMP 1309bb2d8130SRussell King bool "Symmetric Multi-Processing" 1310fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1311bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13123b55658aSDave Martin depends on HAVE_SMP 1313801bb21cSJonathan Austin depends on MMU || ARM_MPU 13140361748fSArnd Bergmann select IRQ_WORK 13151da177e4SLinus Torvalds help 13161da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13174a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13184a474157SRobert Graffham than one CPU, say Y. 13191da177e4SLinus Torvalds 13204a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13211da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13224a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13234a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13244a474157SRobert Graffham will run faster if you say N here. 13251da177e4SLinus Torvalds 1326395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13271da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 132850a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13291da177e4SLinus Torvalds 13301da177e4SLinus Torvalds If you don't know what to do here, say N. 13311da177e4SLinus Torvalds 1332f00ec48fSRussell Kingconfig SMP_ON_UP 13335744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1334801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1335f00ec48fSRussell King default y 1336f00ec48fSRussell King help 1337f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1338f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1339f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1340f00ec48fSRussell King savings. 1341f00ec48fSRussell King 1342f00ec48fSRussell King If you don't know what to do here, say Y. 1343f00ec48fSRussell King 1344c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1345c9018aabSVincent Guittot bool "Support cpu topology definition" 1346c9018aabSVincent Guittot depends on SMP && CPU_V7 1347c9018aabSVincent Guittot default y 1348c9018aabSVincent Guittot help 1349c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1350c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1351c9018aabSVincent Guittot topology of an ARM System. 1352c9018aabSVincent Guittot 1353c9018aabSVincent Guittotconfig SCHED_MC 1354c9018aabSVincent Guittot bool "Multi-core scheduler support" 1355c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1356c9018aabSVincent Guittot help 1357c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1358c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1359c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1360c9018aabSVincent Guittot 1361c9018aabSVincent Guittotconfig SCHED_SMT 1362c9018aabSVincent Guittot bool "SMT scheduler support" 1363c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1364c9018aabSVincent Guittot help 1365c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1366c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1367c9018aabSVincent Guittot places. If unsure say N here. 1368c9018aabSVincent Guittot 1369a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1370a8cbcd92SRussell King bool 1371a8cbcd92SRussell King help 1372a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1373a8cbcd92SRussell King 13748a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1375022c03a2SMarc Zyngier bool "Architected timer support" 1376022c03a2SMarc Zyngier depends on CPU_V7 13778a4da6e3SMark Rutland select ARM_ARCH_TIMER 13780c403462SWill Deacon select GENERIC_CLOCKEVENTS 1379022c03a2SMarc Zyngier help 1380022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1381022c03a2SMarc Zyngier 1382f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1383f32f4ce2SRussell King bool 1384da4a686aSRob Herring select CLKSRC_OF if OF 1385f32f4ce2SRussell King help 1386f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1387f32f4ce2SRussell King 1388e8db288eSNicolas Pitreconfig MCPM 1389e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1390e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1391e8db288eSNicolas Pitre help 1392e8db288eSNicolas Pitre This option provides the common power management infrastructure 1393e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1394e8db288eSNicolas Pitre systems. 1395e8db288eSNicolas Pitre 1396ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1397ebf4a5c5SHaojian Zhuang bool 1398ebf4a5c5SHaojian Zhuang depends on MCPM 1399ebf4a5c5SHaojian Zhuang help 1400ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1401ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1402ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1403ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1404ebf4a5c5SHaojian Zhuang 14051c33be57SNicolas Pitreconfig BIG_LITTLE 14061c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14071c33be57SNicolas Pitre depends on CPU_V7 && SMP 14081c33be57SNicolas Pitre select MCPM 14091c33be57SNicolas Pitre help 14101c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14111c33be57SNicolas Pitre system architecture. 14121c33be57SNicolas Pitre 14131c33be57SNicolas Pitreconfig BL_SWITCHER 14141c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14156c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 141651aaf81fSRussell King select CPU_PM 14171c33be57SNicolas Pitre help 14181c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14191c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14201c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14211c33be57SNicolas Pitre 1422b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1423b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1424b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1425b22537c6SNicolas Pitre help 1426b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1427b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1428b22537c6SNicolas Pitre debugging purposes only. 1429b22537c6SNicolas Pitre 14308d5796d2SLennert Buytenhekchoice 14318d5796d2SLennert Buytenhek prompt "Memory split" 1432006fa259SRussell King depends on MMU 14338d5796d2SLennert Buytenhek default VMSPLIT_3G 14348d5796d2SLennert Buytenhek help 14358d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14368d5796d2SLennert Buytenhek 14378d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14388d5796d2SLennert Buytenhek option alone! 14398d5796d2SLennert Buytenhek 14408d5796d2SLennert Buytenhek config VMSPLIT_3G 14418d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 144263ce446cSNicolas Pitre config VMSPLIT_3G_OPT 144363ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14448d5796d2SLennert Buytenhek config VMSPLIT_2G 14458d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14468d5796d2SLennert Buytenhek config VMSPLIT_1G 14478d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14488d5796d2SLennert Buytenhekendchoice 14498d5796d2SLennert Buytenhek 14508d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14518d5796d2SLennert Buytenhek hex 1452006fa259SRussell King default PHYS_OFFSET if !MMU 14538d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14548d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 145563ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14568d5796d2SLennert Buytenhek default 0xC0000000 14578d5796d2SLennert Buytenhek 14581da177e4SLinus Torvaldsconfig NR_CPUS 14591da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14601da177e4SLinus Torvalds range 2 32 14611da177e4SLinus Torvalds depends on SMP 14621da177e4SLinus Torvalds default "4" 14631da177e4SLinus Torvalds 1464a054a811SRussell Kingconfig HOTPLUG_CPU 146500b7dedeSRussell King bool "Support for hot-pluggable CPUs" 146640b31360SStephen Rothwell depends on SMP 1467a054a811SRussell King help 1468a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1469a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1470a054a811SRussell King 14712bdd424fSWill Deaconconfig ARM_PSCI 14722bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1473e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1474be120397SMark Rutland select ARM_PSCI_FW 14752bdd424fSWill Deacon help 14762bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14772bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14782bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14792bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14802bdd424fSWill Deacon ARM processors"). 14812bdd424fSWill Deacon 14822a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14832a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14842a6ad871SMaxime Ripard# selected platforms. 148544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 148644986ab0SPeter De Schrijver (NVIDIA) int 1487b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1488b35d2e56SGregory Fong ARCH_ZYNQ 1489aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1490aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1491eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 149206b851e5SOlof Johansson default 392 if ARCH_U8500 149301bb914cSTony Prisk default 352 if ARCH_VT8500 14947b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14952a6ad871SMaxime Ripard default 264 if MACH_H4700 149644986ab0SPeter De Schrijver (NVIDIA) default 0 149744986ab0SPeter De Schrijver (NVIDIA) help 149844986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 149944986ab0SPeter De Schrijver (NVIDIA) 150044986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 150144986ab0SPeter De Schrijver (NVIDIA) 1502d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15031da177e4SLinus Torvalds 1504c9218b16SRussell Kingconfig HZ_FIXED 1505f8065813SRussell King int 1506da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 15071164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 150847d84682SRussell King default 0 1509c9218b16SRussell King 1510c9218b16SRussell Kingchoice 151147d84682SRussell King depends on HZ_FIXED = 0 1512c9218b16SRussell King prompt "Timer frequency" 1513c9218b16SRussell King 1514c9218b16SRussell Kingconfig HZ_100 1515c9218b16SRussell King bool "100 Hz" 1516c9218b16SRussell King 1517c9218b16SRussell Kingconfig HZ_200 1518c9218b16SRussell King bool "200 Hz" 1519c9218b16SRussell King 1520c9218b16SRussell Kingconfig HZ_250 1521c9218b16SRussell King bool "250 Hz" 1522c9218b16SRussell King 1523c9218b16SRussell Kingconfig HZ_300 1524c9218b16SRussell King bool "300 Hz" 1525c9218b16SRussell King 1526c9218b16SRussell Kingconfig HZ_500 1527c9218b16SRussell King bool "500 Hz" 1528c9218b16SRussell King 1529c9218b16SRussell Kingconfig HZ_1000 1530c9218b16SRussell King bool "1000 Hz" 1531c9218b16SRussell King 1532c9218b16SRussell Kingendchoice 1533c9218b16SRussell King 1534c9218b16SRussell Kingconfig HZ 1535c9218b16SRussell King int 153647d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1537c9218b16SRussell King default 100 if HZ_100 1538c9218b16SRussell King default 200 if HZ_200 1539c9218b16SRussell King default 250 if HZ_250 1540c9218b16SRussell King default 300 if HZ_300 1541c9218b16SRussell King default 500 if HZ_500 1542c9218b16SRussell King default 1000 1543c9218b16SRussell King 1544c9218b16SRussell Kingconfig SCHED_HRTICK 1545c9218b16SRussell King def_bool HIGH_RES_TIMERS 1546f8065813SRussell King 154716c79651SCatalin Marinasconfig THUMB2_KERNEL 1548bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15494477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1550bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 155116c79651SCatalin Marinas select AEABI 155216c79651SCatalin Marinas select ARM_ASM_UNIFIED 155389bace65SArnd Bergmann select ARM_UNWIND 155416c79651SCatalin Marinas help 155516c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 155616c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 155716c79651SCatalin Marinas ARM-Thumb syntax is needed. 155816c79651SCatalin Marinas 155916c79651SCatalin Marinas If unsure, say N. 156016c79651SCatalin Marinas 15616f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15626f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15636f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15646f685c5cSDave Martin default y 15656f685c5cSDave Martin help 15666f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15676f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15686f685c5cSDave Martin branch instructions. 15696f685c5cSDave Martin 15706f685c5cSDave Martin This is a problem, because there's no guarantee the final 15716f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15726f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15736f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15746f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15756f685c5cSDave Martin support. 15766f685c5cSDave Martin 15776f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15786f685c5cSDave Martin relocation" error when loading some modules. 15796f685c5cSDave Martin 15806f685c5cSDave Martin Until fixed tools are available, passing 15816f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15826f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15836f685c5cSDave Martin stack usage in some cases. 15846f685c5cSDave Martin 15856f685c5cSDave Martin The problem is described in more detail at: 15866f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15876f685c5cSDave Martin 15886f685c5cSDave Martin Only Thumb-2 kernels are affected. 15896f685c5cSDave Martin 15906f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15916f685c5cSDave Martin 15920becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15930becb088SCatalin Marinas bool 15940becb088SCatalin Marinas 159542f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 159642f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 159742f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 159842f25bddSNicolas Pitre default y 159942f25bddSNicolas Pitre help 160042f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 160142f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 160242f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 160342f25bddSNicolas Pitre and udiv instructions that can be used to implement those 160442f25bddSNicolas Pitre functions. 160542f25bddSNicolas Pitre 160642f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 160742f25bddSNicolas Pitre replace the first two instructions of these library functions 160842f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 160942f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 161042f25bddSNicolas Pitre and less power intensive than running the original library 161142f25bddSNicolas Pitre code to do integer division. 161242f25bddSNicolas Pitre 1613704bdda0SNicolas Pitreconfig AEABI 1614704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1615704bdda0SNicolas Pitre help 1616704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1617704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1618704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1619704bdda0SNicolas Pitre 1620704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1621704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1622704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1623704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1624704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1625704bdda0SNicolas Pitre 1626704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1627704bdda0SNicolas Pitre 16286c90c872SNicolas Pitreconfig OABI_COMPAT 1629a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1630d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16316c90c872SNicolas Pitre help 16326c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16336c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16346c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16356c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16366c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16376c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 163891702175SKees Cook 163991702175SKees Cook The seccomp filter system will not be available when this is 164091702175SKees Cook selected, since there is no way yet to sensibly distinguish 164191702175SKees Cook between calling conventions during filtering. 164291702175SKees Cook 16436c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16446c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16456c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16466c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1647b02f8467SKees Cook at all). If in doubt say N. 16486c90c872SNicolas Pitre 1649eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1650e80d6a24SMel Gorman bool 1651e80d6a24SMel Gorman 165205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 165305944d74SRussell King bool 165405944d74SRussell King 165507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165607a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165707a2f737SRussell King 165805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1659be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1660c80d79d7SYasunori Goto 16617b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16627b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16637b7bf499SWill Deacon 1664b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1665b8cd51afSSteve Capper def_bool y 1666b8cd51afSSteve Capper depends on ARM_LPAE 1667b8cd51afSSteve Capper 1668053a96caSNicolas Pitreconfig HIGHMEM 1669e8db89a2SRussell King bool "High Memory Support" 1670e8db89a2SRussell King depends on MMU 1671053a96caSNicolas Pitre help 1672053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1673053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1674053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1675053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1676053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1677053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1678053a96caSNicolas Pitre 1679053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1680053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1681053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1682053a96caSNicolas Pitre 1683053a96caSNicolas Pitre If unsure, say n. 1684053a96caSNicolas Pitre 168565cec8e3SRussell Kingconfig HIGHPTE 16869a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 168765cec8e3SRussell King depends on HIGHMEM 16889a431bd5SRussell King default y 1689b4d103d1SRussell King help 1690b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1691b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1692b4d103d1SRussell King precious low memory, eventually leading to low memory being 1693b4d103d1SRussell King consumed by page tables. Setting this option will allow 1694b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 169565cec8e3SRussell King 1696a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1697a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1698a5e090acSRussell King depends on MMU && !ARM_LPAE 16991b8873a0SJamie Iles default y 17001b8873a0SJamie Iles help 1701a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1702a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1703a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1704a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1705a5e090acSRussell King fault when dereferenced. 1706a5e090acSRussell King 1707a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1708a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1709a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 17101da177e4SLinus Torvalds 17111da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1712fa8ad788SMark Rutland def_bool y 1713fa8ad788SMark Rutland depends on ARM_PMU 17141b8873a0SJamie Iles 17151355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17161355e2a6SCatalin Marinas def_bool y 17171355e2a6SCatalin Marinas depends on ARM_LPAE 17181355e2a6SCatalin Marinas 17198d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17208d962507SCatalin Marinas def_bool y 17218d962507SCatalin Marinas depends on ARM_LPAE 17228d962507SCatalin Marinas 17234bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17244bfab203SSteven Capper def_bool y 17254bfab203SSteven Capper 17267d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17277d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17287d485f64SArd Biesheuvel depends on MODULES 17297d485f64SArd Biesheuvel help 17307d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17317d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17327d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17337d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17347d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17357d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17367d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17377d485f64SArd Biesheuvel the same. 17387d485f64SArd Biesheuvel 17397d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17407d485f64SArd Biesheuvel 17411da177e4SLinus Torvaldssource "mm/Kconfig" 17421da177e4SLinus Torvalds 1743c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 174436d6c928SUlrich Hecht int "Maximum zone order" 1745898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17466d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1747c1b2d970SMagnus Damm default "11" 1748c1b2d970SMagnus Damm help 1749c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1750c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1751c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1752c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1753c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1754c1b2d970SMagnus Damm increase this value. 1755c1b2d970SMagnus Damm 1756c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1757c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1758c1b2d970SMagnus Damm 17591da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17601da177e4SLinus Torvalds bool 1761f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17621da177e4SLinus Torvalds default y if !ARCH_EBSA110 1763e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17641da177e4SLinus Torvalds help 17651da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17661da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17671da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17681da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17691da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17701da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17711da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17721da177e4SLinus Torvalds 177339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 177438ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 177538ef2ad5SLinus Walleij depends on MMU 177639ec58f3SLennert Buytenhek default y if CPU_FEROCEON 177739ec58f3SLennert Buytenhek help 177839ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 177939ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 178039ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 178139ec58f3SLennert Buytenhek 178239ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 178339ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 178439ec58f3SLennert Buytenhek such copy operations with large buffers. 178539ec58f3SLennert Buytenhek 178639ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 178739ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 178839ec58f3SLennert Buytenhek 178970c70d97SNicolas Pitreconfig SECCOMP 179070c70d97SNicolas Pitre bool 179170c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 179270c70d97SNicolas Pitre ---help--- 179370c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 179470c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 179570c70d97SNicolas Pitre execution. By using pipes or other transports made available to 179670c70d97SNicolas Pitre the process as file descriptors supporting the read/write 179770c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 179870c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 179970c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 180070c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 180170c70d97SNicolas Pitre defined by each seccomp mode. 180270c70d97SNicolas Pitre 180306e6295bSStefano Stabelliniconfig SWIOTLB 180406e6295bSStefano Stabellini def_bool y 180506e6295bSStefano Stabellini 180606e6295bSStefano Stabelliniconfig IOMMU_HELPER 180706e6295bSStefano Stabellini def_bool SWIOTLB 180806e6295bSStefano Stabellini 180902c2433bSStefano Stabelliniconfig PARAVIRT 181002c2433bSStefano Stabellini bool "Enable paravirtualization code" 181102c2433bSStefano Stabellini help 181202c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 181302c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 181402c2433bSStefano Stabellini over full virtualization. 181502c2433bSStefano Stabellini 181602c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 181702c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 181802c2433bSStefano Stabellini select PARAVIRT 181902c2433bSStefano Stabellini default n 182002c2433bSStefano Stabellini help 182102c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 182202c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 182302c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 182402c2433bSStefano Stabellini that, there can be a small performance impact. 182502c2433bSStefano Stabellini 182602c2433bSStefano Stabellini If in doubt, say N here. 182702c2433bSStefano Stabellini 1828eff8d644SStefano Stabelliniconfig XEN_DOM0 1829eff8d644SStefano Stabellini def_bool y 1830eff8d644SStefano Stabellini depends on XEN 1831eff8d644SStefano Stabellini 1832eff8d644SStefano Stabelliniconfig XEN 1833c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 183485323a99SIan Campbell depends on ARM && AEABI && OF 1835f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 183685323a99SIan Campbell depends on !GENERIC_ATOMIC64 18377693deccSUwe Kleine-König depends on MMU 183851aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 183917b7ab80SStefano Stabellini select ARM_PSCI 184083862ccfSStefano Stabellini select SWIOTLB_XEN 184102c2433bSStefano Stabellini select PARAVIRT 1842eff8d644SStefano Stabellini help 1843eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1844eff8d644SStefano Stabellini 18451da177e4SLinus Torvaldsendmenu 18461da177e4SLinus Torvalds 18471da177e4SLinus Torvaldsmenu "Boot options" 18481da177e4SLinus Torvalds 18499eb8f674SGrant Likelyconfig USE_OF 18509eb8f674SGrant Likely bool "Flattened Device Tree support" 1851b1b3f49cSRussell King select IRQ_DOMAIN 18529eb8f674SGrant Likely select OF 18539eb8f674SGrant Likely help 18549eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18559eb8f674SGrant Likely 1856bd51e2f5SNicolas Pitreconfig ATAGS 1857bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1858bd51e2f5SNicolas Pitre default y 1859bd51e2f5SNicolas Pitre help 1860bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1861bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1862bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1863bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1864bd51e2f5SNicolas Pitre leave this to y. 1865bd51e2f5SNicolas Pitre 1866bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1867bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1868bd51e2f5SNicolas Pitre depends on ATAGS 1869bd51e2f5SNicolas Pitre help 1870bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1871bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1872bd51e2f5SNicolas Pitre 18731da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18741da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18751da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18761da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18771da177e4SLinus Torvalds default "0" 18781da177e4SLinus Torvalds help 18791da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18801da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18811da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18821da177e4SLinus Torvalds value in their defconfig file. 18831da177e4SLinus Torvalds 18841da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18851da177e4SLinus Torvalds 18861da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18871da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18881da177e4SLinus Torvalds default "0" 18891da177e4SLinus Torvalds help 1890f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1891f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1892f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1893f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1894f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1895f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18961da177e4SLinus Torvalds 18971da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18981da177e4SLinus Torvalds 18991da177e4SLinus Torvaldsconfig ZBOOT_ROM 19001da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19011da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 190210968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 19031da177e4SLinus Torvalds help 19041da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19051da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19061da177e4SLinus Torvalds 1907e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1908e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 190910968131SRussell King depends on OF 1910e2a6a3aaSJohn Bonesio help 1911e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1912e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1913e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1914e2a6a3aaSJohn Bonesio 1915e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1916e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1917e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1918e2a6a3aaSJohn Bonesio 1919e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1920e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1921e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1922e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1923e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1924e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1925e2a6a3aaSJohn Bonesio to this option. 1926e2a6a3aaSJohn Bonesio 1927b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1928b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1929b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1930b90b9a38SNicolas Pitre help 1931b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1932b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1933b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1934b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1935b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1936b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1937b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1938b90b9a38SNicolas Pitre 1939d0f34a11SGenoud Richardchoice 1940d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1941d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1942d0f34a11SGenoud Richard 1943d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1944d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1945d0f34a11SGenoud Richard help 1946d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1947d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1948d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1949d0f34a11SGenoud Richard 1950d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1951d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1952d0f34a11SGenoud Richard help 1953d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1954d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1955d0f34a11SGenoud Richard 1956d0f34a11SGenoud Richardendchoice 1957d0f34a11SGenoud Richard 19581da177e4SLinus Torvaldsconfig CMDLINE 19591da177e4SLinus Torvalds string "Default kernel command string" 19601da177e4SLinus Torvalds default "" 19611da177e4SLinus Torvalds help 19621da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19631da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19641da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19651da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19661da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19671da177e4SLinus Torvalds 19684394c124SVictor Boiviechoice 19694394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19704394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1971bd51e2f5SNicolas Pitre depends on ATAGS 19724394c124SVictor Boivie 19734394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19744394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19754394c124SVictor Boivie help 19764394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19774394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19784394c124SVictor Boivie string provided in CMDLINE will be used. 19794394c124SVictor Boivie 19804394c124SVictor Boivieconfig CMDLINE_EXTEND 19814394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19824394c124SVictor Boivie help 19834394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19844394c124SVictor Boivie appended to the default kernel command string. 19854394c124SVictor Boivie 198692d2040dSAlexander Hollerconfig CMDLINE_FORCE 198792d2040dSAlexander Holler bool "Always use the default kernel command string" 198892d2040dSAlexander Holler help 198992d2040dSAlexander Holler Always use the default kernel command string, even if the boot 199092d2040dSAlexander Holler loader passes other arguments to the kernel. 199192d2040dSAlexander Holler This is useful if you cannot or don't want to change the 199292d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19934394c124SVictor Boivieendchoice 199492d2040dSAlexander Holler 19951da177e4SLinus Torvaldsconfig XIP_KERNEL 19961da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 199710968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19981da177e4SLinus Torvalds help 19991da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20001da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20011da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20021da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20031da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20041da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20051da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20061da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20071da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20081da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20111da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20121da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20131da177e4SLinus Torvalds 20141da177e4SLinus Torvalds If unsure, say N. 20151da177e4SLinus Torvalds 20161da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20171da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20181da177e4SLinus Torvalds depends on XIP_KERNEL 20191da177e4SLinus Torvalds default "0x00080000" 20201da177e4SLinus Torvalds help 20211da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20221da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20231da177e4SLinus Torvalds own flash usage. 20241da177e4SLinus Torvalds 2025c587e4a6SRichard Purdieconfig KEXEC 2026c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 202719ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2028cb1293e2SArnd Bergmann depends on !CPU_V7M 20292965faa5SDave Young select KEXEC_CORE 2030c587e4a6SRichard Purdie help 2031c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2032c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 203301dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2034c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2035c587e4a6SRichard Purdie 2036c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2037c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2038bf220695SGeert Uytterhoeven initially work for you. 2039c587e4a6SRichard Purdie 20404cd9d6f7SRichard Purdieconfig ATAGS_PROC 20414cd9d6f7SRichard Purdie bool "Export atags in procfs" 2042bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2043b98d7291SUli Luckas default y 20444cd9d6f7SRichard Purdie help 20454cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20464cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20474cd9d6f7SRichard Purdie 2048cb5d39b3SMika Westerbergconfig CRASH_DUMP 2049cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2050cb5d39b3SMika Westerberg help 2051cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2052cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2053cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2054cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2055cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2056cb5d39b3SMika Westerberg memory address not used by the main kernel 2057cb5d39b3SMika Westerberg 2058cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2059cb5d39b3SMika Westerberg 2060e69edc79SEric Miaoconfig AUTO_ZRELADDR 2061e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2062e69edc79SEric Miao help 2063e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2064e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2065e69edc79SEric Miao will be determined at run-time by masking the current IP with 2066e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2067e69edc79SEric Miao from start of memory. 2068e69edc79SEric Miao 206981a0bc39SRoy Franzconfig EFI_STUB 207081a0bc39SRoy Franz bool 207181a0bc39SRoy Franz 207281a0bc39SRoy Franzconfig EFI 207381a0bc39SRoy Franz bool "UEFI runtime support" 207481a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 207581a0bc39SRoy Franz select UCS2_STRING 207681a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 207781a0bc39SRoy Franz select EFI_STUB 207881a0bc39SRoy Franz select EFI_ARMSTUB 207981a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 208081a0bc39SRoy Franz ---help--- 208181a0bc39SRoy Franz This option provides support for runtime services provided 208281a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 208381a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 208481a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 208581a0bc39SRoy Franz is only useful for kernels that may run on systems that have 208681a0bc39SRoy Franz UEFI firmware. 208781a0bc39SRoy Franz 20881da177e4SLinus Torvaldsendmenu 20891da177e4SLinus Torvalds 2090ac9d7efcSRussell Kingmenu "CPU Power Management" 20911da177e4SLinus Torvalds 20921da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20931da177e4SLinus Torvalds 2094ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2095ac9d7efcSRussell King 2096ac9d7efcSRussell Kingendmenu 2097ac9d7efcSRussell King 20981da177e4SLinus Torvaldsmenu "Floating point emulation" 20991da177e4SLinus Torvalds 21001da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21011da177e4SLinus Torvalds 21021da177e4SLinus Torvaldsconfig FPE_NWFPE 21031da177e4SLinus Torvalds bool "NWFPE math emulation" 2104593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21051da177e4SLinus Torvalds ---help--- 21061da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21071da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21081da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21091da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21121da177e4SLinus Torvalds early in the bootup. 21131da177e4SLinus Torvalds 21141da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21151da177e4SLinus Torvalds bool "Support extended precision" 2116bedf142bSLennert Buytenhek depends on FPE_NWFPE 21171da177e4SLinus Torvalds help 21181da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21191da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21201da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21211da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21221da177e4SLinus Torvalds floating point emulator without any good reason. 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvalds You almost surely want to say N here. 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvaldsconfig FPE_FASTFPE 21271da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2128d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21291da177e4SLinus Torvalds ---help--- 21301da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21311da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21321da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21331da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21361da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21371da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21381da177e4SLinus Torvalds choose NWFPE. 21391da177e4SLinus Torvalds 21401da177e4SLinus Torvaldsconfig VFP 21411da177e4SLinus Torvalds bool "VFP-format floating point maths" 2142e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21431da177e4SLinus Torvalds help 21441da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21451da177e4SLinus Torvalds if your hardware includes a VFP unit. 21461da177e4SLinus Torvalds 21471da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21481da177e4SLinus Torvalds release notes and additional status information. 21491da177e4SLinus Torvalds 21501da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21511da177e4SLinus Torvalds 215225ebee02SCatalin Marinasconfig VFPv3 215325ebee02SCatalin Marinas bool 215425ebee02SCatalin Marinas depends on VFP 215525ebee02SCatalin Marinas default y if CPU_V7 215625ebee02SCatalin Marinas 2157b5872db4SCatalin Marinasconfig NEON 2158b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2159b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2160b5872db4SCatalin Marinas help 2161b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2162b5872db4SCatalin Marinas Extension. 2163b5872db4SCatalin Marinas 216473c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 216573c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2166c4a30c3bSRussell King depends on NEON && AEABI 216773c132c1SArd Biesheuvel help 216873c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 216973c132c1SArd Biesheuvel 21701da177e4SLinus Torvaldsendmenu 21711da177e4SLinus Torvalds 21721da177e4SLinus Torvaldsmenu "Userspace binary formats" 21731da177e4SLinus Torvalds 21741da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21751da177e4SLinus Torvalds 21761da177e4SLinus Torvaldsendmenu 21771da177e4SLinus Torvalds 21781da177e4SLinus Torvaldsmenu "Power management options" 21791da177e4SLinus Torvalds 2180eceab4acSRussell Kingsource "kernel/power/Kconfig" 21811da177e4SLinus Torvalds 2182f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 218319a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2184f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2185f4cb5700SJohannes Berg def_bool y 2186f4cb5700SJohannes Berg 218715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21888b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21891b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 219015e0d9e3SArnd Bergmann 2191603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2192603fb42aSSebastian Capella bool 2193603fb42aSSebastian Capella depends on MMU 2194603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2195603fb42aSSebastian Capella 21961da177e4SLinus Torvaldsendmenu 21971da177e4SLinus Torvalds 2198d5950b43SSam Ravnborgsource "net/Kconfig" 2199d5950b43SSam Ravnborg 2200ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22011da177e4SLinus Torvalds 2202916f743dSKumar Galasource "drivers/firmware/Kconfig" 2203916f743dSKumar Gala 22041da177e4SLinus Torvaldssource "fs/Kconfig" 22051da177e4SLinus Torvalds 22061da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22071da177e4SLinus Torvalds 22081da177e4SLinus Torvaldssource "security/Kconfig" 22091da177e4SLinus Torvalds 22101da177e4SLinus Torvaldssource "crypto/Kconfig" 2211652ccae5SArd Biesheuvelif CRYPTO 2212652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2213652ccae5SArd Biesheuvelendif 22141da177e4SLinus Torvalds 22151da177e4SLinus Torvaldssource "lib/Kconfig" 2216749cf76cSChristoffer Dall 2217749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2218