11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47563bbf8SMark Brown select ARCH_HAVE_CUSTOM_GPIO_H 5e17c6d56SDavid Woodhouse select HAVE_AOUT 624056f52SRussell King select HAVE_DMA_API_DEBUG 7d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 82dc6a016SMarek Szyprowski select HAVE_DMA_ATTRS 9c7909509SMarek Szyprowski select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7) 10c7909509SMarek Szyprowski select CMA if (CPU_V6 || CPU_V6K || CPU_V7) 112778f620SRussell King select HAVE_MEMBLOCK 1212b824fbSAlessandro Zummo select RTC_LIB 1375e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 14a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 15fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1609f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 175cbad0ebSJason Wessel select HAVE_ARCH_KGDB 180693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 19856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 209edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 21606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 2280be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 2380be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 240e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 25e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 261fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 27e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 28e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 296e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 30a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 31e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 327ada189fSJamie Iles select HAVE_PERF_EVENTS 337ada189fSJamie Iles select PERF_USE_VMALLOC 34e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 35e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 36ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 37e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3837e74bebSStephen Boyd select HARDIRQS_SW_RESEND 3937e74bebSStephen Boyd select GENERIC_IRQ_PROBE 4025a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 41d4aa8b15SThomas Gleixner select GENERIC_IRQ_PROBE 42d4aa8b15SThomas Gleixner select HARDIRQS_SW_RESEND 431fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 44e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 45e47b65b0SSam Ravnborg select HAVE_BPF_JIT 4684ec6d57SThomas Gleixner select GENERIC_SMP_IDLE_THREAD 473d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 483d92a71aSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS_BROADCAST if SMP 491da177e4SLinus Torvalds help 501da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 51f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 521da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 531da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 541da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 551da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 561da177e4SLinus Torvalds 5774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 5874facffeSRussell King bool 5974facffeSRussell King 604ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 614ce63fcdSMarek Szyprowski bool 624ce63fcdSMarek Szyprowski 634ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 644ce63fcdSMarek Szyprowski select NEED_SG_DMA_LENGTH 654ce63fcdSMarek Szyprowski select ARM_HAS_SG_CHAIN 664ce63fcdSMarek Szyprowski bool 674ce63fcdSMarek Szyprowski 681a189b97SRussell Kingconfig HAVE_PWM 691a189b97SRussell King bool 701a189b97SRussell King 710b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 720b05da72SHans Ulli Kroll bool 730b05da72SHans Ulli Kroll 7475e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 7575e7153aSRalf Baechle bool 7675e7153aSRalf Baechle 770a938b97SDavid Brownellconfig GENERIC_GPIO 780a938b97SDavid Brownell bool 790a938b97SDavid Brownell 80bc581770SLinus Walleijconfig HAVE_TCM 81bc581770SLinus Walleij bool 82bc581770SLinus Walleij select GENERIC_ALLOCATOR 83bc581770SLinus Walleij 84e119bfffSRussell Kingconfig HAVE_PROC_CPU 85e119bfffSRussell King bool 86e119bfffSRussell King 875ea81769SAl Viroconfig NO_IOPORT 885ea81769SAl Viro bool 895ea81769SAl Viro 901da177e4SLinus Torvaldsconfig EISA 911da177e4SLinus Torvalds bool 921da177e4SLinus Torvalds ---help--- 931da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 941da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 951da177e4SLinus Torvalds 961da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 971da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 981da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 991da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvalds Otherwise, say N. 1041da177e4SLinus Torvalds 1051da177e4SLinus Torvaldsconfig SBUS 1061da177e4SLinus Torvalds bool 1071da177e4SLinus Torvalds 108f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 109f16fb1ecSRussell King bool 110f16fb1ecSRussell King default y 111f16fb1ecSRussell King 112f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 113f76e9154SNicolas Pitre bool 114f76e9154SNicolas Pitre depends on !SMP 115f76e9154SNicolas Pitre default y 116f76e9154SNicolas Pitre 117f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 118f16fb1ecSRussell King bool 119f16fb1ecSRussell King default y 120f16fb1ecSRussell King 1217ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1227ad1bcb2SRussell King bool 1237ad1bcb2SRussell King default y 1247ad1bcb2SRussell King 12595c354feSNick Pigginconfig GENERIC_LOCKBREAK 12695c354feSNick Piggin bool 12795c354feSNick Piggin default y 12895c354feSNick Piggin depends on SMP && PREEMPT 12995c354feSNick Piggin 1301da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1311da177e4SLinus Torvalds bool 1321da177e4SLinus Torvalds default y 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1351da177e4SLinus Torvalds bool 1361da177e4SLinus Torvalds 137f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 138f0d1b0b3SDavid Howells bool 139f0d1b0b3SDavid Howells 140f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 141f0d1b0b3SDavid Howells bool 142f0d1b0b3SDavid Howells 14389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14489c52ed4SBen Dooks bool 14589c52ed4SBen Dooks help 14689c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 14789c52ed4SBen Dooks and that the relevant menu configurations are displayed for 14889c52ed4SBen Dooks it. 14989c52ed4SBen Dooks 150b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 151b89c3b16SAkinobu Mita bool 152b89c3b16SAkinobu Mita default y 153b89c3b16SAkinobu Mita 1541da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1551da177e4SLinus Torvalds bool 1561da177e4SLinus Torvalds default y 1571da177e4SLinus Torvalds 158a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 159a08b6b79Sviro@ZenIV.linux.org.uk bool 160a08b6b79Sviro@ZenIV.linux.org.uk 1615ac6da66SChristoph Lameterconfig ZONE_DMA 1625ac6da66SChristoph Lameter bool 1635ac6da66SChristoph Lameter 164ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 165ccd7ab7fSFUJITA Tomonori def_bool y 166ccd7ab7fSFUJITA Tomonori 16758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 16858af4a24SRob Herring bool 16958af4a24SRob Herring 1701da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1711da177e4SLinus Torvalds bool 1721da177e4SLinus Torvalds 1731da177e4SLinus Torvaldsconfig FIQ 1741da177e4SLinus Torvalds bool 1751da177e4SLinus Torvalds 17613a5045dSRob Herringconfig NEED_RET_TO_USER 17713a5045dSRob Herring bool 17813a5045dSRob Herring 179034d2f5aSAl Viroconfig ARCH_MTD_XIP 180034d2f5aSAl Viro bool 181034d2f5aSAl Viro 182c760fc19SHyok S. Choiconfig VECTORS_BASE 183c760fc19SHyok S. Choi hex 1846afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 185c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 186c760fc19SHyok S. Choi default 0x00000000 187c760fc19SHyok S. Choi help 188c760fc19SHyok S. Choi The base address of exception vectors. 189c760fc19SHyok S. Choi 190dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 191c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 192c1becedcSRussell King default y 193b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 194dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 195dc21af99SRussell King help 196111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 197111e9a5cSRussell King boot and module load time according to the position of the 198111e9a5cSRussell King kernel in system memory. 199dc21af99SRussell King 200111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 201daece596SNicolas Pitre of physical memory is at a 16MB boundary. 202dc21af99SRussell King 203c1becedcSRussell King Only disable this option if you know that you do not require 204c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 205c1becedcSRussell King you need to shrink the kernel to the minimal size. 206c1becedcSRussell King 207c334bc15SRob Herringconfig NEED_MACH_IO_H 208c334bc15SRob Herring bool 209c334bc15SRob Herring help 210c334bc15SRob Herring Select this when mach/io.h is required to provide special 211c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 212c334bc15SRob Herring be avoided when possible. 213c334bc15SRob Herring 2140cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2151b9f95f8SNicolas Pitre bool 216111e9a5cSRussell King help 2170cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2180cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2190cdc8b92SNicolas Pitre be avoided when possible. 2201b9f95f8SNicolas Pitre 2211b9f95f8SNicolas Pitreconfig PHYS_OFFSET 222974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2230cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 224974c0724SNicolas Pitre default DRAM_BASE if !MMU 2251b9f95f8SNicolas Pitre help 2261b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2271b9f95f8SNicolas Pitre location of main memory in your system. 228cada3c08SRussell King 22987e040b6SSimon Glassconfig GENERIC_BUG 23087e040b6SSimon Glass def_bool y 23187e040b6SSimon Glass depends on BUG 23287e040b6SSimon Glass 2331da177e4SLinus Torvaldssource "init/Kconfig" 2341da177e4SLinus Torvalds 235dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 236dc52ddc0SMatt Helsley 2371da177e4SLinus Torvaldsmenu "System Type" 2381da177e4SLinus Torvalds 2393c427975SHyok S. Choiconfig MMU 2403c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2413c427975SHyok S. Choi default y 2423c427975SHyok S. Choi help 2433c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2443c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2453c427975SHyok S. Choi 246ccf50e23SRussell King# 247ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 248ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 249ccf50e23SRussell King# 2501da177e4SLinus Torvaldschoice 2511da177e4SLinus Torvalds prompt "ARM system type" 2526a0e2430SCatalin Marinas default ARCH_VERSATILE 2531da177e4SLinus Torvalds 2544af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2554af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2564af6fee1SDeepak Saxena select ARM_AMBA 25789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 2586d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 259aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 2609904f793SLinus Walleij select HAVE_TCM 261c5a0adb5SRussell King select ICST 26213edd86dSRussell King select GENERIC_CLOCKEVENTS 263f4b8b319SRussell King select PLAT_VERSATILE 264c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 265c334bc15SRob Herring select NEED_MACH_IO_H 2660cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 267695436e3SLinus Walleij select SPARSE_IRQ 2683108e6abSLinus Walleij select MULTI_IRQ_HANDLER 2694af6fee1SDeepak Saxena help 2704af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2714af6fee1SDeepak Saxena 2724af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2734af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2744af6fee1SDeepak Saxena select ARM_AMBA 2756d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 276aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 277c5a0adb5SRussell King select ICST 278ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 279eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 280f4b8b319SRussell King select PLAT_VERSATILE 2813cb5ee49SRussell King select PLAT_VERSATILE_CLCD 282e3887714SRussell King select ARM_TIMER_SP804 283b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 2840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 2854af6fee1SDeepak Saxena help 2864af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 2874af6fee1SDeepak Saxena 2884af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 2894af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 2904af6fee1SDeepak Saxena select ARM_AMBA 2914af6fee1SDeepak Saxena select ARM_VIC 2926d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 293aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 294c5a0adb5SRussell King select ICST 29589df1272SKevin Hilman select GENERIC_CLOCKEVENTS 296bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 297f4b8b319SRussell King select PLAT_VERSATILE 2983414ba8cSRussell King select PLAT_VERSATILE_CLCD 299c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 300e3887714SRussell King select ARM_TIMER_SP804 3014af6fee1SDeepak Saxena help 3024af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3034af6fee1SDeepak Saxena 304ceade897SRussell Kingconfig ARCH_VEXPRESS 305ceade897SRussell King bool "ARM Ltd. Versatile Express family" 306ceade897SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 307ceade897SRussell King select ARM_AMBA 308ceade897SRussell King select ARM_TIMER_SP804 3096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 310aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 311ceade897SRussell King select GENERIC_CLOCKEVENTS 312ceade897SRussell King select HAVE_CLK 31395c34f83SNick Bowler select HAVE_PATA_PLATFORM 314ceade897SRussell King select ICST 315ba81f502SRussell King select NO_IOPORT 316ceade897SRussell King select PLAT_VERSATILE 3170fb44b91SRussell King select PLAT_VERSATILE_CLCD 318ceade897SRussell King help 319ceade897SRussell King This enables support for the ARM Ltd Versatile Express boards. 320ceade897SRussell King 3218fc5ffa0SAndrew Victorconfig ARCH_AT91 3228fc5ffa0SAndrew Victor bool "Atmel AT91" 323f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 32493686ae8SDavid Brownell select HAVE_CLK 325bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 326e261501dSNicolas Ferre select IRQ_DOMAIN 3271ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3284af6fee1SDeepak Saxena help 329929e994fSNicolas Ferre This enables support for systems based on Atmel 330929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3314af6fee1SDeepak Saxena 332ccf50e23SRussell Kingconfig ARCH_BCMRING 333ccf50e23SRussell King bool "Broadcom BCMRING" 334ccf50e23SRussell King depends on MMU 335ccf50e23SRussell King select CPU_V6 336ccf50e23SRussell King select ARM_AMBA 33782d63734SRussell King select ARM_TIMER_SP804 3386d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 339ccf50e23SRussell King select GENERIC_CLOCKEVENTS 340ccf50e23SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 341ccf50e23SRussell King help 342ccf50e23SRussell King Support for Broadcom's BCMRing platform. 343ccf50e23SRussell King 344220e6cf7SRob Herringconfig ARCH_HIGHBANK 345220e6cf7SRob Herring bool "Calxeda Highbank-based" 346220e6cf7SRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 347220e6cf7SRob Herring select ARM_AMBA 348220e6cf7SRob Herring select ARM_GIC 349220e6cf7SRob Herring select ARM_TIMER_SP804 35022d80379SDave Martin select CACHE_L2X0 351220e6cf7SRob Herring select CLKDEV_LOOKUP 352220e6cf7SRob Herring select CPU_V7 353220e6cf7SRob Herring select GENERIC_CLOCKEVENTS 354220e6cf7SRob Herring select HAVE_ARM_SCU 3553b55658aSDave Martin select HAVE_SMP 356fdfa64a4SRob Herring select SPARSE_IRQ 357220e6cf7SRob Herring select USE_OF 358220e6cf7SRob Herring help 359220e6cf7SRob Herring Support for the Calxeda Highbank SoC based boards. 360220e6cf7SRob Herring 3611da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3620e2fce59SAlexander Shiyan bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 363c750815eSRussell King select CPU_ARM720T 3645cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 3650cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 366f999b8bdSMartin Michlmayr help 3670e2fce59SAlexander Shiyan Support for Cirrus Logic 711x/721x/731x based boards. 3681da177e4SLinus Torvalds 369d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 370d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 37100d2711dSImre Kaloz select CPU_V6K 372d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 373d94f944eSAnton Vorontsov select ARM_GIC 374ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3750b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3765f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 377d94f944eSAnton Vorontsov help 378d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 379d94f944eSAnton Vorontsov 380788c9700SRussell Kingconfig ARCH_GEMINI 381788c9700SRussell King bool "Cortina Systems Gemini" 382788c9700SRussell King select CPU_FA526 383788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3845cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 385788c9700SRussell King help 386788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 387788c9700SRussell King 3883a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2 3893a6cb8ceSArnd Bergmann bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 3903a6cb8ceSArnd Bergmann select CPU_V7 3913a6cb8ceSArnd Bergmann select NO_IOPORT 3923a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 3933a6cb8ceSArnd Bergmann select CLKDEV_LOOKUP 3943a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 395ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 396cbd8d842SBarry Song select PINCTRL 397cbd8d842SBarry Song select PINCTRL_SIRF 3983a6cb8ceSArnd Bergmann select USE_OF 3993a6cb8ceSArnd Bergmann select ZONE_DMA 4003a6cb8ceSArnd Bergmann help 4013a6cb8ceSArnd Bergmann Support for CSR SiRFSoC ARM Cortex A9 Platform 4023a6cb8ceSArnd Bergmann 4031da177e4SLinus Torvaldsconfig ARCH_EBSA110 4041da177e4SLinus Torvalds bool "EBSA-110" 405c750815eSRussell King select CPU_SA110 406f7e68bbfSRussell King select ISA 407c5eb2a2bSRussell King select NO_IOPORT 4085cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 409c334bc15SRob Herring select NEED_MACH_IO_H 4100cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4111da177e4SLinus Torvalds help 4121da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 413f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4141da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4151da177e4SLinus Torvalds parallel port. 4161da177e4SLinus Torvalds 417e7736d47SLennert Buytenhekconfig ARCH_EP93XX 418e7736d47SLennert Buytenhek bool "EP93xx-based" 419c750815eSRussell King select CPU_ARM920T 420e7736d47SLennert Buytenhek select ARM_AMBA 421e7736d47SLennert Buytenhek select ARM_VIC 4226d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4237444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 424eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4255cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4265725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 427e7736d47SLennert Buytenhek help 428e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 429e7736d47SLennert Buytenhek 4301da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4311da177e4SLinus Torvalds bool "FootBridge" 432c750815eSRussell King select CPU_SA110 4331da177e4SLinus Torvalds select FOOTBRIDGE 4344e8d7637SRussell King select GENERIC_CLOCKEVENTS 435d0ee9f40SArnd Bergmann select HAVE_IDE 436c334bc15SRob Herring select NEED_MACH_IO_H 4370cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 438f999b8bdSMartin Michlmayr help 439f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 440f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4411da177e4SLinus Torvalds 442788c9700SRussell Kingconfig ARCH_MXC 443788c9700SRussell King bool "Freescale MXC/iMX-based" 444788c9700SRussell King select GENERIC_CLOCKEVENTS 445788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 447234b6cedSRussell King select CLKSRC_MMIO 4488b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 449ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 450788c9700SRussell King help 451788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 452788c9700SRussell King 4531d3f33d5SShawn Guoconfig ARCH_MXS 4541d3f33d5SShawn Guo bool "Freescale MXS-based" 4551d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4561d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 457b9214b97SSascha Hauer select CLKDEV_LOOKUP 4585c61ddcfSRussell King select CLKSRC_MMIO 4592664681fSShawn Guo select COMMON_CLK 4606abda3e1SShawn Guo select HAVE_CLK_PREPARE 461a0f5e363SShawn Guo select PINCTRL 4626c4d4efbSShawn Guo select USE_OF 4631d3f33d5SShawn Guo help 4641d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4651d3f33d5SShawn Guo 4664af6fee1SDeepak Saxenaconfig ARCH_NETX 4674af6fee1SDeepak Saxena bool "Hilscher NetX based" 468234b6cedSRussell King select CLKSRC_MMIO 469c750815eSRussell King select CPU_ARM926T 4704af6fee1SDeepak Saxena select ARM_VIC 4712fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 472f999b8bdSMartin Michlmayr help 4734af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4744af6fee1SDeepak Saxena 4754af6fee1SDeepak Saxenaconfig ARCH_H720X 4764af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 477c750815eSRussell King select CPU_ARM720T 4784af6fee1SDeepak Saxena select ISA_DMA_API 4795cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4804af6fee1SDeepak Saxena help 4814af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4824af6fee1SDeepak Saxena 4833b938be6SRussell Kingconfig ARCH_IOP13XX 4843b938be6SRussell King bool "IOP13xx-based" 4853b938be6SRussell King depends on MMU 486c750815eSRussell King select CPU_XSC3 4873b938be6SRussell King select PLAT_IOP 4883b938be6SRussell King select PCI 4893b938be6SRussell King select ARCH_SUPPORTS_MSI 4908d5796d2SLennert Buytenhek select VMSPLIT_1G 491c334bc15SRob Herring select NEED_MACH_IO_H 4920cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 49313a5045dSRob Herring select NEED_RET_TO_USER 4943b938be6SRussell King help 4953b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4963b938be6SRussell King 4973f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4983f7e5815SLennert Buytenhek bool "IOP32x-based" 499a4f7e763SRussell King depends on MMU 500c750815eSRussell King select CPU_XSCALE 501c334bc15SRob Herring select NEED_MACH_IO_H 50213a5045dSRob Herring select NEED_RET_TO_USER 5037ae1f7ecSLennert Buytenhek select PLAT_IOP 504f7e68bbfSRussell King select PCI 505bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 506f999b8bdSMartin Michlmayr help 5073f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5083f7e5815SLennert Buytenhek processors. 5093f7e5815SLennert Buytenhek 5103f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5113f7e5815SLennert Buytenhek bool "IOP33x-based" 5123f7e5815SLennert Buytenhek depends on MMU 513c750815eSRussell King select CPU_XSCALE 514c334bc15SRob Herring select NEED_MACH_IO_H 51513a5045dSRob Herring select NEED_RET_TO_USER 5167ae1f7ecSLennert Buytenhek select PLAT_IOP 5173f7e5815SLennert Buytenhek select PCI 518bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5193f7e5815SLennert Buytenhek help 5203f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5211da177e4SLinus Torvalds 5223b938be6SRussell Kingconfig ARCH_IXP4XX 5233b938be6SRussell King bool "IXP4xx-based" 524a4f7e763SRussell King depends on MMU 52558af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 526234b6cedSRussell King select CLKSRC_MMIO 527c750815eSRussell King select CPU_XSCALE 5289dde0ae3SRichard Cochran select ARCH_REQUIRE_GPIOLIB 5293b938be6SRussell King select GENERIC_CLOCKEVENTS 5300b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 531c334bc15SRob Herring select NEED_MACH_IO_H 532485bdde7SRussell King select DMABOUNCE if PCI 533c4713074SLennert Buytenhek help 5343b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 535c4713074SLennert Buytenhek 536edabd38eSSaeed Bisharaconfig ARCH_DOVE 537edabd38eSSaeed Bishara bool "Marvell Dove" 5387b769bb3SKonstantin Porotchkin select CPU_V7 539edabd38eSSaeed Bishara select PCI 540edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 541edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 542c334bc15SRob Herring select NEED_MACH_IO_H 543edabd38eSSaeed Bishara select PLAT_ORION 544edabd38eSSaeed Bishara help 545edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 546edabd38eSSaeed Bishara 547651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 548651c74c7SSaeed Bishara bool "Marvell Kirkwood" 549c750815eSRussell King select CPU_FEROCEON 550651c74c7SSaeed Bishara select PCI 551a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 552651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 553c334bc15SRob Herring select NEED_MACH_IO_H 554651c74c7SSaeed Bishara select PLAT_ORION 555651c74c7SSaeed Bishara help 556651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 557651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 558651c74c7SSaeed Bishara 55940805949SKevin Wellsconfig ARCH_LPC32XX 56040805949SKevin Wells bool "NXP LPC32XX" 561234b6cedSRussell King select CLKSRC_MMIO 56240805949SKevin Wells select CPU_ARM926T 56340805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 56440805949SKevin Wells select HAVE_IDE 56540805949SKevin Wells select ARM_AMBA 56640805949SKevin Wells select USB_ARCH_HAS_OHCI 5676d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 56840805949SKevin Wells select GENERIC_CLOCKEVENTS 569f5c42271SRoland Stigge select USE_OF 57040805949SKevin Wells help 57140805949SKevin Wells Support for the NXP LPC32XX family of processors 57240805949SKevin Wells 573788c9700SRussell Kingconfig ARCH_MV78XX0 574788c9700SRussell King bool "Marvell MV78xx0" 575788c9700SRussell King select CPU_FEROCEON 576788c9700SRussell King select PCI 577a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 578788c9700SRussell King select GENERIC_CLOCKEVENTS 579c334bc15SRob Herring select NEED_MACH_IO_H 580788c9700SRussell King select PLAT_ORION 581788c9700SRussell King help 582788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 583788c9700SRussell King MV781x0, MV782x0. 584788c9700SRussell King 585788c9700SRussell Kingconfig ARCH_ORION5X 586788c9700SRussell King bool "Marvell Orion" 587788c9700SRussell King depends on MMU 588788c9700SRussell King select CPU_FEROCEON 589788c9700SRussell King select PCI 590a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 591788c9700SRussell King select GENERIC_CLOCKEVENTS 592788c9700SRussell King select PLAT_ORION 593788c9700SRussell King help 594788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 595788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 596788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 597788c9700SRussell King 598788c9700SRussell Kingconfig ARCH_MMP 5992f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 600788c9700SRussell King depends on MMU 601788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 6026d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 603788c9700SRussell King select GENERIC_CLOCKEVENTS 604157d2644SHaojian Zhuang select GPIO_PXA 605c24b3114SHaojian Zhuang select IRQ_DOMAIN 606788c9700SRussell King select PLAT_PXA 6070bd86961SHaojian Zhuang select SPARSE_IRQ 6083c7241bdSLeo Yan select GENERIC_ALLOCATOR 609788c9700SRussell King help 6102f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 611788c9700SRussell King 612c53c9cf6SAndrew Victorconfig ARCH_KS8695 613c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 614c750815eSRussell King select CPU_ARM922T 61572880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6165cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6170cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 618c53c9cf6SAndrew Victor help 619c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 620c53c9cf6SAndrew Victor System-on-Chip devices. 621c53c9cf6SAndrew Victor 622788c9700SRussell Kingconfig ARCH_W90X900 623788c9700SRussell King bool "Nuvoton W90X900 CPU" 624788c9700SRussell King select CPU_ARM926T 625c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6266d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6276fa5d5f7SRussell King select CLKSRC_MMIO 62858b5369eSwanzongshun select GENERIC_CLOCKEVENTS 629777f9bebSLennert Buytenhek help 630a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 631a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 632a8bc4eadSwanzongshun the ARM series product line, you can login the following 633a8bc4eadSwanzongshun link address to know more. 634a8bc4eadSwanzongshun 635a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 636a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 637585cf175STzachi Perelstein 638c5f80065SErik Gillingconfig ARCH_TEGRA 639c5f80065SErik Gilling bool "NVIDIA Tegra" 6404073723aSRussell King select CLKDEV_LOOKUP 641234b6cedSRussell King select CLKSRC_MMIO 642c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 643c5f80065SErik Gilling select GENERIC_GPIO 644c5f80065SErik Gilling select HAVE_CLK 6453b55658aSDave Martin select HAVE_SMP 646ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 647c334bc15SRob Herring select NEED_MACH_IO_H if PCI 6487056d423SColin Cross select ARCH_HAS_CPUFREQ 649c5f80065SErik Gilling help 650c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 651c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 652c5f80065SErik Gilling 653af75655cSJamie Ilesconfig ARCH_PICOXCELL 654af75655cSJamie Iles bool "Picochip picoXcell" 655af75655cSJamie Iles select ARCH_REQUIRE_GPIOLIB 656af75655cSJamie Iles select ARM_PATCH_PHYS_VIRT 657af75655cSJamie Iles select ARM_VIC 658af75655cSJamie Iles select CPU_V6K 659af75655cSJamie Iles select DW_APB_TIMER 660af75655cSJamie Iles select GENERIC_CLOCKEVENTS 661af75655cSJamie Iles select GENERIC_GPIO 662af75655cSJamie Iles select HAVE_TCM 663af75655cSJamie Iles select NO_IOPORT 66498e27a5cSJamie Iles select SPARSE_IRQ 665af75655cSJamie Iles select USE_OF 666af75655cSJamie Iles help 667af75655cSJamie Iles This enables support for systems based on the Picochip picoXcell 668af75655cSJamie Iles family of Femtocell devices. The picoxcell support requires device tree 669af75655cSJamie Iles for all boards. 670af75655cSJamie Iles 6714af6fee1SDeepak Saxenaconfig ARCH_PNX4008 6724af6fee1SDeepak Saxena bool "Philips Nexperia PNX4008 Mobile" 673c750815eSRussell King select CPU_ARM926T 6746d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6755cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 6764af6fee1SDeepak Saxena help 6774af6fee1SDeepak Saxena This enables support for Philips PNX4008 mobile platform. 6784af6fee1SDeepak Saxena 6791da177e4SLinus Torvaldsconfig ARCH_PXA 6802c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 681a4f7e763SRussell King depends on MMU 682034d2f5aSAl Viro select ARCH_MTD_XIP 68389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6846d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 685234b6cedSRussell King select CLKSRC_MMIO 6867444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 687981d0f39SEric Miao select GENERIC_CLOCKEVENTS 688157d2644SHaojian Zhuang select GPIO_PXA 689bd5ce433SEric Miao select PLAT_PXA 6906ac6b817SHaojian Zhuang select SPARSE_IRQ 6914e234cc0SEric Miao select AUTO_ZRELADDR 6928a97ae2fSEric Miao select MULTI_IRQ_HANDLER 69315e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 694d0ee9f40SArnd Bergmann select HAVE_IDE 695f999b8bdSMartin Michlmayr help 6962c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6971da177e4SLinus Torvalds 698788c9700SRussell Kingconfig ARCH_MSM 699788c9700SRussell King bool "Qualcomm MSM" 7004b536b8dSSteve Muckle select HAVE_CLK 70149cbe786SEric Miao select GENERIC_CLOCKEVENTS 702923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 703bd32344aSStephen Boyd select CLKDEV_LOOKUP 70449cbe786SEric Miao help 7054b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 7064b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 7074b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 7084b53eb4fSDaniel Walker stack and controls some vital subsystems 7094b53eb4fSDaniel Walker (clock and power control, etc). 71049cbe786SEric Miao 711c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 7126d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 7136d72ad35SPaul Mundt select HAVE_CLK 7145e93c6b4SPaul Mundt select CLKDEV_LOOKUP 715aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 7163b55658aSDave Martin select HAVE_SMP 7176d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 718ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 7196d72ad35SPaul Mundt select NO_IOPORT 7206d72ad35SPaul Mundt select SPARSE_IRQ 72160f1435cSMagnus Damm select MULTI_IRQ_HANDLER 722e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 7230cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 724c793c1b0SMagnus Damm help 7256d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 726c793c1b0SMagnus Damm 7271da177e4SLinus Torvaldsconfig ARCH_RPC 7281da177e4SLinus Torvalds bool "RiscPC" 7291da177e4SLinus Torvalds select ARCH_ACORN 7301da177e4SLinus Torvalds select FIQ 731a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 732341eb781SBen Dooks select HAVE_PATA_PLATFORM 733065909b9SRussell King select ISA_DMA_API 7345ea81769SAl Viro select NO_IOPORT 73507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7365cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 737d0ee9f40SArnd Bergmann select HAVE_IDE 738c334bc15SRob Herring select NEED_MACH_IO_H 7390cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7401da177e4SLinus Torvalds help 7411da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7421da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7431da177e4SLinus Torvalds 7441da177e4SLinus Torvaldsconfig ARCH_SA1100 7451da177e4SLinus Torvalds bool "SA1100-based" 746234b6cedSRussell King select CLKSRC_MMIO 747c750815eSRussell King select CPU_SA1100 748f7e68bbfSRussell King select ISA 74905944d74SRussell King select ARCH_SPARSEMEM_ENABLE 750034d2f5aSAl Viro select ARCH_MTD_XIP 75189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7521937f5b9SRussell King select CPU_FREQ 7533e238be2SRussell King select GENERIC_CLOCKEVENTS 7544a8f8340SJett.Zhou select CLKDEV_LOOKUP 7557444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 756d0ee9f40SArnd Bergmann select HAVE_IDE 7570cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 758375dec92SRussell King select SPARSE_IRQ 759f999b8bdSMartin Michlmayr help 760f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7611da177e4SLinus Torvalds 762b130d5c2SKukjin Kimconfig ARCH_S3C24XX 763b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7640a938b97SDavid Brownell select GENERIC_GPIO 7659d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7669483a578SDavid Brownell select HAVE_CLK 767e83626f2SThomas Abraham select CLKDEV_LOOKUP 7685cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 76920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 770b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 771b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 772c334bc15SRob Herring select NEED_MACH_IO_H 7731da177e4SLinus Torvalds help 774b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 775b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 776b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 777b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 77863b1f51bSBen Dooks 779a08ab637SBen Dooksconfig ARCH_S3C64XX 780a08ab637SBen Dooks bool "Samsung S3C64XX" 78189f1fa08SBen Dooks select PLAT_SAMSUNG 78289f0ce72SBen Dooks select CPU_V6 78389f0ce72SBen Dooks select ARM_VIC 784a08ab637SBen Dooks select HAVE_CLK 7856700397aSMark Brown select HAVE_TCM 786226e85f4SThomas Abraham select CLKDEV_LOOKUP 78789f0ce72SBen Dooks select NO_IOPORT 7885cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 78989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 79089f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 79189f0ce72SBen Dooks select SAMSUNG_CLKSRC 79289f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 79389f0ce72SBen Dooks select S3C_GPIO_TRACK 79489f0ce72SBen Dooks select S3C_DEV_NAND 79589f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 79689f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 79720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 798c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 799a08ab637SBen Dooks help 800a08ab637SBen Dooks Samsung S3C64XX series based systems 801a08ab637SBen Dooks 80249b7a491SKukjin Kimconfig ARCH_S5P64X0 80349b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 804c4ffccddSKukjin Kim select CPU_V6 805c4ffccddSKukjin Kim select GENERIC_GPIO 806c4ffccddSKukjin Kim select HAVE_CLK 807d8b22d25SThomas Abraham select CLKDEV_LOOKUP 8080665ccc4SChanwoo Choi select CLKSRC_MMIO 809c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8109e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 81120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 812754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 813c4ffccddSKukjin Kim help 81449b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 81549b7a491SKukjin Kim SMDK6450. 816c4ffccddSKukjin Kim 817acc84707SMarek Szyprowskiconfig ARCH_S5PC100 818acc84707SMarek Szyprowski bool "Samsung S5PC100" 8195a7652f2SByungho Min select GENERIC_GPIO 8205a7652f2SByungho Min select HAVE_CLK 82129e8eb0fSThomas Abraham select CLKDEV_LOOKUP 8225a7652f2SByungho Min select CPU_V7 823925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 82420676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 825754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 826c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8275a7652f2SByungho Min help 828acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8295a7652f2SByungho Min 830170f4e42SKukjin Kimconfig ARCH_S5PV210 831170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 832170f4e42SKukjin Kim select CPU_V7 833eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8340f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 835170f4e42SKukjin Kim select GENERIC_GPIO 836170f4e42SKukjin Kim select HAVE_CLK 837b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8380665ccc4SChanwoo Choi select CLKSRC_MMIO 839d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8409e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 84120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 842754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 843c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8440cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 845170f4e42SKukjin Kim help 846170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 847170f4e42SKukjin Kim 84883014579SKukjin Kimconfig ARCH_EXYNOS 84983014579SKukjin Kim bool "SAMSUNG EXYNOS" 850cc0e72b8SChanghwan Youn select CPU_V7 851f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8520f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 853cc0e72b8SChanghwan Youn select GENERIC_GPIO 854cc0e72b8SChanghwan Youn select HAVE_CLK 855badc4f2dSThomas Abraham select CLKDEV_LOOKUP 856b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 857cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 858754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 85920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 860c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 8610cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 862cc0e72b8SChanghwan Youn help 86383014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 864cc0e72b8SChanghwan Youn 8651da177e4SLinus Torvaldsconfig ARCH_SHARK 8661da177e4SLinus Torvalds bool "Shark" 867c750815eSRussell King select CPU_SA110 868f7e68bbfSRussell King select ISA 869f7e68bbfSRussell King select ISA_DMA 8703bca103aSNicolas Pitre select ZONE_DMA 871f7e68bbfSRussell King select PCI 8725cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 874c334bc15SRob Herring select NEED_MACH_IO_H 875f999b8bdSMartin Michlmayr help 876f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 877f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8781da177e4SLinus Torvalds 879d98aac75SLinus Walleijconfig ARCH_U300 880d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 881d98aac75SLinus Walleij depends on MMU 882234b6cedSRussell King select CLKSRC_MMIO 883d98aac75SLinus Walleij select CPU_ARM926T 884bc581770SLinus Walleij select HAVE_TCM 885d98aac75SLinus Walleij select ARM_AMBA 8865485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 887d98aac75SLinus Walleij select ARM_VIC 888d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 8896d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 890aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 891d98aac75SLinus Walleij select GENERIC_GPIO 892cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 893d98aac75SLinus Walleij help 894d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 895d98aac75SLinus Walleij 896ccf50e23SRussell Kingconfig ARCH_U8500 897ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 89867ae14fcSArnd Bergmann depends on MMU 899ccf50e23SRussell King select CPU_V7 900ccf50e23SRussell King select ARM_AMBA 901ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9026d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 90394bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 9047c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 9053b55658aSDave Martin select HAVE_SMP 906ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 907ccf50e23SRussell King help 908ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 909ccf50e23SRussell King 910ccf50e23SRussell Kingconfig ARCH_NOMADIK 911ccf50e23SRussell King bool "STMicroelectronics Nomadik" 912ccf50e23SRussell King select ARM_AMBA 913ccf50e23SRussell King select ARM_VIC 914ccf50e23SRussell King select CPU_ARM926T 9156d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 916ccf50e23SRussell King select GENERIC_CLOCKEVENTS 9170fa7be40SArnd Bergmann select PINCTRL 918ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 919ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 920ccf50e23SRussell King help 921ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 922ccf50e23SRussell King 9237c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9247c6337e2SKevin Hilman bool "TI DaVinci" 9257c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 926dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9273bca103aSNicolas Pitre select ZONE_DMA 9289232fcc9SKevin Hilman select HAVE_IDE 9296d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 93020e9969bSDavid Brownell select GENERIC_ALLOCATOR 931dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 932ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 9337c6337e2SKevin Hilman help 9347c6337e2SKevin Hilman Support for TI's DaVinci platform. 9357c6337e2SKevin Hilman 9363b938be6SRussell Kingconfig ARCH_OMAP 9373b938be6SRussell King bool "TI OMAP" 9389483a578SDavid Brownell select HAVE_CLK 9397444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 94089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 941354a183fSRussell King - ARM Linux select CLKSRC_MMIO 94206cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9439af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 9443b938be6SRussell King help 9456e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9463b938be6SRussell King 947cee37e50Sviresh kumarconfig PLAT_SPEAR 948cee37e50Sviresh kumar bool "ST SPEAr" 949cee37e50Sviresh kumar select ARM_AMBA 950cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9516d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 9525df33a62SViresh Kumar select COMMON_CLK 953d6e15d78SRussell King select CLKSRC_MMIO 954cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 955cee37e50Sviresh kumar select HAVE_CLK 956cee37e50Sviresh kumar help 957cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 958cee37e50Sviresh kumar 95921f47fbcSAlexey Charkovconfig ARCH_VT8500 96021f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 96121f47fbcSAlexey Charkov select CPU_ARM926T 96221f47fbcSAlexey Charkov select GENERIC_GPIO 96321f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 96421f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 96521f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 96621f47fbcSAlexey Charkov select HAVE_PWM 96721f47fbcSAlexey Charkov help 96821f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 96902c981c0SBinghua Duan 970b85a3ef4SJohn Linnconfig ARCH_ZYNQ 971b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 97202c981c0SBinghua Duan select CPU_V7 97302c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 97402c981c0SBinghua Duan select CLKDEV_LOOKUP 975b85a3ef4SJohn Linn select ARM_GIC 976b85a3ef4SJohn Linn select ARM_AMBA 977b85a3ef4SJohn Linn select ICST 978ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 97902c981c0SBinghua Duan select USE_OF 98002c981c0SBinghua Duan help 981b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9821da177e4SLinus Torvaldsendchoice 9831da177e4SLinus Torvalds 984ccf50e23SRussell King# 985ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 986ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 987ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 988ccf50e23SRussell King# 98995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 99095b8f20fSRussell King 99195b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig" 99295b8f20fSRussell King 9931da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9941da177e4SLinus Torvalds 995d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 996d94f944eSAnton Vorontsov 99795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 99895b8f20fSRussell King 99995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 100095b8f20fSRussell King 1001e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1002e7736d47SLennert Buytenhek 10031da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10041da177e4SLinus Torvalds 100559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 100659d3a193SPaulius Zaleckas 100795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 100895b8f20fSRussell King 10091da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10101da177e4SLinus Torvalds 10113f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10123f7e5815SLennert Buytenhek 10133f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10141da177e4SLinus Torvalds 1015285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1016285f5fa7SDan Williams 10171da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10181da177e4SLinus Torvalds 101995b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 102095b8f20fSRussell King 102195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 102295b8f20fSRussell King 102340805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig" 102440805949SKevin Wells 102595b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 102695b8f20fSRussell King 1027794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1028794d15b2SStanislav Samsonov 102995b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10301da177e4SLinus Torvalds 10311d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10321d3f33d5SShawn Guo 103395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 103449cbe786SEric Miao 103595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 103695b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 103795b8f20fSRussell King 1038d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1039d48af15eSTony Lindgren 1040d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10411da177e4SLinus Torvalds 10421dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10431dbae815STony Lindgren 10449dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1045585cf175STzachi Perelstein 104695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 104795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10481da177e4SLinus Torvalds 104995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 105095b8f20fSRussell King 105195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 105295b8f20fSRussell King 105395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1054edabd38eSSaeed Bishara 1055cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1056a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1057a21765a7SBen Dooks 1058cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1059a21765a7SBen Dooks 106085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1061b130d5c2SKukjin Kimif ARCH_S3C24XX 1062a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1063a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1064a21765a7SBen Dooksendif 10651da177e4SLinus Torvalds 1066a08ab637SBen Dooksif ARCH_S3C64XX 1067431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1068a08ab637SBen Dooksendif 1069a08ab637SBen Dooks 107049b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1071c4ffccddSKukjin Kim 10725a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10735a7652f2SByungho Min 1074170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1075170f4e42SKukjin Kim 107683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1077cc0e72b8SChanghwan Youn 1078882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10791da177e4SLinus Torvalds 1080c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1081c5f80065SErik Gilling 108295b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10831da177e4SLinus Torvalds 108495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10851da177e4SLinus Torvalds 10861da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10871da177e4SLinus Torvalds 1088ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1089420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1090ceade897SRussell King 109121f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig" 109221f47fbcSAlexey Charkov 10937ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10947ec80ddfSwanzongshun 10951da177e4SLinus Torvalds# Definitions to make life easier 10961da177e4SLinus Torvaldsconfig ARCH_ACORN 10971da177e4SLinus Torvalds bool 10981da177e4SLinus Torvalds 10997ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11007ae1f7ecSLennert Buytenhek bool 1101469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11027ae1f7ecSLennert Buytenhek 110369b02f6aSLennert Buytenhekconfig PLAT_ORION 110469b02f6aSLennert Buytenhek bool 1105bfe45e0bSRussell King select CLKSRC_MMIO 1106dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 11072f129bf4SAndrew Lunn select COMMON_CLK 110869b02f6aSLennert Buytenhek 1109bd5ce433SEric Miaoconfig PLAT_PXA 1110bd5ce433SEric Miao bool 1111bd5ce433SEric Miao 1112f4b8b319SRussell Kingconfig PLAT_VERSATILE 1113f4b8b319SRussell King bool 1114f4b8b319SRussell King 1115e3887714SRussell Kingconfig ARM_TIMER_SP804 1116e3887714SRussell King bool 1117bfe45e0bSRussell King select CLKSRC_MMIO 1118a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1119e3887714SRussell King 11201da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11211da177e4SLinus Torvalds 1122958cab0fSRussell Kingconfig ARM_NR_BANKS 1123958cab0fSRussell King int 1124958cab0fSRussell King default 16 if ARCH_EP93XX 1125958cab0fSRussell King default 8 1126958cab0fSRussell King 1127afe4b25eSLennert Buytenhekconfig IWMMXT 1128afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1129ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1130ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1131afe4b25eSLennert Buytenhek help 1132afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1133afe4b25eSLennert Buytenhek running on a CPU that supports it. 1134afe4b25eSLennert Buytenhek 11351da177e4SLinus Torvaldsconfig XSCALE_PMU 11361da177e4SLinus Torvalds bool 1137bfc994b5SPaul Bolle depends on CPU_XSCALE 11381da177e4SLinus Torvalds default y 11391da177e4SLinus Torvalds 11400f4f0672SJamie Ilesconfig CPU_HAS_PMU 1141e399b1a4SRussell King depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \ 11428954bb0dSWill Deacon (!ARCH_OMAP3 || OMAP3_EMU) 11430f4f0672SJamie Iles default y 11440f4f0672SJamie Iles bool 11450f4f0672SJamie Iles 114652108641Seric miaoconfig MULTI_IRQ_HANDLER 114752108641Seric miao bool 114852108641Seric miao help 114952108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 115052108641Seric miao 11513b93e7b0SHyok S. Choiif !MMU 11523b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11533b93e7b0SHyok S. Choiendif 11543b93e7b0SHyok S. Choi 1155f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1156f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1157f0c4b8d6SWill Deacon depends on CPU_V6 1158f0c4b8d6SWill Deacon help 1159f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1160f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1161f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1162f0c4b8d6SWill Deacon causing the faulting task to livelock. 1163f0c4b8d6SWill Deacon 11649cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11659cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1166e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11679cba3cccSCatalin Marinas help 11689cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11699cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11709cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11719cba3cccSCatalin Marinas recommended workaround. 11729cba3cccSCatalin Marinas 11737ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11747ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11757ce236fcSCatalin Marinas depends on CPU_V7 11767ce236fcSCatalin Marinas help 11777ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11787ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11797ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11807ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11817ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11827ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11837ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11847ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11857ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11867ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11877ce236fcSCatalin Marinas available in non-secure mode. 11887ce236fcSCatalin Marinas 1189855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1190855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1191855c551fSCatalin Marinas depends on CPU_V7 1192855c551fSCatalin Marinas help 1193855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1194855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1195855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1196855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1197855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1198855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1199855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1200855c551fSCatalin Marinas register may not be available in non-secure mode. 1201855c551fSCatalin Marinas 12020516e464SCatalin Marinasconfig ARM_ERRATA_460075 12030516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12040516e464SCatalin Marinas depends on CPU_V7 12050516e464SCatalin Marinas help 12060516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12070516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12080516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12090516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12100516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12110516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12120516e464SCatalin Marinas may not be available in non-secure mode. 12130516e464SCatalin Marinas 12149f05027cSWill Deaconconfig ARM_ERRATA_742230 12159f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12169f05027cSWill Deacon depends on CPU_V7 && SMP 12179f05027cSWill Deacon help 12189f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12199f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12209f05027cSWill Deacon between two write operations may not ensure the correct visibility 12219f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12229f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12239f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12249f05027cSWill Deacon the two writes. 12259f05027cSWill Deacon 1226a672e99bSWill Deaconconfig ARM_ERRATA_742231 1227a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1228a672e99bSWill Deacon depends on CPU_V7 && SMP 1229a672e99bSWill Deacon help 1230a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1231a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1232a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1233a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1234a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1235a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1236a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1237a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1238a672e99bSWill Deacon capabilities of the processor. 1239a672e99bSWill Deacon 12409e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1241fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12422839e06cSSantosh Shilimkar depends on CACHE_L2X0 12439e65582aSSantosh Shilimkar help 12449e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12459e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12469e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12479e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12489e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12499e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12509e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12512839e06cSSantosh Shilimkar invalidated as a result of these operations. 1252cdf357f1SWill Deacon 1253cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1254cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1255e66dc745SDave Martin depends on CPU_V7 1256cdf357f1SWill Deacon help 1257cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1258cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1259cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1260cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1261cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1262cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1263cdf357f1SWill Deacon entries regardless of the ASID. 1264475d92fcSWill Deacon 12651f0090a1SRussell Kingconfig PL310_ERRATA_727915 1266fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12671f0090a1SRussell King depends on CACHE_L2X0 12681f0090a1SRussell King help 12691f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12701f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12711f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12721f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12731f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12741f0090a1SRussell King Invalidate by Way operation. 12751f0090a1SRussell King 1276475d92fcSWill Deaconconfig ARM_ERRATA_743622 1277475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1278475d92fcSWill Deacon depends on CPU_V7 1279475d92fcSWill Deacon help 1280475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1281efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1282475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1283475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1284475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1285475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1286475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1287475d92fcSWill Deacon processor. 1288475d92fcSWill Deacon 12899a27c27cSWill Deaconconfig ARM_ERRATA_751472 12909a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1291ba90c516SDave Martin depends on CPU_V7 12929a27c27cSWill Deacon help 12939a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12949a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12959a27c27cSWill Deacon completion of a following broadcasted operation if the second 12969a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 12979a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 12989a27c27cSWill Deacon 1299fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1300fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1301885028e4SSrinidhi Kasagar depends on CACHE_PL310 1302885028e4SSrinidhi Kasagar help 1303885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1304885028e4SSrinidhi Kasagar 1305885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1306885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1307885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1308885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1309885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1310885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1311885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1312885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1313885028e4SSrinidhi Kasagar 1314fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1315fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1316fcbdc5feSWill Deacon depends on CPU_V7 1317fcbdc5feSWill Deacon help 1318fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1319fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1320fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1321fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1322fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1323fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1324fcbdc5feSWill Deacon 13255dab26afSWill Deaconconfig ARM_ERRATA_754327 13265dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13275dab26afSWill Deacon depends on CPU_V7 && SMP 13285dab26afSWill Deacon help 13295dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13305dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13315dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13325dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13335dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13345dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13355dab26afSWill Deacon 1336145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1337145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1338145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1339145e10e1SCatalin Marinas help 1340145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1341145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1342145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1343145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1344145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1345145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1346145e10e1SCatalin Marinas is not affected. 1347145e10e1SCatalin Marinas 1348f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1349f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1350f630c1bdSWill Deacon depends on CPU_V7 && SMP 1351f630c1bdSWill Deacon help 1352f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1353f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1354f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1355f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1356f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1357f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1358f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1359f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1360f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1361f630c1bdSWill Deacon 136211ed0ba1SWill Deaconconfig PL310_ERRATA_769419 136311ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 136411ed0ba1SWill Deacon depends on CACHE_L2X0 136511ed0ba1SWill Deacon help 136611ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 136711ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 136811ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 136911ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137011ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137111ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 137211ed0ba1SWill Deacon explicitly. 137311ed0ba1SWill Deacon 13741da177e4SLinus Torvaldsendmenu 13751da177e4SLinus Torvalds 13761da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 13771da177e4SLinus Torvalds 13781da177e4SLinus Torvaldsmenu "Bus support" 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvaldsconfig ARM_AMBA 13811da177e4SLinus Torvalds bool 13821da177e4SLinus Torvalds 13831da177e4SLinus Torvaldsconfig ISA 13841da177e4SLinus Torvalds bool 13851da177e4SLinus Torvalds help 13861da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 13871da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 13881da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 13891da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 13901da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 13911da177e4SLinus Torvalds 1392065909b9SRussell King# Select ISA DMA controller support 13931da177e4SLinus Torvaldsconfig ISA_DMA 13941da177e4SLinus Torvalds bool 1395065909b9SRussell King select ISA_DMA_API 13961da177e4SLinus Torvalds 1397065909b9SRussell King# Select ISA DMA interface 13985cae841bSAl Viroconfig ISA_DMA_API 13995cae841bSAl Viro bool 14005cae841bSAl Viro 14011da177e4SLinus Torvaldsconfig PCI 14020b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14031da177e4SLinus Torvalds help 14041da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14051da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14061da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14071da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14081da177e4SLinus Torvalds 140952882173SAnton Vorontsovconfig PCI_DOMAINS 141052882173SAnton Vorontsov bool 141152882173SAnton Vorontsov depends on PCI 141252882173SAnton Vorontsov 1413b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1414b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1415b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1416b080ac8aSMarcelo Roberto Jimenez help 1417b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1418b080ac8aSMarcelo Roberto Jimenez 141936e23590SMatthew Wilcoxconfig PCI_SYSCALL 142036e23590SMatthew Wilcox def_bool PCI 142136e23590SMatthew Wilcox 14221da177e4SLinus Torvalds# Select the host bridge type 14231da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14241da177e4SLinus Torvalds bool 14251da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14261da177e4SLinus Torvalds default y 14271da177e4SLinus Torvalds 1428a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1429a0113a99SMike Rapoport bool 1430a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1431a0113a99SMike Rapoport default y 1432a0113a99SMike Rapoport select DMABOUNCE 1433a0113a99SMike Rapoport 14341da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14351da177e4SLinus Torvalds 14361da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14371da177e4SLinus Torvalds 14381da177e4SLinus Torvaldsendmenu 14391da177e4SLinus Torvalds 14401da177e4SLinus Torvaldsmenu "Kernel Features" 14411da177e4SLinus Torvalds 14423b55658aSDave Martinconfig HAVE_SMP 14433b55658aSDave Martin bool 14443b55658aSDave Martin help 14453b55658aSDave Martin This option should be selected by machines which have an SMP- 14463b55658aSDave Martin capable CPU. 14473b55658aSDave Martin 14483b55658aSDave Martin The only effect of this option is to make the SMP-related 14493b55658aSDave Martin options available to the user for configuration. 14503b55658aSDave Martin 14511da177e4SLinus Torvaldsconfig SMP 1452bb2d8130SRussell King bool "Symmetric Multi-Processing" 1453fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1454bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14553b55658aSDave Martin depends on HAVE_SMP 14569934ebb8SArnd Bergmann depends on MMU 1457f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 145889c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 14591da177e4SLinus Torvalds help 14601da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14611da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 14621da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 14631da177e4SLinus Torvalds 14641da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 14651da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14661da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 14671da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 14681da177e4SLinus Torvalds run faster if you say N here. 14691da177e4SLinus Torvalds 1470395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14711da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 147250a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14731da177e4SLinus Torvalds 14741da177e4SLinus Torvalds If you don't know what to do here, say N. 14751da177e4SLinus Torvalds 1476f00ec48fSRussell Kingconfig SMP_ON_UP 1477f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1478f00ec48fSRussell King depends on EXPERIMENTAL 14794d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1480f00ec48fSRussell King default y 1481f00ec48fSRussell King help 1482f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1483f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1484f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1485f00ec48fSRussell King savings. 1486f00ec48fSRussell King 1487f00ec48fSRussell King If you don't know what to do here, say Y. 1488f00ec48fSRussell King 1489c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1490c9018aabSVincent Guittot bool "Support cpu topology definition" 1491c9018aabSVincent Guittot depends on SMP && CPU_V7 1492c9018aabSVincent Guittot default y 1493c9018aabSVincent Guittot help 1494c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1495c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1496c9018aabSVincent Guittot topology of an ARM System. 1497c9018aabSVincent Guittot 1498c9018aabSVincent Guittotconfig SCHED_MC 1499c9018aabSVincent Guittot bool "Multi-core scheduler support" 1500c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1501c9018aabSVincent Guittot help 1502c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1503c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1504c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1505c9018aabSVincent Guittot 1506c9018aabSVincent Guittotconfig SCHED_SMT 1507c9018aabSVincent Guittot bool "SMT scheduler support" 1508c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1509c9018aabSVincent Guittot help 1510c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1511c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1512c9018aabSVincent Guittot places. If unsure say N here. 1513c9018aabSVincent Guittot 1514a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1515a8cbcd92SRussell King bool 1516a8cbcd92SRussell King help 1517a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1518a8cbcd92SRussell King 1519022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER 1520022c03a2SMarc Zyngier bool "Architected timer support" 1521022c03a2SMarc Zyngier depends on CPU_V7 1522022c03a2SMarc Zyngier help 1523022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1524022c03a2SMarc Zyngier 1525f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1526f32f4ce2SRussell King bool 1527f32f4ce2SRussell King depends on SMP 1528f32f4ce2SRussell King help 1529f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1530f32f4ce2SRussell King 15318d5796d2SLennert Buytenhekchoice 15328d5796d2SLennert Buytenhek prompt "Memory split" 15338d5796d2SLennert Buytenhek default VMSPLIT_3G 15348d5796d2SLennert Buytenhek help 15358d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15368d5796d2SLennert Buytenhek 15378d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15388d5796d2SLennert Buytenhek option alone! 15398d5796d2SLennert Buytenhek 15408d5796d2SLennert Buytenhek config VMSPLIT_3G 15418d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15428d5796d2SLennert Buytenhek config VMSPLIT_2G 15438d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15448d5796d2SLennert Buytenhek config VMSPLIT_1G 15458d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15468d5796d2SLennert Buytenhekendchoice 15478d5796d2SLennert Buytenhek 15488d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15498d5796d2SLennert Buytenhek hex 15508d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15518d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15528d5796d2SLennert Buytenhek default 0xC0000000 15538d5796d2SLennert Buytenhek 15541da177e4SLinus Torvaldsconfig NR_CPUS 15551da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15561da177e4SLinus Torvalds range 2 32 15571da177e4SLinus Torvalds depends on SMP 15581da177e4SLinus Torvalds default "4" 15591da177e4SLinus Torvalds 1560a054a811SRussell Kingconfig HOTPLUG_CPU 1561a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1562a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1563a054a811SRussell King help 1564a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1565a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1566a054a811SRussell King 156737ee16aeSRussell Kingconfig LOCAL_TIMERS 156837ee16aeSRussell King bool "Use local timer interrupts" 1569971acb9bSRussell King depends on SMP 157037ee16aeSRussell King default y 157130d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 157237ee16aeSRussell King help 157337ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 157437ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 157537ee16aeSRussell King accounting to be spread across the timer interval, preventing a 157637ee16aeSRussell King "thundering herd" at every timer tick. 157737ee16aeSRussell King 157844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 157944986ab0SPeter De Schrijver (NVIDIA) int 15803dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 158170227a45SPhilippe Langlais default 355 if ARCH_U8500 15829a01ec30SPaul Parsons default 264 if MACH_H4700 158344986ab0SPeter De Schrijver (NVIDIA) default 0 158444986ab0SPeter De Schrijver (NVIDIA) help 158544986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 158644986ab0SPeter De Schrijver (NVIDIA) 158744986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 158844986ab0SPeter De Schrijver (NVIDIA) 1589d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15901da177e4SLinus Torvalds 1591f8065813SRussell Kingconfig HZ 1592f8065813SRussell King int 1593b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1594a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1595bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 15965248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 15975da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1598f8065813SRussell King default 100 1599f8065813SRussell King 160016c79651SCatalin Marinasconfig THUMB2_KERNEL 16014a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1602e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 160316c79651SCatalin Marinas select AEABI 160416c79651SCatalin Marinas select ARM_ASM_UNIFIED 160589bace65SArnd Bergmann select ARM_UNWIND 160616c79651SCatalin Marinas help 160716c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 160816c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 160916c79651SCatalin Marinas ARM-Thumb syntax is needed. 161016c79651SCatalin Marinas 161116c79651SCatalin Marinas If unsure, say N. 161216c79651SCatalin Marinas 16136f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16146f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16156f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16166f685c5cSDave Martin default y 16176f685c5cSDave Martin help 16186f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16196f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16206f685c5cSDave Martin branch instructions. 16216f685c5cSDave Martin 16226f685c5cSDave Martin This is a problem, because there's no guarantee the final 16236f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16246f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16256f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16266f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16276f685c5cSDave Martin support. 16286f685c5cSDave Martin 16296f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16306f685c5cSDave Martin relocation" error when loading some modules. 16316f685c5cSDave Martin 16326f685c5cSDave Martin Until fixed tools are available, passing 16336f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16346f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16356f685c5cSDave Martin stack usage in some cases. 16366f685c5cSDave Martin 16376f685c5cSDave Martin The problem is described in more detail at: 16386f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16396f685c5cSDave Martin 16406f685c5cSDave Martin Only Thumb-2 kernels are affected. 16416f685c5cSDave Martin 16426f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16436f685c5cSDave Martin 16440becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16450becb088SCatalin Marinas bool 16460becb088SCatalin Marinas 1647704bdda0SNicolas Pitreconfig AEABI 1648704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1649704bdda0SNicolas Pitre help 1650704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1651704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1652704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1653704bdda0SNicolas Pitre 1654704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1655704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1656704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1657704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1658704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1659704bdda0SNicolas Pitre 1660704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1661704bdda0SNicolas Pitre 16626c90c872SNicolas Pitreconfig OABI_COMPAT 1663a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 16649bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 16656c90c872SNicolas Pitre default y 16666c90c872SNicolas Pitre help 16676c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16686c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16696c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16706c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16716c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16726c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 16736c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16746c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16756c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16766c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 16776c90c872SNicolas Pitre at all). If in doubt say Y. 16786c90c872SNicolas Pitre 1679eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1680e80d6a24SMel Gorman bool 1681e80d6a24SMel Gorman 168205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 168305944d74SRussell King bool 168405944d74SRussell King 168507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 168607a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 168707a2f737SRussell King 168805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1689be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1690c80d79d7SYasunori Goto 16917b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16927b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16937b7bf499SWill Deacon 1694053a96caSNicolas Pitreconfig HIGHMEM 1695e8db89a2SRussell King bool "High Memory Support" 1696e8db89a2SRussell King depends on MMU 1697053a96caSNicolas Pitre help 1698053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1699053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1700053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1701053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1702053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1703053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1704053a96caSNicolas Pitre 1705053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1706053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1707053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1708053a96caSNicolas Pitre 1709053a96caSNicolas Pitre If unsure, say n. 1710053a96caSNicolas Pitre 171165cec8e3SRussell Kingconfig HIGHPTE 171265cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 171365cec8e3SRussell King depends on HIGHMEM 171465cec8e3SRussell King 17151b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17161b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1717fe166148SWill Deacon depends on PERF_EVENTS && CPU_HAS_PMU 17181b8873a0SJamie Iles default y 17191b8873a0SJamie Iles help 17201b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17211b8873a0SJamie Iles disabled, perf events will use software events only. 17221b8873a0SJamie Iles 17233f22ab27SDave Hansensource "mm/Kconfig" 17243f22ab27SDave Hansen 1725c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1726c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1727c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1728c1b2d970SMagnus Damm default "9" if SA1111 1729c1b2d970SMagnus Damm default "11" 1730c1b2d970SMagnus Damm help 1731c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1732c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1733c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1734c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1735c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1736c1b2d970SMagnus Damm increase this value. 1737c1b2d970SMagnus Damm 1738c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1739c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1740c1b2d970SMagnus Damm 17411da177e4SLinus Torvaldsconfig LEDS 17421da177e4SLinus Torvalds bool "Timer and CPU usage LEDs" 1743e055d5bfSAdrian Bunk depends on ARCH_CDB89712 || ARCH_EBSA110 || \ 17448c8fdbc9SSascha Hauer ARCH_EBSA285 || ARCH_INTEGRATOR || \ 17451da177e4SLinus Torvalds ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \ 17461da177e4SLinus Torvalds ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \ 174773a59c1cSSAN People ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \ 174825329671SJürgen Schindele ARCH_AT91 || ARCH_DAVINCI || \ 1749ff3042fbSColin Tuckley ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW 17501da177e4SLinus Torvalds help 17511da177e4SLinus Torvalds If you say Y here, the LEDs on your machine will be used 17521da177e4SLinus Torvalds to provide useful information about your current system status. 17531da177e4SLinus Torvalds 17541da177e4SLinus Torvalds If you are compiling a kernel for a NetWinder or EBSA-285, you will 17551da177e4SLinus Torvalds be able to select which LEDs are active using the options below. If 17561da177e4SLinus Torvalds you are compiling a kernel for the EBSA-110 or the LART however, the 17571da177e4SLinus Torvalds red LED will simply flash regularly to indicate that the system is 17581da177e4SLinus Torvalds still functional. It is safe to say Y here if you have a CATS 17591da177e4SLinus Torvalds system, but the driver will do nothing. 17601da177e4SLinus Torvalds 17611da177e4SLinus Torvaldsconfig LEDS_TIMER 17621da177e4SLinus Torvalds bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \ 1763eebdf7d7SDavid Brownell OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1764eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17651da177e4SLinus Torvalds depends on LEDS 17660567a0c0SKevin Hilman depends on !GENERIC_CLOCKEVENTS 17671da177e4SLinus Torvalds default y if ARCH_EBSA110 17681da177e4SLinus Torvalds help 17691da177e4SLinus Torvalds If you say Y here, one of the system LEDs (the green one on the 17701da177e4SLinus Torvalds NetWinder, the amber one on the EBSA285, or the red one on the LART) 17711da177e4SLinus Torvalds will flash regularly to indicate that the system is still 17721da177e4SLinus Torvalds operational. This is mainly useful to kernel hackers who are 17731da177e4SLinus Torvalds debugging unstable kernels. 17741da177e4SLinus Torvalds 17751da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17761da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17771da177e4SLinus Torvalds will overrule the CPU usage LED. 17781da177e4SLinus Torvalds 17791da177e4SLinus Torvaldsconfig LEDS_CPU 17801da177e4SLinus Torvalds bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \ 1781eebdf7d7SDavid Brownell !ARCH_OMAP) \ 1782eebdf7d7SDavid Brownell || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \ 1783eebdf7d7SDavid Brownell || MACH_OMAP_PERSEUS2 17841da177e4SLinus Torvalds depends on LEDS 17851da177e4SLinus Torvalds help 17861da177e4SLinus Torvalds If you say Y here, the red LED will be used to give a good real 17871da177e4SLinus Torvalds time indication of CPU usage, by lighting whenever the idle task 17881da177e4SLinus Torvalds is not currently executing. 17891da177e4SLinus Torvalds 17901da177e4SLinus Torvalds The LART uses the same LED for both Timer LED and CPU usage LED 17911da177e4SLinus Torvalds functions. You may choose to use both, but the Timer LED function 17921da177e4SLinus Torvalds will overrule the CPU usage LED. 17931da177e4SLinus Torvalds 17941da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17951da177e4SLinus Torvalds bool 1796f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17971da177e4SLinus Torvalds default y if !ARCH_EBSA110 1798e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17991da177e4SLinus Torvalds help 18001da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18011da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18021da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18031da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18041da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18051da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18061da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18071da177e4SLinus Torvalds 180839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 180939ec58f3SLennert Buytenhek bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)" 181039ec58f3SLennert Buytenhek depends on MMU && EXPERIMENTAL 181139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 181239ec58f3SLennert Buytenhek help 181339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 181439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 181539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 181639ec58f3SLennert Buytenhek 181739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 181839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 181939ec58f3SLennert Buytenhek such copy operations with large buffers. 182039ec58f3SLennert Buytenhek 182139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 182239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 182339ec58f3SLennert Buytenhek 182470c70d97SNicolas Pitreconfig SECCOMP 182570c70d97SNicolas Pitre bool 182670c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 182770c70d97SNicolas Pitre ---help--- 182870c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 182970c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 183070c70d97SNicolas Pitre execution. By using pipes or other transports made available to 183170c70d97SNicolas Pitre the process as file descriptors supporting the read/write 183270c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 183370c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 183470c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 183570c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 183670c70d97SNicolas Pitre defined by each seccomp mode. 183770c70d97SNicolas Pitre 1838c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1839c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18404a50bfe3SRussell King depends on EXPERIMENTAL 1841c743f380SNicolas Pitre help 1842c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1843c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1844c743f380SNicolas Pitre the stack just before the return address, and validates 1845c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1846c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1847c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1848c743f380SNicolas Pitre neutralized via a kernel panic. 1849c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1850c743f380SNicolas Pitre 185173a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT 185273a65b3fSUwe Kleine-König bool "Provide old way to pass kernel parameters" 185373a65b3fSUwe Kleine-König help 185473a65b3fSUwe Kleine-König This was deprecated in 2001 and announced to live on for 5 years. 185573a65b3fSUwe Kleine-König Some old boot loaders still use this way. 185673a65b3fSUwe Kleine-König 18571da177e4SLinus Torvaldsendmenu 18581da177e4SLinus Torvalds 18591da177e4SLinus Torvaldsmenu "Boot options" 18601da177e4SLinus Torvalds 18619eb8f674SGrant Likelyconfig USE_OF 18629eb8f674SGrant Likely bool "Flattened Device Tree support" 18639eb8f674SGrant Likely select OF 18649eb8f674SGrant Likely select OF_EARLY_FLATTREE 186508a543adSGrant Likely select IRQ_DOMAIN 18669eb8f674SGrant Likely help 18679eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18689eb8f674SGrant Likely 18691da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18701da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18711da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18721da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18731da177e4SLinus Torvalds default "0" 18741da177e4SLinus Torvalds help 18751da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18761da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18771da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18781da177e4SLinus Torvalds value in their defconfig file. 18791da177e4SLinus Torvalds 18801da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18811da177e4SLinus Torvalds 18821da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18831da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18841da177e4SLinus Torvalds default "0" 18851da177e4SLinus Torvalds help 1886f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1887f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1888f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1889f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1890f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1891f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18921da177e4SLinus Torvalds 18931da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18941da177e4SLinus Torvalds 18951da177e4SLinus Torvaldsconfig ZBOOT_ROM 18961da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18971da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 18981da177e4SLinus Torvalds help 18991da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19001da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19011da177e4SLinus Torvalds 1902090ab3ffSSimon Hormanchoice 1903090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1904090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1905090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1906090ab3ffSSimon Horman help 1907090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 190859bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1909090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1910090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 191159bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1912090ab3ffSSimon Horman rest the kernel image to RAM. 1913090ab3ffSSimon Horman 1914090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1915090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1916090ab3ffSSimon Horman help 1917090ab3ffSSimon Horman Do not load image from SD or MMC 1918090ab3ffSSimon Horman 1919f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1920f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1921f45b1149SSimon Horman help 1922090ab3ffSSimon Horman Load image from MMCIF hardware block. 1923090ab3ffSSimon Horman 1924090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1925090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1926090ab3ffSSimon Horman help 1927090ab3ffSSimon Horman Load image from SDHI hardware block 1928090ab3ffSSimon Horman 1929090ab3ffSSimon Hormanendchoice 1930f45b1149SSimon Horman 1931e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1932e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1933e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1934e2a6a3aaSJohn Bonesio help 1935e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1936e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1937e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1938e2a6a3aaSJohn Bonesio 1939e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1940e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1941e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1942e2a6a3aaSJohn Bonesio 1943e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1944e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1945e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1946e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1947e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1948e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1949e2a6a3aaSJohn Bonesio to this option. 1950e2a6a3aaSJohn Bonesio 1951b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1952b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1953b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1954b90b9a38SNicolas Pitre help 1955b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1956b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1957b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1958b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1959b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1960b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1961b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1962b90b9a38SNicolas Pitre 1963*d0f34a11SGenoud Richardchoice 1964*d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1965*d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1966*d0f34a11SGenoud Richard 1967*d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1968*d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1969*d0f34a11SGenoud Richard help 1970*d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1971*d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1972*d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1973*d0f34a11SGenoud Richard 1974*d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1975*d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1976*d0f34a11SGenoud Richard help 1977*d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1978*d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1979*d0f34a11SGenoud Richard 1980*d0f34a11SGenoud Richardendchoice 1981*d0f34a11SGenoud Richard 19821da177e4SLinus Torvaldsconfig CMDLINE 19831da177e4SLinus Torvalds string "Default kernel command string" 19841da177e4SLinus Torvalds default "" 19851da177e4SLinus Torvalds help 19861da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19871da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19881da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19891da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19901da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19911da177e4SLinus Torvalds 19924394c124SVictor Boiviechoice 19934394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19944394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 19954394c124SVictor Boivie 19964394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19974394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19984394c124SVictor Boivie help 19994394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20004394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20014394c124SVictor Boivie string provided in CMDLINE will be used. 20024394c124SVictor Boivie 20034394c124SVictor Boivieconfig CMDLINE_EXTEND 20044394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20054394c124SVictor Boivie help 20064394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20074394c124SVictor Boivie appended to the default kernel command string. 20084394c124SVictor Boivie 200992d2040dSAlexander Hollerconfig CMDLINE_FORCE 201092d2040dSAlexander Holler bool "Always use the default kernel command string" 201192d2040dSAlexander Holler help 201292d2040dSAlexander Holler Always use the default kernel command string, even if the boot 201392d2040dSAlexander Holler loader passes other arguments to the kernel. 201492d2040dSAlexander Holler This is useful if you cannot or don't want to change the 201592d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20164394c124SVictor Boivieendchoice 201792d2040dSAlexander Holler 20181da177e4SLinus Torvaldsconfig XIP_KERNEL 20191da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2020497b7e94SCatalin Marinas depends on !ZBOOT_ROM && !ARM_LPAE 20211da177e4SLinus Torvalds help 20221da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20231da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20241da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20251da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20261da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20271da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20281da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20291da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20301da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20311da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20321da177e4SLinus Torvalds 20331da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20341da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20351da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20361da177e4SLinus Torvalds 20371da177e4SLinus Torvalds If unsure, say N. 20381da177e4SLinus Torvalds 20391da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20401da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20411da177e4SLinus Torvalds depends on XIP_KERNEL 20421da177e4SLinus Torvalds default "0x00080000" 20431da177e4SLinus Torvalds help 20441da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20451da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20461da177e4SLinus Torvalds own flash usage. 20471da177e4SLinus Torvalds 2048c587e4a6SRichard Purdieconfig KEXEC 2049c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 205002b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2051c587e4a6SRichard Purdie help 2052c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2053c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 205401dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2055c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2056c587e4a6SRichard Purdie 2057c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2058c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2059c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2060c587e4a6SRichard Purdie support. 2061c587e4a6SRichard Purdie 20624cd9d6f7SRichard Purdieconfig ATAGS_PROC 20634cd9d6f7SRichard Purdie bool "Export atags in procfs" 2064b98d7291SUli Luckas depends on KEXEC 2065b98d7291SUli Luckas default y 20664cd9d6f7SRichard Purdie help 20674cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20684cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20694cd9d6f7SRichard Purdie 2070cb5d39b3SMika Westerbergconfig CRASH_DUMP 2071cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2072cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2073cb5d39b3SMika Westerberg help 2074cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2075cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2076cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2077cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2078cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2079cb5d39b3SMika Westerberg memory address not used by the main kernel 2080cb5d39b3SMika Westerberg 2081cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2082cb5d39b3SMika Westerberg 2083e69edc79SEric Miaoconfig AUTO_ZRELADDR 2084e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2085e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2086e69edc79SEric Miao help 2087e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2088e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2089e69edc79SEric Miao will be determined at run-time by masking the current IP with 2090e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2091e69edc79SEric Miao from start of memory. 2092e69edc79SEric Miao 20931da177e4SLinus Torvaldsendmenu 20941da177e4SLinus Torvalds 2095ac9d7efcSRussell Kingmenu "CPU Power Management" 20961da177e4SLinus Torvalds 209789c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 20981da177e4SLinus Torvalds 20991da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21001da177e4SLinus Torvalds 210164f102b6SYong Shenconfig CPU_FREQ_IMX 210264f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 210364f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 210464f102b6SYong Shen help 210564f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 210664f102b6SYong Shen 21071da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21081da177e4SLinus Torvalds bool 21091da177e4SLinus Torvalds 21101da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21111da177e4SLinus Torvalds bool 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21141da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21151da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21161da177e4SLinus Torvalds default y 21171da177e4SLinus Torvalds help 21181da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvalds If in doubt, say Y. 21231da177e4SLinus Torvalds 21249e2697ffSRussell Kingconfig CPU_FREQ_PXA 21259e2697ffSRussell King bool 21269e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21279e2697ffSRussell King default y 2128ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21299e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21309e2697ffSRussell King 21319d56c02aSBen Dooksconfig CPU_FREQ_S3C 21329d56c02aSBen Dooks bool 21339d56c02aSBen Dooks help 21349d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21359d56c02aSBen Dooks 21369d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21374a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2138b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21399d56c02aSBen Dooks select CPU_FREQ_S3C 21409d56c02aSBen Dooks help 21419d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21429d56c02aSBen Dooks of CPUs. 21439d56c02aSBen Dooks 21449d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21459d56c02aSBen Dooks 21469d56c02aSBen Dooks If in doubt, say N. 21479d56c02aSBen Dooks 21489d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21494a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21509d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21519d56c02aSBen Dooks help 21529d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21539d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21549d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21559d56c02aSBen Dooks 21569d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21579d56c02aSBen Dooks be built which may increase the size of the kernel image. 21589d56c02aSBen Dooks 21599d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21609d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21619d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21629d56c02aSBen Dooks help 21639d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21649d56c02aSBen Dooks 21659d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21669d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21679d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21689d56c02aSBen Dooks help 21699d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21709d56c02aSBen Dooks 2171e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2172e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2173e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2174e6d197a6SBen Dooks help 2175e6d197a6SBen Dooks Export status information via debugfs. 2176e6d197a6SBen Dooks 21771da177e4SLinus Torvaldsendif 21781da177e4SLinus Torvalds 2179ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2180ac9d7efcSRussell King 2181ac9d7efcSRussell Kingendmenu 2182ac9d7efcSRussell King 21831da177e4SLinus Torvaldsmenu "Floating point emulation" 21841da177e4SLinus Torvalds 21851da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21861da177e4SLinus Torvalds 21871da177e4SLinus Torvaldsconfig FPE_NWFPE 21881da177e4SLinus Torvalds bool "NWFPE math emulation" 2189593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21901da177e4SLinus Torvalds ---help--- 21911da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21921da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21931da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21941da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21951da177e4SLinus Torvalds 21961da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21971da177e4SLinus Torvalds early in the bootup. 21981da177e4SLinus Torvalds 21991da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22001da177e4SLinus Torvalds bool "Support extended precision" 2201bedf142bSLennert Buytenhek depends on FPE_NWFPE 22021da177e4SLinus Torvalds help 22031da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22041da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22051da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22061da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22071da177e4SLinus Torvalds floating point emulator without any good reason. 22081da177e4SLinus Torvalds 22091da177e4SLinus Torvalds You almost surely want to say N here. 22101da177e4SLinus Torvalds 22111da177e4SLinus Torvaldsconfig FPE_FASTFPE 22121da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22138993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22141da177e4SLinus Torvalds ---help--- 22151da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22161da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22171da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22181da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22191da177e4SLinus Torvalds 22201da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22211da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22221da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22231da177e4SLinus Torvalds choose NWFPE. 22241da177e4SLinus Torvalds 22251da177e4SLinus Torvaldsconfig VFP 22261da177e4SLinus Torvalds bool "VFP-format floating point maths" 2227e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22281da177e4SLinus Torvalds help 22291da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22301da177e4SLinus Torvalds if your hardware includes a VFP unit. 22311da177e4SLinus Torvalds 22321da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22331da177e4SLinus Torvalds release notes and additional status information. 22341da177e4SLinus Torvalds 22351da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22361da177e4SLinus Torvalds 223725ebee02SCatalin Marinasconfig VFPv3 223825ebee02SCatalin Marinas bool 223925ebee02SCatalin Marinas depends on VFP 224025ebee02SCatalin Marinas default y if CPU_V7 224125ebee02SCatalin Marinas 2242b5872db4SCatalin Marinasconfig NEON 2243b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2244b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2245b5872db4SCatalin Marinas help 2246b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2247b5872db4SCatalin Marinas Extension. 2248b5872db4SCatalin Marinas 22491da177e4SLinus Torvaldsendmenu 22501da177e4SLinus Torvalds 22511da177e4SLinus Torvaldsmenu "Userspace binary formats" 22521da177e4SLinus Torvalds 22531da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22541da177e4SLinus Torvalds 22551da177e4SLinus Torvaldsconfig ARTHUR 22561da177e4SLinus Torvalds tristate "RISC OS personality" 2257704bdda0SNicolas Pitre depends on !AEABI 22581da177e4SLinus Torvalds help 22591da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22601da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22611da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22621da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22631da177e4SLinus Torvalds will be called arthur). 22641da177e4SLinus Torvalds 22651da177e4SLinus Torvaldsendmenu 22661da177e4SLinus Torvalds 22671da177e4SLinus Torvaldsmenu "Power management options" 22681da177e4SLinus Torvalds 2269eceab4acSRussell Kingsource "kernel/power/Kconfig" 22701da177e4SLinus Torvalds 2271f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22723d5e8af4SStephen Warren depends on !ARCH_S5PC100 && !ARCH_TEGRA 22736a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22743f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2275f4cb5700SJohannes Berg def_bool y 2276f4cb5700SJohannes Berg 227715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 227815e0d9e3SArnd Bergmann def_bool PM_SLEEP 227915e0d9e3SArnd Bergmann 22801da177e4SLinus Torvaldsendmenu 22811da177e4SLinus Torvalds 2282d5950b43SSam Ravnborgsource "net/Kconfig" 2283d5950b43SSam Ravnborg 2284ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22851da177e4SLinus Torvalds 22861da177e4SLinus Torvaldssource "fs/Kconfig" 22871da177e4SLinus Torvalds 22881da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22891da177e4SLinus Torvalds 22901da177e4SLinus Torvaldssource "security/Kconfig" 22911da177e4SLinus Torvalds 22921da177e4SLinus Torvaldssource "crypto/Kconfig" 22931da177e4SLinus Torvalds 22941da177e4SLinus Torvaldssource "lib/Kconfig" 2295