11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 9017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 100cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 11b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 12ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 13171b3f0dSRussell King select CLONE_BACKWARDS 14b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 15dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 164477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 17b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 18171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 19b1b3f49cSRussell King select GENERIC_IRQ_PROBE 20b1b3f49cSRussell King select GENERIC_IRQ_SHOW 21b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2238ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 23b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 24b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 25b1b3f49cSRussell King select GENERIC_STRNLEN_USER 26b1b3f49cSRussell King select HARDIRQS_SW_RESEND 2709f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 285cbad0ebSJason Wessel select HAVE_ARCH_KGDB 2991702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 300693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 31b1b3f49cSRussell King select HAVE_BPF_JIT 32171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 33b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 3419952a92SKees Cook select HAVE_CC_STACKPROTECTOR 35b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 36b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 37b1b3f49cSRussell King select HAVE_DMA_ATTRS 38b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 39b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 40dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 41b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 42b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 43b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 44b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 45b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 46b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 4787c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 48b1b3f49cSRussell King select HAVE_KERNEL_GZIP 49f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 50b1b3f49cSRussell King select HAVE_KERNEL_LZMA 51b1b3f49cSRussell King select HAVE_KERNEL_LZO 52b1b3f49cSRussell King select HAVE_KERNEL_XZ 53856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 549edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 55b1b3f49cSRussell King select HAVE_MEMBLOCK 56171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 57b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 587ada189fSJamie Iles select HAVE_PERF_EVENTS 5949863894SWill Deacon select HAVE_PERF_REGS 6049863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 61e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 62b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 63af1839ebSCatalin Marinas select HAVE_UID16 6431c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 65da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 663d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 67171b3f0dSRussell King select MODULES_USE_ELF_REL 6884f452b1SSantosh Shilimkar select NO_BOOTMEM 69171b3f0dSRussell King select OLD_SIGACTION 70171b3f0dSRussell King select OLD_SIGSUSPEND3 71b1b3f49cSRussell King select PERF_USE_VMALLOC 72b1b3f49cSRussell King select RTC_LIB 73b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 74171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 75171b3f0dSRussell King # according to that. Thanks. 761da177e4SLinus Torvalds help 771da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 78f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 791da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 801da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 811da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 821da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 831da177e4SLinus Torvalds 8474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 8574facffeSRussell King bool 8674facffeSRussell King 874ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 884ce63fcdSMarek Szyprowski bool 894ce63fcdSMarek Szyprowski 904ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 914ce63fcdSMarek Szyprowski bool 92b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 93b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 944ce63fcdSMarek Szyprowski 9560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 9660460abfSSeung-Woo Kim 9760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 9860460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 9960460abfSSeung-Woo Kim range 4 9 10060460abfSSeung-Woo Kim default 8 10160460abfSSeung-Woo Kim help 10260460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 10360460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 10460460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 10560460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 10660460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 10760460abfSSeung-Woo Kim virtual space with just a few allocations. 10860460abfSSeung-Woo Kim 10960460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11060460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 11160460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 11260460abfSSeung-Woo Kim by the PAGE_SIZE. 11360460abfSSeung-Woo Kim 11460460abfSSeung-Woo Kimendif 11560460abfSSeung-Woo Kim 1160b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1170b05da72SHans Ulli Kroll bool 1180b05da72SHans Ulli Kroll 11975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12075e7153aSRalf Baechle bool 12175e7153aSRalf Baechle 122bc581770SLinus Walleijconfig HAVE_TCM 123bc581770SLinus Walleij bool 124bc581770SLinus Walleij select GENERIC_ALLOCATOR 125bc581770SLinus Walleij 126e119bfffSRussell Kingconfig HAVE_PROC_CPU 127e119bfffSRussell King bool 128e119bfffSRussell King 129*ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1305ea81769SAl Viro bool 1315ea81769SAl Viro 1321da177e4SLinus Torvaldsconfig EISA 1331da177e4SLinus Torvalds bool 1341da177e4SLinus Torvalds ---help--- 1351da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1361da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1371da177e4SLinus Torvalds 1381da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1391da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1401da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1411da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1421da177e4SLinus Torvalds 1431da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1441da177e4SLinus Torvalds 1451da177e4SLinus Torvalds Otherwise, say N. 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvaldsconfig SBUS 1481da177e4SLinus Torvalds bool 1491da177e4SLinus Torvalds 150f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 151f16fb1ecSRussell King bool 152f16fb1ecSRussell King default y 153f16fb1ecSRussell King 154f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 155f76e9154SNicolas Pitre bool 156f76e9154SNicolas Pitre depends on !SMP 157f76e9154SNicolas Pitre default y 158f76e9154SNicolas Pitre 159f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 160f16fb1ecSRussell King bool 161f16fb1ecSRussell King default y 162f16fb1ecSRussell King 1637ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1647ad1bcb2SRussell King bool 1657ad1bcb2SRussell King default y 1667ad1bcb2SRussell King 1671da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1681da177e4SLinus Torvalds bool 1691da177e4SLinus Torvalds default y 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1721da177e4SLinus Torvalds bool 1731da177e4SLinus Torvalds 174f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 175f0d1b0b3SDavid Howells bool 176f0d1b0b3SDavid Howells 177f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 178f0d1b0b3SDavid Howells bool 179f0d1b0b3SDavid Howells 18089c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 18189c52ed4SBen Dooks bool 18289c52ed4SBen Dooks help 18389c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 18489c52ed4SBen Dooks and that the relevant menu configurations are displayed for 18589c52ed4SBen Dooks it. 18689c52ed4SBen Dooks 1874a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1884a1b5733SEduardo Valentin bool 1894a1b5733SEduardo Valentin 190b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 191b89c3b16SAkinobu Mita bool 192b89c3b16SAkinobu Mita default y 193b89c3b16SAkinobu Mita 1941da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1951da177e4SLinus Torvalds bool 1961da177e4SLinus Torvalds default y 1971da177e4SLinus Torvalds 198a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 199a08b6b79Sviro@ZenIV.linux.org.uk bool 200a08b6b79Sviro@ZenIV.linux.org.uk 2015ac6da66SChristoph Lameterconfig ZONE_DMA 2025ac6da66SChristoph Lameter bool 2035ac6da66SChristoph Lameter 204ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 205ccd7ab7fSFUJITA Tomonori def_bool y 206ccd7ab7fSFUJITA Tomonori 207c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 208c7edc9e3SDavid A. Long def_bool y 209c7edc9e3SDavid A. Long 21058af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21158af4a24SRob Herring bool 21258af4a24SRob Herring 2131da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2141da177e4SLinus Torvalds bool 2151da177e4SLinus Torvalds 2161da177e4SLinus Torvaldsconfig FIQ 2171da177e4SLinus Torvalds bool 2181da177e4SLinus Torvalds 21913a5045dSRob Herringconfig NEED_RET_TO_USER 22013a5045dSRob Herring bool 22113a5045dSRob Herring 222034d2f5aSAl Viroconfig ARCH_MTD_XIP 223034d2f5aSAl Viro bool 224034d2f5aSAl Viro 225c760fc19SHyok S. Choiconfig VECTORS_BASE 226c760fc19SHyok S. Choi hex 2276afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 228c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 229c760fc19SHyok S. Choi default 0x00000000 230c760fc19SHyok S. Choi help 23119accfd3SRussell King The base address of exception vectors. This must be two pages 23219accfd3SRussell King in size. 233c760fc19SHyok S. Choi 234dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 235c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 236c1becedcSRussell King default y 237b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 238dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 239dc21af99SRussell King help 240111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 241111e9a5cSRussell King boot and module load time according to the position of the 242111e9a5cSRussell King kernel in system memory. 243dc21af99SRussell King 244111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 245daece596SNicolas Pitre of physical memory is at a 16MB boundary. 246dc21af99SRussell King 247c1becedcSRussell King Only disable this option if you know that you do not require 248c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 249c1becedcSRussell King you need to shrink the kernel to the minimal size. 250c1becedcSRussell King 25101464226SRob Herringconfig NEED_MACH_GPIO_H 25201464226SRob Herring bool 25301464226SRob Herring help 25401464226SRob Herring Select this when mach/gpio.h is required to provide special 25501464226SRob Herring definitions for this platform. The need for mach/gpio.h should 25601464226SRob Herring be avoided when possible. 25701464226SRob Herring 258c334bc15SRob Herringconfig NEED_MACH_IO_H 259c334bc15SRob Herring bool 260c334bc15SRob Herring help 261c334bc15SRob Herring Select this when mach/io.h is required to provide special 262c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 263c334bc15SRob Herring be avoided when possible. 264c334bc15SRob Herring 2650cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2661b9f95f8SNicolas Pitre bool 267111e9a5cSRussell King help 2680cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2690cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2700cdc8b92SNicolas Pitre be avoided when possible. 2711b9f95f8SNicolas Pitre 2721b9f95f8SNicolas Pitreconfig PHYS_OFFSET 273974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2740cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 275974c0724SNicolas Pitre default DRAM_BASE if !MMU 2761b9f95f8SNicolas Pitre help 2771b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2781b9f95f8SNicolas Pitre location of main memory in your system. 279cada3c08SRussell King 28087e040b6SSimon Glassconfig GENERIC_BUG 28187e040b6SSimon Glass def_bool y 28287e040b6SSimon Glass depends on BUG 28387e040b6SSimon Glass 2841da177e4SLinus Torvaldssource "init/Kconfig" 2851da177e4SLinus Torvalds 286dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 287dc52ddc0SMatt Helsley 2881da177e4SLinus Torvaldsmenu "System Type" 2891da177e4SLinus Torvalds 2903c427975SHyok S. Choiconfig MMU 2913c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2923c427975SHyok S. Choi default y 2933c427975SHyok S. Choi help 2943c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2953c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2963c427975SHyok S. Choi 297ccf50e23SRussell King# 298ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 299ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 300ccf50e23SRussell King# 3011da177e4SLinus Torvaldschoice 3021da177e4SLinus Torvalds prompt "ARM system type" 3031420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3041420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3051da177e4SLinus Torvalds 306387798b3SRob Herringconfig ARCH_MULTIPLATFORM 307387798b3SRob Herring bool "Allow multiple platforms to be selected" 308b1b3f49cSRussell King depends on MMU 309ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 31042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 311387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 312387798b3SRob Herring select AUTO_ZRELADDR 31366314223SDinh Nguyen select COMMON_CLK 314ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 315387798b3SRob Herring select MULTI_IRQ_HANDLER 31666314223SDinh Nguyen select SPARSE_IRQ 31766314223SDinh Nguyen select USE_OF 31866314223SDinh Nguyen 3194af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 3204af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 32189c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 322b1b3f49cSRussell King select ARM_AMBA 323fe989145Spanchaxari select ARM_PATCH_PHYS_VIRT 324fe989145Spanchaxari select AUTO_ZRELADDR 325a613163dSLinus Walleij select COMMON_CLK 326f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 327b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 3289904f793SLinus Walleij select HAVE_TCM 329c5a0adb5SRussell King select ICST 330b1b3f49cSRussell King select MULTI_IRQ_HANDLER 331b1b3f49cSRussell King select NEED_MACH_MEMORY_H 332f4b8b319SRussell King select PLAT_VERSATILE 333695436e3SLinus Walleij select SPARSE_IRQ 334d7057e1dSLinus Walleij select USE_OF 3352389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3364af6fee1SDeepak Saxena help 3374af6fee1SDeepak Saxena Support for ARM's Integrator platform. 3384af6fee1SDeepak Saxena 3394af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3404af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 341b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3424af6fee1SDeepak Saxena select ARM_AMBA 343b1b3f49cSRussell King select ARM_TIMER_SP804 344f9a6aa43SLinus Walleij select COMMON_CLK 345f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 346ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 347b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 348b1b3f49cSRussell King select ICST 349b1b3f49cSRussell King select NEED_MACH_MEMORY_H 350f4b8b319SRussell King select PLAT_VERSATILE 3513cb5ee49SRussell King select PLAT_VERSATILE_CLCD 3524af6fee1SDeepak Saxena help 3534af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3544af6fee1SDeepak Saxena 3554af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3564af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 357b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3584af6fee1SDeepak Saxena select ARM_AMBA 359b1b3f49cSRussell King select ARM_TIMER_SP804 3604af6fee1SDeepak Saxena select ARM_VIC 3616d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 362b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 363aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 364c5a0adb5SRussell King select ICST 365f4b8b319SRussell King select PLAT_VERSATILE 3663414ba8cSRussell King select PLAT_VERSATILE_CLCD 367b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 3682389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3694af6fee1SDeepak Saxena help 3704af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3714af6fee1SDeepak Saxena 3728fc5ffa0SAndrew Victorconfig ARCH_AT91 3738fc5ffa0SAndrew Victor bool "Atmel AT91" 374f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 375bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 376e261501dSNicolas Ferre select IRQ_DOMAIN 37701464226SRob Herring select NEED_MACH_GPIO_H 3781ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3796732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 3806732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL_AT91 if USE_OF 3814af6fee1SDeepak Saxena help 382929e994fSNicolas Ferre This enables support for systems based on Atmel 383929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3844af6fee1SDeepak Saxena 38593e22567SRussell Kingconfig ARCH_CLPS711X 38693e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 387a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 388ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 389c99f72adSAlexander Shiyan select CLKSRC_MMIO 39093e22567SRussell King select COMMON_CLK 39193e22567SRussell King select CPU_ARM720T 3924a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3936597619fSAlexander Shiyan select MFD_SYSCON 39493e22567SRussell King help 39593e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39693e22567SRussell King 397788c9700SRussell Kingconfig ARCH_GEMINI 398788c9700SRussell King bool "Cortina Systems Gemini" 399788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 400f3372c01SLinus Walleij select CLKSRC_MMIO 401b1b3f49cSRussell King select CPU_FA526 402f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 403788c9700SRussell King help 404788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 405788c9700SRussell King 4061da177e4SLinus Torvaldsconfig ARCH_EBSA110 4071da177e4SLinus Torvalds bool "EBSA-110" 408b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 409c750815eSRussell King select CPU_SA110 410f7e68bbfSRussell King select ISA 411c334bc15SRob Herring select NEED_MACH_IO_H 4120cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 413*ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4141da177e4SLinus Torvalds help 4151da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 416f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4171da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4181da177e4SLinus Torvalds parallel port. 4191da177e4SLinus Torvalds 4206d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4216d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4226d85e2b0SUwe Kleine-König depends on !MMU 4236d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4241df13d9dSArnd Bergmann select AUTO_ZRELADDR 4256d85e2b0SUwe Kleine-König select ARM_NVIC 4266d85e2b0SUwe Kleine-König select CLKSRC_OF 4276d85e2b0SUwe Kleine-König select COMMON_CLK 4286d85e2b0SUwe Kleine-König select CPU_V7M 4296d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4306d85e2b0SUwe Kleine-König select NO_DMA 431*ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4326d85e2b0SUwe Kleine-König select SPARSE_IRQ 4336d85e2b0SUwe Kleine-König select USE_OF 4346d85e2b0SUwe Kleine-König help 4356d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4366d85e2b0SUwe Kleine-König processors. 4376d85e2b0SUwe Kleine-König 438e7736d47SLennert Buytenhekconfig ARCH_EP93XX 439e7736d47SLennert Buytenhek bool "EP93xx-based" 440b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 441b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 442b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 443e7736d47SLennert Buytenhek select ARM_AMBA 444e7736d47SLennert Buytenhek select ARM_VIC 4456d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 446b1b3f49cSRussell King select CPU_ARM920T 4475725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 448e7736d47SLennert Buytenhek help 449e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 450e7736d47SLennert Buytenhek 4511da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4521da177e4SLinus Torvalds bool "FootBridge" 453c750815eSRussell King select CPU_SA110 4541da177e4SLinus Torvalds select FOOTBRIDGE 4554e8d7637SRussell King select GENERIC_CLOCKEVENTS 456d0ee9f40SArnd Bergmann select HAVE_IDE 4578ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4580cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 459f999b8bdSMartin Michlmayr help 460f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 461f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4621da177e4SLinus Torvalds 4634af6fee1SDeepak Saxenaconfig ARCH_NETX 4644af6fee1SDeepak Saxena bool "Hilscher NetX based" 465b1b3f49cSRussell King select ARM_VIC 466234b6cedSRussell King select CLKSRC_MMIO 467c750815eSRussell King select CPU_ARM926T 4682fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 469f999b8bdSMartin Michlmayr help 4704af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4714af6fee1SDeepak Saxena 4723b938be6SRussell Kingconfig ARCH_IOP13XX 4733b938be6SRussell King bool "IOP13xx-based" 4743b938be6SRussell King depends on MMU 475b1b3f49cSRussell King select CPU_XSC3 4760cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 47713a5045dSRob Herring select NEED_RET_TO_USER 478b1b3f49cSRussell King select PCI 479b1b3f49cSRussell King select PLAT_IOP 480b1b3f49cSRussell King select VMSPLIT_1G 4813b938be6SRussell King help 4823b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4833b938be6SRussell King 4843f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4853f7e5815SLennert Buytenhek bool "IOP32x-based" 486a4f7e763SRussell King depends on MMU 487b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 488c750815eSRussell King select CPU_XSCALE 489e9004f50SLinus Walleij select GPIO_IOP 49013a5045dSRob Herring select NEED_RET_TO_USER 491f7e68bbfSRussell King select PCI 492b1b3f49cSRussell King select PLAT_IOP 493f999b8bdSMartin Michlmayr help 4943f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4953f7e5815SLennert Buytenhek processors. 4963f7e5815SLennert Buytenhek 4973f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4983f7e5815SLennert Buytenhek bool "IOP33x-based" 4993f7e5815SLennert Buytenhek depends on MMU 500b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 501c750815eSRussell King select CPU_XSCALE 502e9004f50SLinus Walleij select GPIO_IOP 50313a5045dSRob Herring select NEED_RET_TO_USER 5043f7e5815SLennert Buytenhek select PCI 505b1b3f49cSRussell King select PLAT_IOP 5063f7e5815SLennert Buytenhek help 5073f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5081da177e4SLinus Torvalds 5093b938be6SRussell Kingconfig ARCH_IXP4XX 5103b938be6SRussell King bool "IXP4xx-based" 511a4f7e763SRussell King depends on MMU 51258af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 513d10d2d48SBen Dooks select ARCH_SUPPORTS_BIG_ENDIAN 514b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 515234b6cedSRussell King select CLKSRC_MMIO 516c750815eSRussell King select CPU_XSCALE 517b1b3f49cSRussell King select DMABOUNCE if PCI 5183b938be6SRussell King select GENERIC_CLOCKEVENTS 5190b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 520c334bc15SRob Herring select NEED_MACH_IO_H 5219296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 522171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 523c4713074SLennert Buytenhek help 5243b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 525c4713074SLennert Buytenhek 526edabd38eSSaeed Bisharaconfig ARCH_DOVE 527edabd38eSSaeed Bishara bool "Marvell Dove" 528edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 529756b2531SSebastian Hesselbarth select CPU_PJ4 530edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5310f81bd43SRussell King select MIGHT_HAVE_PCI 532171b3f0dSRussell King select MVEBU_MBUS 5339139acd1SSebastian Hesselbarth select PINCTRL 5349139acd1SSebastian Hesselbarth select PINCTRL_DOVE 535abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 536edabd38eSSaeed Bishara help 537edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 538edabd38eSSaeed Bishara 539651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 540651c74c7SSaeed Bishara bool "Marvell Kirkwood" 5410e2ee0c0SAndrew Lunn select ARCH_HAS_CPUFREQ 542a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 543b1b3f49cSRussell King select CPU_FEROCEON 544651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 545171b3f0dSRussell King select MVEBU_MBUS 546b1b3f49cSRussell King select PCI 5471dc831bfSJason Gunthorpe select PCI_QUIRKS 548f9e75922SAndrew Lunn select PINCTRL 549f9e75922SAndrew Lunn select PINCTRL_KIRKWOOD 550abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 551651c74c7SSaeed Bishara help 552651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 553651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 554651c74c7SSaeed Bishara 555788c9700SRussell Kingconfig ARCH_MV78XX0 556788c9700SRussell King bool "Marvell MV78xx0" 557a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 558b1b3f49cSRussell King select CPU_FEROCEON 559788c9700SRussell King select GENERIC_CLOCKEVENTS 560171b3f0dSRussell King select MVEBU_MBUS 561b1b3f49cSRussell King select PCI 562abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 563788c9700SRussell King help 564788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 565788c9700SRussell King MV781x0, MV782x0. 566788c9700SRussell King 567788c9700SRussell Kingconfig ARCH_ORION5X 568788c9700SRussell King bool "Marvell Orion" 569788c9700SRussell King depends on MMU 570a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 571b1b3f49cSRussell King select CPU_FEROCEON 572788c9700SRussell King select GENERIC_CLOCKEVENTS 573171b3f0dSRussell King select MVEBU_MBUS 574b1b3f49cSRussell King select PCI 575abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 576788c9700SRussell King help 577788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 578788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 579788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 580788c9700SRussell King 581788c9700SRussell Kingconfig ARCH_MMP 5822f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 583788c9700SRussell King depends on MMU 584788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5856d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 586b1b3f49cSRussell King select GENERIC_ALLOCATOR 587788c9700SRussell King select GENERIC_CLOCKEVENTS 588157d2644SHaojian Zhuang select GPIO_PXA 589c24b3114SHaojian Zhuang select IRQ_DOMAIN 5900f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5917c8f86a4SAxel Lin select PINCTRL 592788c9700SRussell King select PLAT_PXA 5930bd86961SHaojian Zhuang select SPARSE_IRQ 594788c9700SRussell King help 5952f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 596788c9700SRussell King 597c53c9cf6SAndrew Victorconfig ARCH_KS8695 598c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 59972880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 600c7e783d6SLinus Walleij select CLKSRC_MMIO 601b1b3f49cSRussell King select CPU_ARM922T 602c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 603b1b3f49cSRussell King select NEED_MACH_MEMORY_H 604c53c9cf6SAndrew Victor help 605c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 606c53c9cf6SAndrew Victor System-on-Chip devices. 607c53c9cf6SAndrew Victor 608788c9700SRussell Kingconfig ARCH_W90X900 609788c9700SRussell King bool "Nuvoton W90X900 CPU" 610c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6116d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6126fa5d5f7SRussell King select CLKSRC_MMIO 613b1b3f49cSRussell King select CPU_ARM926T 61458b5369eSwanzongshun select GENERIC_CLOCKEVENTS 615777f9bebSLennert Buytenhek help 616a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 617a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 618a8bc4eadSwanzongshun the ARM series product line, you can login the following 619a8bc4eadSwanzongshun link address to know more. 620a8bc4eadSwanzongshun 621a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 622a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 623585cf175STzachi Perelstein 62493e22567SRussell Kingconfig ARCH_LPC32XX 62593e22567SRussell King bool "NXP LPC32XX" 62693e22567SRussell King select ARCH_REQUIRE_GPIOLIB 62793e22567SRussell King select ARM_AMBA 6284073723aSRussell King select CLKDEV_LOOKUP 629234b6cedSRussell King select CLKSRC_MMIO 63093e22567SRussell King select CPU_ARM926T 63193e22567SRussell King select GENERIC_CLOCKEVENTS 63293e22567SRussell King select HAVE_IDE 63393e22567SRussell King select USE_OF 63493e22567SRussell King help 63593e22567SRussell King Support for the NXP LPC32XX family of processors 63693e22567SRussell King 6371da177e4SLinus Torvaldsconfig ARCH_PXA 6382c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 639a4f7e763SRussell King depends on MMU 64089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 641b1b3f49cSRussell King select ARCH_MTD_XIP 642b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 643b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 644b1b3f49cSRussell King select AUTO_ZRELADDR 6456d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 646234b6cedSRussell King select CLKSRC_MMIO 647981d0f39SEric Miao select GENERIC_CLOCKEVENTS 648157d2644SHaojian Zhuang select GPIO_PXA 649b1b3f49cSRussell King select HAVE_IDE 650b1b3f49cSRussell King select MULTI_IRQ_HANDLER 651bd5ce433SEric Miao select PLAT_PXA 6526ac6b817SHaojian Zhuang select SPARSE_IRQ 653f999b8bdSMartin Michlmayr help 6542c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6551da177e4SLinus Torvalds 6568fc1b0f8SKumar Galaconfig ARCH_MSM 6578fc1b0f8SKumar Gala bool "Qualcomm MSM (non-multiplatform)" 658923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 6598cc7f533SStephen Boyd select COMMON_CLK 660b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 66149cbe786SEric Miao help 6624b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6634b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6644b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6654b53eb4fSDaniel Walker stack and controls some vital subsystems 6664b53eb4fSDaniel Walker (clock and power control, etc). 66749cbe786SEric Miao 668bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6690d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 670bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 67169469995SMagnus Damm select ARM_PATCH_PHYS_VIRT 6725e93c6b4SPaul Mundt select CLKDEV_LOOKUP 673b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6744c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 675a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 676aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6773b55658aSDave Martin select HAVE_SMP 678ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 67960f1435cSMagnus Damm select MULTI_IRQ_HANDLER 680*ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6812cd3c927SLaurent Pinchart select PINCTRL 682b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 683b1b3f49cSRussell King select SPARSE_IRQ 684c793c1b0SMagnus Damm help 6850d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6860d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6870d9fd616SLaurent Pinchart and RZ families. 688c793c1b0SMagnus Damm 6891da177e4SLinus Torvaldsconfig ARCH_RPC 6901da177e4SLinus Torvalds bool "RiscPC" 6911da177e4SLinus Torvalds select ARCH_ACORN 692a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 69307f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6945cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 695fa04e209SArnd Bergmann select CPU_SA110 696b1b3f49cSRussell King select FIQ 697d0ee9f40SArnd Bergmann select HAVE_IDE 698b1b3f49cSRussell King select HAVE_PATA_PLATFORM 699b1b3f49cSRussell King select ISA_DMA_API 700c334bc15SRob Herring select NEED_MACH_IO_H 7010cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 702*ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 703b4811bacSArnd Bergmann select VIRT_TO_BUS 7041da177e4SLinus Torvalds help 7051da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7061da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7071da177e4SLinus Torvalds 7081da177e4SLinus Torvaldsconfig ARCH_SA1100 7091da177e4SLinus Torvalds bool "SA1100-based" 71089c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 711b1b3f49cSRussell King select ARCH_MTD_XIP 7127444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 713b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 714b1b3f49cSRussell King select CLKDEV_LOOKUP 715b1b3f49cSRussell King select CLKSRC_MMIO 716b1b3f49cSRussell King select CPU_FREQ 717b1b3f49cSRussell King select CPU_SA1100 718b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 719d0ee9f40SArnd Bergmann select HAVE_IDE 720b1b3f49cSRussell King select ISA 7210cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 722375dec92SRussell King select SPARSE_IRQ 723f999b8bdSMartin Michlmayr help 724f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7251da177e4SLinus Torvalds 726b130d5c2SKukjin Kimconfig ARCH_S3C24XX 727b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7289d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 72953650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 730335cce74SArnd Bergmann select ATAGS 731b1b3f49cSRussell King select CLKDEV_LOOKUP 7324280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7337f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 734880cf071STomasz Figa select GPIO_SAMSUNG 73520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 736b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 737b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 73817453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 739c334bc15SRob Herring select NEED_MACH_IO_H 740cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7411da177e4SLinus Torvalds help 742b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 743b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 744b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 745b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 74663b1f51bSBen Dooks 747a08ab637SBen Dooksconfig ARCH_S3C64XX 748a08ab637SBen Dooks bool "Samsung S3C64XX" 74989c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 75089f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7511db0287aSTomasz Figa select ARM_AMBA 752b1b3f49cSRussell King select ARM_VIC 753335cce74SArnd Bergmann select ATAGS 754b1b3f49cSRussell King select CLKDEV_LOOKUP 7554280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 756b69f460dSTomasz Figa select COMMON_CLK 75770bacadbSTomasz Figa select CPU_V6K 75804a49b71SRomain Naour select GENERIC_CLOCKEVENTS 759880cf071STomasz Figa select GPIO_SAMSUNG 76020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 761c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 762b1b3f49cSRussell King select HAVE_TCM 763*ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 764b1b3f49cSRussell King select PLAT_SAMSUNG 7654ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 766b1b3f49cSRussell King select S3C_DEV_NAND 767b1b3f49cSRussell King select S3C_GPIO_TRACK 768cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7696e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 77088f59738STomasz Figa select SAMSUNG_WDT_RESET 771a08ab637SBen Dooks help 772a08ab637SBen Dooks Samsung S3C64XX series based systems 773a08ab637SBen Dooks 77449b7a491SKukjin Kimconfig ARCH_S5P64X0 77549b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 776335cce74SArnd Bergmann select ATAGS 777d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7784280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 779b1b3f49cSRussell King select CPU_V6 7809e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 781880cf071STomasz Figa select GPIO_SAMSUNG 78220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 783b1b3f49cSRussell King select HAVE_S3C2410_WATCHDOG if WATCHDOG 784754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 78501464226SRob Herring select NEED_MACH_GPIO_H 786cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 787171b3f0dSRussell King select SAMSUNG_WDT_RESET 788c4ffccddSKukjin Kim help 78949b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 79049b7a491SKukjin Kim SMDK6450. 791c4ffccddSKukjin Kim 792acc84707SMarek Szyprowskiconfig ARCH_S5PC100 793acc84707SMarek Szyprowski bool "Samsung S5PC100" 79453650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 795335cce74SArnd Bergmann select ATAGS 79629e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7974280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7985a7652f2SByungho Min select CPU_V7 7996a5a2e3bSRomain Naour select GENERIC_CLOCKEVENTS 800880cf071STomasz Figa select GPIO_SAMSUNG 80120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 802c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 803b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 80401464226SRob Herring select NEED_MACH_GPIO_H 805cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 806171b3f0dSRussell King select SAMSUNG_WDT_RESET 8075a7652f2SByungho Min help 808acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8095a7652f2SByungho Min 810170f4e42SKukjin Kimconfig ARCH_S5PV210 811170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 812b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8130f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 814b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 815335cce74SArnd Bergmann select ATAGS 816b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8174280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 818b1b3f49cSRussell King select CPU_V7 8199e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 820880cf071STomasz Figa select GPIO_SAMSUNG 82120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 822c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 823b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 82401464226SRob Herring select NEED_MACH_GPIO_H 8250cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 826cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 827170f4e42SKukjin Kim help 828170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 829170f4e42SKukjin Kim 83083014579SKukjin Kimconfig ARCH_EXYNOS 83193e22567SRussell King bool "Samsung EXYNOS" 832b1b3f49cSRussell King select ARCH_HAS_CPUFREQ 8330f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 834e245f969STomasz Figa select ARCH_REQUIRE_GPIOLIB 835b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 836e245f969STomasz Figa select ARM_GIC 837340fcb5cSOlof Johansson select COMMON_CLK 838b1b3f49cSRussell King select CPU_V7 839b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 84020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 841c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 842b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 8430cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 8446e726ea4STomasz Figa select SPARSE_IRQ 845f8b1ac01STomasz Figa select USE_OF 846cc0e72b8SChanghwan Youn help 84783014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 848cc0e72b8SChanghwan Youn 8497c6337e2SKevin Hilmanconfig ARCH_DAVINCI 8507c6337e2SKevin Hilman bool "TI DaVinci" 851b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 852dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 8536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 85420e9969bSDavid Brownell select GENERIC_ALLOCATOR 855b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 856dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 857b1b3f49cSRussell King select HAVE_IDE 8583ad7a42dSMatt Porter select TI_PRIV_EDMA 859689e331fSSekhar Nori select USE_OF 860b1b3f49cSRussell King select ZONE_DMA 8617c6337e2SKevin Hilman help 8627c6337e2SKevin Hilman Support for TI's DaVinci platform. 8637c6337e2SKevin Hilman 864a0694861STony Lindgrenconfig ARCH_OMAP1 865a0694861STony Lindgren bool "TI OMAP1" 86600a36698SArnd Bergmann depends on MMU 86789c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 868b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 869a0694861STony Lindgren select ARCH_OMAP 87021f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 871e9a91de7STony Prisk select CLKDEV_LOOKUP 872cee37e50Sviresh kumar select CLKSRC_MMIO 873b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 874a0694861STony Lindgren select GENERIC_IRQ_CHIP 875a0694861STony Lindgren select HAVE_IDE 876a0694861STony Lindgren select IRQ_DOMAIN 877a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 878a0694861STony Lindgren select NEED_MACH_MEMORY_H 87921f47fbcSAlexey Charkov help 880a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 88102c981c0SBinghua Duan 8821da177e4SLinus Torvaldsendchoice 8831da177e4SLinus Torvalds 884387798b3SRob Herringmenu "Multiple platform selection" 885387798b3SRob Herring depends on ARCH_MULTIPLATFORM 886387798b3SRob Herring 887387798b3SRob Herringcomment "CPU Core family selection" 888387798b3SRob Herring 889f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 890f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 891f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 892f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 893f8afae40SArnd Bergmann select CPU_FA526 894f8afae40SArnd Bergmann 895387798b3SRob Herringconfig ARCH_MULTI_V4T 896387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 897387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 898b1b3f49cSRussell King select ARCH_MULTI_V4_V5 89924e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 90024e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 90124e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 902387798b3SRob Herring 903387798b3SRob Herringconfig ARCH_MULTI_V5 904387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 905387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 906b1b3f49cSRussell King select ARCH_MULTI_V4_V5 90712567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 90824e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 90924e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 910387798b3SRob Herring 911387798b3SRob Herringconfig ARCH_MULTI_V4_V5 912387798b3SRob Herring bool 913387798b3SRob Herring 914387798b3SRob Herringconfig ARCH_MULTI_V6 9158dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 916387798b3SRob Herring select ARCH_MULTI_V6_V7 91742f4754aSRob Herring select CPU_V6K 918387798b3SRob Herring 919387798b3SRob Herringconfig ARCH_MULTI_V7 9208dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 921387798b3SRob Herring default y 922387798b3SRob Herring select ARCH_MULTI_V6_V7 923b1b3f49cSRussell King select CPU_V7 92490bc8ac7SRob Herring select HAVE_SMP 925387798b3SRob Herring 926387798b3SRob Herringconfig ARCH_MULTI_V6_V7 927387798b3SRob Herring bool 9289352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 929387798b3SRob Herring 930387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 931387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 932387798b3SRob Herring select ARCH_MULTI_V5 933387798b3SRob Herring 934387798b3SRob Herringendmenu 935387798b3SRob Herring 93605e2a3deSRob Herringconfig ARCH_VIRT 93705e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 9384b8b5f25SRob Herring select ARM_AMBA 93905e2a3deSRob Herring select ARM_GIC 94005e2a3deSRob Herring select ARM_PSCI 9414b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 94205e2a3deSRob Herring 943ccf50e23SRussell King# 944ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 945ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 946ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 947ccf50e23SRussell King# 9483e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 9493e93a22bSGregory CLEMENT 95095b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 95195b8f20fSRussell King 9528ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 9538ac49e04SChristian Daudt 9541c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 9551c37fa10SSebastian Hesselbarth 9561da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 9571da177e4SLinus Torvalds 958d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 959d94f944eSAnton Vorontsov 96095b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 96195b8f20fSRussell King 96295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 96395b8f20fSRussell King 964e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 965e7736d47SLennert Buytenhek 9661da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 9671da177e4SLinus Torvalds 96859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 96959d3a193SPaulius Zaleckas 970387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 971387798b3SRob Herring 972389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 973389ee0c2SHaojian Zhuang 9741da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9751da177e4SLinus Torvalds 9763f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9773f7e5815SLennert Buytenhek 9783f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9791da177e4SLinus Torvalds 980285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 981285f5fa7SDan Williams 9821da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9831da177e4SLinus Torvalds 984828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 985828989adSSantosh Shilimkar 98695b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 98795b8f20fSRussell King 98895b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 98995b8f20fSRussell King 99095b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 99195b8f20fSRussell King 99217723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 99317723fd3SJonas Jensen 994794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 995794d15b2SStanislav Samsonov 9963995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9971da177e4SLinus Torvalds 9981d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9991d3f33d5SShawn Guo 100095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 100149cbe786SEric Miao 100295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 100395b8f20fSRussell King 10049851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 10059851ca57SDaniel Tang 1006d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1007d48af15eSTony Lindgren 1008d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10091da177e4SLinus Torvalds 10101dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10111dbae815STony Lindgren 10129dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1013585cf175STzachi Perelstein 1014387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1015387798b3SRob Herring 101695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 101795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10181da177e4SLinus Torvalds 101995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 102095b8f20fSRussell King 10218fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 10228fc1b0f8SKumar Gala 102395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 102495b8f20fSRussell King 1025d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 1026d63dc051SHeiko Stuebner 102795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1028edabd38eSSaeed Bishara 1029cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1030a21765a7SBen Dooks 1031387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1032387798b3SRob Herring 1033a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 1034a21765a7SBen Dooks 103565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 103665ebcc11SSrinivas Kandagatla 103785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 10381da177e4SLinus Torvalds 1039431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1040a08ab637SBen Dooks 104149b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1042c4ffccddSKukjin Kim 10435a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 10445a7652f2SByungho Min 1045170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1046170f4e42SKukjin Kim 104783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1048cc0e72b8SChanghwan Youn 1049882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 10501da177e4SLinus Torvalds 10513b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 10523b52634fSMaxime Ripard 1053156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1054156a0997SBarry Song 1055c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1056c5f80065SErik Gilling 105795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 10581da177e4SLinus Torvalds 105995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 10601da177e4SLinus Torvalds 10611da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 10621da177e4SLinus Torvalds 1063ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1064420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1065ceade897SRussell King 10666f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 10676f35f9a9STony Prisk 10687ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 10697ec80ddfSwanzongshun 10709a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 10719a45eb69SJosh Cartwright 10721da177e4SLinus Torvalds# Definitions to make life easier 10731da177e4SLinus Torvaldsconfig ARCH_ACORN 10741da177e4SLinus Torvalds bool 10751da177e4SLinus Torvalds 10767ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10777ae1f7ecSLennert Buytenhek bool 1078469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10797ae1f7ecSLennert Buytenhek 108069b02f6aSLennert Buytenhekconfig PLAT_ORION 108169b02f6aSLennert Buytenhek bool 1082bfe45e0bSRussell King select CLKSRC_MMIO 1083b1b3f49cSRussell King select COMMON_CLK 1084dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1085278b45b0SAndrew Lunn select IRQ_DOMAIN 108669b02f6aSLennert Buytenhek 1087abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1088abcda1dcSThomas Petazzoni bool 1089abcda1dcSThomas Petazzoni select PLAT_ORION 1090abcda1dcSThomas Petazzoni 1091bd5ce433SEric Miaoconfig PLAT_PXA 1092bd5ce433SEric Miao bool 1093bd5ce433SEric Miao 1094f4b8b319SRussell Kingconfig PLAT_VERSATILE 1095f4b8b319SRussell King bool 1096f4b8b319SRussell King 1097e3887714SRussell Kingconfig ARM_TIMER_SP804 1098e3887714SRussell King bool 1099bfe45e0bSRussell King select CLKSRC_MMIO 11007a0eca71SRob Herring select CLKSRC_OF if OF 1101e3887714SRussell King 1102d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1103d9a1beaaSAlexandre Courbot 11041da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11051da177e4SLinus Torvalds 1106958cab0fSRussell Kingconfig ARM_NR_BANKS 1107958cab0fSRussell King int 1108958cab0fSRussell King default 16 if ARCH_EP93XX 1109958cab0fSRussell King default 8 1110958cab0fSRussell King 1111afe4b25eSLennert Buytenhekconfig IWMMXT 1112698613b6SRussell King bool "Enable iWMMXt support" if !CPU_PJ4 1113ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1114698613b6SRussell King default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1115afe4b25eSLennert Buytenhek help 1116afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1117afe4b25eSLennert Buytenhek running on a CPU that supports it. 1118afe4b25eSLennert Buytenhek 111952108641Seric miaoconfig MULTI_IRQ_HANDLER 112052108641Seric miao bool 112152108641Seric miao help 112252108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 112352108641Seric miao 11243b93e7b0SHyok S. Choiif !MMU 11253b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11263b93e7b0SHyok S. Choiendif 11273b93e7b0SHyok S. Choi 11283e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 11293e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 11303e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 11313e0a07f8SGregory CLEMENT default y 11323e0a07f8SGregory CLEMENT help 11333e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 11343e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 11353e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 11363e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 11373e0a07f8SGregory CLEMENT Workaround: 11383e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 11393e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 11403e0a07f8SGregory CLEMENT instruction 11413e0a07f8SGregory CLEMENT 1142f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1143f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1144f0c4b8d6SWill Deacon depends on CPU_V6 1145f0c4b8d6SWill Deacon help 1146f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1147f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1148f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1149f0c4b8d6SWill Deacon causing the faulting task to livelock. 1150f0c4b8d6SWill Deacon 11519cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11529cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1153e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 11549cba3cccSCatalin Marinas help 11559cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 11569cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 11579cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 11589cba3cccSCatalin Marinas recommended workaround. 11599cba3cccSCatalin Marinas 11607ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 11617ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 11627ce236fcSCatalin Marinas depends on CPU_V7 11637ce236fcSCatalin Marinas help 11647ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 11657ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 11667ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 11677ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 11687ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 11697ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 11707ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 11717ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 11727ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 11737ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 11747ce236fcSCatalin Marinas available in non-secure mode. 11757ce236fcSCatalin Marinas 1176855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1177855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1178855c551fSCatalin Marinas depends on CPU_V7 117962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1180855c551fSCatalin Marinas help 1181855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1182855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1183855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1184855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1185855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1186855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1187855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1188855c551fSCatalin Marinas register may not be available in non-secure mode. 1189855c551fSCatalin Marinas 11900516e464SCatalin Marinasconfig ARM_ERRATA_460075 11910516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11920516e464SCatalin Marinas depends on CPU_V7 119362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11940516e464SCatalin Marinas help 11950516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11960516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11970516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11980516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11990516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12000516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12010516e464SCatalin Marinas may not be available in non-secure mode. 12020516e464SCatalin Marinas 12039f05027cSWill Deaconconfig ARM_ERRATA_742230 12049f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12059f05027cSWill Deacon depends on CPU_V7 && SMP 120662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12079f05027cSWill Deacon help 12089f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12099f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12109f05027cSWill Deacon between two write operations may not ensure the correct visibility 12119f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12129f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12139f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12149f05027cSWill Deacon the two writes. 12159f05027cSWill Deacon 1216a672e99bSWill Deaconconfig ARM_ERRATA_742231 1217a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1218a672e99bSWill Deacon depends on CPU_V7 && SMP 121962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1220a672e99bSWill Deacon help 1221a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1222a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1223a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1224a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1225a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1226a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1227a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1228a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1229a672e99bSWill Deacon capabilities of the processor. 1230a672e99bSWill Deacon 12319e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1232fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12332839e06cSSantosh Shilimkar depends on CACHE_L2X0 12349e65582aSSantosh Shilimkar help 12359e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12369e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12379e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12389e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12399e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12409e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12419e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12422839e06cSSantosh Shilimkar invalidated as a result of these operations. 1243cdf357f1SWill Deacon 124469155794SJon Medhurstconfig ARM_ERRATA_643719 124569155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 124669155794SJon Medhurst depends on CPU_V7 && SMP 124769155794SJon Medhurst help 124869155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 124969155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 125069155794SJon Medhurst register returns zero when it should return one. The workaround 125169155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 125269155794SJon Medhurst it behave as intended and avoiding data corruption. 125369155794SJon Medhurst 1254cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1255cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1256e66dc745SDave Martin depends on CPU_V7 1257cdf357f1SWill Deacon help 1258cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1259cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1260cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1261cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1262cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1263cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1264cdf357f1SWill Deacon entries regardless of the ASID. 1265475d92fcSWill Deacon 12661f0090a1SRussell Kingconfig PL310_ERRATA_727915 1267fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 12681f0090a1SRussell King depends on CACHE_L2X0 12691f0090a1SRussell King help 12701f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 12711f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 12721f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 12731f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 12741f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 12751f0090a1SRussell King Invalidate by Way operation. 12761f0090a1SRussell King 1277475d92fcSWill Deaconconfig ARM_ERRATA_743622 1278475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1279475d92fcSWill Deacon depends on CPU_V7 128062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1281475d92fcSWill Deacon help 1282475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1283efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1284475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1285475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1286475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1287475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1288475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1289475d92fcSWill Deacon processor. 1290475d92fcSWill Deacon 12919a27c27cSWill Deaconconfig ARM_ERRATA_751472 12929a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1293ba90c516SDave Martin depends on CPU_V7 129462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 12959a27c27cSWill Deacon help 12969a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 12979a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 12989a27c27cSWill Deacon completion of a following broadcasted operation if the second 12999a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13009a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13019a27c27cSWill Deacon 1302fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1303fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1304885028e4SSrinidhi Kasagar depends on CACHE_PL310 1305885028e4SSrinidhi Kasagar help 1306885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1307885028e4SSrinidhi Kasagar 1308885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1309885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1310885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1311885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1312885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1313885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1314885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1315885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1316885028e4SSrinidhi Kasagar 1317fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1318fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1319fcbdc5feSWill Deacon depends on CPU_V7 1320fcbdc5feSWill Deacon help 1321fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1322fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1323fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1324fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1325fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1326fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1327fcbdc5feSWill Deacon 13285dab26afSWill Deaconconfig ARM_ERRATA_754327 13295dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13305dab26afSWill Deacon depends on CPU_V7 && SMP 13315dab26afSWill Deacon help 13325dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13335dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13345dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13355dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13365dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13375dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13385dab26afSWill Deacon 1339145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1340145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1341fd832478SFabio Estevam depends on CPU_V6 1342145e10e1SCatalin Marinas help 1343145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1344145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1345145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1346145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1347145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1348145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1349145e10e1SCatalin Marinas is not affected. 1350145e10e1SCatalin Marinas 1351f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1352f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1353f630c1bdSWill Deacon depends on CPU_V7 && SMP 1354f630c1bdSWill Deacon help 1355f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1356f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1357f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1358f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1359f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1360f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1361f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1362f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1363f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1364f630c1bdSWill Deacon 136511ed0ba1SWill Deaconconfig PL310_ERRATA_769419 136611ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 136711ed0ba1SWill Deacon depends on CACHE_L2X0 136811ed0ba1SWill Deacon help 136911ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 137011ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 137111ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 137211ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 137311ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 137411ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 137511ed0ba1SWill Deacon explicitly. 137611ed0ba1SWill Deacon 13777253b85cSSimon Hormanconfig ARM_ERRATA_775420 13787253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 13797253b85cSSimon Horman depends on CPU_V7 13807253b85cSSimon Horman help 13817253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 13827253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 13837253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 13847253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 13857253b85cSSimon Horman an abort may occur on cache maintenance. 13867253b85cSSimon Horman 138793dc6887SCatalin Marinasconfig ARM_ERRATA_798181 138893dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 138993dc6887SCatalin Marinas depends on CPU_V7 && SMP 139093dc6887SCatalin Marinas help 139193dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 139293dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 139393dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 139493dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 139593dc6887SCatalin Marinas as the one being invalidated. 139693dc6887SCatalin Marinas 139784b6504fSWill Deaconconfig ARM_ERRATA_773022 139884b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 139984b6504fSWill Deacon depends on CPU_V7 140084b6504fSWill Deacon help 140184b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 140284b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 140384b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 140484b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 140584b6504fSWill Deacon 14061da177e4SLinus Torvaldsendmenu 14071da177e4SLinus Torvalds 14081da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14091da177e4SLinus Torvalds 14101da177e4SLinus Torvaldsmenu "Bus support" 14111da177e4SLinus Torvalds 14121da177e4SLinus Torvaldsconfig ARM_AMBA 14131da177e4SLinus Torvalds bool 14141da177e4SLinus Torvalds 14151da177e4SLinus Torvaldsconfig ISA 14161da177e4SLinus Torvalds bool 14171da177e4SLinus Torvalds help 14181da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14191da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14201da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14211da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14221da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14231da177e4SLinus Torvalds 1424065909b9SRussell King# Select ISA DMA controller support 14251da177e4SLinus Torvaldsconfig ISA_DMA 14261da177e4SLinus Torvalds bool 1427065909b9SRussell King select ISA_DMA_API 14281da177e4SLinus Torvalds 1429065909b9SRussell King# Select ISA DMA interface 14305cae841bSAl Viroconfig ISA_DMA_API 14315cae841bSAl Viro bool 14325cae841bSAl Viro 14331da177e4SLinus Torvaldsconfig PCI 14340b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14351da177e4SLinus Torvalds help 14361da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14371da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14381da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14391da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14401da177e4SLinus Torvalds 144152882173SAnton Vorontsovconfig PCI_DOMAINS 144252882173SAnton Vorontsov bool 144352882173SAnton Vorontsov depends on PCI 144452882173SAnton Vorontsov 1445b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1446b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1447b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1448b080ac8aSMarcelo Roberto Jimenez help 1449b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1450b080ac8aSMarcelo Roberto Jimenez 145136e23590SMatthew Wilcoxconfig PCI_SYSCALL 145236e23590SMatthew Wilcox def_bool PCI 145336e23590SMatthew Wilcox 1454a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1455a0113a99SMike Rapoport bool 1456a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1457a0113a99SMike Rapoport default y 1458a0113a99SMike Rapoport select DMABOUNCE 1459a0113a99SMike Rapoport 14601da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14613f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 14621da177e4SLinus Torvalds 14631da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14641da177e4SLinus Torvalds 14651da177e4SLinus Torvaldsendmenu 14661da177e4SLinus Torvalds 14671da177e4SLinus Torvaldsmenu "Kernel Features" 14681da177e4SLinus Torvalds 14693b55658aSDave Martinconfig HAVE_SMP 14703b55658aSDave Martin bool 14713b55658aSDave Martin help 14723b55658aSDave Martin This option should be selected by machines which have an SMP- 14733b55658aSDave Martin capable CPU. 14743b55658aSDave Martin 14753b55658aSDave Martin The only effect of this option is to make the SMP-related 14763b55658aSDave Martin options available to the user for configuration. 14773b55658aSDave Martin 14781da177e4SLinus Torvaldsconfig SMP 1479bb2d8130SRussell King bool "Symmetric Multi-Processing" 1480fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1481bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14823b55658aSDave Martin depends on HAVE_SMP 1483801bb21cSJonathan Austin depends on MMU || ARM_MPU 14841da177e4SLinus Torvalds help 14851da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 14864a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 14874a474157SRobert Graffham than one CPU, say Y. 14881da177e4SLinus Torvalds 14894a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 14901da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 14914a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 14924a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 14934a474157SRobert Graffham will run faster if you say N here. 14941da177e4SLinus Torvalds 1495395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 14961da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 149750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 14981da177e4SLinus Torvalds 14991da177e4SLinus Torvalds If you don't know what to do here, say N. 15001da177e4SLinus Torvalds 1501f00ec48fSRussell Kingconfig SMP_ON_UP 1502f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1503801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1504f00ec48fSRussell King default y 1505f00ec48fSRussell King help 1506f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1507f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1508f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1509f00ec48fSRussell King savings. 1510f00ec48fSRussell King 1511f00ec48fSRussell King If you don't know what to do here, say Y. 1512f00ec48fSRussell King 1513c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1514c9018aabSVincent Guittot bool "Support cpu topology definition" 1515c9018aabSVincent Guittot depends on SMP && CPU_V7 1516c9018aabSVincent Guittot default y 1517c9018aabSVincent Guittot help 1518c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1519c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1520c9018aabSVincent Guittot topology of an ARM System. 1521c9018aabSVincent Guittot 1522c9018aabSVincent Guittotconfig SCHED_MC 1523c9018aabSVincent Guittot bool "Multi-core scheduler support" 1524c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1525c9018aabSVincent Guittot help 1526c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1527c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1528c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1529c9018aabSVincent Guittot 1530c9018aabSVincent Guittotconfig SCHED_SMT 1531c9018aabSVincent Guittot bool "SMT scheduler support" 1532c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1533c9018aabSVincent Guittot help 1534c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1535c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1536c9018aabSVincent Guittot places. If unsure say N here. 1537c9018aabSVincent Guittot 1538a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1539a8cbcd92SRussell King bool 1540a8cbcd92SRussell King help 1541a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1542a8cbcd92SRussell King 15438a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1544022c03a2SMarc Zyngier bool "Architected timer support" 1545022c03a2SMarc Zyngier depends on CPU_V7 15468a4da6e3SMark Rutland select ARM_ARCH_TIMER 15470c403462SWill Deacon select GENERIC_CLOCKEVENTS 1548022c03a2SMarc Zyngier help 1549022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1550022c03a2SMarc Zyngier 1551f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1552f32f4ce2SRussell King bool 1553f32f4ce2SRussell King depends on SMP 1554da4a686aSRob Herring select CLKSRC_OF if OF 1555f32f4ce2SRussell King help 1556f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1557f32f4ce2SRussell King 1558e8db288eSNicolas Pitreconfig MCPM 1559e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1560e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1561e8db288eSNicolas Pitre help 1562e8db288eSNicolas Pitre This option provides the common power management infrastructure 1563e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1564e8db288eSNicolas Pitre systems. 1565e8db288eSNicolas Pitre 15661c33be57SNicolas Pitreconfig BIG_LITTLE 15671c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 15681c33be57SNicolas Pitre depends on CPU_V7 && SMP 15691c33be57SNicolas Pitre select MCPM 15701c33be57SNicolas Pitre help 15711c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 15721c33be57SNicolas Pitre system architecture. 15731c33be57SNicolas Pitre 15741c33be57SNicolas Pitreconfig BL_SWITCHER 15751c33be57SNicolas Pitre bool "big.LITTLE switcher support" 15761c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 15771c33be57SNicolas Pitre select CPU_PM 15781c33be57SNicolas Pitre select ARM_CPU_SUSPEND 15791c33be57SNicolas Pitre help 15801c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 15811c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 15821c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 15831c33be57SNicolas Pitre 1584b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1585b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1586b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1587b22537c6SNicolas Pitre help 1588b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1589b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1590b22537c6SNicolas Pitre debugging purposes only. 1591b22537c6SNicolas Pitre 15928d5796d2SLennert Buytenhekchoice 15938d5796d2SLennert Buytenhek prompt "Memory split" 1594006fa259SRussell King depends on MMU 15958d5796d2SLennert Buytenhek default VMSPLIT_3G 15968d5796d2SLennert Buytenhek help 15978d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15988d5796d2SLennert Buytenhek 15998d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 16008d5796d2SLennert Buytenhek option alone! 16018d5796d2SLennert Buytenhek 16028d5796d2SLennert Buytenhek config VMSPLIT_3G 16038d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 16048d5796d2SLennert Buytenhek config VMSPLIT_2G 16058d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 16068d5796d2SLennert Buytenhek config VMSPLIT_1G 16078d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 16088d5796d2SLennert Buytenhekendchoice 16098d5796d2SLennert Buytenhek 16108d5796d2SLennert Buytenhekconfig PAGE_OFFSET 16118d5796d2SLennert Buytenhek hex 1612006fa259SRussell King default PHYS_OFFSET if !MMU 16138d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 16148d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 16158d5796d2SLennert Buytenhek default 0xC0000000 16168d5796d2SLennert Buytenhek 16171da177e4SLinus Torvaldsconfig NR_CPUS 16181da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 16191da177e4SLinus Torvalds range 2 32 16201da177e4SLinus Torvalds depends on SMP 16211da177e4SLinus Torvalds default "4" 16221da177e4SLinus Torvalds 1623a054a811SRussell Kingconfig HOTPLUG_CPU 162400b7dedeSRussell King bool "Support for hot-pluggable CPUs" 162540b31360SStephen Rothwell depends on SMP 1626a054a811SRussell King help 1627a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1628a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1629a054a811SRussell King 16302bdd424fSWill Deaconconfig ARM_PSCI 16312bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 16322bdd424fSWill Deacon depends on CPU_V7 16332bdd424fSWill Deacon help 16342bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 16352bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 16362bdd424fSWill Deacon management operations described in ARM document number ARM DEN 16372bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 16382bdd424fSWill Deacon ARM processors"). 16392bdd424fSWill Deacon 16402a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 16412a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 16422a6ad871SMaxime Ripard# selected platforms. 164344986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 164444986ab0SPeter De Schrijver (NVIDIA) int 16453dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 164641c3548eSLinus Walleij default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX 164706b851e5SOlof Johansson default 392 if ARCH_U8500 164801bb914cSTony Prisk default 352 if ARCH_VT8500 164901bb914cSTony Prisk default 288 if ARCH_SUNXI 16502a6ad871SMaxime Ripard default 264 if MACH_H4700 165144986ab0SPeter De Schrijver (NVIDIA) default 0 165244986ab0SPeter De Schrijver (NVIDIA) help 165344986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 165444986ab0SPeter De Schrijver (NVIDIA) 165544986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 165644986ab0SPeter De Schrijver (NVIDIA) 1657d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16581da177e4SLinus Torvalds 1659c9218b16SRussell Kingconfig HZ_FIXED 1660f8065813SRussell King int 1661b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1662a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 16635248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 1664bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 166547d84682SRussell King default 0 1666c9218b16SRussell King 1667c9218b16SRussell Kingchoice 166847d84682SRussell King depends on HZ_FIXED = 0 1669c9218b16SRussell King prompt "Timer frequency" 1670c9218b16SRussell King 1671c9218b16SRussell Kingconfig HZ_100 1672c9218b16SRussell King bool "100 Hz" 1673c9218b16SRussell King 1674c9218b16SRussell Kingconfig HZ_200 1675c9218b16SRussell King bool "200 Hz" 1676c9218b16SRussell King 1677c9218b16SRussell Kingconfig HZ_250 1678c9218b16SRussell King bool "250 Hz" 1679c9218b16SRussell King 1680c9218b16SRussell Kingconfig HZ_300 1681c9218b16SRussell King bool "300 Hz" 1682c9218b16SRussell King 1683c9218b16SRussell Kingconfig HZ_500 1684c9218b16SRussell King bool "500 Hz" 1685c9218b16SRussell King 1686c9218b16SRussell Kingconfig HZ_1000 1687c9218b16SRussell King bool "1000 Hz" 1688c9218b16SRussell King 1689c9218b16SRussell Kingendchoice 1690c9218b16SRussell King 1691c9218b16SRussell Kingconfig HZ 1692c9218b16SRussell King int 169347d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1694c9218b16SRussell King default 100 if HZ_100 1695c9218b16SRussell King default 200 if HZ_200 1696c9218b16SRussell King default 250 if HZ_250 1697c9218b16SRussell King default 300 if HZ_300 1698c9218b16SRussell King default 500 if HZ_500 1699c9218b16SRussell King default 1000 1700c9218b16SRussell King 1701c9218b16SRussell Kingconfig SCHED_HRTICK 1702c9218b16SRussell King def_bool HIGH_RES_TIMERS 1703f8065813SRussell King 170416c79651SCatalin Marinasconfig THUMB2_KERNEL 1705bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 17064477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1707bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 170816c79651SCatalin Marinas select AEABI 170916c79651SCatalin Marinas select ARM_ASM_UNIFIED 171089bace65SArnd Bergmann select ARM_UNWIND 171116c79651SCatalin Marinas help 171216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 171316c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 171416c79651SCatalin Marinas ARM-Thumb syntax is needed. 171516c79651SCatalin Marinas 171616c79651SCatalin Marinas If unsure, say N. 171716c79651SCatalin Marinas 17186f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 17196f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 17206f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 17216f685c5cSDave Martin default y 17226f685c5cSDave Martin help 17236f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 17246f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 17256f685c5cSDave Martin branch instructions. 17266f685c5cSDave Martin 17276f685c5cSDave Martin This is a problem, because there's no guarantee the final 17286f685c5cSDave Martin destination of the symbol, or any candidate locations for a 17296f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 17306f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 17316f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 17326f685c5cSDave Martin support. 17336f685c5cSDave Martin 17346f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 17356f685c5cSDave Martin relocation" error when loading some modules. 17366f685c5cSDave Martin 17376f685c5cSDave Martin Until fixed tools are available, passing 17386f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 17396f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 17406f685c5cSDave Martin stack usage in some cases. 17416f685c5cSDave Martin 17426f685c5cSDave Martin The problem is described in more detail at: 17436f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 17446f685c5cSDave Martin 17456f685c5cSDave Martin Only Thumb-2 kernels are affected. 17466f685c5cSDave Martin 17476f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 17486f685c5cSDave Martin 17490becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 17500becb088SCatalin Marinas bool 17510becb088SCatalin Marinas 1752704bdda0SNicolas Pitreconfig AEABI 1753704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1754704bdda0SNicolas Pitre help 1755704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1756704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1757704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1758704bdda0SNicolas Pitre 1759704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1760704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1761704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1762704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1763704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1764704bdda0SNicolas Pitre 1765704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1766704bdda0SNicolas Pitre 17676c90c872SNicolas Pitreconfig OABI_COMPAT 1768a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1769d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 17706c90c872SNicolas Pitre help 17716c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17726c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17736c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17746c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17756c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17766c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 177791702175SKees Cook 177891702175SKees Cook The seccomp filter system will not be available when this is 177991702175SKees Cook selected, since there is no way yet to sensibly distinguish 178091702175SKees Cook between calling conventions during filtering. 178191702175SKees Cook 17826c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17836c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17846c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17856c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1786b02f8467SKees Cook at all). If in doubt say N. 17876c90c872SNicolas Pitre 1788eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1789e80d6a24SMel Gorman bool 1790e80d6a24SMel Gorman 179105944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 179205944d74SRussell King bool 179305944d74SRussell King 179407a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 179507a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 179607a2f737SRussell King 179705944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1798be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1799c80d79d7SYasunori Goto 18007b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 18017b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 18027b7bf499SWill Deacon 1803053a96caSNicolas Pitreconfig HIGHMEM 1804e8db89a2SRussell King bool "High Memory Support" 1805e8db89a2SRussell King depends on MMU 1806053a96caSNicolas Pitre help 1807053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1808053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1809053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1810053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1811053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1812053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1813053a96caSNicolas Pitre 1814053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1815053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1816053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1817053a96caSNicolas Pitre 1818053a96caSNicolas Pitre If unsure, say n. 1819053a96caSNicolas Pitre 182065cec8e3SRussell Kingconfig HIGHPTE 182165cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 182265cec8e3SRussell King depends on HIGHMEM 182365cec8e3SRussell King 18241b8873a0SJamie Ilesconfig HW_PERF_EVENTS 18251b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1826f0d1bc47SWill Deacon depends on PERF_EVENTS 18271b8873a0SJamie Iles default y 18281b8873a0SJamie Iles help 18291b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 18301b8873a0SJamie Iles disabled, perf events will use software events only. 18311b8873a0SJamie Iles 18321355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 18331355e2a6SCatalin Marinas def_bool y 18341355e2a6SCatalin Marinas depends on ARM_LPAE 18351355e2a6SCatalin Marinas 18368d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 18378d962507SCatalin Marinas def_bool y 18388d962507SCatalin Marinas depends on ARM_LPAE 18398d962507SCatalin Marinas 18404bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 18414bfab203SSteven Capper def_bool y 18424bfab203SSteven Capper 18433f22ab27SDave Hansensource "mm/Kconfig" 18443f22ab27SDave Hansen 1845c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1846bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1847bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1848898f08e1SYegor Yefremov default "12" if SOC_AM33XX 18496d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1850c1b2d970SMagnus Damm default "11" 1851c1b2d970SMagnus Damm help 1852c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1853c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1854c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1855c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1856c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1857c1b2d970SMagnus Damm increase this value. 1858c1b2d970SMagnus Damm 1859c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1860c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1861c1b2d970SMagnus Damm 18621da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 18631da177e4SLinus Torvalds bool 1864f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 18651da177e4SLinus Torvalds default y if !ARCH_EBSA110 1866e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 18671da177e4SLinus Torvalds help 18681da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 18691da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 18701da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 18711da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 18721da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 18731da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 18741da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 18751da177e4SLinus Torvalds 187639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 187738ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 187838ef2ad5SLinus Walleij depends on MMU 187939ec58f3SLennert Buytenhek default y if CPU_FEROCEON 188039ec58f3SLennert Buytenhek help 188139ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 188239ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 188339ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 188439ec58f3SLennert Buytenhek 188539ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 188639ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 188739ec58f3SLennert Buytenhek such copy operations with large buffers. 188839ec58f3SLennert Buytenhek 188939ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 189039ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 189139ec58f3SLennert Buytenhek 189270c70d97SNicolas Pitreconfig SECCOMP 189370c70d97SNicolas Pitre bool 189470c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 189570c70d97SNicolas Pitre ---help--- 189670c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 189770c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 189870c70d97SNicolas Pitre execution. By using pipes or other transports made available to 189970c70d97SNicolas Pitre the process as file descriptors supporting the read/write 190070c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 190170c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 190270c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 190370c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 190470c70d97SNicolas Pitre defined by each seccomp mode. 190570c70d97SNicolas Pitre 190606e6295bSStefano Stabelliniconfig SWIOTLB 190706e6295bSStefano Stabellini def_bool y 190806e6295bSStefano Stabellini 190906e6295bSStefano Stabelliniconfig IOMMU_HELPER 191006e6295bSStefano Stabellini def_bool SWIOTLB 191106e6295bSStefano Stabellini 1912eff8d644SStefano Stabelliniconfig XEN_DOM0 1913eff8d644SStefano Stabellini def_bool y 1914eff8d644SStefano Stabellini depends on XEN 1915eff8d644SStefano Stabellini 1916eff8d644SStefano Stabelliniconfig XEN 1917eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 191885323a99SIan Campbell depends on ARM && AEABI && OF 1919f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 192085323a99SIan Campbell depends on !GENERIC_ATOMIC64 19217693deccSUwe Kleine-König depends on MMU 192217b7ab80SStefano Stabellini select ARM_PSCI 192383862ccfSStefano Stabellini select SWIOTLB_XEN 1924e17b2f11SIan Campbell select ARCH_DMA_ADDR_T_64BIT 1925eff8d644SStefano Stabellini help 1926eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1927eff8d644SStefano Stabellini 19281da177e4SLinus Torvaldsendmenu 19291da177e4SLinus Torvalds 19301da177e4SLinus Torvaldsmenu "Boot options" 19311da177e4SLinus Torvalds 19329eb8f674SGrant Likelyconfig USE_OF 19339eb8f674SGrant Likely bool "Flattened Device Tree support" 1934b1b3f49cSRussell King select IRQ_DOMAIN 19359eb8f674SGrant Likely select OF 19369eb8f674SGrant Likely select OF_EARLY_FLATTREE 1937bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 19389eb8f674SGrant Likely help 19399eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 19409eb8f674SGrant Likely 1941bd51e2f5SNicolas Pitreconfig ATAGS 1942bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1943bd51e2f5SNicolas Pitre default y 1944bd51e2f5SNicolas Pitre help 1945bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1946bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1947bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1948bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1949bd51e2f5SNicolas Pitre leave this to y. 1950bd51e2f5SNicolas Pitre 1951bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1952bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1953bd51e2f5SNicolas Pitre depends on ATAGS 1954bd51e2f5SNicolas Pitre help 1955bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1956bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1957bd51e2f5SNicolas Pitre 19581da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 19591da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 19601da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 19611da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 19621da177e4SLinus Torvalds default "0" 19631da177e4SLinus Torvalds help 19641da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 19651da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 19661da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 19671da177e4SLinus Torvalds value in their defconfig file. 19681da177e4SLinus Torvalds 19691da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19701da177e4SLinus Torvalds 19711da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 19721da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 19731da177e4SLinus Torvalds default "0" 19741da177e4SLinus Torvalds help 1975f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1976f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1977f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1978f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1979f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1980f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19811da177e4SLinus Torvalds 19821da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19831da177e4SLinus Torvalds 19841da177e4SLinus Torvaldsconfig ZBOOT_ROM 19851da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19861da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 198710968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 19881da177e4SLinus Torvalds help 19891da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19901da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19911da177e4SLinus Torvalds 1992090ab3ffSSimon Hormanchoice 1993090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1994d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1995090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1996090ab3ffSSimon Horman help 1997090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 199859bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1999090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 2000090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 200159bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 2002090ab3ffSSimon Horman rest the kernel image to RAM. 2003090ab3ffSSimon Horman 2004090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 2005090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 2006090ab3ffSSimon Horman help 2007090ab3ffSSimon Horman Do not load image from SD or MMC 2008090ab3ffSSimon Horman 2009f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 2010f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 2011f45b1149SSimon Horman help 2012090ab3ffSSimon Horman Load image from MMCIF hardware block. 2013090ab3ffSSimon Horman 2014090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 2015090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 2016090ab3ffSSimon Horman help 2017090ab3ffSSimon Horman Load image from SDHI hardware block 2018090ab3ffSSimon Horman 2019090ab3ffSSimon Hormanendchoice 2020f45b1149SSimon Horman 2021e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 2022e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 202310968131SRussell King depends on OF 2024e2a6a3aaSJohn Bonesio help 2025e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 2026e2a6a3aaSJohn Bonesio (DTB) appended to zImage 2027e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 2028e2a6a3aaSJohn Bonesio 2029e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 2030e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 2031e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 2032e2a6a3aaSJohn Bonesio 2033e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 2034e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 2035e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 2036e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 2037e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 2038e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 2039e2a6a3aaSJohn Bonesio to this option. 2040e2a6a3aaSJohn Bonesio 2041b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 2042b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 2043b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 2044b90b9a38SNicolas Pitre help 2045b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 2046b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 2047b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 2048b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 2049b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 2050b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 2051b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 2052b90b9a38SNicolas Pitre 2053d0f34a11SGenoud Richardchoice 2054d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 2055d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2056d0f34a11SGenoud Richard 2057d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 2058d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 2059d0f34a11SGenoud Richard help 2060d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 2061d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 2062d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 2063d0f34a11SGenoud Richard 2064d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 2065d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 2066d0f34a11SGenoud Richard help 2067d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 2068d0f34a11SGenoud Richard appended to the the device tree bootargs property. 2069d0f34a11SGenoud Richard 2070d0f34a11SGenoud Richardendchoice 2071d0f34a11SGenoud Richard 20721da177e4SLinus Torvaldsconfig CMDLINE 20731da177e4SLinus Torvalds string "Default kernel command string" 20741da177e4SLinus Torvalds default "" 20751da177e4SLinus Torvalds help 20761da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20771da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20781da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20791da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20801da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20811da177e4SLinus Torvalds 20824394c124SVictor Boiviechoice 20834394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20844394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2085bd51e2f5SNicolas Pitre depends on ATAGS 20864394c124SVictor Boivie 20874394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20884394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20894394c124SVictor Boivie help 20904394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20914394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20924394c124SVictor Boivie string provided in CMDLINE will be used. 20934394c124SVictor Boivie 20944394c124SVictor Boivieconfig CMDLINE_EXTEND 20954394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20964394c124SVictor Boivie help 20974394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20984394c124SVictor Boivie appended to the default kernel command string. 20994394c124SVictor Boivie 210092d2040dSAlexander Hollerconfig CMDLINE_FORCE 210192d2040dSAlexander Holler bool "Always use the default kernel command string" 210292d2040dSAlexander Holler help 210392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 210492d2040dSAlexander Holler loader passes other arguments to the kernel. 210592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 210692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 21074394c124SVictor Boivieendchoice 210892d2040dSAlexander Holler 21091da177e4SLinus Torvaldsconfig XIP_KERNEL 21101da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 211110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 21121da177e4SLinus Torvalds help 21131da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 21141da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 21151da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 21161da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 21171da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 21181da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 21191da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 21201da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 21211da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 21221da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 21251da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 21261da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvalds If unsure, say N. 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 21311da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 21321da177e4SLinus Torvalds depends on XIP_KERNEL 21331da177e4SLinus Torvalds default "0x00080000" 21341da177e4SLinus Torvalds help 21351da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 21361da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 21371da177e4SLinus Torvalds own flash usage. 21381da177e4SLinus Torvalds 2139c587e4a6SRichard Purdieconfig KEXEC 2140c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 214119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2142c587e4a6SRichard Purdie help 2143c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2144c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 214501dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2146c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2147c587e4a6SRichard Purdie 2148c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2149c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2150bf220695SGeert Uytterhoeven initially work for you. 2151c587e4a6SRichard Purdie 21524cd9d6f7SRichard Purdieconfig ATAGS_PROC 21534cd9d6f7SRichard Purdie bool "Export atags in procfs" 2154bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2155b98d7291SUli Luckas default y 21564cd9d6f7SRichard Purdie help 21574cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 21584cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 21594cd9d6f7SRichard Purdie 2160cb5d39b3SMika Westerbergconfig CRASH_DUMP 2161cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2162cb5d39b3SMika Westerberg help 2163cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2164cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2165cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2166cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2167cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2168cb5d39b3SMika Westerberg memory address not used by the main kernel 2169cb5d39b3SMika Westerberg 2170cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2171cb5d39b3SMika Westerberg 2172e69edc79SEric Miaoconfig AUTO_ZRELADDR 2173e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2174e69edc79SEric Miao help 2175e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2176e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2177e69edc79SEric Miao will be determined at run-time by masking the current IP with 2178e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2179e69edc79SEric Miao from start of memory. 2180e69edc79SEric Miao 21811da177e4SLinus Torvaldsendmenu 21821da177e4SLinus Torvalds 2183ac9d7efcSRussell Kingmenu "CPU Power Management" 21841da177e4SLinus Torvalds 218589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21861da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21871da177e4SLinus Torvaldsendif 21881da177e4SLinus Torvalds 2189ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2190ac9d7efcSRussell King 2191ac9d7efcSRussell Kingendmenu 2192ac9d7efcSRussell King 21931da177e4SLinus Torvaldsmenu "Floating point emulation" 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21961da177e4SLinus Torvalds 21971da177e4SLinus Torvaldsconfig FPE_NWFPE 21981da177e4SLinus Torvalds bool "NWFPE math emulation" 2199593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22001da177e4SLinus Torvalds ---help--- 22011da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22021da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22031da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22041da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22051da177e4SLinus Torvalds 22061da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22071da177e4SLinus Torvalds early in the bootup. 22081da177e4SLinus Torvalds 22091da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22101da177e4SLinus Torvalds bool "Support extended precision" 2211bedf142bSLennert Buytenhek depends on FPE_NWFPE 22121da177e4SLinus Torvalds help 22131da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22141da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22151da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22161da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22171da177e4SLinus Torvalds floating point emulator without any good reason. 22181da177e4SLinus Torvalds 22191da177e4SLinus Torvalds You almost surely want to say N here. 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldsconfig FPE_FASTFPE 22221da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2223d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 22241da177e4SLinus Torvalds ---help--- 22251da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22261da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22271da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22281da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22291da177e4SLinus Torvalds 22301da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22311da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22321da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22331da177e4SLinus Torvalds choose NWFPE. 22341da177e4SLinus Torvalds 22351da177e4SLinus Torvaldsconfig VFP 22361da177e4SLinus Torvalds bool "VFP-format floating point maths" 2237e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22381da177e4SLinus Torvalds help 22391da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22401da177e4SLinus Torvalds if your hardware includes a VFP unit. 22411da177e4SLinus Torvalds 22421da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22431da177e4SLinus Torvalds release notes and additional status information. 22441da177e4SLinus Torvalds 22451da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22461da177e4SLinus Torvalds 224725ebee02SCatalin Marinasconfig VFPv3 224825ebee02SCatalin Marinas bool 224925ebee02SCatalin Marinas depends on VFP 225025ebee02SCatalin Marinas default y if CPU_V7 225125ebee02SCatalin Marinas 2252b5872db4SCatalin Marinasconfig NEON 2253b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2254b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2255b5872db4SCatalin Marinas help 2256b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2257b5872db4SCatalin Marinas Extension. 2258b5872db4SCatalin Marinas 225973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 226073c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2261c4a30c3bSRussell King depends on NEON && AEABI 226273c132c1SArd Biesheuvel help 226373c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 226473c132c1SArd Biesheuvel 22651da177e4SLinus Torvaldsendmenu 22661da177e4SLinus Torvalds 22671da177e4SLinus Torvaldsmenu "Userspace binary formats" 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldsconfig ARTHUR 22721da177e4SLinus Torvalds tristate "RISC OS personality" 2273704bdda0SNicolas Pitre depends on !AEABI 22741da177e4SLinus Torvalds help 22751da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22761da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22771da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22781da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22791da177e4SLinus Torvalds will be called arthur). 22801da177e4SLinus Torvalds 22811da177e4SLinus Torvaldsendmenu 22821da177e4SLinus Torvalds 22831da177e4SLinus Torvaldsmenu "Power management options" 22841da177e4SLinus Torvalds 2285eceab4acSRussell Kingsource "kernel/power/Kconfig" 22861da177e4SLinus Torvalds 2287f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22884b1082caSStephen Warren depends on !ARCH_S5PC100 228919a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2290f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2291f4cb5700SJohannes Berg def_bool y 2292f4cb5700SJohannes Berg 229315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229415e0d9e3SArnd Bergmann def_bool PM_SLEEP 229515e0d9e3SArnd Bergmann 22961da177e4SLinus Torvaldsendmenu 22971da177e4SLinus Torvalds 2298d5950b43SSam Ravnborgsource "net/Kconfig" 2299d5950b43SSam Ravnborg 2300ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23011da177e4SLinus Torvalds 23021da177e4SLinus Torvaldssource "fs/Kconfig" 23031da177e4SLinus Torvalds 23041da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23051da177e4SLinus Torvalds 23061da177e4SLinus Torvaldssource "security/Kconfig" 23071da177e4SLinus Torvalds 23081da177e4SLinus Torvaldssource "crypto/Kconfig" 23091da177e4SLinus Torvalds 23101da177e4SLinus Torvaldssource "lib/Kconfig" 2311749cf76cSChristoffer Dall 2312749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2313