11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 41d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 5e377cd82SFlorian Fainelli select ARCH_HAS_DEBUG_VIRTUAL 621266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 72b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 8d2852a22SDaniel Borkmann select ARCH_HAS_SET_MEMORY 9ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 10ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 113d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 12171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 13957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 14d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 15ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 16ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 174badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 18017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 190cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 20b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 21ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 22171b3f0dSRussell King select CLONE_BACKWARDS 23b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 24dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 251c51c429SVladimir Murzin select DMA_NOOP_OPS if !MMU 26b01aec9bSBorislav Petkov select EDAC_SUPPORT 27b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 292ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 304477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 31b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 32ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 332937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 34171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 35b1b3f49cSRussell King select GENERIC_IRQ_PROBE 36b1b3f49cSRussell King select GENERIC_IRQ_SHOW 377c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 38b1b3f49cSRussell King select GENERIC_PCI_IOMAP 3938ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 40b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 41b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 42b1b3f49cSRussell King select GENERIC_STRNLEN_USER 43a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 44b1b3f49cSRussell King select HARDIRQS_SW_RESEND 457a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 460b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 47437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 48437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 49e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 5091702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 510693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 52b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 536077776bSDaniel Borkmann select HAVE_CBPF_JIT 5451aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 55171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 56b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 57b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 58b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 59b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 60437682eeSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU 61620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 62dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 635f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 64b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 65b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 66b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 676b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 68b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 69b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 70b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 7187c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 72b1b3f49cSRussell King select HAVE_KERNEL_GZIP 73f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 74b1b3f49cSRussell King select HAVE_KERNEL_LZMA 75b1b3f49cSRussell King select HAVE_KERNEL_LZO 76b1b3f49cSRussell King select HAVE_KERNEL_XZ 77cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 789edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 79b1b3f49cSRussell King select HAVE_MEMBLOCK 807d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 8142a0bb3fSPetr Mladek select HAVE_NMI 82b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 830dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 847ada189fSJamie Iles select HAVE_PERF_EVENTS 8549863894SWill Deacon select HAVE_PERF_REGS 8649863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 87a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 88e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 89b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 90af1839ebSCatalin Marinas select HAVE_UID16 9131c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 92da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 93171b3f0dSRussell King select MODULES_USE_ELF_REL 9484f452b1SSantosh Shilimkar select NO_BOOTMEM 95aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 96aa7d5f18SArnd Bergmann select OF_RESERVED_MEM if OF 97171b3f0dSRussell King select OLD_SIGACTION 98171b3f0dSRussell King select OLD_SIGSUSPEND3 99b1b3f49cSRussell King select PERF_USE_VMALLOC 100b1b3f49cSRussell King select RTC_LIB 101b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 102171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 103171b3f0dSRussell King # according to that. Thanks. 1041da177e4SLinus Torvalds help 1051da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 106f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1071da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1081da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1091da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1101da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1111da177e4SLinus Torvalds 11274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 113308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 11474facffeSRussell King bool 11574facffeSRussell King 1164ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 1174ce63fcdSMarek Szyprowski bool 1184ce63fcdSMarek Szyprowski 1194ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1204ce63fcdSMarek Szyprowski bool 121b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 122b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1234ce63fcdSMarek Szyprowski 12460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 12560460abfSSeung-Woo Kim 12660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 12760460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 12860460abfSSeung-Woo Kim range 4 9 12960460abfSSeung-Woo Kim default 8 13060460abfSSeung-Woo Kim help 13160460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 13260460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 13360460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 13460460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 13560460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 13660460abfSSeung-Woo Kim virtual space with just a few allocations. 13760460abfSSeung-Woo Kim 13860460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 13960460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 14060460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 14160460abfSSeung-Woo Kim by the PAGE_SIZE. 14260460abfSSeung-Woo Kim 14360460abfSSeung-Woo Kimendif 14460460abfSSeung-Woo Kim 1450b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1460b05da72SHans Ulli Kroll bool 1470b05da72SHans Ulli Kroll 14875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 14975e7153aSRalf Baechle bool 15075e7153aSRalf Baechle 151bc581770SLinus Walleijconfig HAVE_TCM 152bc581770SLinus Walleij bool 153bc581770SLinus Walleij select GENERIC_ALLOCATOR 154bc581770SLinus Walleij 155e119bfffSRussell Kingconfig HAVE_PROC_CPU 156e119bfffSRussell King bool 157e119bfffSRussell King 158ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1595ea81769SAl Viro bool 1605ea81769SAl Viro 1611da177e4SLinus Torvaldsconfig EISA 1621da177e4SLinus Torvalds bool 1631da177e4SLinus Torvalds ---help--- 1641da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1651da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1661da177e4SLinus Torvalds 1671da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1681da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1691da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1701da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1731da177e4SLinus Torvalds 1741da177e4SLinus Torvalds Otherwise, say N. 1751da177e4SLinus Torvalds 1761da177e4SLinus Torvaldsconfig SBUS 1771da177e4SLinus Torvalds bool 1781da177e4SLinus Torvalds 179f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 180f16fb1ecSRussell King bool 181f16fb1ecSRussell King default y 182f16fb1ecSRussell King 183f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 184f16fb1ecSRussell King bool 185f16fb1ecSRussell King default y 186f16fb1ecSRussell King 1877ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1887ad1bcb2SRussell King bool 189cb1293e2SArnd Bergmann default !CPU_V7M 1907ad1bcb2SRussell King 1911da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1921da177e4SLinus Torvalds bool 1938a87411bSWill Deacon default y 1941da177e4SLinus Torvalds 195f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 196f0d1b0b3SDavid Howells bool 197f0d1b0b3SDavid Howells 198f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 199f0d1b0b3SDavid Howells bool 200f0d1b0b3SDavid Howells 2014a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 2024a1b5733SEduardo Valentin bool 2034a1b5733SEduardo Valentin 204a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 205a5f4c561SStefan Agner def_bool y if MMU 206a5f4c561SStefan Agner 207b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 208b89c3b16SAkinobu Mita bool 209b89c3b16SAkinobu Mita default y 210b89c3b16SAkinobu Mita 2111da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2121da177e4SLinus Torvalds bool 2131da177e4SLinus Torvalds default y 2141da177e4SLinus Torvalds 215a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 216a08b6b79Sviro@ZenIV.linux.org.uk bool 217a08b6b79Sviro@ZenIV.linux.org.uk 2185ac6da66SChristoph Lameterconfig ZONE_DMA 2195ac6da66SChristoph Lameter bool 2205ac6da66SChristoph Lameter 221ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 222ccd7ab7fSFUJITA Tomonori def_bool y 223ccd7ab7fSFUJITA Tomonori 224c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 225c7edc9e3SDavid A. Long def_bool y 226c7edc9e3SDavid A. Long 22758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 22858af4a24SRob Herring bool 22958af4a24SRob Herring 2301da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2311da177e4SLinus Torvalds bool 2321da177e4SLinus Torvalds 2331da177e4SLinus Torvaldsconfig FIQ 2341da177e4SLinus Torvalds bool 2351da177e4SLinus Torvalds 23613a5045dSRob Herringconfig NEED_RET_TO_USER 23713a5045dSRob Herring bool 23813a5045dSRob Herring 239034d2f5aSAl Viroconfig ARCH_MTD_XIP 240034d2f5aSAl Viro bool 241034d2f5aSAl Viro 242c760fc19SHyok S. Choiconfig VECTORS_BASE 243c760fc19SHyok S. Choi hex 2446afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 245c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 246c760fc19SHyok S. Choi default 0x00000000 247c760fc19SHyok S. Choi help 24819accfd3SRussell King The base address of exception vectors. This must be two pages 24919accfd3SRussell King in size. 250c760fc19SHyok S. Choi 251dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 252c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 253c1becedcSRussell King default y 254b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 255dc21af99SRussell King help 256111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 257111e9a5cSRussell King boot and module load time according to the position of the 258111e9a5cSRussell King kernel in system memory. 259dc21af99SRussell King 260111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 261daece596SNicolas Pitre of physical memory is at a 16MB boundary. 262dc21af99SRussell King 263c1becedcSRussell King Only disable this option if you know that you do not require 264c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 265c1becedcSRussell King you need to shrink the kernel to the minimal size. 266c1becedcSRussell King 267c334bc15SRob Herringconfig NEED_MACH_IO_H 268c334bc15SRob Herring bool 269c334bc15SRob Herring help 270c334bc15SRob Herring Select this when mach/io.h is required to provide special 271c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 272c334bc15SRob Herring be avoided when possible. 273c334bc15SRob Herring 2740cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2751b9f95f8SNicolas Pitre bool 276111e9a5cSRussell King help 2770cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2780cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2790cdc8b92SNicolas Pitre be avoided when possible. 2801b9f95f8SNicolas Pitre 2811b9f95f8SNicolas Pitreconfig PHYS_OFFSET 282974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 283c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 284974c0724SNicolas Pitre default DRAM_BASE if !MMU 285c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 286c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 287c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 288c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 289c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2908f2c0062SLinus Walleij ARCH_REALVIEW 291c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 292c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 293b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2941b9f95f8SNicolas Pitre help 2951b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2961b9f95f8SNicolas Pitre location of main memory in your system. 297cada3c08SRussell King 29887e040b6SSimon Glassconfig GENERIC_BUG 29987e040b6SSimon Glass def_bool y 30087e040b6SSimon Glass depends on BUG 30187e040b6SSimon Glass 3021bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 3031bcad26eSKirill A. Shutemov int 3041bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 3051bcad26eSKirill A. Shutemov default 2 3061bcad26eSKirill A. Shutemov 3071da177e4SLinus Torvaldssource "init/Kconfig" 3081da177e4SLinus Torvalds 309dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 310dc52ddc0SMatt Helsley 3111da177e4SLinus Torvaldsmenu "System Type" 3121da177e4SLinus Torvalds 3133c427975SHyok S. Choiconfig MMU 3143c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3153c427975SHyok S. Choi default y 3163c427975SHyok S. Choi help 3173c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3183c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3193c427975SHyok S. Choi 320e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 321e0c25d95SDaniel Cashman default 8 322e0c25d95SDaniel Cashman 323e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 324e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 325e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 326e0c25d95SDaniel Cashman default 16 327e0c25d95SDaniel Cashman 328ccf50e23SRussell King# 329ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 330ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 331ccf50e23SRussell King# 3321da177e4SLinus Torvaldschoice 3331da177e4SLinus Torvalds prompt "ARM system type" 33470722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3351420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3361da177e4SLinus Torvalds 337387798b3SRob Herringconfig ARCH_MULTIPLATFORM 338387798b3SRob Herring bool "Allow multiple platforms to be selected" 339b1b3f49cSRussell King depends on MMU 34042dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 341387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 342387798b3SRob Herring select AUTO_ZRELADDR 343bb0eb050SDaniel Lezcano select TIMER_OF 34466314223SDinh Nguyen select COMMON_CLK 345ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 34608d38bebSWill Deacon select MIGHT_HAVE_PCI 347387798b3SRob Herring select MULTI_IRQ_HANDLER 348e13688feSKishon Vijay Abraham I select PCI_DOMAINS if PCI 34966314223SDinh Nguyen select SPARSE_IRQ 35066314223SDinh Nguyen select USE_OF 35166314223SDinh Nguyen 3529c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3539c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3549c77bc43SStefan Agner depends on !MMU 3559c77bc43SStefan Agner select ARM_NVIC 356499f1640SStefan Agner select AUTO_ZRELADDR 357bb0eb050SDaniel Lezcano select TIMER_OF 3589c77bc43SStefan Agner select COMMON_CLK 3599c77bc43SStefan Agner select CPU_V7M 3609c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3619c77bc43SStefan Agner select NO_IOPORT_MAP 3629c77bc43SStefan Agner select SPARSE_IRQ 3639c77bc43SStefan Agner select USE_OF 3649c77bc43SStefan Agner 3651da177e4SLinus Torvaldsconfig ARCH_EBSA110 3661da177e4SLinus Torvalds bool "EBSA-110" 367b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 368c750815eSRussell King select CPU_SA110 369f7e68bbfSRussell King select ISA 370c334bc15SRob Herring select NEED_MACH_IO_H 3710cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 372ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3731da177e4SLinus Torvalds help 3741da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 375f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3761da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3771da177e4SLinus Torvalds parallel port. 3781da177e4SLinus Torvalds 379e7736d47SLennert Buytenhekconfig ARCH_EP93XX 380e7736d47SLennert Buytenhek bool "EP93xx-based" 381b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 382e7736d47SLennert Buytenhek select ARM_AMBA 383cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 384e7736d47SLennert Buytenhek select ARM_VIC 385b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3866d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 387000bc178SLinus Walleij select CLKSRC_MMIO 388b1b3f49cSRussell King select CPU_ARM920T 389000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3905c34a4e8SLinus Walleij select GPIOLIB 391e7736d47SLennert Buytenhek help 392e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 393e7736d47SLennert Buytenhek 3941da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3951da177e4SLinus Torvalds bool "FootBridge" 396c750815eSRussell King select CPU_SA110 3971da177e4SLinus Torvalds select FOOTBRIDGE 3984e8d7637SRussell King select GENERIC_CLOCKEVENTS 399d0ee9f40SArnd Bergmann select HAVE_IDE 4008ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4010cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 402f999b8bdSMartin Michlmayr help 403f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 404f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4051da177e4SLinus Torvalds 4064af6fee1SDeepak Saxenaconfig ARCH_NETX 4074af6fee1SDeepak Saxena bool "Hilscher NetX based" 408b1b3f49cSRussell King select ARM_VIC 409234b6cedSRussell King select CLKSRC_MMIO 410c750815eSRussell King select CPU_ARM926T 4112fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 412f999b8bdSMartin Michlmayr help 4134af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4144af6fee1SDeepak Saxena 4153b938be6SRussell Kingconfig ARCH_IOP13XX 4163b938be6SRussell King bool "IOP13xx-based" 4173b938be6SRussell King depends on MMU 418b1b3f49cSRussell King select CPU_XSC3 4190cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 42013a5045dSRob Herring select NEED_RET_TO_USER 421b1b3f49cSRussell King select PCI 422b1b3f49cSRussell King select PLAT_IOP 423b1b3f49cSRussell King select VMSPLIT_1G 42437ebbcffSThomas Gleixner select SPARSE_IRQ 4253b938be6SRussell King help 4263b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4273b938be6SRussell King 4283f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4293f7e5815SLennert Buytenhek bool "IOP32x-based" 430a4f7e763SRussell King depends on MMU 431c750815eSRussell King select CPU_XSCALE 432e9004f50SLinus Walleij select GPIO_IOP 4335c34a4e8SLinus Walleij select GPIOLIB 43413a5045dSRob Herring select NEED_RET_TO_USER 435f7e68bbfSRussell King select PCI 436b1b3f49cSRussell King select PLAT_IOP 437f999b8bdSMartin Michlmayr help 4383f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4393f7e5815SLennert Buytenhek processors. 4403f7e5815SLennert Buytenhek 4413f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4423f7e5815SLennert Buytenhek bool "IOP33x-based" 4433f7e5815SLennert Buytenhek depends on MMU 444c750815eSRussell King select CPU_XSCALE 445e9004f50SLinus Walleij select GPIO_IOP 4465c34a4e8SLinus Walleij select GPIOLIB 44713a5045dSRob Herring select NEED_RET_TO_USER 4483f7e5815SLennert Buytenhek select PCI 449b1b3f49cSRussell King select PLAT_IOP 4503f7e5815SLennert Buytenhek help 4513f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4521da177e4SLinus Torvalds 4533b938be6SRussell Kingconfig ARCH_IXP4XX 4543b938be6SRussell King bool "IXP4xx-based" 455a4f7e763SRussell King depends on MMU 45658af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 45751aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 458234b6cedSRussell King select CLKSRC_MMIO 459c750815eSRussell King select CPU_XSCALE 460b1b3f49cSRussell King select DMABOUNCE if PCI 4613b938be6SRussell King select GENERIC_CLOCKEVENTS 4625c34a4e8SLinus Walleij select GPIOLIB 4630b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 464c334bc15SRob Herring select NEED_MACH_IO_H 4659296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 466171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 467c4713074SLennert Buytenhek help 4683b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 469c4713074SLennert Buytenhek 470edabd38eSSaeed Bisharaconfig ARCH_DOVE 471edabd38eSSaeed Bishara bool "Marvell Dove" 472756b2531SSebastian Hesselbarth select CPU_PJ4 473edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4745c34a4e8SLinus Walleij select GPIOLIB 4750f81bd43SRussell King select MIGHT_HAVE_PCI 476b8cd337cSArnd Bergmann select MULTI_IRQ_HANDLER 477171b3f0dSRussell King select MVEBU_MBUS 4789139acd1SSebastian Hesselbarth select PINCTRL 4799139acd1SSebastian Hesselbarth select PINCTRL_DOVE 480abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4815cdbe5d2SArnd Bergmann select SPARSE_IRQ 482c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 483edabd38eSSaeed Bishara help 484edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 485edabd38eSSaeed Bishara 486c53c9cf6SAndrew Victorconfig ARCH_KS8695 487c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 488c7e783d6SLinus Walleij select CLKSRC_MMIO 489b1b3f49cSRussell King select CPU_ARM922T 490c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4915c34a4e8SLinus Walleij select GPIOLIB 492b1b3f49cSRussell King select NEED_MACH_MEMORY_H 493c53c9cf6SAndrew Victor help 494c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 495c53c9cf6SAndrew Victor System-on-Chip devices. 496c53c9cf6SAndrew Victor 497788c9700SRussell Kingconfig ARCH_W90X900 498788c9700SRussell King bool "Nuvoton W90X900 CPU" 4996d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5006fa5d5f7SRussell King select CLKSRC_MMIO 501b1b3f49cSRussell King select CPU_ARM926T 50258b5369eSwanzongshun select GENERIC_CLOCKEVENTS 5035c34a4e8SLinus Walleij select GPIOLIB 504777f9bebSLennert Buytenhek help 505a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 506a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 507a8bc4eadSwanzongshun the ARM series product line, you can login the following 508a8bc4eadSwanzongshun link address to know more. 509a8bc4eadSwanzongshun 510a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 511a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 512585cf175STzachi Perelstein 51393e22567SRussell Kingconfig ARCH_LPC32XX 51493e22567SRussell King bool "NXP LPC32XX" 51593e22567SRussell King select ARM_AMBA 5164073723aSRussell King select CLKDEV_LOOKUP 517c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 518c227f127SVladimir Zapolskiy select COMMON_CLK 51993e22567SRussell King select CPU_ARM926T 52093e22567SRussell King select GENERIC_CLOCKEVENTS 5215c34a4e8SLinus Walleij select GPIOLIB 5228cb17b5eSVladimir Zapolskiy select MULTI_IRQ_HANDLER 5238cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 52493e22567SRussell King select USE_OF 52593e22567SRussell King help 52693e22567SRussell King Support for the NXP LPC32XX family of processors 52793e22567SRussell King 5281da177e4SLinus Torvaldsconfig ARCH_PXA 5292c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 530a4f7e763SRussell King depends on MMU 531b1b3f49cSRussell King select ARCH_MTD_XIP 532b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 533b1b3f49cSRussell King select AUTO_ZRELADDR 534a1c0a6adSRobert Jarzmik select COMMON_CLK 5356d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 536389d9b58SDaniel Lezcano select CLKSRC_PXA 537234b6cedSRussell King select CLKSRC_MMIO 538bb0eb050SDaniel Lezcano select TIMER_OF 5392f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 540981d0f39SEric Miao select GENERIC_CLOCKEVENTS 541157d2644SHaojian Zhuang select GPIO_PXA 5425c34a4e8SLinus Walleij select GPIOLIB 543b1b3f49cSRussell King select HAVE_IDE 544d6cf30caSRobert Jarzmik select IRQ_DOMAIN 545b1b3f49cSRussell King select MULTI_IRQ_HANDLER 546bd5ce433SEric Miao select PLAT_PXA 5476ac6b817SHaojian Zhuang select SPARSE_IRQ 548f999b8bdSMartin Michlmayr help 5492c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5501da177e4SLinus Torvalds 5511da177e4SLinus Torvaldsconfig ARCH_RPC 5521da177e4SLinus Torvalds bool "RiscPC" 553868e87ccSRussell King depends on MMU 5541da177e4SLinus Torvalds select ARCH_ACORN 555a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 55607f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5575cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 558fa04e209SArnd Bergmann select CPU_SA110 559b1b3f49cSRussell King select FIQ 560d0ee9f40SArnd Bergmann select HAVE_IDE 561b1b3f49cSRussell King select HAVE_PATA_PLATFORM 562b1b3f49cSRussell King select ISA_DMA_API 563c334bc15SRob Herring select NEED_MACH_IO_H 5640cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 565ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5661da177e4SLinus Torvalds help 5671da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5681da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5691da177e4SLinus Torvalds 5701da177e4SLinus Torvaldsconfig ARCH_SA1100 5711da177e4SLinus Torvalds bool "SA1100-based" 572b1b3f49cSRussell King select ARCH_MTD_XIP 573b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 574b1b3f49cSRussell King select CLKDEV_LOOKUP 575b1b3f49cSRussell King select CLKSRC_MMIO 576389d9b58SDaniel Lezcano select CLKSRC_PXA 577bb0eb050SDaniel Lezcano select TIMER_OF if OF 578b1b3f49cSRussell King select CPU_FREQ 579b1b3f49cSRussell King select CPU_SA1100 580b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5815c34a4e8SLinus Walleij select GPIOLIB 582d0ee9f40SArnd Bergmann select HAVE_IDE 5831eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 584b1b3f49cSRussell King select ISA 585affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 5860cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 587375dec92SRussell King select SPARSE_IRQ 588f999b8bdSMartin Michlmayr help 589f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5901da177e4SLinus Torvalds 591b130d5c2SKukjin Kimconfig ARCH_S3C24XX 592b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 593335cce74SArnd Bergmann select ATAGS 594b1b3f49cSRussell King select CLKDEV_LOOKUP 5954280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5967f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 597880cf071STomasz Figa select GPIO_SAMSUNG 5985c34a4e8SLinus Walleij select GPIOLIB 59920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 600b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 601b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 60217453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 603c334bc15SRob Herring select NEED_MACH_IO_H 604cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6051da177e4SLinus Torvalds help 606b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 607b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 608b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 609b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 61063b1f51bSBen Dooks 6117c6337e2SKevin Hilmanconfig ARCH_DAVINCI 6127c6337e2SKevin Hilman bool "TI DaVinci" 613b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 6146d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 615ce32c5c5SArnd Bergmann select CPU_ARM926T 61620e9969bSDavid Brownell select GENERIC_ALLOCATOR 617b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 618dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 6195c34a4e8SLinus Walleij select GPIOLIB 620b1b3f49cSRussell King select HAVE_IDE 621689e331fSSekhar Nori select USE_OF 622b1b3f49cSRussell King select ZONE_DMA 6237c6337e2SKevin Hilman help 6247c6337e2SKevin Hilman Support for TI's DaVinci platform. 6257c6337e2SKevin Hilman 626a0694861STony Lindgrenconfig ARCH_OMAP1 627a0694861STony Lindgren bool "TI OMAP1" 62800a36698SArnd Bergmann depends on MMU 629b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 630a0694861STony Lindgren select ARCH_OMAP 631e9a91de7STony Prisk select CLKDEV_LOOKUP 632cee37e50Sviresh kumar select CLKSRC_MMIO 633b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 634a0694861STony Lindgren select GENERIC_IRQ_CHIP 6355c34a4e8SLinus Walleij select GPIOLIB 636a0694861STony Lindgren select HAVE_IDE 637a0694861STony Lindgren select IRQ_DOMAIN 638b694331cSTony Lindgren select MULTI_IRQ_HANDLER 639a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 640a0694861STony Lindgren select NEED_MACH_MEMORY_H 641685e2d08STony Lindgren select SPARSE_IRQ 64221f47fbcSAlexey Charkov help 643a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 64402c981c0SBinghua Duan 6451da177e4SLinus Torvaldsendchoice 6461da177e4SLinus Torvalds 647387798b3SRob Herringmenu "Multiple platform selection" 648387798b3SRob Herring depends on ARCH_MULTIPLATFORM 649387798b3SRob Herring 650387798b3SRob Herringcomment "CPU Core family selection" 651387798b3SRob Herring 652f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 653f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 654f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 655f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 656f8afae40SArnd Bergmann select CPU_FA526 657f8afae40SArnd Bergmann 658387798b3SRob Herringconfig ARCH_MULTI_V4T 659387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 660387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 661b1b3f49cSRussell King select ARCH_MULTI_V4_V5 66224e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 66324e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 66424e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 665387798b3SRob Herring 666387798b3SRob Herringconfig ARCH_MULTI_V5 667387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 668387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 669b1b3f49cSRussell King select ARCH_MULTI_V4_V5 67012567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 67124e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 67224e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 673387798b3SRob Herring 674387798b3SRob Herringconfig ARCH_MULTI_V4_V5 675387798b3SRob Herring bool 676387798b3SRob Herring 677387798b3SRob Herringconfig ARCH_MULTI_V6 6788dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 679387798b3SRob Herring select ARCH_MULTI_V6_V7 68042f4754aSRob Herring select CPU_V6K 681387798b3SRob Herring 682387798b3SRob Herringconfig ARCH_MULTI_V7 6838dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 684387798b3SRob Herring default y 685387798b3SRob Herring select ARCH_MULTI_V6_V7 686b1b3f49cSRussell King select CPU_V7 68790bc8ac7SRob Herring select HAVE_SMP 688387798b3SRob Herring 689387798b3SRob Herringconfig ARCH_MULTI_V6_V7 690387798b3SRob Herring bool 6919352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 692387798b3SRob Herring 693387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 694387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 695387798b3SRob Herring select ARCH_MULTI_V5 696387798b3SRob Herring 697387798b3SRob Herringendmenu 698387798b3SRob Herring 69905e2a3deSRob Herringconfig ARCH_VIRT 700e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 701e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 7024b8b5f25SRob Herring select ARM_AMBA 70305e2a3deSRob Herring select ARM_GIC 7043ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 7050b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 706bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 70705e2a3deSRob Herring select ARM_PSCI 7084b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 70905e2a3deSRob Herring 710ccf50e23SRussell King# 711ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 712ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 713ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 714ccf50e23SRussell King# 7153e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 7163e93a22bSGregory CLEMENT 7176bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 7186bb8536cSAndreas Färber 719445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 720445d9b30STsahee Zidenberg 721590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 722590b460cSLars Persson 723d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 724d9bfc86dSOleksij Rempel 72595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 72695b8f20fSRussell King 7271d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7281d22924eSAnders Berg 7298ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7308ac49e04SChristian Daudt 7311c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7321c37fa10SSebastian Hesselbarth 7331da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7341da177e4SLinus Torvalds 735d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 736d94f944eSAnton Vorontsov 73795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 73895b8f20fSRussell King 739df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 740df8d742eSBaruch Siach 74195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 74295b8f20fSRussell King 743e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 744e7736d47SLennert Buytenhek 7451da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7461da177e4SLinus Torvalds 74759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 74859d3a193SPaulius Zaleckas 749387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 750387798b3SRob Herring 751389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 752389ee0c2SHaojian Zhuang 7531da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7541da177e4SLinus Torvalds 7553f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7563f7e5815SLennert Buytenhek 7573f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7581da177e4SLinus Torvalds 759285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 760285f5fa7SDan Williams 7611da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7621da177e4SLinus Torvalds 763828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 764828989adSSantosh Shilimkar 76595b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 76695b8f20fSRussell King 7673b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7683b8f5030SCarlo Caione 76917723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 77017723fd3SJonas Jensen 7718c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig" 7728c2ed9bcSJoel Stanley 773794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 774794d15b2SStanislav Samsonov 7753995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 7761da177e4SLinus Torvalds 777f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 778f682a218SMatthias Brugger 7791d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7801d3f33d5SShawn Guo 78195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 78249cbe786SEric Miao 78395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 78495b8f20fSRussell King 7859851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7869851ca57SDaniel Tang 787d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 788d48af15eSTony Lindgren 789d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7901da177e4SLinus Torvalds 7911dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7921dbae815STony Lindgren 7939dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 794585cf175STzachi Perelstein 795387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 796387798b3SRob Herring 79795b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 79895b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7991da177e4SLinus Torvalds 80095b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 80195b8f20fSRussell King 8028c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig" 8038c9184b7SNeil Armstrong 8048fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 8058fc1b0f8SKumar Gala 80695b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 80795b8f20fSRussell King 808d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 809d63dc051SHeiko Stuebner 81095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 811edabd38eSSaeed Bishara 812387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 813387798b3SRob Herring 814a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 815a21765a7SBen Dooks 81665ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 81765ebcc11SSrinivas Kandagatla 818bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 819bcb84fb4SAlexandre TORGUE 82085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 8211da177e4SLinus Torvalds 822431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 823a08ab637SBen Dooks 824170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 825170f4e42SKukjin Kim 82683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 827e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 828cc0e72b8SChanghwan Youn 829882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 8301da177e4SLinus Torvalds 8313b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8323b52634fSMaxime Ripard 833156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 834156a0997SBarry Song 835d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 836d6de5b02SMarc Gonzalez 837c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 838c5f80065SErik Gilling 83995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8401da177e4SLinus Torvalds 841ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 842ba56a987SMasahiro Yamada 84395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8441da177e4SLinus Torvalds 8451da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8461da177e4SLinus Torvalds 847ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 848420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 849ceade897SRussell King 8506f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8516f35f9a9STony Prisk 8527ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8537ec80ddfSwanzongshun 854acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 855acede515SJun Nie 8569a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8579a45eb69SJosh Cartwright 858499f1640SStefan Agner# ARMv7-M architecture 859499f1640SStefan Agnerconfig ARCH_EFM32 860499f1640SStefan Agner bool "Energy Micro efm32" 861499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8625c34a4e8SLinus Walleij select GPIOLIB 863499f1640SStefan Agner help 864499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 865499f1640SStefan Agner processors. 866499f1640SStefan Agner 867499f1640SStefan Agnerconfig ARCH_LPC18XX 868499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 869499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 870499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 871499f1640SStefan Agner select ARM_AMBA 872499f1640SStefan Agner select CLKSRC_LPC32XX 873499f1640SStefan Agner select PINCTRL 874499f1640SStefan Agner help 875499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 876499f1640SStefan Agner high performance microcontrollers. 877499f1640SStefan Agner 8781847119dSVladimir Murzinconfig ARCH_MPS2 87917bd274eSBaruch Siach bool "ARM MPS2 platform" 8801847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8811847119dSVladimir Murzin select ARM_AMBA 8821847119dSVladimir Murzin select CLKSRC_MPS2 8831847119dSVladimir Murzin help 8841847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8851847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8861847119dSVladimir Murzin 8871847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8881847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8891847119dSVladimir Murzin 8901da177e4SLinus Torvalds# Definitions to make life easier 8911da177e4SLinus Torvaldsconfig ARCH_ACORN 8921da177e4SLinus Torvalds bool 8931da177e4SLinus Torvalds 8947ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8957ae1f7ecSLennert Buytenhek bool 896469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8977ae1f7ecSLennert Buytenhek 89869b02f6aSLennert Buytenhekconfig PLAT_ORION 89969b02f6aSLennert Buytenhek bool 900bfe45e0bSRussell King select CLKSRC_MMIO 901b1b3f49cSRussell King select COMMON_CLK 902dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 903278b45b0SAndrew Lunn select IRQ_DOMAIN 90469b02f6aSLennert Buytenhek 905abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 906abcda1dcSThomas Petazzoni bool 907abcda1dcSThomas Petazzoni select PLAT_ORION 908abcda1dcSThomas Petazzoni 909bd5ce433SEric Miaoconfig PLAT_PXA 910bd5ce433SEric Miao bool 911bd5ce433SEric Miao 912f4b8b319SRussell Kingconfig PLAT_VERSATILE 913f4b8b319SRussell King bool 914f4b8b319SRussell King 915d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 916d9a1beaaSAlexandre Courbot 9171da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9181da177e4SLinus Torvalds 919afe4b25eSLennert Buytenhekconfig IWMMXT 920d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 921d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 922d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 923afe4b25eSLennert Buytenhek help 924afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 925afe4b25eSLennert Buytenhek running on a CPU that supports it. 926afe4b25eSLennert Buytenhek 92752108641Seric miaoconfig MULTI_IRQ_HANDLER 92852108641Seric miao bool 92952108641Seric miao help 93052108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 93152108641Seric miao 9323b93e7b0SHyok S. Choiif !MMU 9333b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9343b93e7b0SHyok S. Choiendif 9353b93e7b0SHyok S. Choi 9363e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9373e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9383e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9393e0a07f8SGregory CLEMENT default y 9403e0a07f8SGregory CLEMENT help 9413e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9423e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9433e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9443e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9453e0a07f8SGregory CLEMENT Workaround: 9463e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9473e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9483e0a07f8SGregory CLEMENT instruction 9493e0a07f8SGregory CLEMENT 950f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 951f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 952f0c4b8d6SWill Deacon depends on CPU_V6 953f0c4b8d6SWill Deacon help 954f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 955f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 956f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 957f0c4b8d6SWill Deacon causing the faulting task to livelock. 958f0c4b8d6SWill Deacon 9599cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9609cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 961e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9629cba3cccSCatalin Marinas help 9639cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9649cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9659cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9669cba3cccSCatalin Marinas recommended workaround. 9679cba3cccSCatalin Marinas 9687ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9697ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9707ce236fcSCatalin Marinas depends on CPU_V7 9717ce236fcSCatalin Marinas help 9727ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 97379403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9747ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9757ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9767ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9777ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9787ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9797ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9807ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9817ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9827ce236fcSCatalin Marinas available in non-secure mode. 9837ce236fcSCatalin Marinas 984855c551fSCatalin Marinasconfig ARM_ERRATA_458693 985855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 986855c551fSCatalin Marinas depends on CPU_V7 98762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 988855c551fSCatalin Marinas help 989855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 990855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 991855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 992855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 993855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 994855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 995855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 996855c551fSCatalin Marinas register may not be available in non-secure mode. 997855c551fSCatalin Marinas 9980516e464SCatalin Marinasconfig ARM_ERRATA_460075 9990516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10000516e464SCatalin Marinas depends on CPU_V7 100162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10020516e464SCatalin Marinas help 10030516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10040516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10050516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10060516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10070516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10080516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10090516e464SCatalin Marinas may not be available in non-secure mode. 10100516e464SCatalin Marinas 10119f05027cSWill Deaconconfig ARM_ERRATA_742230 10129f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10139f05027cSWill Deacon depends on CPU_V7 && SMP 101462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10159f05027cSWill Deacon help 10169f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10179f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10189f05027cSWill Deacon between two write operations may not ensure the correct visibility 10199f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 10209f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 10219f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 10229f05027cSWill Deacon the two writes. 10239f05027cSWill Deacon 1024a672e99bSWill Deaconconfig ARM_ERRATA_742231 1025a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1026a672e99bSWill Deacon depends on CPU_V7 && SMP 102762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1028a672e99bSWill Deacon help 1029a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1030a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1031a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1032a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1033a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1034a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1035a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1036a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1037a672e99bSWill Deacon capabilities of the processor. 1038a672e99bSWill Deacon 103969155794SJon Medhurstconfig ARM_ERRATA_643719 104069155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 104169155794SJon Medhurst depends on CPU_V7 && SMP 1042e5a5de44SRussell King default y 104369155794SJon Medhurst help 104469155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 104569155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 104669155794SJon Medhurst register returns zero when it should return one. The workaround 104769155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 104869155794SJon Medhurst it behave as intended and avoiding data corruption. 104969155794SJon Medhurst 1050cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1051cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1052e66dc745SDave Martin depends on CPU_V7 1053cdf357f1SWill Deacon help 1054cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1055cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1056cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1057cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1058cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1059cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1060cdf357f1SWill Deacon entries regardless of the ASID. 1061475d92fcSWill Deacon 1062475d92fcSWill Deaconconfig ARM_ERRATA_743622 1063475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1064475d92fcSWill Deacon depends on CPU_V7 106562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1066475d92fcSWill Deacon help 1067475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1068efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1069475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1070475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1071475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1072475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1073475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1074475d92fcSWill Deacon processor. 1075475d92fcSWill Deacon 10769a27c27cSWill Deaconconfig ARM_ERRATA_751472 10779a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1078ba90c516SDave Martin depends on CPU_V7 107962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10809a27c27cSWill Deacon help 10819a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10829a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10839a27c27cSWill Deacon completion of a following broadcasted operation if the second 10849a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10859a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10869a27c27cSWill Deacon 1087fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1088fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1089fcbdc5feSWill Deacon depends on CPU_V7 1090fcbdc5feSWill Deacon help 1091fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1092fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1093fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1094fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1095fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1096fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1097fcbdc5feSWill Deacon 10985dab26afSWill Deaconconfig ARM_ERRATA_754327 10995dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11005dab26afSWill Deacon depends on CPU_V7 && SMP 11015dab26afSWill Deacon help 11025dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11035dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11045dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11055dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11065dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11075dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11085dab26afSWill Deacon 1109145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1110145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1111fd832478SFabio Estevam depends on CPU_V6 1112145e10e1SCatalin Marinas help 1113145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1114145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1115145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1116145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1117145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1118145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1119145e10e1SCatalin Marinas is not affected. 1120145e10e1SCatalin Marinas 1121f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1122f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1123f630c1bdSWill Deacon depends on CPU_V7 && SMP 1124f630c1bdSWill Deacon help 1125f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1126f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1127f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1128f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1129f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1130f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1131f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1132f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1133f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1134f630c1bdSWill Deacon 11357253b85cSSimon Hormanconfig ARM_ERRATA_775420 11367253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11377253b85cSSimon Horman depends on CPU_V7 11387253b85cSSimon Horman help 11397253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11407253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11417253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11427253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11437253b85cSSimon Horman an abort may occur on cache maintenance. 11447253b85cSSimon Horman 114593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 114693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 114793dc6887SCatalin Marinas depends on CPU_V7 && SMP 114893dc6887SCatalin Marinas help 114993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 115093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 115193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 115293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 115393dc6887SCatalin Marinas as the one being invalidated. 115493dc6887SCatalin Marinas 115584b6504fSWill Deaconconfig ARM_ERRATA_773022 115684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 115784b6504fSWill Deacon depends on CPU_V7 115884b6504fSWill Deacon help 115984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 116084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 116184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 116284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 116384b6504fSWill Deacon 116462c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 116562c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 116662c0f4a5SDoug Anderson depends on CPU_V7 116762c0f4a5SDoug Anderson help 116862c0f4a5SDoug Anderson This option enables the workaround for: 116962c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 117062c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 117162c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 117262c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 117362c0f4a5SDoug Anderson any Cortex-A12 cores yet. 117462c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 117562c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 117662c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 117762c0f4a5SDoug Anderson 1178416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1179416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1180416bcf21SDoug Anderson depends on CPU_V7 1181416bcf21SDoug Anderson help 1182416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1183416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1184416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1185416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1186416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1187416bcf21SDoug Anderson 11889f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11899f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11909f6f9354SDoug Anderson depends on CPU_V7 11919f6f9354SDoug Anderson help 11929f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11939f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11949f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11959f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11969f6f9354SDoug Anderson 11979f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11989f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11999f6f9354SDoug Anderson depends on CPU_V7 12009f6f9354SDoug Anderson help 12019f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 12029f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 12039f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 12049f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 12059f6f9354SDoug Anderson 120662c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 120762c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 120862c0f4a5SDoug Anderson depends on CPU_V7 120962c0f4a5SDoug Anderson help 121062c0f4a5SDoug Anderson This option enables the workaround for: 121162c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 121262c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 121362c0f4a5SDoug Anderson any Cortex-A17 cores yet. 121462c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 121562c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 121662c0f4a5SDoug Anderson for and handled. 121762c0f4a5SDoug Anderson 12181da177e4SLinus Torvaldsendmenu 12191da177e4SLinus Torvalds 12201da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12211da177e4SLinus Torvalds 12221da177e4SLinus Torvaldsmenu "Bus support" 12231da177e4SLinus Torvalds 12241da177e4SLinus Torvaldsconfig ISA 12251da177e4SLinus Torvalds bool 12261da177e4SLinus Torvalds help 12271da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12281da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12291da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12301da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12311da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12321da177e4SLinus Torvalds 1233065909b9SRussell King# Select ISA DMA controller support 12341da177e4SLinus Torvaldsconfig ISA_DMA 12351da177e4SLinus Torvalds bool 1236065909b9SRussell King select ISA_DMA_API 12371da177e4SLinus Torvalds 1238065909b9SRussell King# Select ISA DMA interface 12395cae841bSAl Viroconfig ISA_DMA_API 12405cae841bSAl Viro bool 12415cae841bSAl Viro 12421da177e4SLinus Torvaldsconfig PCI 12430b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12441da177e4SLinus Torvalds help 12451da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12461da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12471da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12481da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12491da177e4SLinus Torvalds 125052882173SAnton Vorontsovconfig PCI_DOMAINS 125152882173SAnton Vorontsov bool 125252882173SAnton Vorontsov depends on PCI 125352882173SAnton Vorontsov 12548c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12558c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12568c7d1474SLorenzo Pieralisi 1257b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1258b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1259b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1260b080ac8aSMarcelo Roberto Jimenez help 1261b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1262b080ac8aSMarcelo Roberto Jimenez 126336e23590SMatthew Wilcoxconfig PCI_SYSCALL 126436e23590SMatthew Wilcox def_bool PCI 126536e23590SMatthew Wilcox 1266a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1267a0113a99SMike Rapoport bool 1268a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1269a0113a99SMike Rapoport default y 1270a0113a99SMike Rapoport select DMABOUNCE 1271a0113a99SMike Rapoport 12721da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12731da177e4SLinus Torvalds 12741da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12751da177e4SLinus Torvalds 12761da177e4SLinus Torvaldsendmenu 12771da177e4SLinus Torvalds 12781da177e4SLinus Torvaldsmenu "Kernel Features" 12791da177e4SLinus Torvalds 12803b55658aSDave Martinconfig HAVE_SMP 12813b55658aSDave Martin bool 12823b55658aSDave Martin help 12833b55658aSDave Martin This option should be selected by machines which have an SMP- 12843b55658aSDave Martin capable CPU. 12853b55658aSDave Martin 12863b55658aSDave Martin The only effect of this option is to make the SMP-related 12873b55658aSDave Martin options available to the user for configuration. 12883b55658aSDave Martin 12891da177e4SLinus Torvaldsconfig SMP 1290bb2d8130SRussell King bool "Symmetric Multi-Processing" 1291fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1292bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12933b55658aSDave Martin depends on HAVE_SMP 1294801bb21cSJonathan Austin depends on MMU || ARM_MPU 12950361748fSArnd Bergmann select IRQ_WORK 12961da177e4SLinus Torvalds help 12971da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12984a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12994a474157SRobert Graffham than one CPU, say Y. 13001da177e4SLinus Torvalds 13014a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13021da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13034a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13044a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13054a474157SRobert Graffham will run faster if you say N here. 13061da177e4SLinus Torvalds 1307395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13081da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 130950a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13101da177e4SLinus Torvalds 13111da177e4SLinus Torvalds If you don't know what to do here, say N. 13121da177e4SLinus Torvalds 1313f00ec48fSRussell Kingconfig SMP_ON_UP 13145744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1315801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1316f00ec48fSRussell King default y 1317f00ec48fSRussell King help 1318f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1319f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1320f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1321f00ec48fSRussell King savings. 1322f00ec48fSRussell King 1323f00ec48fSRussell King If you don't know what to do here, say Y. 1324f00ec48fSRussell King 1325c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1326c9018aabSVincent Guittot bool "Support cpu topology definition" 1327c9018aabSVincent Guittot depends on SMP && CPU_V7 1328c9018aabSVincent Guittot default y 1329c9018aabSVincent Guittot help 1330c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1331c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1332c9018aabSVincent Guittot topology of an ARM System. 1333c9018aabSVincent Guittot 1334c9018aabSVincent Guittotconfig SCHED_MC 1335c9018aabSVincent Guittot bool "Multi-core scheduler support" 1336c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1337c9018aabSVincent Guittot help 1338c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1339c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1340c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1341c9018aabSVincent Guittot 1342c9018aabSVincent Guittotconfig SCHED_SMT 1343c9018aabSVincent Guittot bool "SMT scheduler support" 1344c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1345c9018aabSVincent Guittot help 1346c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1347c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1348c9018aabSVincent Guittot places. If unsure say N here. 1349c9018aabSVincent Guittot 1350a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1351a8cbcd92SRussell King bool 1352a8cbcd92SRussell King help 1353a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1354a8cbcd92SRussell King 13558a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1356022c03a2SMarc Zyngier bool "Architected timer support" 1357022c03a2SMarc Zyngier depends on CPU_V7 13588a4da6e3SMark Rutland select ARM_ARCH_TIMER 13590c403462SWill Deacon select GENERIC_CLOCKEVENTS 1360022c03a2SMarc Zyngier help 1361022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1362022c03a2SMarc Zyngier 1363f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1364f32f4ce2SRussell King bool 1365bb0eb050SDaniel Lezcano select TIMER_OF if OF 1366f32f4ce2SRussell King help 1367f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1368f32f4ce2SRussell King 1369e8db288eSNicolas Pitreconfig MCPM 1370e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1371e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1372e8db288eSNicolas Pitre help 1373e8db288eSNicolas Pitre This option provides the common power management infrastructure 1374e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1375e8db288eSNicolas Pitre systems. 1376e8db288eSNicolas Pitre 1377ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1378ebf4a5c5SHaojian Zhuang bool 1379ebf4a5c5SHaojian Zhuang depends on MCPM 1380ebf4a5c5SHaojian Zhuang help 1381ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1382ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1383ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1384ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1385ebf4a5c5SHaojian Zhuang 13861c33be57SNicolas Pitreconfig BIG_LITTLE 13871c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13881c33be57SNicolas Pitre depends on CPU_V7 && SMP 13891c33be57SNicolas Pitre select MCPM 13901c33be57SNicolas Pitre help 13911c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13921c33be57SNicolas Pitre system architecture. 13931c33be57SNicolas Pitre 13941c33be57SNicolas Pitreconfig BL_SWITCHER 13951c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13966c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 139751aaf81fSRussell King select CPU_PM 13981c33be57SNicolas Pitre help 13991c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14001c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14011c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14021c33be57SNicolas Pitre 1403b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1404b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1405b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1406b22537c6SNicolas Pitre help 1407b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1408b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1409b22537c6SNicolas Pitre debugging purposes only. 1410b22537c6SNicolas Pitre 14118d5796d2SLennert Buytenhekchoice 14128d5796d2SLennert Buytenhek prompt "Memory split" 1413006fa259SRussell King depends on MMU 14148d5796d2SLennert Buytenhek default VMSPLIT_3G 14158d5796d2SLennert Buytenhek help 14168d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14178d5796d2SLennert Buytenhek 14188d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14198d5796d2SLennert Buytenhek option alone! 14208d5796d2SLennert Buytenhek 14218d5796d2SLennert Buytenhek config VMSPLIT_3G 14228d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 142363ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1424bbeedfdaSYisheng Xie depends on !ARM_LPAE 142563ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14268d5796d2SLennert Buytenhek config VMSPLIT_2G 14278d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14288d5796d2SLennert Buytenhek config VMSPLIT_1G 14298d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14308d5796d2SLennert Buytenhekendchoice 14318d5796d2SLennert Buytenhek 14328d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14338d5796d2SLennert Buytenhek hex 1434006fa259SRussell King default PHYS_OFFSET if !MMU 14358d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14368d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 143763ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14388d5796d2SLennert Buytenhek default 0xC0000000 14398d5796d2SLennert Buytenhek 14401da177e4SLinus Torvaldsconfig NR_CPUS 14411da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14421da177e4SLinus Torvalds range 2 32 14431da177e4SLinus Torvalds depends on SMP 14441da177e4SLinus Torvalds default "4" 14451da177e4SLinus Torvalds 1446a054a811SRussell Kingconfig HOTPLUG_CPU 144700b7dedeSRussell King bool "Support for hot-pluggable CPUs" 144840b31360SStephen Rothwell depends on SMP 1449a054a811SRussell King help 1450a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1451a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1452a054a811SRussell King 14532bdd424fSWill Deaconconfig ARM_PSCI 14542bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1455e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1456be120397SMark Rutland select ARM_PSCI_FW 14572bdd424fSWill Deacon help 14582bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14592bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14602bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14612bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14622bdd424fSWill Deacon ARM processors"). 14632bdd424fSWill Deacon 14642a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14652a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14662a6ad871SMaxime Ripard# selected platforms. 146744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 146844986ab0SPeter De Schrijver (NVIDIA) int 1469139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1470b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1471b35d2e56SGregory Fong ARCH_ZYNQ 1472aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1473aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1474eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 147506b851e5SOlof Johansson default 392 if ARCH_U8500 147601bb914cSTony Prisk default 352 if ARCH_VT8500 14777b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14782a6ad871SMaxime Ripard default 264 if MACH_H4700 147944986ab0SPeter De Schrijver (NVIDIA) default 0 148044986ab0SPeter De Schrijver (NVIDIA) help 148144986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 148244986ab0SPeter De Schrijver (NVIDIA) 148344986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 148444986ab0SPeter De Schrijver (NVIDIA) 1485d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 14861da177e4SLinus Torvalds 1487c9218b16SRussell Kingconfig HZ_FIXED 1488f8065813SRussell King int 1489da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14901164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 149147d84682SRussell King default 0 1492c9218b16SRussell King 1493c9218b16SRussell Kingchoice 149447d84682SRussell King depends on HZ_FIXED = 0 1495c9218b16SRussell King prompt "Timer frequency" 1496c9218b16SRussell King 1497c9218b16SRussell Kingconfig HZ_100 1498c9218b16SRussell King bool "100 Hz" 1499c9218b16SRussell King 1500c9218b16SRussell Kingconfig HZ_200 1501c9218b16SRussell King bool "200 Hz" 1502c9218b16SRussell King 1503c9218b16SRussell Kingconfig HZ_250 1504c9218b16SRussell King bool "250 Hz" 1505c9218b16SRussell King 1506c9218b16SRussell Kingconfig HZ_300 1507c9218b16SRussell King bool "300 Hz" 1508c9218b16SRussell King 1509c9218b16SRussell Kingconfig HZ_500 1510c9218b16SRussell King bool "500 Hz" 1511c9218b16SRussell King 1512c9218b16SRussell Kingconfig HZ_1000 1513c9218b16SRussell King bool "1000 Hz" 1514c9218b16SRussell King 1515c9218b16SRussell Kingendchoice 1516c9218b16SRussell King 1517c9218b16SRussell Kingconfig HZ 1518c9218b16SRussell King int 151947d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1520c9218b16SRussell King default 100 if HZ_100 1521c9218b16SRussell King default 200 if HZ_200 1522c9218b16SRussell King default 250 if HZ_250 1523c9218b16SRussell King default 300 if HZ_300 1524c9218b16SRussell King default 500 if HZ_500 1525c9218b16SRussell King default 1000 1526c9218b16SRussell King 1527c9218b16SRussell Kingconfig SCHED_HRTICK 1528c9218b16SRussell King def_bool HIGH_RES_TIMERS 1529f8065813SRussell King 153016c79651SCatalin Marinasconfig THUMB2_KERNEL 1531bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15324477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1533bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 153416c79651SCatalin Marinas select AEABI 153516c79651SCatalin Marinas select ARM_ASM_UNIFIED 153689bace65SArnd Bergmann select ARM_UNWIND 153716c79651SCatalin Marinas help 153816c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 153916c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 154016c79651SCatalin Marinas ARM-Thumb syntax is needed. 154116c79651SCatalin Marinas 154216c79651SCatalin Marinas If unsure, say N. 154316c79651SCatalin Marinas 15446f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15456f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15466f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15476f685c5cSDave Martin default y 15486f685c5cSDave Martin help 15496f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15506f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15516f685c5cSDave Martin branch instructions. 15526f685c5cSDave Martin 15536f685c5cSDave Martin This is a problem, because there's no guarantee the final 15546f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15556f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15566f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15576f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15586f685c5cSDave Martin support. 15596f685c5cSDave Martin 15606f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15616f685c5cSDave Martin relocation" error when loading some modules. 15626f685c5cSDave Martin 15636f685c5cSDave Martin Until fixed tools are available, passing 15646f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15656f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15666f685c5cSDave Martin stack usage in some cases. 15676f685c5cSDave Martin 15686f685c5cSDave Martin The problem is described in more detail at: 15696f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15706f685c5cSDave Martin 15716f685c5cSDave Martin Only Thumb-2 kernels are affected. 15726f685c5cSDave Martin 15736f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15746f685c5cSDave Martin 15750becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15760becb088SCatalin Marinas bool 15770becb088SCatalin Marinas 157842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 157942f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 158042f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 158142f25bddSNicolas Pitre default y 158242f25bddSNicolas Pitre help 158342f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 158442f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 158542f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 158642f25bddSNicolas Pitre and udiv instructions that can be used to implement those 158742f25bddSNicolas Pitre functions. 158842f25bddSNicolas Pitre 158942f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 159042f25bddSNicolas Pitre replace the first two instructions of these library functions 159142f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 159242f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 159342f25bddSNicolas Pitre and less power intensive than running the original library 159442f25bddSNicolas Pitre code to do integer division. 159542f25bddSNicolas Pitre 1596704bdda0SNicolas Pitreconfig AEABI 1597704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1598704bdda0SNicolas Pitre help 1599704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1600704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1601704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1602704bdda0SNicolas Pitre 1603704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1604704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1605704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1606704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1607704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1608704bdda0SNicolas Pitre 1609704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1610704bdda0SNicolas Pitre 16116c90c872SNicolas Pitreconfig OABI_COMPAT 1612a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1613d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16146c90c872SNicolas Pitre help 16156c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16166c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16176c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16186c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16196c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16206c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 162191702175SKees Cook 162291702175SKees Cook The seccomp filter system will not be available when this is 162391702175SKees Cook selected, since there is no way yet to sensibly distinguish 162491702175SKees Cook between calling conventions during filtering. 162591702175SKees Cook 16266c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16276c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16286c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16296c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1630b02f8467SKees Cook at all). If in doubt say N. 16316c90c872SNicolas Pitre 1632eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1633e80d6a24SMel Gorman bool 1634e80d6a24SMel Gorman 163505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 163605944d74SRussell King bool 163705944d74SRussell King 163807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 163907a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 164007a2f737SRussell King 164105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1642be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1643c80d79d7SYasunori Goto 16447b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16457b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16467b7bf499SWill Deacon 1647e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP 1648b8cd51afSSteve Capper def_bool y 1649b8cd51afSSteve Capper depends on ARM_LPAE 1650b8cd51afSSteve Capper 1651053a96caSNicolas Pitreconfig HIGHMEM 1652e8db89a2SRussell King bool "High Memory Support" 1653e8db89a2SRussell King depends on MMU 1654053a96caSNicolas Pitre help 1655053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1656053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1657053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1658053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1659053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1660053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1661053a96caSNicolas Pitre 1662053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1663053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1664053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1665053a96caSNicolas Pitre 1666053a96caSNicolas Pitre If unsure, say n. 1667053a96caSNicolas Pitre 166865cec8e3SRussell Kingconfig HIGHPTE 16699a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 167065cec8e3SRussell King depends on HIGHMEM 16719a431bd5SRussell King default y 1672b4d103d1SRussell King help 1673b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1674b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1675b4d103d1SRussell King precious low memory, eventually leading to low memory being 1676b4d103d1SRussell King consumed by page tables. Setting this option will allow 1677b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 167865cec8e3SRussell King 1679a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1680a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1681a5e090acSRussell King depends on MMU && !ARM_LPAE 16821b8873a0SJamie Iles default y 16831b8873a0SJamie Iles help 1684a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1685a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1686a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1687a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1688a5e090acSRussell King fault when dereferenced. 1689a5e090acSRussell King 1690a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1691a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1692a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 16931da177e4SLinus Torvalds 16941da177e4SLinus Torvaldsconfig HW_PERF_EVENTS 1695fa8ad788SMark Rutland def_bool y 1696fa8ad788SMark Rutland depends on ARM_PMU 16971b8873a0SJamie Iles 16981355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16991355e2a6SCatalin Marinas def_bool y 17001355e2a6SCatalin Marinas depends on ARM_LPAE 17011355e2a6SCatalin Marinas 17028d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17038d962507SCatalin Marinas def_bool y 17048d962507SCatalin Marinas depends on ARM_LPAE 17058d962507SCatalin Marinas 17064bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17074bfab203SSteven Capper def_bool y 17084bfab203SSteven Capper 17097d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17107d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17117d485f64SArd Biesheuvel depends on MODULES 17127d485f64SArd Biesheuvel help 17137d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17147d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17157d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17167d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17177d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17187d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17197d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17207d485f64SArd Biesheuvel the same. 17217d485f64SArd Biesheuvel 17227d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17237d485f64SArd Biesheuvel 17241da177e4SLinus Torvaldssource "mm/Kconfig" 17251da177e4SLinus Torvalds 1726c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 172736d6c928SUlrich Hecht int "Maximum zone order" 1728898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17296d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1730c1b2d970SMagnus Damm default "11" 1731c1b2d970SMagnus Damm help 1732c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1733c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1734c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1735c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1736c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1737c1b2d970SMagnus Damm increase this value. 1738c1b2d970SMagnus Damm 1739c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1740c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1741c1b2d970SMagnus Damm 17421da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17431da177e4SLinus Torvalds bool 1744f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17451da177e4SLinus Torvalds default y if !ARCH_EBSA110 1746e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17471da177e4SLinus Torvalds help 17481da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17491da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17501da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17511da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17521da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17531da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17541da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17551da177e4SLinus Torvalds 175639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 175738ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 175838ef2ad5SLinus Walleij depends on MMU 175939ec58f3SLennert Buytenhek default y if CPU_FEROCEON 176039ec58f3SLennert Buytenhek help 176139ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 176239ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 176339ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 176439ec58f3SLennert Buytenhek 176539ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 176639ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 176739ec58f3SLennert Buytenhek such copy operations with large buffers. 176839ec58f3SLennert Buytenhek 176939ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 177039ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 177139ec58f3SLennert Buytenhek 177270c70d97SNicolas Pitreconfig SECCOMP 177370c70d97SNicolas Pitre bool 177470c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 177570c70d97SNicolas Pitre ---help--- 177670c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 177770c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 177870c70d97SNicolas Pitre execution. By using pipes or other transports made available to 177970c70d97SNicolas Pitre the process as file descriptors supporting the read/write 178070c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 178170c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 178270c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 178370c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 178470c70d97SNicolas Pitre defined by each seccomp mode. 178570c70d97SNicolas Pitre 178606e6295bSStefano Stabelliniconfig SWIOTLB 178706e6295bSStefano Stabellini def_bool y 178806e6295bSStefano Stabellini 178906e6295bSStefano Stabelliniconfig IOMMU_HELPER 179006e6295bSStefano Stabellini def_bool SWIOTLB 179106e6295bSStefano Stabellini 179202c2433bSStefano Stabelliniconfig PARAVIRT 179302c2433bSStefano Stabellini bool "Enable paravirtualization code" 179402c2433bSStefano Stabellini help 179502c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 179602c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 179702c2433bSStefano Stabellini over full virtualization. 179802c2433bSStefano Stabellini 179902c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 180002c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 180102c2433bSStefano Stabellini select PARAVIRT 180202c2433bSStefano Stabellini default n 180302c2433bSStefano Stabellini help 180402c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 180502c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 180602c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 180702c2433bSStefano Stabellini that, there can be a small performance impact. 180802c2433bSStefano Stabellini 180902c2433bSStefano Stabellini If in doubt, say N here. 181002c2433bSStefano Stabellini 1811eff8d644SStefano Stabelliniconfig XEN_DOM0 1812eff8d644SStefano Stabellini def_bool y 1813eff8d644SStefano Stabellini depends on XEN 1814eff8d644SStefano Stabellini 1815eff8d644SStefano Stabelliniconfig XEN 1816c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 181785323a99SIan Campbell depends on ARM && AEABI && OF 1818f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 181985323a99SIan Campbell depends on !GENERIC_ATOMIC64 18207693deccSUwe Kleine-König depends on MMU 182151aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 182217b7ab80SStefano Stabellini select ARM_PSCI 182383862ccfSStefano Stabellini select SWIOTLB_XEN 182402c2433bSStefano Stabellini select PARAVIRT 1825eff8d644SStefano Stabellini help 1826eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1827eff8d644SStefano Stabellini 18281da177e4SLinus Torvaldsendmenu 18291da177e4SLinus Torvalds 18301da177e4SLinus Torvaldsmenu "Boot options" 18311da177e4SLinus Torvalds 18329eb8f674SGrant Likelyconfig USE_OF 18339eb8f674SGrant Likely bool "Flattened Device Tree support" 1834b1b3f49cSRussell King select IRQ_DOMAIN 18359eb8f674SGrant Likely select OF 18369eb8f674SGrant Likely help 18379eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18389eb8f674SGrant Likely 1839bd51e2f5SNicolas Pitreconfig ATAGS 1840bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1841bd51e2f5SNicolas Pitre default y 1842bd51e2f5SNicolas Pitre help 1843bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1844bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1845bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1846bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1847bd51e2f5SNicolas Pitre leave this to y. 1848bd51e2f5SNicolas Pitre 1849bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1850bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1851bd51e2f5SNicolas Pitre depends on ATAGS 1852bd51e2f5SNicolas Pitre help 1853bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1854bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1855bd51e2f5SNicolas Pitre 18561da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18571da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18581da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18591da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18601da177e4SLinus Torvalds default "0" 18611da177e4SLinus Torvalds help 18621da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18631da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18641da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18651da177e4SLinus Torvalds value in their defconfig file. 18661da177e4SLinus Torvalds 18671da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18681da177e4SLinus Torvalds 18691da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18701da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18711da177e4SLinus Torvalds default "0" 18721da177e4SLinus Torvalds help 1873f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1874f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1875f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1876f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1877f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1878f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18791da177e4SLinus Torvalds 18801da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18811da177e4SLinus Torvalds 18821da177e4SLinus Torvaldsconfig ZBOOT_ROM 18831da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18841da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 188510968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18861da177e4SLinus Torvalds help 18871da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18881da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18891da177e4SLinus Torvalds 1890e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1891e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 189210968131SRussell King depends on OF 1893e2a6a3aaSJohn Bonesio help 1894e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1895e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1896e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1897e2a6a3aaSJohn Bonesio 1898e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1899e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1900e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1901e2a6a3aaSJohn Bonesio 1902e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1903e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1904e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1905e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1906e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1907e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1908e2a6a3aaSJohn Bonesio to this option. 1909e2a6a3aaSJohn Bonesio 1910b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1911b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1912b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1913b90b9a38SNicolas Pitre help 1914b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1915b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1916b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1917b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1918b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1919b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1920b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1921b90b9a38SNicolas Pitre 1922d0f34a11SGenoud Richardchoice 1923d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1924d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1925d0f34a11SGenoud Richard 1926d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1927d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1928d0f34a11SGenoud Richard help 1929d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1930d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1931d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1932d0f34a11SGenoud Richard 1933d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1934d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1935d0f34a11SGenoud Richard help 1936d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1937d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1938d0f34a11SGenoud Richard 1939d0f34a11SGenoud Richardendchoice 1940d0f34a11SGenoud Richard 19411da177e4SLinus Torvaldsconfig CMDLINE 19421da177e4SLinus Torvalds string "Default kernel command string" 19431da177e4SLinus Torvalds default "" 19441da177e4SLinus Torvalds help 19451da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19461da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19471da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19481da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19491da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19501da177e4SLinus Torvalds 19514394c124SVictor Boiviechoice 19524394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19534394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1954bd51e2f5SNicolas Pitre depends on ATAGS 19554394c124SVictor Boivie 19564394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19574394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19584394c124SVictor Boivie help 19594394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19604394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19614394c124SVictor Boivie string provided in CMDLINE will be used. 19624394c124SVictor Boivie 19634394c124SVictor Boivieconfig CMDLINE_EXTEND 19644394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19654394c124SVictor Boivie help 19664394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19674394c124SVictor Boivie appended to the default kernel command string. 19684394c124SVictor Boivie 196992d2040dSAlexander Hollerconfig CMDLINE_FORCE 197092d2040dSAlexander Holler bool "Always use the default kernel command string" 197192d2040dSAlexander Holler help 197292d2040dSAlexander Holler Always use the default kernel command string, even if the boot 197392d2040dSAlexander Holler loader passes other arguments to the kernel. 197492d2040dSAlexander Holler This is useful if you cannot or don't want to change the 197592d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19764394c124SVictor Boivieendchoice 197792d2040dSAlexander Holler 19781da177e4SLinus Torvaldsconfig XIP_KERNEL 19791da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 198010968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19811da177e4SLinus Torvalds help 19821da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19831da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19841da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19851da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19861da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19871da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19881da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19891da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19901da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19911da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19921da177e4SLinus Torvalds 19931da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19941da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19951da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19961da177e4SLinus Torvalds 19971da177e4SLinus Torvalds If unsure, say N. 19981da177e4SLinus Torvalds 19991da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20001da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20011da177e4SLinus Torvalds depends on XIP_KERNEL 20021da177e4SLinus Torvalds default "0x00080000" 20031da177e4SLinus Torvalds help 20041da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20051da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20061da177e4SLinus Torvalds own flash usage. 20071da177e4SLinus Torvalds 2008*ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 2009*ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 2010*ca8b5d97SNicolas Pitre depends on XIP_KERNEL 2011*ca8b5d97SNicolas Pitre select ZLIB_INFLATE 2012*ca8b5d97SNicolas Pitre help 2013*ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 2014*ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 2015*ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 2016*ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 2017*ca8b5d97SNicolas Pitre slightly longer boot delay. 2018*ca8b5d97SNicolas Pitre 2019c587e4a6SRichard Purdieconfig KEXEC 2020c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 202119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2022cb1293e2SArnd Bergmann depends on !CPU_V7M 20232965faa5SDave Young select KEXEC_CORE 2024c587e4a6SRichard Purdie help 2025c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2026c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 202701dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2028c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2029c587e4a6SRichard Purdie 2030c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2031c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2032bf220695SGeert Uytterhoeven initially work for you. 2033c587e4a6SRichard Purdie 20344cd9d6f7SRichard Purdieconfig ATAGS_PROC 20354cd9d6f7SRichard Purdie bool "Export atags in procfs" 2036bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2037b98d7291SUli Luckas default y 20384cd9d6f7SRichard Purdie help 20394cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20404cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20414cd9d6f7SRichard Purdie 2042cb5d39b3SMika Westerbergconfig CRASH_DUMP 2043cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2044cb5d39b3SMika Westerberg help 2045cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2046cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2047cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2048cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2049cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2050cb5d39b3SMika Westerberg memory address not used by the main kernel 2051cb5d39b3SMika Westerberg 2052cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2053cb5d39b3SMika Westerberg 2054e69edc79SEric Miaoconfig AUTO_ZRELADDR 2055e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2056e69edc79SEric Miao help 2057e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2058e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2059e69edc79SEric Miao will be determined at run-time by masking the current IP with 2060e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2061e69edc79SEric Miao from start of memory. 2062e69edc79SEric Miao 206381a0bc39SRoy Franzconfig EFI_STUB 206481a0bc39SRoy Franz bool 206581a0bc39SRoy Franz 206681a0bc39SRoy Franzconfig EFI 206781a0bc39SRoy Franz bool "UEFI runtime support" 206881a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 206981a0bc39SRoy Franz select UCS2_STRING 207081a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 207181a0bc39SRoy Franz select EFI_STUB 207281a0bc39SRoy Franz select EFI_ARMSTUB 207381a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 207481a0bc39SRoy Franz ---help--- 207581a0bc39SRoy Franz This option provides support for runtime services provided 207681a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 207781a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 207881a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 207981a0bc39SRoy Franz is only useful for kernels that may run on systems that have 208081a0bc39SRoy Franz UEFI firmware. 208181a0bc39SRoy Franz 2082bb817befSArd Biesheuvelconfig DMI 2083bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2084bb817befSArd Biesheuvel depends on EFI 2085bb817befSArd Biesheuvel default y 2086bb817befSArd Biesheuvel help 2087bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2088bb817befSArd Biesheuvel 2089bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2090bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2091bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2092bb817befSArd Biesheuvel 2093bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2094bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2095bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2096bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2097bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2098bb817befSArd Biesheuvel 20991da177e4SLinus Torvaldsendmenu 21001da177e4SLinus Torvalds 2101ac9d7efcSRussell Kingmenu "CPU Power Management" 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21041da177e4SLinus Torvalds 2105ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2106ac9d7efcSRussell King 2107ac9d7efcSRussell Kingendmenu 2108ac9d7efcSRussell King 21091da177e4SLinus Torvaldsmenu "Floating point emulation" 21101da177e4SLinus Torvalds 21111da177e4SLinus Torvaldscomment "At least one emulation must be selected" 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldsconfig FPE_NWFPE 21141da177e4SLinus Torvalds bool "NWFPE math emulation" 2115593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 21161da177e4SLinus Torvalds ---help--- 21171da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 21181da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 21191da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 21201da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21231da177e4SLinus Torvalds early in the bootup. 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21261da177e4SLinus Torvalds bool "Support extended precision" 2127bedf142bSLennert Buytenhek depends on FPE_NWFPE 21281da177e4SLinus Torvalds help 21291da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21301da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21311da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21321da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21331da177e4SLinus Torvalds floating point emulator without any good reason. 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvalds You almost surely want to say N here. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig FPE_FASTFPE 21381da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2139d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21401da177e4SLinus Torvalds ---help--- 21411da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21421da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21431da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21441da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21451da177e4SLinus Torvalds 21461da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21471da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21481da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21491da177e4SLinus Torvalds choose NWFPE. 21501da177e4SLinus Torvalds 21511da177e4SLinus Torvaldsconfig VFP 21521da177e4SLinus Torvalds bool "VFP-format floating point maths" 2153e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21541da177e4SLinus Torvalds help 21551da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21561da177e4SLinus Torvalds if your hardware includes a VFP unit. 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21591da177e4SLinus Torvalds release notes and additional status information. 21601da177e4SLinus Torvalds 21611da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21621da177e4SLinus Torvalds 216325ebee02SCatalin Marinasconfig VFPv3 216425ebee02SCatalin Marinas bool 216525ebee02SCatalin Marinas depends on VFP 216625ebee02SCatalin Marinas default y if CPU_V7 216725ebee02SCatalin Marinas 2168b5872db4SCatalin Marinasconfig NEON 2169b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2170b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2171b5872db4SCatalin Marinas help 2172b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2173b5872db4SCatalin Marinas Extension. 2174b5872db4SCatalin Marinas 217573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 217673c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2177c4a30c3bSRussell King depends on NEON && AEABI 217873c132c1SArd Biesheuvel help 217973c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 218073c132c1SArd Biesheuvel 21811da177e4SLinus Torvaldsendmenu 21821da177e4SLinus Torvalds 21831da177e4SLinus Torvaldsmenu "Userspace binary formats" 21841da177e4SLinus Torvalds 21851da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21861da177e4SLinus Torvalds 21871da177e4SLinus Torvaldsendmenu 21881da177e4SLinus Torvalds 21891da177e4SLinus Torvaldsmenu "Power management options" 21901da177e4SLinus Torvalds 2191eceab4acSRussell Kingsource "kernel/power/Kconfig" 21921da177e4SLinus Torvalds 2193f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 219419a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2195f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2196f4cb5700SJohannes Berg def_bool y 2197f4cb5700SJohannes Berg 219815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21998b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 22001b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 220115e0d9e3SArnd Bergmann 2202603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2203603fb42aSSebastian Capella bool 2204603fb42aSSebastian Capella depends on MMU 2205603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2206603fb42aSSebastian Capella 22071da177e4SLinus Torvaldsendmenu 22081da177e4SLinus Torvalds 2209d5950b43SSam Ravnborgsource "net/Kconfig" 2210d5950b43SSam Ravnborg 2211ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 22121da177e4SLinus Torvalds 2213916f743dSKumar Galasource "drivers/firmware/Kconfig" 2214916f743dSKumar Gala 22151da177e4SLinus Torvaldssource "fs/Kconfig" 22161da177e4SLinus Torvalds 22171da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 22181da177e4SLinus Torvalds 22191da177e4SLinus Torvaldssource "security/Kconfig" 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldssource "crypto/Kconfig" 2222652ccae5SArd Biesheuvelif CRYPTO 2223652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2224652ccae5SArd Biesheuvelendif 22251da177e4SLinus Torvalds 22261da177e4SLinus Torvaldssource "lib/Kconfig" 2227749cf76cSChristoffer Dall 2228749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2229