xref: /linux/arch/arm/Kconfig (revision c79095092834a18ae74cfc08def1a5a101dc106c)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
6d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
7*c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
8*c7909509SMarek Szyprowski	select CMA if (CPU_V6 || CPU_V6K || CPU_V7)
92778f620SRussell King	select HAVE_MEMBLOCK
1012b824fbSAlessandro Zummo	select RTC_LIB
1175e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
12a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
13fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1409f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
155cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
16856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
179edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
18606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1980be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2080be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
210e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
22e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
231fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
24e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
25e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
266e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
27a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
28e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
297ada189fSJamie Iles	select HAVE_PERF_EVENTS
307ada189fSJamie Iles	select PERF_USE_VMALLOC
31e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
32e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
33ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
34e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3525a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
361fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
37e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
38fada8dcfSRussell King	select HAVE_BPF_JIT if NET
391da177e4SLinus Torvalds	help
401da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
41f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
421da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
431da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
441da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
451da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
461da177e4SLinus Torvalds
4774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4874facffeSRussell King	bool
4974facffeSRussell King
501a189b97SRussell Kingconfig HAVE_PWM
511a189b97SRussell King	bool
521a189b97SRussell King
530b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
540b05da72SHans Ulli Kroll	bool
550b05da72SHans Ulli Kroll
5675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5775e7153aSRalf Baechle	bool
5875e7153aSRalf Baechle
590a938b97SDavid Brownellconfig GENERIC_GPIO
600a938b97SDavid Brownell	bool
610a938b97SDavid Brownell
625cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
635cfc8ee0SJohn Stultz	bool
645cfc8ee0SJohn Stultz	default n
65746140c7SKevin Hilman
660567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
670567a0c0SKevin Hilman	bool
680567a0c0SKevin Hilman
69a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
70a8655e83SCatalin Marinas	bool
71a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
725388a6b2SRussell King	default y if SMP
73a8655e83SCatalin Marinas
74bf9dd360SRob Herringconfig KTIME_SCALAR
75bf9dd360SRob Herring	bool
76bf9dd360SRob Herring	default y
77bf9dd360SRob Herring
78bc581770SLinus Walleijconfig HAVE_TCM
79bc581770SLinus Walleij	bool
80bc581770SLinus Walleij	select GENERIC_ALLOCATOR
81bc581770SLinus Walleij
82e119bfffSRussell Kingconfig HAVE_PROC_CPU
83e119bfffSRussell King	bool
84e119bfffSRussell King
855ea81769SAl Viroconfig NO_IOPORT
865ea81769SAl Viro	bool
875ea81769SAl Viro
881da177e4SLinus Torvaldsconfig EISA
891da177e4SLinus Torvalds	bool
901da177e4SLinus Torvalds	---help---
911da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
921da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
951da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
961da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
971da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvalds	  Otherwise, say N.
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvaldsconfig SBUS
1041da177e4SLinus Torvalds	bool
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvaldsconfig MCA
1071da177e4SLinus Torvalds	bool
1081da177e4SLinus Torvalds	help
1091da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1101da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1111da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1121da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1131da177e4SLinus Torvalds
114f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
115f16fb1ecSRussell King	bool
116f16fb1ecSRussell King	default y
117f16fb1ecSRussell King
118f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
119f76e9154SNicolas Pitre	bool
120f76e9154SNicolas Pitre	depends on !SMP
121f76e9154SNicolas Pitre	default y
122f76e9154SNicolas Pitre
123f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
124f16fb1ecSRussell King	bool
125f16fb1ecSRussell King	default y
126f16fb1ecSRussell King
1277ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1287ad1bcb2SRussell King	bool
1297ad1bcb2SRussell King	default y
1307ad1bcb2SRussell King
1314a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1324a2581a0SThomas Gleixner	bool
1334a2581a0SThomas Gleixner	default y
1344a2581a0SThomas Gleixner
1354a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1364a2581a0SThomas Gleixner	bool
1374a2581a0SThomas Gleixner	default y
1384a2581a0SThomas Gleixner
13995c354feSNick Pigginconfig GENERIC_LOCKBREAK
14095c354feSNick Piggin	bool
14195c354feSNick Piggin	default y
14295c354feSNick Piggin	depends on SMP && PREEMPT
14395c354feSNick Piggin
1441da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1451da177e4SLinus Torvalds	bool
1461da177e4SLinus Torvalds	default y
1471da177e4SLinus Torvalds
1481da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1491da177e4SLinus Torvalds	bool
1501da177e4SLinus Torvalds
151f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
152f0d1b0b3SDavid Howells	bool
153f0d1b0b3SDavid Howells
154f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
155f0d1b0b3SDavid Howells	bool
156f0d1b0b3SDavid Howells
15789c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15889c52ed4SBen Dooks	bool
15989c52ed4SBen Dooks	help
16089c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
16189c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
16289c52ed4SBen Dooks	  it.
16389c52ed4SBen Dooks
164c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
165c7b0aff4SKevin Hilman       def_bool y
166c7b0aff4SKevin Hilman
167b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
168b89c3b16SAkinobu Mita	bool
169b89c3b16SAkinobu Mita	default y
170b89c3b16SAkinobu Mita
1711da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds	default y
1741da177e4SLinus Torvalds
175a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
176a08b6b79Sviro@ZenIV.linux.org.uk	bool
177a08b6b79Sviro@ZenIV.linux.org.uk
1785ac6da66SChristoph Lameterconfig ZONE_DMA
1795ac6da66SChristoph Lameter	bool
1805ac6da66SChristoph Lameter
181ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
182ccd7ab7fSFUJITA Tomonori       def_bool y
183ccd7ab7fSFUJITA Tomonori
18458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
18558af4a24SRob Herring	bool
18658af4a24SRob Herring
1871da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1881da177e4SLinus Torvalds	bool
1891da177e4SLinus Torvalds
1901da177e4SLinus Torvaldsconfig FIQ
1911da177e4SLinus Torvalds	bool
1921da177e4SLinus Torvalds
19313a5045dSRob Herringconfig NEED_RET_TO_USER
19413a5045dSRob Herring	bool
19513a5045dSRob Herring
196034d2f5aSAl Viroconfig ARCH_MTD_XIP
197034d2f5aSAl Viro	bool
198034d2f5aSAl Viro
199c760fc19SHyok S. Choiconfig VECTORS_BASE
200c760fc19SHyok S. Choi	hex
2016afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
202c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
203c760fc19SHyok S. Choi	default 0x00000000
204c760fc19SHyok S. Choi	help
205c760fc19SHyok S. Choi	  The base address of exception vectors.
206c760fc19SHyok S. Choi
207dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
208c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
209c1becedcSRussell King	default y
210b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
211dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
212dc21af99SRussell King	help
213111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
214111e9a5cSRussell King	  boot and module load time according to the position of the
215111e9a5cSRussell King	  kernel in system memory.
216dc21af99SRussell King
217111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
218daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
219dc21af99SRussell King
220c1becedcSRussell King	  Only disable this option if you know that you do not require
221c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
222c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
223c1becedcSRussell King
224c334bc15SRob Herringconfig NEED_MACH_IO_H
225c334bc15SRob Herring	bool
226c334bc15SRob Herring	help
227c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
228c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
229c334bc15SRob Herring	  be avoided when possible.
230c334bc15SRob Herring
2310cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2321b9f95f8SNicolas Pitre	bool
233111e9a5cSRussell King	help
2340cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2350cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2360cdc8b92SNicolas Pitre	  be avoided when possible.
2371b9f95f8SNicolas Pitre
2381b9f95f8SNicolas Pitreconfig PHYS_OFFSET
239974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2400cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
241974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2421b9f95f8SNicolas Pitre	help
2431b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2441b9f95f8SNicolas Pitre	  location of main memory in your system.
245cada3c08SRussell King
24687e040b6SSimon Glassconfig GENERIC_BUG
24787e040b6SSimon Glass	def_bool y
24887e040b6SSimon Glass	depends on BUG
24987e040b6SSimon Glass
2501da177e4SLinus Torvaldssource "init/Kconfig"
2511da177e4SLinus Torvalds
252dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
253dc52ddc0SMatt Helsley
2541da177e4SLinus Torvaldsmenu "System Type"
2551da177e4SLinus Torvalds
2563c427975SHyok S. Choiconfig MMU
2573c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2583c427975SHyok S. Choi	default y
2593c427975SHyok S. Choi	help
2603c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2613c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2623c427975SHyok S. Choi
263ccf50e23SRussell King#
264ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
265ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
266ccf50e23SRussell King#
2671da177e4SLinus Torvaldschoice
2681da177e4SLinus Torvalds	prompt "ARM system type"
2696a0e2430SCatalin Marinas	default ARCH_VERSATILE
2701da177e4SLinus Torvalds
2714af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2724af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2734af6fee1SDeepak Saxena	select ARM_AMBA
27489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2756d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
276aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2779904f793SLinus Walleij	select HAVE_TCM
278c5a0adb5SRussell King	select ICST
27913edd86dSRussell King	select GENERIC_CLOCKEVENTS
280f4b8b319SRussell King	select PLAT_VERSATILE
281c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
282c334bc15SRob Herring	select NEED_MACH_IO_H
2830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
284695436e3SLinus Walleij	select SPARSE_IRQ
2854af6fee1SDeepak Saxena	help
2864af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2874af6fee1SDeepak Saxena
2884af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2894af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2904af6fee1SDeepak Saxena	select ARM_AMBA
2916d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
292aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
293c5a0adb5SRussell King	select ICST
294ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
295eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
296f4b8b319SRussell King	select PLAT_VERSATILE
2973cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
298e3887714SRussell King	select ARM_TIMER_SP804
299b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3000cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3014af6fee1SDeepak Saxena	help
3024af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3034af6fee1SDeepak Saxena
3044af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3054af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3064af6fee1SDeepak Saxena	select ARM_AMBA
3074af6fee1SDeepak Saxena	select ARM_VIC
3086d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
309aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
310c5a0adb5SRussell King	select ICST
31189df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
312bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
313f4b8b319SRussell King	select PLAT_VERSATILE
3143414ba8cSRussell King	select PLAT_VERSATILE_CLCD
315c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
316e3887714SRussell King	select ARM_TIMER_SP804
3174af6fee1SDeepak Saxena	help
3184af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3194af6fee1SDeepak Saxena
320ceade897SRussell Kingconfig ARCH_VEXPRESS
321ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
322ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
323ceade897SRussell King	select ARM_AMBA
324ceade897SRussell King	select ARM_TIMER_SP804
3256d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
326aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
327ceade897SRussell King	select GENERIC_CLOCKEVENTS
328ceade897SRussell King	select HAVE_CLK
32995c34f83SNick Bowler	select HAVE_PATA_PLATFORM
330ceade897SRussell King	select ICST
331ba81f502SRussell King	select NO_IOPORT
332ceade897SRussell King	select PLAT_VERSATILE
3330fb44b91SRussell King	select PLAT_VERSATILE_CLCD
334ceade897SRussell King	help
335ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
336ceade897SRussell King
3378fc5ffa0SAndrew Victorconfig ARCH_AT91
3388fc5ffa0SAndrew Victor	bool "Atmel AT91"
339f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
34093686ae8SDavid Brownell	select HAVE_CLK
341bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
342e261501dSNicolas Ferre	select IRQ_DOMAIN
3431ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3444af6fee1SDeepak Saxena	help
3452b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3469918ceafSJean-Christophe PLAGNIOL-VILLARD	  AT91SAM9 processors.
3474af6fee1SDeepak Saxena
348ccf50e23SRussell Kingconfig ARCH_BCMRING
349ccf50e23SRussell King	bool "Broadcom BCMRING"
350ccf50e23SRussell King	depends on MMU
351ccf50e23SRussell King	select CPU_V6
352ccf50e23SRussell King	select ARM_AMBA
35382d63734SRussell King	select ARM_TIMER_SP804
3546d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
355ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
356ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
357ccf50e23SRussell King	help
358ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
359ccf50e23SRussell King
360220e6cf7SRob Herringconfig ARCH_HIGHBANK
361220e6cf7SRob Herring	bool "Calxeda Highbank-based"
362220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
363220e6cf7SRob Herring	select ARM_AMBA
364220e6cf7SRob Herring	select ARM_GIC
365220e6cf7SRob Herring	select ARM_TIMER_SP804
36622d80379SDave Martin	select CACHE_L2X0
367220e6cf7SRob Herring	select CLKDEV_LOOKUP
368220e6cf7SRob Herring	select CPU_V7
369220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
370220e6cf7SRob Herring	select HAVE_ARM_SCU
3713b55658aSDave Martin	select HAVE_SMP
372fdfa64a4SRob Herring	select SPARSE_IRQ
373220e6cf7SRob Herring	select USE_OF
374220e6cf7SRob Herring	help
375220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
376220e6cf7SRob Herring
3771da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3784af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
379c750815eSRussell King	select CPU_ARM720T
3805cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3810cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
382f999b8bdSMartin Michlmayr	help
383f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3841da177e4SLinus Torvalds
385d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
386d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
38700d2711dSImre Kaloz	select CPU_V6K
388d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
389d94f944eSAnton Vorontsov	select ARM_GIC
390ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3910b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3925f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
393d94f944eSAnton Vorontsov	help
394d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
395d94f944eSAnton Vorontsov
396788c9700SRussell Kingconfig ARCH_GEMINI
397788c9700SRussell King	bool "Cortina Systems Gemini"
398788c9700SRussell King	select CPU_FA526
399788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4005cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
401788c9700SRussell King	help
402788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
403788c9700SRussell King
4043a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4053a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4063a6cb8ceSArnd Bergmann	select CPU_V7
4073a6cb8ceSArnd Bergmann	select NO_IOPORT
4083a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4093a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4103a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
411ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4123a6cb8ceSArnd Bergmann	select USE_OF
4133a6cb8ceSArnd Bergmann	select ZONE_DMA
4143a6cb8ceSArnd Bergmann	help
4153a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4163a6cb8ceSArnd Bergmann
4171da177e4SLinus Torvaldsconfig ARCH_EBSA110
4181da177e4SLinus Torvalds	bool "EBSA-110"
419c750815eSRussell King	select CPU_SA110
420f7e68bbfSRussell King	select ISA
421c5eb2a2bSRussell King	select NO_IOPORT
4225cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
423c334bc15SRob Herring	select NEED_MACH_IO_H
4240cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4251da177e4SLinus Torvalds	help
4261da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
427f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4281da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4291da177e4SLinus Torvalds	  parallel port.
4301da177e4SLinus Torvalds
431e7736d47SLennert Buytenhekconfig ARCH_EP93XX
432e7736d47SLennert Buytenhek	bool "EP93xx-based"
433c750815eSRussell King	select CPU_ARM920T
434e7736d47SLennert Buytenhek	select ARM_AMBA
435e7736d47SLennert Buytenhek	select ARM_VIC
4366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4377444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
438eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4395cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4405725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
441e7736d47SLennert Buytenhek	help
442e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
443e7736d47SLennert Buytenhek
4441da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4451da177e4SLinus Torvalds	bool "FootBridge"
446c750815eSRussell King	select CPU_SA110
4471da177e4SLinus Torvalds	select FOOTBRIDGE
4484e8d7637SRussell King	select GENERIC_CLOCKEVENTS
449d0ee9f40SArnd Bergmann	select HAVE_IDE
450c334bc15SRob Herring	select NEED_MACH_IO_H
4510cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
452f999b8bdSMartin Michlmayr	help
453f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
454f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4551da177e4SLinus Torvalds
456788c9700SRussell Kingconfig ARCH_MXC
457788c9700SRussell King	bool "Freescale MXC/iMX-based"
458788c9700SRussell King	select GENERIC_CLOCKEVENTS
459788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
461234b6cedSRussell King	select CLKSRC_MMIO
4628b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
463ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
464788c9700SRussell King	help
465788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
466788c9700SRussell King
4671d3f33d5SShawn Guoconfig ARCH_MXS
4681d3f33d5SShawn Guo	bool "Freescale MXS-based"
4691d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4701d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
471b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4725c61ddcfSRussell King	select CLKSRC_MMIO
4736abda3e1SShawn Guo	select HAVE_CLK_PREPARE
4741d3f33d5SShawn Guo	help
4751d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4761d3f33d5SShawn Guo
4774af6fee1SDeepak Saxenaconfig ARCH_NETX
4784af6fee1SDeepak Saxena	bool "Hilscher NetX based"
479234b6cedSRussell King	select CLKSRC_MMIO
480c750815eSRussell King	select CPU_ARM926T
4814af6fee1SDeepak Saxena	select ARM_VIC
4822fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
483f999b8bdSMartin Michlmayr	help
4844af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4854af6fee1SDeepak Saxena
4864af6fee1SDeepak Saxenaconfig ARCH_H720X
4874af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
488c750815eSRussell King	select CPU_ARM720T
4894af6fee1SDeepak Saxena	select ISA_DMA_API
4905cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4914af6fee1SDeepak Saxena	help
4924af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4934af6fee1SDeepak Saxena
4943b938be6SRussell Kingconfig ARCH_IOP13XX
4953b938be6SRussell King	bool "IOP13xx-based"
4963b938be6SRussell King	depends on MMU
497c750815eSRussell King	select CPU_XSC3
4983b938be6SRussell King	select PLAT_IOP
4993b938be6SRussell King	select PCI
5003b938be6SRussell King	select ARCH_SUPPORTS_MSI
5018d5796d2SLennert Buytenhek	select VMSPLIT_1G
502c334bc15SRob Herring	select NEED_MACH_IO_H
5030cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
50413a5045dSRob Herring	select NEED_RET_TO_USER
5053b938be6SRussell King	help
5063b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5073b938be6SRussell King
5083f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5093f7e5815SLennert Buytenhek	bool "IOP32x-based"
510a4f7e763SRussell King	depends on MMU
511c750815eSRussell King	select CPU_XSCALE
512c334bc15SRob Herring	select NEED_MACH_IO_H
51313a5045dSRob Herring	select NEED_RET_TO_USER
5147ae1f7ecSLennert Buytenhek	select PLAT_IOP
515f7e68bbfSRussell King	select PCI
516bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
517f999b8bdSMartin Michlmayr	help
5183f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5193f7e5815SLennert Buytenhek	  processors.
5203f7e5815SLennert Buytenhek
5213f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5223f7e5815SLennert Buytenhek	bool "IOP33x-based"
5233f7e5815SLennert Buytenhek	depends on MMU
524c750815eSRussell King	select CPU_XSCALE
525c334bc15SRob Herring	select NEED_MACH_IO_H
52613a5045dSRob Herring	select NEED_RET_TO_USER
5277ae1f7ecSLennert Buytenhek	select PLAT_IOP
5283f7e5815SLennert Buytenhek	select PCI
529bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5303f7e5815SLennert Buytenhek	help
5313f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5321da177e4SLinus Torvalds
5333b938be6SRussell Kingconfig ARCH_IXP23XX
5343b938be6SRussell King 	bool "IXP23XX-based"
535588ef769SDan Williams	depends on MMU
536c750815eSRussell King	select CPU_XSC3
537285f5fa7SDan Williams 	select PCI
5385cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
539c334bc15SRob Herring	select NEED_MACH_IO_H
5400cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
541285f5fa7SDan Williams	help
5423b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5431da177e4SLinus Torvalds
5441da177e4SLinus Torvaldsconfig ARCH_IXP2000
5451da177e4SLinus Torvalds	bool "IXP2400/2800-based"
546a4f7e763SRussell King	depends on MMU
547c750815eSRussell King	select CPU_XSCALE
548f7e68bbfSRussell King	select PCI
5495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
550c334bc15SRob Herring	select NEED_MACH_IO_H
5510cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
552f999b8bdSMartin Michlmayr	help
553f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5541da177e4SLinus Torvalds
5553b938be6SRussell Kingconfig ARCH_IXP4XX
5563b938be6SRussell King	bool "IXP4xx-based"
557a4f7e763SRussell King	depends on MMU
55858af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
559234b6cedSRussell King	select CLKSRC_MMIO
560c750815eSRussell King	select CPU_XSCALE
5618858e9afSMilan Svoboda	select GENERIC_GPIO
5623b938be6SRussell King	select GENERIC_CLOCKEVENTS
5630b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
564c334bc15SRob Herring	select NEED_MACH_IO_H
565485bdde7SRussell King	select DMABOUNCE if PCI
566c4713074SLennert Buytenhek	help
5673b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
568c4713074SLennert Buytenhek
569edabd38eSSaeed Bisharaconfig ARCH_DOVE
570edabd38eSSaeed Bishara	bool "Marvell Dove"
5717b769bb3SKonstantin Porotchkin	select CPU_V7
572edabd38eSSaeed Bishara	select PCI
573edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
574edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
575c334bc15SRob Herring	select NEED_MACH_IO_H
576edabd38eSSaeed Bishara	select PLAT_ORION
577edabd38eSSaeed Bishara	help
578edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
579edabd38eSSaeed Bishara
580651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
581651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
582c750815eSRussell King	select CPU_FEROCEON
583651c74c7SSaeed Bishara	select PCI
584a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
585651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
586c334bc15SRob Herring	select NEED_MACH_IO_H
587651c74c7SSaeed Bishara	select PLAT_ORION
588651c74c7SSaeed Bishara	help
589651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
590651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
591651c74c7SSaeed Bishara
59240805949SKevin Wellsconfig ARCH_LPC32XX
59340805949SKevin Wells	bool "NXP LPC32XX"
594234b6cedSRussell King	select CLKSRC_MMIO
59540805949SKevin Wells	select CPU_ARM926T
59640805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
59740805949SKevin Wells	select HAVE_IDE
59840805949SKevin Wells	select ARM_AMBA
59940805949SKevin Wells	select USB_ARCH_HAS_OHCI
6006d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
60140805949SKevin Wells	select GENERIC_CLOCKEVENTS
60240805949SKevin Wells	help
60340805949SKevin Wells	  Support for the NXP LPC32XX family of processors
60440805949SKevin Wells
605788c9700SRussell Kingconfig ARCH_MV78XX0
606788c9700SRussell King	bool "Marvell MV78xx0"
607788c9700SRussell King	select CPU_FEROCEON
608788c9700SRussell King	select PCI
609a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
610788c9700SRussell King	select GENERIC_CLOCKEVENTS
611c334bc15SRob Herring	select NEED_MACH_IO_H
612788c9700SRussell King	select PLAT_ORION
613788c9700SRussell King	help
614788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
615788c9700SRussell King	  MV781x0, MV782x0.
616788c9700SRussell King
617788c9700SRussell Kingconfig ARCH_ORION5X
618788c9700SRussell King	bool "Marvell Orion"
619788c9700SRussell King	depends on MMU
620788c9700SRussell King	select CPU_FEROCEON
621788c9700SRussell King	select PCI
622a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
623788c9700SRussell King	select GENERIC_CLOCKEVENTS
624788c9700SRussell King	select PLAT_ORION
625788c9700SRussell King	help
626788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
627788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
628788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
629788c9700SRussell King
630788c9700SRussell Kingconfig ARCH_MMP
6312f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
632788c9700SRussell King	depends on MMU
633788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6346d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
635788c9700SRussell King	select GENERIC_CLOCKEVENTS
636157d2644SHaojian Zhuang	select GPIO_PXA
637788c9700SRussell King	select TICK_ONESHOT
638788c9700SRussell King	select PLAT_PXA
6390bd86961SHaojian Zhuang	select SPARSE_IRQ
6403c7241bdSLeo Yan	select GENERIC_ALLOCATOR
641788c9700SRussell King	help
6422f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
643788c9700SRussell King
644c53c9cf6SAndrew Victorconfig ARCH_KS8695
645c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
646c750815eSRussell King	select CPU_ARM922T
64772880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6485cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6490cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
650c53c9cf6SAndrew Victor	help
651c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
652c53c9cf6SAndrew Victor	  System-on-Chip devices.
653c53c9cf6SAndrew Victor
654788c9700SRussell Kingconfig ARCH_W90X900
655788c9700SRussell King	bool "Nuvoton W90X900 CPU"
656788c9700SRussell King	select CPU_ARM926T
657c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6586d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6596fa5d5f7SRussell King	select CLKSRC_MMIO
66058b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
661777f9bebSLennert Buytenhek	help
662a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
663a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
664a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
665a8bc4eadSwanzongshun	  link address to know more.
666a8bc4eadSwanzongshun
667a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
668a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
669585cf175STzachi Perelstein
670c5f80065SErik Gillingconfig ARCH_TEGRA
671c5f80065SErik Gilling	bool "NVIDIA Tegra"
6724073723aSRussell King	select CLKDEV_LOOKUP
673234b6cedSRussell King	select CLKSRC_MMIO
674c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
675c5f80065SErik Gilling	select GENERIC_GPIO
676c5f80065SErik Gilling	select HAVE_CLK
6773b55658aSDave Martin	select HAVE_SMP
678ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
679c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6807056d423SColin Cross	select ARCH_HAS_CPUFREQ
681c5f80065SErik Gilling	help
682c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
683c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
684c5f80065SErik Gilling
685af75655cSJamie Ilesconfig ARCH_PICOXCELL
686af75655cSJamie Iles	bool "Picochip picoXcell"
687af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
688af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
689af75655cSJamie Iles	select ARM_VIC
690af75655cSJamie Iles	select CPU_V6K
691af75655cSJamie Iles	select DW_APB_TIMER
692af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
693af75655cSJamie Iles	select GENERIC_GPIO
694af75655cSJamie Iles	select HAVE_TCM
695af75655cSJamie Iles	select NO_IOPORT
69698e27a5cSJamie Iles	select SPARSE_IRQ
697af75655cSJamie Iles	select USE_OF
698af75655cSJamie Iles	help
699af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
700af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
701af75655cSJamie Iles	  for all boards.
702af75655cSJamie Iles
7034af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7044af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
705c750815eSRussell King	select CPU_ARM926T
7066d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7075cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7084af6fee1SDeepak Saxena	help
7094af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7104af6fee1SDeepak Saxena
7111da177e4SLinus Torvaldsconfig ARCH_PXA
7122c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
713a4f7e763SRussell King	depends on MMU
714034d2f5aSAl Viro	select ARCH_MTD_XIP
71589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7166d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
717234b6cedSRussell King	select CLKSRC_MMIO
7187444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
719981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
720157d2644SHaojian Zhuang	select GPIO_PXA
721a88264c2SRussell King	select TICK_ONESHOT
722bd5ce433SEric Miao	select PLAT_PXA
7236ac6b817SHaojian Zhuang	select SPARSE_IRQ
7244e234cc0SEric Miao	select AUTO_ZRELADDR
7258a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
72615e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
727d0ee9f40SArnd Bergmann	select HAVE_IDE
728f999b8bdSMartin Michlmayr	help
7292c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7301da177e4SLinus Torvalds
731788c9700SRussell Kingconfig ARCH_MSM
732788c9700SRussell King	bool "Qualcomm MSM"
7334b536b8dSSteve Muckle	select HAVE_CLK
73449cbe786SEric Miao	select GENERIC_CLOCKEVENTS
735923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
736bd32344aSStephen Boyd	select CLKDEV_LOOKUP
73749cbe786SEric Miao	help
7384b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7394b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7404b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7414b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7424b53eb4fSDaniel Walker	  (clock and power control, etc).
74349cbe786SEric Miao
744c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7456d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7466d72ad35SPaul Mundt	select HAVE_CLK
7475e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
748aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7493b55658aSDave Martin	select HAVE_SMP
7506d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
751ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7526d72ad35SPaul Mundt	select NO_IOPORT
7536d72ad35SPaul Mundt	select SPARSE_IRQ
75460f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
755e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
757c793c1b0SMagnus Damm	help
7586d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
759c793c1b0SMagnus Damm
7601da177e4SLinus Torvaldsconfig ARCH_RPC
7611da177e4SLinus Torvalds	bool "RiscPC"
7621da177e4SLinus Torvalds	select ARCH_ACORN
7631da177e4SLinus Torvalds	select FIQ
764a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
765341eb781SBen Dooks	select HAVE_PATA_PLATFORM
766065909b9SRussell King	select ISA_DMA_API
7675ea81769SAl Viro	select NO_IOPORT
76807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7695cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
770d0ee9f40SArnd Bergmann	select HAVE_IDE
771c334bc15SRob Herring	select NEED_MACH_IO_H
7720cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7731da177e4SLinus Torvalds	help
7741da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7751da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7761da177e4SLinus Torvalds
7771da177e4SLinus Torvaldsconfig ARCH_SA1100
7781da177e4SLinus Torvalds	bool "SA1100-based"
779234b6cedSRussell King	select CLKSRC_MMIO
780c750815eSRussell King	select CPU_SA1100
781f7e68bbfSRussell King	select ISA
78205944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
783034d2f5aSAl Viro	select ARCH_MTD_XIP
78489c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7851937f5b9SRussell King	select CPU_FREQ
7863e238be2SRussell King	select GENERIC_CLOCKEVENTS
7874a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7883e238be2SRussell King	select TICK_ONESHOT
7897444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
790d0ee9f40SArnd Bergmann	select HAVE_IDE
7910cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
792375dec92SRussell King	select SPARSE_IRQ
793f999b8bdSMartin Michlmayr	help
794f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7951da177e4SLinus Torvalds
796b130d5c2SKukjin Kimconfig ARCH_S3C24XX
797b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7980a938b97SDavid Brownell	select GENERIC_GPIO
7999d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8009483a578SDavid Brownell	select HAVE_CLK
801e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8025cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
80320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
804b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
805b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
806c334bc15SRob Herring	select NEED_MACH_IO_H
8071da177e4SLinus Torvalds	help
808b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
809b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
810b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
811b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
81263b1f51bSBen Dooks
813a08ab637SBen Dooksconfig ARCH_S3C64XX
814a08ab637SBen Dooks	bool "Samsung S3C64XX"
81589f1fa08SBen Dooks	select PLAT_SAMSUNG
81689f0ce72SBen Dooks	select CPU_V6
81789f0ce72SBen Dooks	select ARM_VIC
818a08ab637SBen Dooks	select HAVE_CLK
8196700397aSMark Brown	select HAVE_TCM
820226e85f4SThomas Abraham	select CLKDEV_LOOKUP
82189f0ce72SBen Dooks	select NO_IOPORT
8225cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
82389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
82489f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
82589f0ce72SBen Dooks	select SAMSUNG_CLKSRC
82689f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
82789f0ce72SBen Dooks	select S3C_GPIO_TRACK
82889f0ce72SBen Dooks	select S3C_DEV_NAND
82989f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
83089f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
83120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
832c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
833a08ab637SBen Dooks	help
834a08ab637SBen Dooks	  Samsung S3C64XX series based systems
835a08ab637SBen Dooks
83649b7a491SKukjin Kimconfig ARCH_S5P64X0
83749b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
838c4ffccddSKukjin Kim	select CPU_V6
839c4ffccddSKukjin Kim	select GENERIC_GPIO
840c4ffccddSKukjin Kim	select HAVE_CLK
841d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8420665ccc4SChanwoo Choi	select CLKSRC_MMIO
843c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8449e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
84520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
846754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
847c4ffccddSKukjin Kim	help
84849b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
84949b7a491SKukjin Kim	  SMDK6450.
850c4ffccddSKukjin Kim
851acc84707SMarek Szyprowskiconfig ARCH_S5PC100
852acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8535a7652f2SByungho Min	select GENERIC_GPIO
8545a7652f2SByungho Min	select HAVE_CLK
85529e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8565a7652f2SByungho Min	select CPU_V7
857925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
85820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
859754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
860c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8615a7652f2SByungho Min	help
862acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8635a7652f2SByungho Min
864170f4e42SKukjin Kimconfig ARCH_S5PV210
865170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
866170f4e42SKukjin Kim	select CPU_V7
867eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8680f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
869170f4e42SKukjin Kim	select GENERIC_GPIO
870170f4e42SKukjin Kim	select HAVE_CLK
871b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8720665ccc4SChanwoo Choi	select CLKSRC_MMIO
873d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8749e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
87520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
876754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
877c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8780cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
879170f4e42SKukjin Kim	help
880170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
881170f4e42SKukjin Kim
88283014579SKukjin Kimconfig ARCH_EXYNOS
88383014579SKukjin Kim	bool "SAMSUNG EXYNOS"
884cc0e72b8SChanghwan Youn	select CPU_V7
885f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8860f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
887cc0e72b8SChanghwan Youn	select GENERIC_GPIO
888cc0e72b8SChanghwan Youn	select HAVE_CLK
889badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
890b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
891cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
892754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
89320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
894c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8950cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
896cc0e72b8SChanghwan Youn	help
89783014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
898cc0e72b8SChanghwan Youn
8991da177e4SLinus Torvaldsconfig ARCH_SHARK
9001da177e4SLinus Torvalds	bool "Shark"
901c750815eSRussell King	select CPU_SA110
902f7e68bbfSRussell King	select ISA
903f7e68bbfSRussell King	select ISA_DMA
9043bca103aSNicolas Pitre	select ZONE_DMA
905f7e68bbfSRussell King	select PCI
9065cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9070cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
908c334bc15SRob Herring	select NEED_MACH_IO_H
909f999b8bdSMartin Michlmayr	help
910f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
911f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9121da177e4SLinus Torvalds
913d98aac75SLinus Walleijconfig ARCH_U300
914d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
915d98aac75SLinus Walleij	depends on MMU
916234b6cedSRussell King	select CLKSRC_MMIO
917d98aac75SLinus Walleij	select CPU_ARM926T
918bc581770SLinus Walleij	select HAVE_TCM
919d98aac75SLinus Walleij	select ARM_AMBA
9205485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
921d98aac75SLinus Walleij	select ARM_VIC
922d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9236d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
924aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
925d98aac75SLinus Walleij	select GENERIC_GPIO
926cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
927d98aac75SLinus Walleij	help
928d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
929d98aac75SLinus Walleij
930ccf50e23SRussell Kingconfig ARCH_U8500
931ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
93267ae14fcSArnd Bergmann	depends on MMU
933ccf50e23SRussell King	select CPU_V7
934ccf50e23SRussell King	select ARM_AMBA
935ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93794bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9387c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9393b55658aSDave Martin	select HAVE_SMP
940ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
941ccf50e23SRussell King	help
942ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
943ccf50e23SRussell King
944ccf50e23SRussell Kingconfig ARCH_NOMADIK
945ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
946ccf50e23SRussell King	select ARM_AMBA
947ccf50e23SRussell King	select ARM_VIC
948ccf50e23SRussell King	select CPU_ARM926T
9496d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
950ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
951ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
952ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
953ccf50e23SRussell King	help
954ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
955ccf50e23SRussell King
9567c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9577c6337e2SKevin Hilman	bool "TI DaVinci"
9587c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
959dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9603bca103aSNicolas Pitre	select ZONE_DMA
9619232fcc9SKevin Hilman	select HAVE_IDE
9626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
96320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
964dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
965ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9667c6337e2SKevin Hilman	help
9677c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9687c6337e2SKevin Hilman
9693b938be6SRussell Kingconfig ARCH_OMAP
9703b938be6SRussell King	bool "TI OMAP"
9719483a578SDavid Brownell	select HAVE_CLK
9727444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
97389c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
974354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
97506cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9769af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9773b938be6SRussell King	help
9786e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9793b938be6SRussell King
980cee37e50Sviresh kumarconfig PLAT_SPEAR
981cee37e50Sviresh kumar	bool "ST SPEAr"
982cee37e50Sviresh kumar	select ARM_AMBA
983cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9846d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
985d6e15d78SRussell King	select CLKSRC_MMIO
986cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
987cee37e50Sviresh kumar	select HAVE_CLK
988cee37e50Sviresh kumar	help
989cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
990cee37e50Sviresh kumar
99121f47fbcSAlexey Charkovconfig ARCH_VT8500
99221f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
99321f47fbcSAlexey Charkov	select CPU_ARM926T
99421f47fbcSAlexey Charkov	select GENERIC_GPIO
99521f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
99621f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
99721f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
99821f47fbcSAlexey Charkov	select HAVE_PWM
99921f47fbcSAlexey Charkov	help
100021f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
100102c981c0SBinghua Duan
1002b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1003b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
100402c981c0SBinghua Duan	select CPU_V7
100502c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
100602c981c0SBinghua Duan	select CLKDEV_LOOKUP
1007b85a3ef4SJohn Linn	select ARM_GIC
1008b85a3ef4SJohn Linn	select ARM_AMBA
1009b85a3ef4SJohn Linn	select ICST
1010ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
101102c981c0SBinghua Duan	select USE_OF
101202c981c0SBinghua Duan	help
1013b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10141da177e4SLinus Torvaldsendchoice
10151da177e4SLinus Torvalds
1016ccf50e23SRussell King#
1017ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1018ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1019ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1020ccf50e23SRussell King#
102195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
102295b8f20fSRussell King
102395b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
102495b8f20fSRussell King
10251da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10261da177e4SLinus Torvalds
1027d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1028d94f944eSAnton Vorontsov
102995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
103095b8f20fSRussell King
103195b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
103295b8f20fSRussell King
1033e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1034e7736d47SLennert Buytenhek
10351da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10361da177e4SLinus Torvalds
103759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
103859d3a193SPaulius Zaleckas
103995b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
104095b8f20fSRussell King
10411da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10421da177e4SLinus Torvalds
10433f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10443f7e5815SLennert Buytenhek
10453f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10461da177e4SLinus Torvalds
1047285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1048285f5fa7SDan Williams
10491da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10501da177e4SLinus Torvalds
10511da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10521da177e4SLinus Torvalds
1053c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1054c4713074SLennert Buytenhek
105595b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
105695b8f20fSRussell King
105795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
105895b8f20fSRussell King
105940805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
106040805949SKevin Wells
106195b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
106295b8f20fSRussell King
1063794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1064794d15b2SStanislav Samsonov
106595b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10661da177e4SLinus Torvalds
10671d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10681d3f33d5SShawn Guo
106995b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
107049cbe786SEric Miao
107195b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
107295b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
107395b8f20fSRussell King
1074d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1075d48af15eSTony Lindgren
1076d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10771da177e4SLinus Torvalds
10781dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10791dbae815STony Lindgren
10809dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1081585cf175STzachi Perelstein
108295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
108395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10841da177e4SLinus Torvalds
108595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
108695b8f20fSRussell King
108795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
108895b8f20fSRussell King
108995b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1090edabd38eSSaeed Bishara
1091cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1092a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1093c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1094a21765a7SBen Dooks
1095cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1096a21765a7SBen Dooks
109785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1098b130d5c2SKukjin Kimif ARCH_S3C24XX
1099a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1100a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1101a21765a7SBen Dooksendif
11021da177e4SLinus Torvalds
1103a08ab637SBen Dooksif ARCH_S3C64XX
1104431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1105a08ab637SBen Dooksendif
1106a08ab637SBen Dooks
110749b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1108c4ffccddSKukjin Kim
11095a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11105a7652f2SByungho Min
1111170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1112170f4e42SKukjin Kim
111383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1114cc0e72b8SChanghwan Youn
1115882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11161da177e4SLinus Torvalds
1117c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1118c5f80065SErik Gilling
111995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11201da177e4SLinus Torvalds
112195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11221da177e4SLinus Torvalds
11231da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11241da177e4SLinus Torvalds
1125ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1126420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1127ceade897SRussell King
112821f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
112921f47fbcSAlexey Charkov
11307ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11317ec80ddfSwanzongshun
11321da177e4SLinus Torvalds# Definitions to make life easier
11331da177e4SLinus Torvaldsconfig ARCH_ACORN
11341da177e4SLinus Torvalds	bool
11351da177e4SLinus Torvalds
11367ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11377ae1f7ecSLennert Buytenhek	bool
1138469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11397ae1f7ecSLennert Buytenhek
114069b02f6aSLennert Buytenhekconfig PLAT_ORION
114169b02f6aSLennert Buytenhek	bool
1142bfe45e0bSRussell King	select CLKSRC_MMIO
1143dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
114469b02f6aSLennert Buytenhek
1145bd5ce433SEric Miaoconfig PLAT_PXA
1146bd5ce433SEric Miao	bool
1147bd5ce433SEric Miao
1148f4b8b319SRussell Kingconfig PLAT_VERSATILE
1149f4b8b319SRussell King	bool
1150f4b8b319SRussell King
1151e3887714SRussell Kingconfig ARM_TIMER_SP804
1152e3887714SRussell King	bool
1153bfe45e0bSRussell King	select CLKSRC_MMIO
1154a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1155e3887714SRussell King
11561da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11571da177e4SLinus Torvalds
1158958cab0fSRussell Kingconfig ARM_NR_BANKS
1159958cab0fSRussell King	int
1160958cab0fSRussell King	default 16 if ARCH_EP93XX
1161958cab0fSRussell King	default 8
1162958cab0fSRussell King
1163afe4b25eSLennert Buytenhekconfig IWMMXT
1164afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1165ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1166ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1167afe4b25eSLennert Buytenhek	help
1168afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1169afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1170afe4b25eSLennert Buytenhek
11711da177e4SLinus Torvaldsconfig XSCALE_PMU
11721da177e4SLinus Torvalds	bool
1173bfc994b5SPaul Bolle	depends on CPU_XSCALE
11741da177e4SLinus Torvalds	default y
11751da177e4SLinus Torvalds
11760f4f0672SJamie Ilesconfig CPU_HAS_PMU
1177e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11788954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11790f4f0672SJamie Iles	default y
11800f4f0672SJamie Iles	bool
11810f4f0672SJamie Iles
118252108641Seric miaoconfig MULTI_IRQ_HANDLER
118352108641Seric miao	bool
118452108641Seric miao	help
118552108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
118652108641Seric miao
11873b93e7b0SHyok S. Choiif !MMU
11883b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11893b93e7b0SHyok S. Choiendif
11903b93e7b0SHyok S. Choi
1191f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1192f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1193f0c4b8d6SWill Deacon	depends on CPU_V6
1194f0c4b8d6SWill Deacon	help
1195f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1196f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1197f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1198f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1199f0c4b8d6SWill Deacon
12009cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12019cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1202e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12039cba3cccSCatalin Marinas	help
12049cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12059cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12069cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12079cba3cccSCatalin Marinas	  recommended workaround.
12089cba3cccSCatalin Marinas
12097ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12107ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12117ce236fcSCatalin Marinas	depends on CPU_V7
12127ce236fcSCatalin Marinas	help
12137ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12147ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12157ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12167ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12177ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12187ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12197ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12207ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12217ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12227ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12237ce236fcSCatalin Marinas	  available in non-secure mode.
12247ce236fcSCatalin Marinas
1225855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1226855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1227855c551fSCatalin Marinas	depends on CPU_V7
1228855c551fSCatalin Marinas	help
1229855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1230855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1231855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1232855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1233855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1234855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1235855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1236855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1237855c551fSCatalin Marinas
12380516e464SCatalin Marinasconfig ARM_ERRATA_460075
12390516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12400516e464SCatalin Marinas	depends on CPU_V7
12410516e464SCatalin Marinas	help
12420516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12430516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12440516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12450516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12460516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12470516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12480516e464SCatalin Marinas	  may not be available in non-secure mode.
12490516e464SCatalin Marinas
12509f05027cSWill Deaconconfig ARM_ERRATA_742230
12519f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12529f05027cSWill Deacon	depends on CPU_V7 && SMP
12539f05027cSWill Deacon	help
12549f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12559f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12569f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12579f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12589f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12599f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12609f05027cSWill Deacon	  the two writes.
12619f05027cSWill Deacon
1262a672e99bSWill Deaconconfig ARM_ERRATA_742231
1263a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1264a672e99bSWill Deacon	depends on CPU_V7 && SMP
1265a672e99bSWill Deacon	help
1266a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1267a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1268a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1269a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1270a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1271a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1272a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1273a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1274a672e99bSWill Deacon	  capabilities of the processor.
1275a672e99bSWill Deacon
12769e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1277fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12782839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12799e65582aSSantosh Shilimkar	help
12809e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12819e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12829e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12839e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12849e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12859e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12869e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12872839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1288cdf357f1SWill Deacon
1289cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1290cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1291e66dc745SDave Martin	depends on CPU_V7
1292cdf357f1SWill Deacon	help
1293cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1294cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1295cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1296cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1297cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1298cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1299cdf357f1SWill Deacon	  entries regardless of the ASID.
1300475d92fcSWill Deacon
13011f0090a1SRussell Kingconfig PL310_ERRATA_727915
1302fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13031f0090a1SRussell King	depends on CACHE_L2X0
13041f0090a1SRussell King	help
13051f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13061f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13071f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13081f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13091f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13101f0090a1SRussell King	  Invalidate by Way operation.
13111f0090a1SRussell King
1312475d92fcSWill Deaconconfig ARM_ERRATA_743622
1313475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1314475d92fcSWill Deacon	depends on CPU_V7
1315475d92fcSWill Deacon	help
1316475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1317efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1318475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1319475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1320475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1321475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1322475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1323475d92fcSWill Deacon	  processor.
1324475d92fcSWill Deacon
13259a27c27cSWill Deaconconfig ARM_ERRATA_751472
13269a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1327ba90c516SDave Martin	depends on CPU_V7
13289a27c27cSWill Deacon	help
13299a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13309a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13319a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13329a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13339a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13349a27c27cSWill Deacon
1335fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1336fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1337885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1338885028e4SSrinidhi Kasagar	help
1339885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1340885028e4SSrinidhi Kasagar
1341885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1342885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1343885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1344885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1345885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1346885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1347885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1348885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1349885028e4SSrinidhi Kasagar
1350fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1351fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1352fcbdc5feSWill Deacon	depends on CPU_V7
1353fcbdc5feSWill Deacon	help
1354fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1355fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1356fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1357fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1358fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1359fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1360fcbdc5feSWill Deacon
13615dab26afSWill Deaconconfig ARM_ERRATA_754327
13625dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13635dab26afSWill Deacon	depends on CPU_V7 && SMP
13645dab26afSWill Deacon	help
13655dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13665dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13675dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13685dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13695dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13705dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13715dab26afSWill Deacon
1372145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1373145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1374145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1375145e10e1SCatalin Marinas	help
1376145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1377145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1378145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1379145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1380145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1381145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1382145e10e1SCatalin Marinas	  is not affected.
1383145e10e1SCatalin Marinas
1384f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1385f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1386f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1387f630c1bdSWill Deacon	help
1388f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1389f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1390f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1391f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1392f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1393f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1394f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1395f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1396f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1397f630c1bdSWill Deacon
139811ed0ba1SWill Deaconconfig PL310_ERRATA_769419
139911ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
140011ed0ba1SWill Deacon	depends on CACHE_L2X0
140111ed0ba1SWill Deacon	help
140211ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
140311ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
140411ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
140511ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
140611ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
140711ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
140811ed0ba1SWill Deacon	  explicitly.
140911ed0ba1SWill Deacon
14101da177e4SLinus Torvaldsendmenu
14111da177e4SLinus Torvalds
14121da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14131da177e4SLinus Torvalds
14141da177e4SLinus Torvaldsmenu "Bus support"
14151da177e4SLinus Torvalds
14161da177e4SLinus Torvaldsconfig ARM_AMBA
14171da177e4SLinus Torvalds	bool
14181da177e4SLinus Torvalds
14191da177e4SLinus Torvaldsconfig ISA
14201da177e4SLinus Torvalds	bool
14211da177e4SLinus Torvalds	help
14221da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14231da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14241da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14251da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14261da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14271da177e4SLinus Torvalds
1428065909b9SRussell King# Select ISA DMA controller support
14291da177e4SLinus Torvaldsconfig ISA_DMA
14301da177e4SLinus Torvalds	bool
1431065909b9SRussell King	select ISA_DMA_API
14321da177e4SLinus Torvalds
1433065909b9SRussell King# Select ISA DMA interface
14345cae841bSAl Viroconfig ISA_DMA_API
14355cae841bSAl Viro	bool
14365cae841bSAl Viro
14371da177e4SLinus Torvaldsconfig PCI
14380b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14391da177e4SLinus Torvalds	help
14401da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14411da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14421da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14431da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14441da177e4SLinus Torvalds
144552882173SAnton Vorontsovconfig PCI_DOMAINS
144652882173SAnton Vorontsov	bool
144752882173SAnton Vorontsov	depends on PCI
144852882173SAnton Vorontsov
1449b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1450b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1451b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1452b080ac8aSMarcelo Roberto Jimenez	help
1453b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1454b080ac8aSMarcelo Roberto Jimenez
145536e23590SMatthew Wilcoxconfig PCI_SYSCALL
145636e23590SMatthew Wilcox	def_bool PCI
145736e23590SMatthew Wilcox
14581da177e4SLinus Torvalds# Select the host bridge type
14591da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14601da177e4SLinus Torvalds	bool
14611da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14621da177e4SLinus Torvalds	default y
14631da177e4SLinus Torvalds
1464a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1465a0113a99SMike Rapoport	bool
1466a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1467a0113a99SMike Rapoport	default y
1468a0113a99SMike Rapoport	select DMABOUNCE
1469a0113a99SMike Rapoport
14701da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14711da177e4SLinus Torvalds
14721da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14731da177e4SLinus Torvalds
14741da177e4SLinus Torvaldsendmenu
14751da177e4SLinus Torvalds
14761da177e4SLinus Torvaldsmenu "Kernel Features"
14771da177e4SLinus Torvalds
14780567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14790567a0c0SKevin Hilman
14803b55658aSDave Martinconfig HAVE_SMP
14813b55658aSDave Martin	bool
14823b55658aSDave Martin	help
14833b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14843b55658aSDave Martin	  capable CPU.
14853b55658aSDave Martin
14863b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14873b55658aSDave Martin	  options available to the user for configuration.
14883b55658aSDave Martin
14891da177e4SLinus Torvaldsconfig SMP
1490bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1491fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1492bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14933b55658aSDave Martin	depends on HAVE_SMP
14949934ebb8SArnd Bergmann	depends on MMU
1495f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
149689c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14971da177e4SLinus Torvalds	help
14981da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14991da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15001da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15011da177e4SLinus Torvalds
15021da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15031da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15041da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15051da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15061da177e4SLinus Torvalds	  run faster if you say N here.
15071da177e4SLinus Torvalds
1508395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15091da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
151050a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15111da177e4SLinus Torvalds
15121da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15131da177e4SLinus Torvalds
1514f00ec48fSRussell Kingconfig SMP_ON_UP
1515f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1516f00ec48fSRussell King	depends on EXPERIMENTAL
15174d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1518f00ec48fSRussell King	default y
1519f00ec48fSRussell King	help
1520f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1521f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1522f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1523f00ec48fSRussell King	  savings.
1524f00ec48fSRussell King
1525f00ec48fSRussell King	  If you don't know what to do here, say Y.
1526f00ec48fSRussell King
1527c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1528c9018aabSVincent Guittot	bool "Support cpu topology definition"
1529c9018aabSVincent Guittot	depends on SMP && CPU_V7
1530c9018aabSVincent Guittot	default y
1531c9018aabSVincent Guittot	help
1532c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1533c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1534c9018aabSVincent Guittot	  topology of an ARM System.
1535c9018aabSVincent Guittot
1536c9018aabSVincent Guittotconfig SCHED_MC
1537c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1538c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1539c9018aabSVincent Guittot	help
1540c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1541c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1542c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1543c9018aabSVincent Guittot
1544c9018aabSVincent Guittotconfig SCHED_SMT
1545c9018aabSVincent Guittot	bool "SMT scheduler support"
1546c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1547c9018aabSVincent Guittot	help
1548c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1549c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1550c9018aabSVincent Guittot	  places. If unsure say N here.
1551c9018aabSVincent Guittot
1552a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1553a8cbcd92SRussell King	bool
1554a8cbcd92SRussell King	help
1555a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1556a8cbcd92SRussell King
1557f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1558f32f4ce2SRussell King	bool
1559f32f4ce2SRussell King	depends on SMP
156015095bb0SRussell King	select TICK_ONESHOT
1561f32f4ce2SRussell King	help
1562f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1563f32f4ce2SRussell King
15648d5796d2SLennert Buytenhekchoice
15658d5796d2SLennert Buytenhek	prompt "Memory split"
15668d5796d2SLennert Buytenhek	default VMSPLIT_3G
15678d5796d2SLennert Buytenhek	help
15688d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15698d5796d2SLennert Buytenhek
15708d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15718d5796d2SLennert Buytenhek	  option alone!
15728d5796d2SLennert Buytenhek
15738d5796d2SLennert Buytenhek	config VMSPLIT_3G
15748d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15758d5796d2SLennert Buytenhek	config VMSPLIT_2G
15768d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15778d5796d2SLennert Buytenhek	config VMSPLIT_1G
15788d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15798d5796d2SLennert Buytenhekendchoice
15808d5796d2SLennert Buytenhek
15818d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15828d5796d2SLennert Buytenhek	hex
15838d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15848d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15858d5796d2SLennert Buytenhek	default 0xC0000000
15868d5796d2SLennert Buytenhek
15871da177e4SLinus Torvaldsconfig NR_CPUS
15881da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15891da177e4SLinus Torvalds	range 2 32
15901da177e4SLinus Torvalds	depends on SMP
15911da177e4SLinus Torvalds	default "4"
15921da177e4SLinus Torvalds
1593a054a811SRussell Kingconfig HOTPLUG_CPU
1594a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1595a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1596a054a811SRussell King	help
1597a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1598a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1599a054a811SRussell King
160037ee16aeSRussell Kingconfig LOCAL_TIMERS
160137ee16aeSRussell King	bool "Use local timer interrupts"
1602971acb9bSRussell King	depends on SMP
160337ee16aeSRussell King	default y
160430d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
160537ee16aeSRussell King	help
160637ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
160737ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
160837ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
160937ee16aeSRussell King	  "thundering herd" at every timer tick.
161037ee16aeSRussell King
161144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
161244986ab0SPeter De Schrijver (NVIDIA)	int
16133dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
161470227a45SPhilippe Langlais	default 355 if ARCH_U8500
16159a01ec30SPaul Parsons	default 264 if MACH_H4700
161644986ab0SPeter De Schrijver (NVIDIA)	default 0
161744986ab0SPeter De Schrijver (NVIDIA)	help
161844986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
161944986ab0SPeter De Schrijver (NVIDIA)
162044986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
162144986ab0SPeter De Schrijver (NVIDIA)
1622d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16231da177e4SLinus Torvalds
1624f8065813SRussell Kingconfig HZ
1625f8065813SRussell King	int
1626b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1627a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1628bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16295248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16305da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1631f8065813SRussell King	default 100
1632f8065813SRussell King
163316c79651SCatalin Marinasconfig THUMB2_KERNEL
16344a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1635e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
163616c79651SCatalin Marinas	select AEABI
163716c79651SCatalin Marinas	select ARM_ASM_UNIFIED
163889bace65SArnd Bergmann	select ARM_UNWIND
163916c79651SCatalin Marinas	help
164016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
164116c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
164216c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
164316c79651SCatalin Marinas
164416c79651SCatalin Marinas	  If unsure, say N.
164516c79651SCatalin Marinas
16466f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16476f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16486f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16496f685c5cSDave Martin	default y
16506f685c5cSDave Martin	help
16516f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16526f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16536f685c5cSDave Martin	  branch instructions.
16546f685c5cSDave Martin
16556f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16566f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16576f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16586f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16596f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16606f685c5cSDave Martin	  support.
16616f685c5cSDave Martin
16626f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16636f685c5cSDave Martin	  relocation" error when loading some modules.
16646f685c5cSDave Martin
16656f685c5cSDave Martin	  Until fixed tools are available, passing
16666f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16676f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16686f685c5cSDave Martin	  stack usage in some cases.
16696f685c5cSDave Martin
16706f685c5cSDave Martin	  The problem is described in more detail at:
16716f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16726f685c5cSDave Martin
16736f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16746f685c5cSDave Martin
16756f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16766f685c5cSDave Martin
16770becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16780becb088SCatalin Marinas	bool
16790becb088SCatalin Marinas
1680704bdda0SNicolas Pitreconfig AEABI
1681704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1682704bdda0SNicolas Pitre	help
1683704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1684704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1685704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1686704bdda0SNicolas Pitre
1687704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1688704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1689704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1690704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1691704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1692704bdda0SNicolas Pitre
1693704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1694704bdda0SNicolas Pitre
16956c90c872SNicolas Pitreconfig OABI_COMPAT
1696a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16979bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16986c90c872SNicolas Pitre	default y
16996c90c872SNicolas Pitre	help
17006c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17016c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17026c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17036c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17046c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17056c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17066c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17076c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17086c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17096c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17106c90c872SNicolas Pitre	  at all). If in doubt say Y.
17116c90c872SNicolas Pitre
1712eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1713e80d6a24SMel Gorman	bool
1714e80d6a24SMel Gorman
171505944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
171605944d74SRussell King	bool
171705944d74SRussell King
171807a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
171907a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
172007a2f737SRussell King
172105944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1722be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1723c80d79d7SYasunori Goto
17247b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17257b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17267b7bf499SWill Deacon
1727053a96caSNicolas Pitreconfig HIGHMEM
1728e8db89a2SRussell King	bool "High Memory Support"
1729e8db89a2SRussell King	depends on MMU
1730053a96caSNicolas Pitre	help
1731053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1732053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1733053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1734053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1735053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1736053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1737053a96caSNicolas Pitre
1738053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1739053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1740053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1741053a96caSNicolas Pitre
1742053a96caSNicolas Pitre	  If unsure, say n.
1743053a96caSNicolas Pitre
174465cec8e3SRussell Kingconfig HIGHPTE
174565cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
174665cec8e3SRussell King	depends on HIGHMEM
174765cec8e3SRussell King
17481b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17491b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1750fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17511b8873a0SJamie Iles	default y
17521b8873a0SJamie Iles	help
17531b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17541b8873a0SJamie Iles	  disabled, perf events will use software events only.
17551b8873a0SJamie Iles
17563f22ab27SDave Hansensource "mm/Kconfig"
17573f22ab27SDave Hansen
1758c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1759c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1760c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1761c1b2d970SMagnus Damm	default "9" if SA1111
1762c1b2d970SMagnus Damm	default "11"
1763c1b2d970SMagnus Damm	help
1764c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1765c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1766c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1767c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1768c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1769c1b2d970SMagnus Damm	  increase this value.
1770c1b2d970SMagnus Damm
1771c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1772c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1773c1b2d970SMagnus Damm
17741da177e4SLinus Torvaldsconfig LEDS
17751da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1776e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17778c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17781da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17791da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
178073a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
178125329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1782ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17831da177e4SLinus Torvalds	help
17841da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17851da177e4SLinus Torvalds	  to provide useful information about your current system status.
17861da177e4SLinus Torvalds
17871da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17881da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17891da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17901da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17911da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17921da177e4SLinus Torvalds	  system, but the driver will do nothing.
17931da177e4SLinus Torvalds
17941da177e4SLinus Torvaldsconfig LEDS_TIMER
17951da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1796eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1797eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17981da177e4SLinus Torvalds	depends on LEDS
17990567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18001da177e4SLinus Torvalds	default y if ARCH_EBSA110
18011da177e4SLinus Torvalds	help
18021da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18031da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18041da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18051da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18061da177e4SLinus Torvalds	  debugging unstable kernels.
18071da177e4SLinus Torvalds
18081da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18091da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18101da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18111da177e4SLinus Torvalds
18121da177e4SLinus Torvaldsconfig LEDS_CPU
18131da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1814eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1815eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1816eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18171da177e4SLinus Torvalds	depends on LEDS
18181da177e4SLinus Torvalds	help
18191da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18201da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18211da177e4SLinus Torvalds	  is not currently executing.
18221da177e4SLinus Torvalds
18231da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18241da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18251da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18261da177e4SLinus Torvalds
18271da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18281da177e4SLinus Torvalds	bool
1829f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18301da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1831e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18321da177e4SLinus Torvalds	help
18331da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18341da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18351da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18361da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18371da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18381da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18391da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18401da177e4SLinus Torvalds
184139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
184239ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
184339ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
184439ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
184539ec58f3SLennert Buytenhek	help
184639ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
184739ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
184839ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
184939ec58f3SLennert Buytenhek
185039ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
185139ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
185239ec58f3SLennert Buytenhek	  such copy operations with large buffers.
185339ec58f3SLennert Buytenhek
185439ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
185539ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
185639ec58f3SLennert Buytenhek
185770c70d97SNicolas Pitreconfig SECCOMP
185870c70d97SNicolas Pitre	bool
185970c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
186070c70d97SNicolas Pitre	---help---
186170c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
186270c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
186370c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
186470c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
186570c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
186670c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
186770c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
186870c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
186970c70d97SNicolas Pitre	  defined by each seccomp mode.
187070c70d97SNicolas Pitre
1871c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1872c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18734a50bfe3SRussell King	depends on EXPERIMENTAL
1874c743f380SNicolas Pitre	help
1875c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1876c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1877c743f380SNicolas Pitre	  the stack just before the return address, and validates
1878c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1879c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1880c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1881c743f380SNicolas Pitre	  neutralized via a kernel panic.
1882c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1883c743f380SNicolas Pitre
188473a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
188573a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
188673a65b3fSUwe Kleine-König	help
188773a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
188873a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
188973a65b3fSUwe Kleine-König
18901da177e4SLinus Torvaldsendmenu
18911da177e4SLinus Torvalds
18921da177e4SLinus Torvaldsmenu "Boot options"
18931da177e4SLinus Torvalds
18949eb8f674SGrant Likelyconfig USE_OF
18959eb8f674SGrant Likely	bool "Flattened Device Tree support"
18969eb8f674SGrant Likely	select OF
18979eb8f674SGrant Likely	select OF_EARLY_FLATTREE
189808a543adSGrant Likely	select IRQ_DOMAIN
18999eb8f674SGrant Likely	help
19009eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19019eb8f674SGrant Likely
19021da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19031da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19041da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19051da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19061da177e4SLinus Torvalds	default "0"
19071da177e4SLinus Torvalds	help
19081da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19091da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19101da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19111da177e4SLinus Torvalds	  value in their defconfig file.
19121da177e4SLinus Torvalds
19131da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19141da177e4SLinus Torvalds
19151da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19161da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19171da177e4SLinus Torvalds	default "0"
19181da177e4SLinus Torvalds	help
1919f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1920f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1921f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1922f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1923f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1924f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19251da177e4SLinus Torvalds
19261da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19271da177e4SLinus Torvalds
19281da177e4SLinus Torvaldsconfig ZBOOT_ROM
19291da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19301da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19311da177e4SLinus Torvalds	help
19321da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19331da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19341da177e4SLinus Torvalds
1935090ab3ffSSimon Hormanchoice
1936090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1937090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1938090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1939090ab3ffSSimon Horman	help
1940090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1941090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1942090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1943090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1944090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1945090ab3ffSSimon Horman	  rest the kernel image to RAM.
1946090ab3ffSSimon Horman
1947090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1948090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1949090ab3ffSSimon Horman	help
1950090ab3ffSSimon Horman	  Do not load image from SD or MMC
1951090ab3ffSSimon Horman
1952f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1953f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1954f45b1149SSimon Horman	help
1955090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1956090ab3ffSSimon Horman
1957090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1958090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1959090ab3ffSSimon Horman	help
1960090ab3ffSSimon Horman	  Load image from SDHI hardware block
1961090ab3ffSSimon Horman
1962090ab3ffSSimon Hormanendchoice
1963f45b1149SSimon Horman
1964e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1965e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1966e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1967e2a6a3aaSJohn Bonesio	help
1968e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1969e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1970e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1971e2a6a3aaSJohn Bonesio
1972e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1973e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1974e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1975e2a6a3aaSJohn Bonesio
1976e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1977e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1978e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1979e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1980e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1981e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1982e2a6a3aaSJohn Bonesio	  to this option.
1983e2a6a3aaSJohn Bonesio
1984b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1985b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1986b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1987b90b9a38SNicolas Pitre	help
1988b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1989b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1990b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1991b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1992b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1993b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1994b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1995b90b9a38SNicolas Pitre
19961da177e4SLinus Torvaldsconfig CMDLINE
19971da177e4SLinus Torvalds	string "Default kernel command string"
19981da177e4SLinus Torvalds	default ""
19991da177e4SLinus Torvalds	help
20001da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20011da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20021da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20031da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20041da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20051da177e4SLinus Torvalds
20064394c124SVictor Boiviechoice
20074394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20084394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20094394c124SVictor Boivie
20104394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20114394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20124394c124SVictor Boivie	help
20134394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20144394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20154394c124SVictor Boivie	  string provided in CMDLINE will be used.
20164394c124SVictor Boivie
20174394c124SVictor Boivieconfig CMDLINE_EXTEND
20184394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20194394c124SVictor Boivie	help
20204394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20214394c124SVictor Boivie	  appended to the default kernel command string.
20224394c124SVictor Boivie
202392d2040dSAlexander Hollerconfig CMDLINE_FORCE
202492d2040dSAlexander Holler	bool "Always use the default kernel command string"
202592d2040dSAlexander Holler	help
202692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
202792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
202892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
202992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20304394c124SVictor Boivieendchoice
203192d2040dSAlexander Holler
20321da177e4SLinus Torvaldsconfig XIP_KERNEL
20331da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2034497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20351da177e4SLinus Torvalds	help
20361da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20371da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20381da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20391da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20401da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20411da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20421da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20431da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20441da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20451da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20461da177e4SLinus Torvalds
20471da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20481da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20491da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20501da177e4SLinus Torvalds
20511da177e4SLinus Torvalds	  If unsure, say N.
20521da177e4SLinus Torvalds
20531da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20541da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20551da177e4SLinus Torvalds	depends on XIP_KERNEL
20561da177e4SLinus Torvalds	default "0x00080000"
20571da177e4SLinus Torvalds	help
20581da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20591da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20601da177e4SLinus Torvalds	  own flash usage.
20611da177e4SLinus Torvalds
2062c587e4a6SRichard Purdieconfig KEXEC
2063c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
206402b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2065c587e4a6SRichard Purdie	help
2066c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2067c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
206801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2069c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2070c587e4a6SRichard Purdie
2071c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2072c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2073c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2074c587e4a6SRichard Purdie	  support.
2075c587e4a6SRichard Purdie
20764cd9d6f7SRichard Purdieconfig ATAGS_PROC
20774cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2078b98d7291SUli Luckas	depends on KEXEC
2079b98d7291SUli Luckas	default y
20804cd9d6f7SRichard Purdie	help
20814cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20824cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20834cd9d6f7SRichard Purdie
2084cb5d39b3SMika Westerbergconfig CRASH_DUMP
2085cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2086cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2087cb5d39b3SMika Westerberg	help
2088cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2089cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2090cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2091cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2092cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2093cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2094cb5d39b3SMika Westerberg
2095cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2096cb5d39b3SMika Westerberg
2097e69edc79SEric Miaoconfig AUTO_ZRELADDR
2098e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2099e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2100e69edc79SEric Miao	help
2101e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2102e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2103e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2104e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2105e69edc79SEric Miao	  from start of memory.
2106e69edc79SEric Miao
21071da177e4SLinus Torvaldsendmenu
21081da177e4SLinus Torvalds
2109ac9d7efcSRussell Kingmenu "CPU Power Management"
21101da177e4SLinus Torvalds
211189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21121da177e4SLinus Torvalds
21131da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21141da177e4SLinus Torvalds
211564f102b6SYong Shenconfig CPU_FREQ_IMX
211664f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
211764f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
211864f102b6SYong Shen	help
211964f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
212064f102b6SYong Shen
21211da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21221da177e4SLinus Torvalds	bool
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21251da177e4SLinus Torvalds	bool
21261da177e4SLinus Torvalds
21271da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21281da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21291da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21301da177e4SLinus Torvalds	default y
21311da177e4SLinus Torvalds	help
21321da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21351da177e4SLinus Torvalds
21361da177e4SLinus Torvalds	  If in doubt, say Y.
21371da177e4SLinus Torvalds
21389e2697ffSRussell Kingconfig CPU_FREQ_PXA
21399e2697ffSRussell King	bool
21409e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21419e2697ffSRussell King	default y
2142ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21439e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21449e2697ffSRussell King
21459d56c02aSBen Dooksconfig CPU_FREQ_S3C
21469d56c02aSBen Dooks	bool
21479d56c02aSBen Dooks	help
21489d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21499d56c02aSBen Dooks
21509d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21514a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2152b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21539d56c02aSBen Dooks	select CPU_FREQ_S3C
21549d56c02aSBen Dooks	help
21559d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21569d56c02aSBen Dooks	  of CPUs.
21579d56c02aSBen Dooks
21589d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21599d56c02aSBen Dooks
21609d56c02aSBen Dooks	  If in doubt, say N.
21619d56c02aSBen Dooks
21629d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21634a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21649d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21659d56c02aSBen Dooks	help
21669d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21679d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21689d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21699d56c02aSBen Dooks
21709d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21719d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21729d56c02aSBen Dooks
21739d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21749d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21759d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21769d56c02aSBen Dooks	help
21779d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21789d56c02aSBen Dooks
21799d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21809d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21819d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21829d56c02aSBen Dooks	help
21839d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21849d56c02aSBen Dooks
2185e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2186e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2187e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2188e6d197a6SBen Dooks	help
2189e6d197a6SBen Dooks	  Export status information via debugfs.
2190e6d197a6SBen Dooks
21911da177e4SLinus Torvaldsendif
21921da177e4SLinus Torvalds
2193ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2194ac9d7efcSRussell King
2195ac9d7efcSRussell Kingendmenu
2196ac9d7efcSRussell King
21971da177e4SLinus Torvaldsmenu "Floating point emulation"
21981da177e4SLinus Torvalds
21991da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22001da177e4SLinus Torvalds
22011da177e4SLinus Torvaldsconfig FPE_NWFPE
22021da177e4SLinus Torvalds	bool "NWFPE math emulation"
2203593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22041da177e4SLinus Torvalds	---help---
22051da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22061da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22071da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22081da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22111da177e4SLinus Torvalds	  early in the bootup.
22121da177e4SLinus Torvalds
22131da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22141da177e4SLinus Torvalds	bool "Support extended precision"
2215bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22161da177e4SLinus Torvalds	help
22171da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22181da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22191da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22201da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22211da177e4SLinus Torvalds	  floating point emulator without any good reason.
22221da177e4SLinus Torvalds
22231da177e4SLinus Torvalds	  You almost surely want to say N here.
22241da177e4SLinus Torvalds
22251da177e4SLinus Torvaldsconfig FPE_FASTFPE
22261da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22278993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22281da177e4SLinus Torvalds	---help---
22291da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22301da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22311da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22321da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22331da177e4SLinus Torvalds
22341da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22351da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22361da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22371da177e4SLinus Torvalds	  choose NWFPE.
22381da177e4SLinus Torvalds
22391da177e4SLinus Torvaldsconfig VFP
22401da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2241e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22421da177e4SLinus Torvalds	help
22431da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22441da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22451da177e4SLinus Torvalds
22461da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22471da177e4SLinus Torvalds	  release notes and additional status information.
22481da177e4SLinus Torvalds
22491da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22501da177e4SLinus Torvalds
225125ebee02SCatalin Marinasconfig VFPv3
225225ebee02SCatalin Marinas	bool
225325ebee02SCatalin Marinas	depends on VFP
225425ebee02SCatalin Marinas	default y if CPU_V7
225525ebee02SCatalin Marinas
2256b5872db4SCatalin Marinasconfig NEON
2257b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2258b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2259b5872db4SCatalin Marinas	help
2260b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2261b5872db4SCatalin Marinas	  Extension.
2262b5872db4SCatalin Marinas
22631da177e4SLinus Torvaldsendmenu
22641da177e4SLinus Torvalds
22651da177e4SLinus Torvaldsmenu "Userspace binary formats"
22661da177e4SLinus Torvalds
22671da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22681da177e4SLinus Torvalds
22691da177e4SLinus Torvaldsconfig ARTHUR
22701da177e4SLinus Torvalds	tristate "RISC OS personality"
2271704bdda0SNicolas Pitre	depends on !AEABI
22721da177e4SLinus Torvalds	help
22731da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22741da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22751da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22761da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22771da177e4SLinus Torvalds	  will be called arthur).
22781da177e4SLinus Torvalds
22791da177e4SLinus Torvaldsendmenu
22801da177e4SLinus Torvalds
22811da177e4SLinus Torvaldsmenu "Power management options"
22821da177e4SLinus Torvalds
2283eceab4acSRussell Kingsource "kernel/power/Kconfig"
22841da177e4SLinus Torvalds
2285f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22866b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
22876a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22886a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2289f4cb5700SJohannes Berg	def_bool y
2290f4cb5700SJohannes Berg
229115e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
229215e0d9e3SArnd Bergmann	def_bool PM_SLEEP
229315e0d9e3SArnd Bergmann
22941da177e4SLinus Torvaldsendmenu
22951da177e4SLinus Torvalds
2296d5950b43SSam Ravnborgsource "net/Kconfig"
2297d5950b43SSam Ravnborg
2298ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22991da177e4SLinus Torvalds
23001da177e4SLinus Torvaldssource "fs/Kconfig"
23011da177e4SLinus Torvalds
23021da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23031da177e4SLinus Torvalds
23041da177e4SLinus Torvaldssource "security/Kconfig"
23051da177e4SLinus Torvalds
23061da177e4SLinus Torvaldssource "crypto/Kconfig"
23071da177e4SLinus Torvalds
23081da177e4SLinus Torvaldssource "lib/Kconfig"
2309