1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 6aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 7c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 821266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 9419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE 102b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 11ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 12d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1375851720SDmitry Vyukov select ARCH_HAS_KCOV 14e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 153010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 16ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1875851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 19ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 21936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB 22936376f8SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB 23dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 243d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 25171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 26957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 27350e88baSMike Rapoport select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC 28d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 297c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 30ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 31ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 324badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 33017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 340cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 35dba79c3dSAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 36b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 37bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 3810916706SShile Zhang select BUILDTIME_TABLE_SORT if MMU 39171b3f0dSRussell King select CLONE_BACKWARDS 40f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 41dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 42ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 43f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 44b01aec9bSBorislav Petkov select EDAC_SUPPORT 45b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 4636d0fd21SLaura Abbott select GENERIC_ALLOCATOR 472ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 48f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 49b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 50ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 512937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 52171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 53b1b3f49cSRussell King select GENERIC_IRQ_PROBE 54b1b3f49cSRussell King select GENERIC_IRQ_SHOW 557c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 56b1b3f49cSRussell King select GENERIC_PCI_IOMAP 5738ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 58b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 59b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 60b1b3f49cSRussell King select GENERIC_STRNLEN_USER 61a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 62b1b3f49cSRussell King select HARDIRQS_SW_RESEND 63f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 640b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 65437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 66437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 67e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 68f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 6908626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 700693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 71b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 7239c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 73171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 74167ee0b8SAmanieu d'Antras select HAVE_COPY_THREAD_TLS 75b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 76bc420c6cSVincenzo Frascino select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL 77b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 78f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 79620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 80dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 815f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 8267a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 83f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 8450362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 85b0fe66cfSNathan Chancellor select HAVE_FUNCTION_TRACER if !XIP_KERNEL && (CC_IS_GCC || CLANG_VERSION >= 100000) 866b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 87f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 88b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 8987c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 90b1b3f49cSRussell King select HAVE_KERNEL_GZIP 91f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 92b1b3f49cSRussell King select HAVE_KERNEL_LZMA 93b1b3f49cSRussell King select HAVE_KERNEL_LZO 94b1b3f49cSRussell King select HAVE_KERNEL_XZ 95cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 96f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 977d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 9842a0bb3fSPetr Mladek select HAVE_NMI 99f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 1000dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 1017ada189fSJamie Iles select HAVE_PERF_EVENTS 10249863894SWill Deacon select HAVE_PERF_REGS 10349863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 104ff2e6d72SPeter Zijlstra select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE 105e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1069800b9dcSMathieu Desnoyers select HAVE_RSEQ 107d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 108b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 109af1839ebSCatalin Marinas select HAVE_UID16 11031c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 111da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 112171b3f0dSRussell King select MODULES_USE_ELF_REL 113f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 114aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 115171b3f0dSRussell King select OLD_SIGACTION 116171b3f0dSRussell King select OLD_SIGSUSPEND3 11720f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 118b1b3f49cSRussell King select PERF_USE_VMALLOC 119b1b3f49cSRussell King select RTC_LIB 120b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 121171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 122171b3f0dSRussell King # according to that. Thanks. 1231da177e4SLinus Torvalds help 1241da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 125f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1261da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1271da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1281da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1291da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1301da177e4SLinus Torvalds 13174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 13274facffeSRussell King bool 13374facffeSRussell King 1344ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1354ce63fcdSMarek Szyprowski bool 136b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 137b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1384ce63fcdSMarek Szyprowski 13960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 14060460abfSSeung-Woo Kim 14160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 14260460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 14360460abfSSeung-Woo Kim range 4 9 14460460abfSSeung-Woo Kim default 8 14560460abfSSeung-Woo Kim help 14660460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 14760460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 14860460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14960460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 15060460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 15160460abfSSeung-Woo Kim virtual space with just a few allocations. 15260460abfSSeung-Woo Kim 15360460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 15460460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 15560460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 15660460abfSSeung-Woo Kim by the PAGE_SIZE. 15760460abfSSeung-Woo Kim 15860460abfSSeung-Woo Kimendif 15960460abfSSeung-Woo Kim 16075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 16175e7153aSRalf Baechle bool 16275e7153aSRalf Baechle 163bc581770SLinus Walleijconfig HAVE_TCM 164bc581770SLinus Walleij bool 165bc581770SLinus Walleij select GENERIC_ALLOCATOR 166bc581770SLinus Walleij 167e119bfffSRussell Kingconfig HAVE_PROC_CPU 168e119bfffSRussell King bool 169e119bfffSRussell King 170ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1715ea81769SAl Viro bool 1725ea81769SAl Viro 1731da177e4SLinus Torvaldsconfig SBUS 1741da177e4SLinus Torvalds bool 1751da177e4SLinus Torvalds 176f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 177f16fb1ecSRussell King bool 178f16fb1ecSRussell King default y 179f16fb1ecSRussell King 180f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 181f16fb1ecSRussell King bool 182f16fb1ecSRussell King default y 183f16fb1ecSRussell King 1847ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1857ad1bcb2SRussell King bool 186cb1293e2SArnd Bergmann default !CPU_V7M 1877ad1bcb2SRussell King 188f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 189f0d1b0b3SDavid Howells bool 190f0d1b0b3SDavid Howells 191f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 192f0d1b0b3SDavid Howells bool 193f0d1b0b3SDavid Howells 1944a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1954a1b5733SEduardo Valentin bool 1964a1b5733SEduardo Valentin 197a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 198a5f4c561SStefan Agner def_bool y if MMU 199a5f4c561SStefan Agner 200b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 201b89c3b16SAkinobu Mita bool 202b89c3b16SAkinobu Mita default y 203b89c3b16SAkinobu Mita 2041da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2051da177e4SLinus Torvalds bool 2061da177e4SLinus Torvalds default y 2071da177e4SLinus Torvalds 208a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 209a08b6b79Sviro@ZenIV.linux.org.uk bool 210a08b6b79Sviro@ZenIV.linux.org.uk 2115ac6da66SChristoph Lameterconfig ZONE_DMA 2125ac6da66SChristoph Lameter bool 2135ac6da66SChristoph Lameter 214c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 215c7edc9e3SDavid A. Long def_bool y 216c7edc9e3SDavid A. Long 21758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21858af4a24SRob Herring bool 21958af4a24SRob Herring 2201da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvaldsconfig FIQ 2241da177e4SLinus Torvalds bool 2251da177e4SLinus Torvalds 22613a5045dSRob Herringconfig NEED_RET_TO_USER 22713a5045dSRob Herring bool 22813a5045dSRob Herring 229034d2f5aSAl Viroconfig ARCH_MTD_XIP 230034d2f5aSAl Viro bool 231034d2f5aSAl Viro 232dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 233c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 234c1becedcSRussell King default y 235b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 236dc21af99SRussell King help 237111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 238111e9a5cSRussell King boot and module load time according to the position of the 239111e9a5cSRussell King kernel in system memory. 240dc21af99SRussell King 241111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 242daece596SNicolas Pitre of physical memory is at a 16MB boundary. 243dc21af99SRussell King 244c1becedcSRussell King Only disable this option if you know that you do not require 245c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 246c1becedcSRussell King you need to shrink the kernel to the minimal size. 247c1becedcSRussell King 248c334bc15SRob Herringconfig NEED_MACH_IO_H 249c334bc15SRob Herring bool 250c334bc15SRob Herring help 251c334bc15SRob Herring Select this when mach/io.h is required to provide special 252c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 253c334bc15SRob Herring be avoided when possible. 254c334bc15SRob Herring 2550cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2561b9f95f8SNicolas Pitre bool 257111e9a5cSRussell King help 2580cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2590cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2600cdc8b92SNicolas Pitre be avoided when possible. 2611b9f95f8SNicolas Pitre 2621b9f95f8SNicolas Pitreconfig PHYS_OFFSET 263974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 264c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 265974c0724SNicolas Pitre default DRAM_BASE if !MMU 266c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 267c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 268c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 2698f2c0062SLinus Walleij ARCH_REALVIEW 270c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 271c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 272b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2731b9f95f8SNicolas Pitre help 2741b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2751b9f95f8SNicolas Pitre location of main memory in your system. 276cada3c08SRussell King 27787e040b6SSimon Glassconfig GENERIC_BUG 27887e040b6SSimon Glass def_bool y 27987e040b6SSimon Glass depends on BUG 28087e040b6SSimon Glass 2811bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2821bcad26eSKirill A. Shutemov int 2831bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2841bcad26eSKirill A. Shutemov default 2 2851bcad26eSKirill A. Shutemov 2861da177e4SLinus Torvaldsmenu "System Type" 2871da177e4SLinus Torvalds 2883c427975SHyok S. Choiconfig MMU 2893c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2903c427975SHyok S. Choi default y 2913c427975SHyok S. Choi help 2923c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2933c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2943c427975SHyok S. Choi 295e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 296e0c25d95SDaniel Cashman default 8 297e0c25d95SDaniel Cashman 298e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 299e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 300e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 301e0c25d95SDaniel Cashman default 16 302e0c25d95SDaniel Cashman 303ccf50e23SRussell King# 304ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 305ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 306ccf50e23SRussell King# 3071da177e4SLinus Torvaldschoice 3081da177e4SLinus Torvalds prompt "ARM system type" 30970722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3101420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3111da177e4SLinus Torvalds 312387798b3SRob Herringconfig ARCH_MULTIPLATFORM 313387798b3SRob Herring bool "Allow multiple platforms to be selected" 314b1b3f49cSRussell King depends on MMU 31542dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 316387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 317387798b3SRob Herring select AUTO_ZRELADDR 318bb0eb050SDaniel Lezcano select TIMER_OF 31966314223SDinh Nguyen select COMMON_CLK 320ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3214c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 322eb01d42aSChristoph Hellwig select HAVE_PCI 3232eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 32466314223SDinh Nguyen select SPARSE_IRQ 32566314223SDinh Nguyen select USE_OF 32666314223SDinh Nguyen 3279c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3289c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3299c77bc43SStefan Agner depends on !MMU 3309c77bc43SStefan Agner select ARM_NVIC 331499f1640SStefan Agner select AUTO_ZRELADDR 332bb0eb050SDaniel Lezcano select TIMER_OF 3339c77bc43SStefan Agner select COMMON_CLK 3349c77bc43SStefan Agner select CPU_V7M 3359c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3369c77bc43SStefan Agner select NO_IOPORT_MAP 3379c77bc43SStefan Agner select SPARSE_IRQ 3389c77bc43SStefan Agner select USE_OF 3399c77bc43SStefan Agner 3401da177e4SLinus Torvaldsconfig ARCH_EBSA110 3411da177e4SLinus Torvalds bool "EBSA-110" 342b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 343c750815eSRussell King select CPU_SA110 344f7e68bbfSRussell King select ISA 345c334bc15SRob Herring select NEED_MACH_IO_H 3460cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 347ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3481da177e4SLinus Torvalds help 3491da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 350f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3511da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3521da177e4SLinus Torvalds parallel port. 3531da177e4SLinus Torvalds 354e7736d47SLennert Buytenhekconfig ARCH_EP93XX 355e7736d47SLennert Buytenhek bool "EP93xx-based" 35680320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 357e7736d47SLennert Buytenhek select ARM_AMBA 358cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 359e7736d47SLennert Buytenhek select ARM_VIC 360b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3616d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 362000bc178SLinus Walleij select CLKSRC_MMIO 363b1b3f49cSRussell King select CPU_ARM920T 364000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3655c34a4e8SLinus Walleij select GPIOLIB 366*bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 367e7736d47SLennert Buytenhek help 368e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 369e7736d47SLennert Buytenhek 3701da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3711da177e4SLinus Torvalds bool "FootBridge" 372c750815eSRussell King select CPU_SA110 3731da177e4SLinus Torvalds select FOOTBRIDGE 3744e8d7637SRussell King select GENERIC_CLOCKEVENTS 375d0ee9f40SArnd Bergmann select HAVE_IDE 3768ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3770cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 378f999b8bdSMartin Michlmayr help 379f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 380f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3811da177e4SLinus Torvalds 3823f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3833f7e5815SLennert Buytenhek bool "IOP32x-based" 384a4f7e763SRussell King depends on MMU 385c750815eSRussell King select CPU_XSCALE 386e9004f50SLinus Walleij select GPIO_IOP 3875c34a4e8SLinus Walleij select GPIOLIB 38813a5045dSRob Herring select NEED_RET_TO_USER 389eb01d42aSChristoph Hellwig select FORCE_PCI 390b1b3f49cSRussell King select PLAT_IOP 391f999b8bdSMartin Michlmayr help 3923f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 3933f7e5815SLennert Buytenhek processors. 3943f7e5815SLennert Buytenhek 3953b938be6SRussell Kingconfig ARCH_IXP4XX 3963b938be6SRussell King bool "IXP4xx-based" 397a4f7e763SRussell King depends on MMU 39858af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 39951aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 400c750815eSRussell King select CPU_XSCALE 401b1b3f49cSRussell King select DMABOUNCE if PCI 4023b938be6SRussell King select GENERIC_CLOCKEVENTS 40398ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 40455ec465eSLinus Walleij select GPIO_IXP4XX 4055c34a4e8SLinus Walleij select GPIOLIB 406eb01d42aSChristoph Hellwig select HAVE_PCI 40755ec465eSLinus Walleij select IXP4XX_IRQ 40865af6667SLinus Walleij select IXP4XX_TIMER 409c334bc15SRob Herring select NEED_MACH_IO_H 4109296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 411171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 412c4713074SLennert Buytenhek help 4133b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 414c4713074SLennert Buytenhek 415edabd38eSSaeed Bisharaconfig ARCH_DOVE 416edabd38eSSaeed Bishara bool "Marvell Dove" 417756b2531SSebastian Hesselbarth select CPU_PJ4 418edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4194c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4205c34a4e8SLinus Walleij select GPIOLIB 421eb01d42aSChristoph Hellwig select HAVE_PCI 422171b3f0dSRussell King select MVEBU_MBUS 4239139acd1SSebastian Hesselbarth select PINCTRL 4249139acd1SSebastian Hesselbarth select PINCTRL_DOVE 425abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4265cdbe5d2SArnd Bergmann select SPARSE_IRQ 427c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 428edabd38eSSaeed Bishara help 429edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 430edabd38eSSaeed Bishara 4311da177e4SLinus Torvaldsconfig ARCH_PXA 4322c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 433a4f7e763SRussell King depends on MMU 434b1b3f49cSRussell King select ARCH_MTD_XIP 435b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 436b1b3f49cSRussell King select AUTO_ZRELADDR 437a1c0a6adSRobert Jarzmik select COMMON_CLK 438389d9b58SDaniel Lezcano select CLKSRC_PXA 439234b6cedSRussell King select CLKSRC_MMIO 440bb0eb050SDaniel Lezcano select TIMER_OF 4412f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 442981d0f39SEric Miao select GENERIC_CLOCKEVENTS 4434c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 444157d2644SHaojian Zhuang select GPIO_PXA 4455c34a4e8SLinus Walleij select GPIOLIB 446b1b3f49cSRussell King select HAVE_IDE 447d6cf30caSRobert Jarzmik select IRQ_DOMAIN 448bd5ce433SEric Miao select PLAT_PXA 4496ac6b817SHaojian Zhuang select SPARSE_IRQ 450f999b8bdSMartin Michlmayr help 4512c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 4521da177e4SLinus Torvalds 4531da177e4SLinus Torvaldsconfig ARCH_RPC 4541da177e4SLinus Torvalds bool "RiscPC" 455868e87ccSRussell King depends on MMU 4561da177e4SLinus Torvalds select ARCH_ACORN 457a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 45807f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 4590b40deeeSRussell King select ARM_HAS_SG_CHAIN 460fa04e209SArnd Bergmann select CPU_SA110 461b1b3f49cSRussell King select FIQ 462d0ee9f40SArnd Bergmann select HAVE_IDE 463b1b3f49cSRussell King select HAVE_PATA_PLATFORM 464b1b3f49cSRussell King select ISA_DMA_API 465c334bc15SRob Herring select NEED_MACH_IO_H 4660cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 467ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4681da177e4SLinus Torvalds help 4691da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 4701da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 4711da177e4SLinus Torvalds 4721da177e4SLinus Torvaldsconfig ARCH_SA1100 4731da177e4SLinus Torvalds bool "SA1100-based" 474b1b3f49cSRussell King select ARCH_MTD_XIP 475b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 476b1b3f49cSRussell King select CLKSRC_MMIO 477389d9b58SDaniel Lezcano select CLKSRC_PXA 478bb0eb050SDaniel Lezcano select TIMER_OF if OF 479d6c82046SRussell King select COMMON_CLK 480b1b3f49cSRussell King select CPU_FREQ 481b1b3f49cSRussell King select CPU_SA1100 482b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 4834c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4845c34a4e8SLinus Walleij select GPIOLIB 485d0ee9f40SArnd Bergmann select HAVE_IDE 4861eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 487b1b3f49cSRussell King select ISA 4880cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 489375dec92SRussell King select SPARSE_IRQ 490f999b8bdSMartin Michlmayr help 491f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 4921da177e4SLinus Torvalds 493b130d5c2SKukjin Kimconfig ARCH_S3C24XX 494b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 495335cce74SArnd Bergmann select ATAGS 4964280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 4977f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 498880cf071STomasz Figa select GPIO_SAMSUNG 4995c34a4e8SLinus Walleij select GPIOLIB 5004c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 50120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 502b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 503b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 504c334bc15SRob Herring select NEED_MACH_IO_H 505cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 506ea04d6b4SMasahiro Yamada select USE_OF 5071da177e4SLinus Torvalds help 508b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 509b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 510b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 511b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 51263b1f51bSBen Dooks 513a0694861STony Lindgrenconfig ARCH_OMAP1 514a0694861STony Lindgren bool "TI OMAP1" 51500a36698SArnd Bergmann depends on MMU 516b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 517a0694861STony Lindgren select ARCH_OMAP 518e9a91de7STony Prisk select CLKDEV_LOOKUP 519cee37e50Sviresh kumar select CLKSRC_MMIO 520b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 521a0694861STony Lindgren select GENERIC_IRQ_CHIP 5224c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5235c34a4e8SLinus Walleij select GPIOLIB 524a0694861STony Lindgren select HAVE_IDE 525*bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 526a0694861STony Lindgren select IRQ_DOMAIN 527a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 528a0694861STony Lindgren select NEED_MACH_MEMORY_H 529685e2d08STony Lindgren select SPARSE_IRQ 53021f47fbcSAlexey Charkov help 531a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 53202c981c0SBinghua Duan 5331da177e4SLinus Torvaldsendchoice 5341da177e4SLinus Torvalds 535387798b3SRob Herringmenu "Multiple platform selection" 536387798b3SRob Herring depends on ARCH_MULTIPLATFORM 537387798b3SRob Herring 538387798b3SRob Herringcomment "CPU Core family selection" 539387798b3SRob Herring 540f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 541f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 542f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 543f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 544f8afae40SArnd Bergmann select CPU_FA526 545f8afae40SArnd Bergmann 546387798b3SRob Herringconfig ARCH_MULTI_V4T 547387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 548387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 549b1b3f49cSRussell King select ARCH_MULTI_V4_V5 55024e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 55124e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 55224e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 553387798b3SRob Herring 554387798b3SRob Herringconfig ARCH_MULTI_V5 555387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 556387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 557b1b3f49cSRussell King select ARCH_MULTI_V4_V5 55812567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 55924e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 56024e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 561387798b3SRob Herring 562387798b3SRob Herringconfig ARCH_MULTI_V4_V5 563387798b3SRob Herring bool 564387798b3SRob Herring 565387798b3SRob Herringconfig ARCH_MULTI_V6 5668dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 567387798b3SRob Herring select ARCH_MULTI_V6_V7 56842f4754aSRob Herring select CPU_V6K 569387798b3SRob Herring 570387798b3SRob Herringconfig ARCH_MULTI_V7 5718dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 572387798b3SRob Herring default y 573387798b3SRob Herring select ARCH_MULTI_V6_V7 574b1b3f49cSRussell King select CPU_V7 57590bc8ac7SRob Herring select HAVE_SMP 576387798b3SRob Herring 577387798b3SRob Herringconfig ARCH_MULTI_V6_V7 578387798b3SRob Herring bool 5799352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 580387798b3SRob Herring 581387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 582387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 583387798b3SRob Herring select ARCH_MULTI_V5 584387798b3SRob Herring 585387798b3SRob Herringendmenu 586387798b3SRob Herring 58705e2a3deSRob Herringconfig ARCH_VIRT 588e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 589e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 5904b8b5f25SRob Herring select ARM_AMBA 59105e2a3deSRob Herring select ARM_GIC 5923ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 5930b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 594bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 59505e2a3deSRob Herring select ARM_PSCI 5964b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 5978e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 59805e2a3deSRob Herring 599ccf50e23SRussell King# 600ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 601ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 602ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 603ccf50e23SRussell King# 6046bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6056bb8536cSAndreas Färber 606445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 607445d9b30STsahee Zidenberg 608590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 609590b460cSLars Persson 610d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 611d9bfc86dSOleksij Rempel 612a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 613a66c51f9SAlexandre Belloni 61495b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 61595b8f20fSRussell King 6161d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 6171d22924eSAnders Berg 6188ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 6198ac49e04SChristian Daudt 6201c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 6211c37fa10SSebastian Hesselbarth 6221da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 6231da177e4SLinus Torvalds 624d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 625d94f944eSAnton Vorontsov 62695b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 62795b8f20fSRussell King 628df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 629df8d742eSBaruch Siach 63095b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 63195b8f20fSRussell King 632e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 633e7736d47SLennert Buytenhek 634a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 635a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 636a66c51f9SAlexandre Belloni 6371da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 6381da177e4SLinus Torvalds 63959d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 64059d3a193SPaulius Zaleckas 641387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 642387798b3SRob Herring 643389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 644389ee0c2SHaojian Zhuang 645a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 646a66c51f9SAlexandre Belloni 6471da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 6481da177e4SLinus Torvalds 6493f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 6503f7e5815SLennert Buytenhek 6511da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 6521da177e4SLinus Torvalds 653828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 654828989adSSantosh Shilimkar 65575bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig" 65695b8f20fSRussell King 657a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 658a66c51f9SAlexandre Belloni 6593b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 6603b8f5030SCarlo Caione 6619fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 6629fb29c73SSugaya Taichi 663a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 664a66c51f9SAlexandre Belloni 66517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 66617723fd3SJonas Jensen 667794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 668794d15b2SStanislav Samsonov 669a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 670f682a218SMatthias Brugger 6711d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 6721d3f33d5SShawn Guo 67395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 67495b8f20fSRussell King 6757bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 6767bffa14cSBrendan Higgins 6779851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 6789851ca57SDaniel Tang 679d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 680d48af15eSTony Lindgren 681d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 6821da177e4SLinus Torvalds 6831dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 6841dbae815STony Lindgren 6859dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 686585cf175STzachi Perelstein 687a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 688a66c51f9SAlexandre Belloni 689387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 690387798b3SRob Herring 691a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 692a66c51f9SAlexandre Belloni 69395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 69495b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 6951da177e4SLinus Torvalds 6968fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 6978fc1b0f8SKumar Gala 69878e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 69978e3dbc1SAndreas Färber 70095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 70195b8f20fSRussell King 702d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 703d63dc051SHeiko Stuebner 704a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 705a66c51f9SAlexandre Belloni 706a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 707a66c51f9SAlexandre Belloni 708a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 709a66c51f9SAlexandre Belloni 71095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 711edabd38eSSaeed Bishara 712a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 713a66c51f9SAlexandre Belloni 714387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 715387798b3SRob Herring 716a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 717a21765a7SBen Dooks 71865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 71965ebcc11SSrinivas Kandagatla 720bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 721bcb84fb4SAlexandre TORGUE 7223b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 7233b52634fSMaxime Ripard 724d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 725d6de5b02SMarc Gonzalez 726c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 727c5f80065SErik Gilling 72895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 7291da177e4SLinus Torvalds 730ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 731ba56a987SMasahiro Yamada 73295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 7331da177e4SLinus Torvalds 7341da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 7351da177e4SLinus Torvalds 736ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 737420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 738ceade897SRussell King 7396f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 7406f35f9a9STony Prisk 741acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 742acede515SJun Nie 7439a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 7449a45eb69SJosh Cartwright 745499f1640SStefan Agner# ARMv7-M architecture 746499f1640SStefan Agnerconfig ARCH_EFM32 747499f1640SStefan Agner bool "Energy Micro efm32" 748499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 7495c34a4e8SLinus Walleij select GPIOLIB 750499f1640SStefan Agner help 751499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 752499f1640SStefan Agner processors. 753499f1640SStefan Agner 754499f1640SStefan Agnerconfig ARCH_LPC18XX 755499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 756499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 757499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 758499f1640SStefan Agner select ARM_AMBA 759499f1640SStefan Agner select CLKSRC_LPC32XX 760499f1640SStefan Agner select PINCTRL 761499f1640SStefan Agner help 762499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 763499f1640SStefan Agner high performance microcontrollers. 764499f1640SStefan Agner 7651847119dSVladimir Murzinconfig ARCH_MPS2 76617bd274eSBaruch Siach bool "ARM MPS2 platform" 7671847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 7681847119dSVladimir Murzin select ARM_AMBA 7691847119dSVladimir Murzin select CLKSRC_MPS2 7701847119dSVladimir Murzin help 7711847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 7721847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 7731847119dSVladimir Murzin 7741847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 7751847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 7761847119dSVladimir Murzin 7771da177e4SLinus Torvalds# Definitions to make life easier 7781da177e4SLinus Torvaldsconfig ARCH_ACORN 7791da177e4SLinus Torvalds bool 7801da177e4SLinus Torvalds 7817ae1f7ecSLennert Buytenhekconfig PLAT_IOP 7827ae1f7ecSLennert Buytenhek bool 783469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 7847ae1f7ecSLennert Buytenhek 78569b02f6aSLennert Buytenhekconfig PLAT_ORION 78669b02f6aSLennert Buytenhek bool 787bfe45e0bSRussell King select CLKSRC_MMIO 788b1b3f49cSRussell King select COMMON_CLK 789dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 790278b45b0SAndrew Lunn select IRQ_DOMAIN 79169b02f6aSLennert Buytenhek 792abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 793abcda1dcSThomas Petazzoni bool 794abcda1dcSThomas Petazzoni select PLAT_ORION 795abcda1dcSThomas Petazzoni 796bd5ce433SEric Miaoconfig PLAT_PXA 797bd5ce433SEric Miao bool 798bd5ce433SEric Miao 799f4b8b319SRussell Kingconfig PLAT_VERSATILE 800f4b8b319SRussell King bool 801f4b8b319SRussell King 8028636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 8031da177e4SLinus Torvalds 804afe4b25eSLennert Buytenhekconfig IWMMXT 805d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 806d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 807d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 808afe4b25eSLennert Buytenhek help 809afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 810afe4b25eSLennert Buytenhek running on a CPU that supports it. 811afe4b25eSLennert Buytenhek 8123b93e7b0SHyok S. Choiif !MMU 8133b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 8143b93e7b0SHyok S. Choiendif 8153b93e7b0SHyok S. Choi 8163e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 8173e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 8183e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 8193e0a07f8SGregory CLEMENT default y 8203e0a07f8SGregory CLEMENT help 8213e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 8223e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 8233e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 8243e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 8253e0a07f8SGregory CLEMENT Workaround: 8263e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 8273e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 8283e0a07f8SGregory CLEMENT instruction 8293e0a07f8SGregory CLEMENT 830f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 831f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 832f0c4b8d6SWill Deacon depends on CPU_V6 833f0c4b8d6SWill Deacon help 834f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 835f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 836f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 837f0c4b8d6SWill Deacon causing the faulting task to livelock. 838f0c4b8d6SWill Deacon 8399cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 8409cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 841e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 8429cba3cccSCatalin Marinas help 8439cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 8449cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 8459cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 8469cba3cccSCatalin Marinas recommended workaround. 8479cba3cccSCatalin Marinas 8487ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 8497ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 8507ce236fcSCatalin Marinas depends on CPU_V7 8517ce236fcSCatalin Marinas help 8527ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 85379403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 8547ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 8557ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 8567ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 8577ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 8587ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 8597ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 8607ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 8617ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 8627ce236fcSCatalin Marinas available in non-secure mode. 8637ce236fcSCatalin Marinas 864855c551fSCatalin Marinasconfig ARM_ERRATA_458693 865855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 866855c551fSCatalin Marinas depends on CPU_V7 86762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 868855c551fSCatalin Marinas help 869855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 870855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 871855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 872855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 873855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 874855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 875855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 876855c551fSCatalin Marinas register may not be available in non-secure mode. 877855c551fSCatalin Marinas 8780516e464SCatalin Marinasconfig ARM_ERRATA_460075 8790516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 8800516e464SCatalin Marinas depends on CPU_V7 88162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8820516e464SCatalin Marinas help 8830516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 8840516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 8850516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 8860516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 8870516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 8880516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 8890516e464SCatalin Marinas may not be available in non-secure mode. 8900516e464SCatalin Marinas 8919f05027cSWill Deaconconfig ARM_ERRATA_742230 8929f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 8939f05027cSWill Deacon depends on CPU_V7 && SMP 89462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 8959f05027cSWill Deacon help 8969f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 8979f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 8989f05027cSWill Deacon between two write operations may not ensure the correct visibility 8999f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 9009f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 9019f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 9029f05027cSWill Deacon the two writes. 9039f05027cSWill Deacon 904a672e99bSWill Deaconconfig ARM_ERRATA_742231 905a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 906a672e99bSWill Deacon depends on CPU_V7 && SMP 90762e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 908a672e99bSWill Deacon help 909a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 910a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 911a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 912a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 913a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 914a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 915a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 916a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 917a672e99bSWill Deacon capabilities of the processor. 918a672e99bSWill Deacon 91969155794SJon Medhurstconfig ARM_ERRATA_643719 92069155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 92169155794SJon Medhurst depends on CPU_V7 && SMP 922e5a5de44SRussell King default y 92369155794SJon Medhurst help 92469155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 92569155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 92669155794SJon Medhurst register returns zero when it should return one. The workaround 92769155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 92869155794SJon Medhurst it behave as intended and avoiding data corruption. 92969155794SJon Medhurst 930cdf357f1SWill Deaconconfig ARM_ERRATA_720789 931cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 932e66dc745SDave Martin depends on CPU_V7 933cdf357f1SWill Deacon help 934cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 935cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 936cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 937cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 938cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 939cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 940cdf357f1SWill Deacon entries regardless of the ASID. 941475d92fcSWill Deacon 942475d92fcSWill Deaconconfig ARM_ERRATA_743622 943475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 944475d92fcSWill Deacon depends on CPU_V7 94562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 946475d92fcSWill Deacon help 947475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 948efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 949475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 950475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 951475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 952475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 953475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 954475d92fcSWill Deacon processor. 955475d92fcSWill Deacon 9569a27c27cSWill Deaconconfig ARM_ERRATA_751472 9579a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 958ba90c516SDave Martin depends on CPU_V7 95962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9609a27c27cSWill Deacon help 9619a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 9629a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 9639a27c27cSWill Deacon completion of a following broadcasted operation if the second 9649a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 9659a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 9669a27c27cSWill Deacon 967fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 968fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 969fcbdc5feSWill Deacon depends on CPU_V7 970fcbdc5feSWill Deacon help 971fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 972fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 973fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 974fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 975fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 976fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 977fcbdc5feSWill Deacon 9785dab26afSWill Deaconconfig ARM_ERRATA_754327 9795dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 9805dab26afSWill Deacon depends on CPU_V7 && SMP 9815dab26afSWill Deacon help 9825dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 9835dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 9845dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 9855dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 9865dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 9875dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 9885dab26afSWill Deacon 989145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 990145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 991fd832478SFabio Estevam depends on CPU_V6 992145e10e1SCatalin Marinas help 993145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 994145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 995145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 996145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 997145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 998145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 999145e10e1SCatalin Marinas is not affected. 1000145e10e1SCatalin Marinas 1001f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1002f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1003f630c1bdSWill Deacon depends on CPU_V7 && SMP 1004f630c1bdSWill Deacon help 1005f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1006f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1007f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1008f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1009f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1010f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1011f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1012f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1013f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1014f630c1bdSWill Deacon 10157253b85cSSimon Hormanconfig ARM_ERRATA_775420 10167253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 10177253b85cSSimon Horman depends on CPU_V7 10187253b85cSSimon Horman help 10197253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1020cb73737eSGeert Uytterhoeven r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance 10217253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 10227253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 10237253b85cSSimon Horman an abort may occur on cache maintenance. 10247253b85cSSimon Horman 102593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 102693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 102793dc6887SCatalin Marinas depends on CPU_V7 && SMP 102893dc6887SCatalin Marinas help 102993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 103093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 103193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 103293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 103393dc6887SCatalin Marinas as the one being invalidated. 103493dc6887SCatalin Marinas 103584b6504fSWill Deaconconfig ARM_ERRATA_773022 103684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 103784b6504fSWill Deacon depends on CPU_V7 103884b6504fSWill Deacon help 103984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 104084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 104184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 104284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 104384b6504fSWill Deacon 104462c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 104562c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 104662c0f4a5SDoug Anderson depends on CPU_V7 104762c0f4a5SDoug Anderson help 104862c0f4a5SDoug Anderson This option enables the workaround for: 104962c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 105062c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 105162c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 105262c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 105362c0f4a5SDoug Anderson any Cortex-A12 cores yet. 105462c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 105562c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 105662c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 105762c0f4a5SDoug Anderson 1058416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1059416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1060416bcf21SDoug Anderson depends on CPU_V7 1061416bcf21SDoug Anderson help 1062416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1063416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1064416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1065416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1066416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1067416bcf21SDoug Anderson 10689f6f9354SDoug Andersonconfig ARM_ERRATA_825619 10699f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 10709f6f9354SDoug Anderson depends on CPU_V7 10719f6f9354SDoug Anderson help 10729f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 10739f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 10749f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 10759f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 10769f6f9354SDoug Anderson 1077304009a1SDoug Andersonconfig ARM_ERRATA_857271 1078304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1079304009a1SDoug Anderson depends on CPU_V7 1080304009a1SDoug Anderson help 1081304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1082304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1083304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1084304009a1SDoug Anderson 10859f6f9354SDoug Andersonconfig ARM_ERRATA_852421 10869f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 10879f6f9354SDoug Anderson depends on CPU_V7 10889f6f9354SDoug Anderson help 10899f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 10909f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 10919f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 10929f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 10939f6f9354SDoug Anderson 109462c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 109562c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 109662c0f4a5SDoug Anderson depends on CPU_V7 109762c0f4a5SDoug Anderson help 109862c0f4a5SDoug Anderson This option enables the workaround for: 109962c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 110062c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 110162c0f4a5SDoug Anderson any Cortex-A17 cores yet. 110262c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 110362c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 110462c0f4a5SDoug Anderson for and handled. 110562c0f4a5SDoug Anderson 1106304009a1SDoug Andersonconfig ARM_ERRATA_857272 1107304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1108304009a1SDoug Anderson depends on CPU_V7 1109304009a1SDoug Anderson help 1110304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1111304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1112304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1113304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1114304009a1SDoug Anderson for and handled. 1115304009a1SDoug Anderson 11161da177e4SLinus Torvaldsendmenu 11171da177e4SLinus Torvalds 11181da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 11191da177e4SLinus Torvalds 11201da177e4SLinus Torvaldsmenu "Bus support" 11211da177e4SLinus Torvalds 11221da177e4SLinus Torvaldsconfig ISA 11231da177e4SLinus Torvalds bool 11241da177e4SLinus Torvalds help 11251da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 11261da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 11271da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 11281da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 11291da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 11301da177e4SLinus Torvalds 1131065909b9SRussell King# Select ISA DMA controller support 11321da177e4SLinus Torvaldsconfig ISA_DMA 11331da177e4SLinus Torvalds bool 1134065909b9SRussell King select ISA_DMA_API 11351da177e4SLinus Torvalds 1136065909b9SRussell King# Select ISA DMA interface 11375cae841bSAl Viroconfig ISA_DMA_API 11385cae841bSAl Viro bool 11395cae841bSAl Viro 1140b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1141b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1142b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1143b080ac8aSMarcelo Roberto Jimenez help 1144b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1145b080ac8aSMarcelo Roberto Jimenez 1146a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1147a0113a99SMike Rapoport bool 1148a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1149a0113a99SMike Rapoport default y 1150a0113a99SMike Rapoport select DMABOUNCE 1151a0113a99SMike Rapoport 1152779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1153779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1154779eb41cSBenjamin Gaignard depends on CPU_V7 1155779eb41cSBenjamin Gaignard help 1156779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1157779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1158779eb41cSBenjamin Gaignard each other, in program order. 1159779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1160779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1161779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1162779eb41cSBenjamin Gaignard r0p4, r0p5. 1163779eb41cSBenjamin Gaignard 11641da177e4SLinus Torvaldsendmenu 11651da177e4SLinus Torvalds 11661da177e4SLinus Torvaldsmenu "Kernel Features" 11671da177e4SLinus Torvalds 11683b55658aSDave Martinconfig HAVE_SMP 11693b55658aSDave Martin bool 11703b55658aSDave Martin help 11713b55658aSDave Martin This option should be selected by machines which have an SMP- 11723b55658aSDave Martin capable CPU. 11733b55658aSDave Martin 11743b55658aSDave Martin The only effect of this option is to make the SMP-related 11753b55658aSDave Martin options available to the user for configuration. 11763b55658aSDave Martin 11771da177e4SLinus Torvaldsconfig SMP 1178bb2d8130SRussell King bool "Symmetric Multi-Processing" 1179fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1180bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 11813b55658aSDave Martin depends on HAVE_SMP 1182801bb21cSJonathan Austin depends on MMU || ARM_MPU 11830361748fSArnd Bergmann select IRQ_WORK 11841da177e4SLinus Torvalds help 11851da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 11864a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 11874a474157SRobert Graffham than one CPU, say Y. 11881da177e4SLinus Torvalds 11894a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 11901da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 11914a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 11924a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 11934a474157SRobert Graffham will run faster if you say N here. 11941da177e4SLinus Torvalds 1195cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 11964f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 119750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 11981da177e4SLinus Torvalds 11991da177e4SLinus Torvalds If you don't know what to do here, say N. 12001da177e4SLinus Torvalds 1201f00ec48fSRussell Kingconfig SMP_ON_UP 12025744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1203801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1204f00ec48fSRussell King default y 1205f00ec48fSRussell King help 1206f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1207f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1208f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1209f00ec48fSRussell King savings. 1210f00ec48fSRussell King 1211f00ec48fSRussell King If you don't know what to do here, say Y. 1212f00ec48fSRussell King 1213c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1214c9018aabSVincent Guittot bool "Support cpu topology definition" 1215c9018aabSVincent Guittot depends on SMP && CPU_V7 1216c9018aabSVincent Guittot default y 1217c9018aabSVincent Guittot help 1218c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1219c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1220c9018aabSVincent Guittot topology of an ARM System. 1221c9018aabSVincent Guittot 1222c9018aabSVincent Guittotconfig SCHED_MC 1223c9018aabSVincent Guittot bool "Multi-core scheduler support" 1224c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1225c9018aabSVincent Guittot help 1226c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1227c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1228c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1229c9018aabSVincent Guittot 1230c9018aabSVincent Guittotconfig SCHED_SMT 1231c9018aabSVincent Guittot bool "SMT scheduler support" 1232c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1233c9018aabSVincent Guittot help 1234c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1235c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1236c9018aabSVincent Guittot places. If unsure say N here. 1237c9018aabSVincent Guittot 1238a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1239a8cbcd92SRussell King bool 1240a8cbcd92SRussell King help 12418f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1242a8cbcd92SRussell King 12438a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1244022c03a2SMarc Zyngier bool "Architected timer support" 1245022c03a2SMarc Zyngier depends on CPU_V7 12468a4da6e3SMark Rutland select ARM_ARCH_TIMER 12470c403462SWill Deacon select GENERIC_CLOCKEVENTS 1248022c03a2SMarc Zyngier help 1249022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1250022c03a2SMarc Zyngier 1251f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1252f32f4ce2SRussell King bool 1253f32f4ce2SRussell King help 1254f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1255f32f4ce2SRussell King 1256e8db288eSNicolas Pitreconfig MCPM 1257e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1258e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1259e8db288eSNicolas Pitre help 1260e8db288eSNicolas Pitre This option provides the common power management infrastructure 1261e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1262e8db288eSNicolas Pitre systems. 1263e8db288eSNicolas Pitre 1264ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1265ebf4a5c5SHaojian Zhuang bool 1266ebf4a5c5SHaojian Zhuang depends on MCPM 1267ebf4a5c5SHaojian Zhuang help 1268ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1269ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1270ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1271ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1272ebf4a5c5SHaojian Zhuang 12731c33be57SNicolas Pitreconfig BIG_LITTLE 12741c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 12751c33be57SNicolas Pitre depends on CPU_V7 && SMP 12761c33be57SNicolas Pitre select MCPM 12771c33be57SNicolas Pitre help 12781c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 12791c33be57SNicolas Pitre system architecture. 12801c33be57SNicolas Pitre 12811c33be57SNicolas Pitreconfig BL_SWITCHER 12821c33be57SNicolas Pitre bool "big.LITTLE switcher support" 12836c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 128451aaf81fSRussell King select CPU_PM 12851c33be57SNicolas Pitre help 12861c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 12871c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 12881c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 12891c33be57SNicolas Pitre 1290b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1291b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1292b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1293b22537c6SNicolas Pitre help 1294b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1295b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1296b22537c6SNicolas Pitre debugging purposes only. 1297b22537c6SNicolas Pitre 12988d5796d2SLennert Buytenhekchoice 12998d5796d2SLennert Buytenhek prompt "Memory split" 1300006fa259SRussell King depends on MMU 13018d5796d2SLennert Buytenhek default VMSPLIT_3G 13028d5796d2SLennert Buytenhek help 13038d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13048d5796d2SLennert Buytenhek 13058d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 13068d5796d2SLennert Buytenhek option alone! 13078d5796d2SLennert Buytenhek 13088d5796d2SLennert Buytenhek config VMSPLIT_3G 13098d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 131063ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1311bbeedfdaSYisheng Xie depends on !ARM_LPAE 131263ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 13138d5796d2SLennert Buytenhek config VMSPLIT_2G 13148d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 13158d5796d2SLennert Buytenhek config VMSPLIT_1G 13168d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 13178d5796d2SLennert Buytenhekendchoice 13188d5796d2SLennert Buytenhek 13198d5796d2SLennert Buytenhekconfig PAGE_OFFSET 13208d5796d2SLennert Buytenhek hex 1321006fa259SRussell King default PHYS_OFFSET if !MMU 13228d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 13238d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 132463ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 13258d5796d2SLennert Buytenhek default 0xC0000000 13268d5796d2SLennert Buytenhek 13271da177e4SLinus Torvaldsconfig NR_CPUS 13281da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 13291da177e4SLinus Torvalds range 2 32 13301da177e4SLinus Torvalds depends on SMP 13311da177e4SLinus Torvalds default "4" 13321da177e4SLinus Torvalds 1333a054a811SRussell Kingconfig HOTPLUG_CPU 133400b7dedeSRussell King bool "Support for hot-pluggable CPUs" 133540b31360SStephen Rothwell depends on SMP 13361b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1337a054a811SRussell King help 1338a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1339a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1340a054a811SRussell King 13412bdd424fSWill Deaconconfig ARM_PSCI 13422bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1343e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1344be120397SMark Rutland select ARM_PSCI_FW 13452bdd424fSWill Deacon help 13462bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 13472bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 13482bdd424fSWill Deacon management operations described in ARM document number ARM DEN 13492bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 13502bdd424fSWill Deacon ARM processors"). 13512bdd424fSWill Deacon 13522a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 13532a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 13542a6ad871SMaxime Ripard# selected platforms. 135544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 135644986ab0SPeter De Schrijver (NVIDIA) int 1357139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1358d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1359a3ee4feaSTao Ren ARCH_ZYNQ || ARCH_ASPEED 1360aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1361aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1362eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 136306b851e5SOlof Johansson default 392 if ARCH_U8500 136401bb914cSTony Prisk default 352 if ARCH_VT8500 13657b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 13662a6ad871SMaxime Ripard default 264 if MACH_H4700 136744986ab0SPeter De Schrijver (NVIDIA) default 0 136844986ab0SPeter De Schrijver (NVIDIA) help 136944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 137044986ab0SPeter De Schrijver (NVIDIA) 137144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 137244986ab0SPeter De Schrijver (NVIDIA) 1373c9218b16SRussell Kingconfig HZ_FIXED 1374f8065813SRussell King int 1375da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 13761164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 137747d84682SRussell King default 0 1378c9218b16SRussell King 1379c9218b16SRussell Kingchoice 138047d84682SRussell King depends on HZ_FIXED = 0 1381c9218b16SRussell King prompt "Timer frequency" 1382c9218b16SRussell King 1383c9218b16SRussell Kingconfig HZ_100 1384c9218b16SRussell King bool "100 Hz" 1385c9218b16SRussell King 1386c9218b16SRussell Kingconfig HZ_200 1387c9218b16SRussell King bool "200 Hz" 1388c9218b16SRussell King 1389c9218b16SRussell Kingconfig HZ_250 1390c9218b16SRussell King bool "250 Hz" 1391c9218b16SRussell King 1392c9218b16SRussell Kingconfig HZ_300 1393c9218b16SRussell King bool "300 Hz" 1394c9218b16SRussell King 1395c9218b16SRussell Kingconfig HZ_500 1396c9218b16SRussell King bool "500 Hz" 1397c9218b16SRussell King 1398c9218b16SRussell Kingconfig HZ_1000 1399c9218b16SRussell King bool "1000 Hz" 1400c9218b16SRussell King 1401c9218b16SRussell Kingendchoice 1402c9218b16SRussell King 1403c9218b16SRussell Kingconfig HZ 1404c9218b16SRussell King int 140547d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1406c9218b16SRussell King default 100 if HZ_100 1407c9218b16SRussell King default 200 if HZ_200 1408c9218b16SRussell King default 250 if HZ_250 1409c9218b16SRussell King default 300 if HZ_300 1410c9218b16SRussell King default 500 if HZ_500 1411c9218b16SRussell King default 1000 1412c9218b16SRussell King 1413c9218b16SRussell Kingconfig SCHED_HRTICK 1414c9218b16SRussell King def_bool HIGH_RES_TIMERS 1415f8065813SRussell King 141616c79651SCatalin Marinasconfig THUMB2_KERNEL 1417bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 14184477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1419bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 142089bace65SArnd Bergmann select ARM_UNWIND 142116c79651SCatalin Marinas help 142216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 142375fea300SNicolas Pitre Thumb-2 mode. 142416c79651SCatalin Marinas 142516c79651SCatalin Marinas If unsure, say N. 142616c79651SCatalin Marinas 14276f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 14286f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 14296f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 14306f685c5cSDave Martin default y 14316f685c5cSDave Martin help 14326f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 14336f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 14346f685c5cSDave Martin branch instructions. 14356f685c5cSDave Martin 14366f685c5cSDave Martin This is a problem, because there's no guarantee the final 14376f685c5cSDave Martin destination of the symbol, or any candidate locations for a 14386f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 14396f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 14406f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 14416f685c5cSDave Martin support. 14426f685c5cSDave Martin 14436f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 14446f685c5cSDave Martin relocation" error when loading some modules. 14456f685c5cSDave Martin 14466f685c5cSDave Martin Until fixed tools are available, passing 14476f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 14486f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 14496f685c5cSDave Martin stack usage in some cases. 14506f685c5cSDave Martin 14516f685c5cSDave Martin The problem is described in more detail at: 14526f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 14536f685c5cSDave Martin 14546f685c5cSDave Martin Only Thumb-2 kernels are affected. 14556f685c5cSDave Martin 14566f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 14576f685c5cSDave Martin 145842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 145942f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 146042f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 146142f25bddSNicolas Pitre default y 146242f25bddSNicolas Pitre help 146342f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 146442f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 146542f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 146642f25bddSNicolas Pitre and udiv instructions that can be used to implement those 146742f25bddSNicolas Pitre functions. 146842f25bddSNicolas Pitre 146942f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 147042f25bddSNicolas Pitre replace the first two instructions of these library functions 147142f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 147242f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 147342f25bddSNicolas Pitre and less power intensive than running the original library 147442f25bddSNicolas Pitre code to do integer division. 147542f25bddSNicolas Pitre 1476704bdda0SNicolas Pitreconfig AEABI 1477a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1478a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1479a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1480704bdda0SNicolas Pitre help 1481704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1482704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1483704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1484704bdda0SNicolas Pitre 1485704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1486704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1487704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1488704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1489704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1490704bdda0SNicolas Pitre 1491704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1492704bdda0SNicolas Pitre 14936c90c872SNicolas Pitreconfig OABI_COMPAT 1494a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1495d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 14966c90c872SNicolas Pitre help 14976c90c872SNicolas Pitre This option preserves the old syscall interface along with the 14986c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 14996c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15006c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15016c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15026c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 150391702175SKees Cook 150491702175SKees Cook The seccomp filter system will not be available when this is 150591702175SKees Cook selected, since there is no way yet to sensibly distinguish 150691702175SKees Cook between calling conventions during filtering. 150791702175SKees Cook 15086c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 15096c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 15106c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 15116c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1512b02f8467SKees Cook at all). If in doubt say N. 15136c90c872SNicolas Pitre 1514eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1515e80d6a24SMel Gorman bool 1516e80d6a24SMel Gorman 151705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 151805944d74SRussell King bool 151905944d74SRussell King 152007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 152107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 152207a2f737SRussell King 15237b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 15247b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 15257b7bf499SWill Deacon 1526053a96caSNicolas Pitreconfig HIGHMEM 1527e8db89a2SRussell King bool "High Memory Support" 1528e8db89a2SRussell King depends on MMU 1529053a96caSNicolas Pitre help 1530053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1531053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1532053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1533053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1534053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1535053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1536053a96caSNicolas Pitre 1537053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1538053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1539053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1540053a96caSNicolas Pitre 1541053a96caSNicolas Pitre If unsure, say n. 1542053a96caSNicolas Pitre 154365cec8e3SRussell Kingconfig HIGHPTE 15449a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 154565cec8e3SRussell King depends on HIGHMEM 15469a431bd5SRussell King default y 1547b4d103d1SRussell King help 1548b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1549b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1550b4d103d1SRussell King precious low memory, eventually leading to low memory being 1551b4d103d1SRussell King consumed by page tables. Setting this option will allow 1552b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 155365cec8e3SRussell King 1554a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1555a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1556a5e090acSRussell King depends on MMU && !ARM_LPAE 15571b8873a0SJamie Iles default y 15581b8873a0SJamie Iles help 1559a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1560a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1561a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1562a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1563a5e090acSRussell King fault when dereferenced. 1564a5e090acSRussell King 1565a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1566a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1567a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1568c80d79d7SYasunori Goto 1569c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1570fa8ad788SMark Rutland def_bool y 1571fa8ad788SMark Rutland depends on ARM_PMU 15721b8873a0SJamie Iles 15731355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 15741355e2a6SCatalin Marinas def_bool y 15751355e2a6SCatalin Marinas depends on ARM_LPAE 15761355e2a6SCatalin Marinas 15778d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 15788d962507SCatalin Marinas def_bool y 15798d962507SCatalin Marinas depends on ARM_LPAE 15808d962507SCatalin Marinas 15814bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 15824bfab203SSteven Capper def_bool y 15834bfab203SSteven Capper 15847d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 15857d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 15867d485f64SArd Biesheuvel depends on MODULES 1587e7229f7dSAnders Roxell default y 15887d485f64SArd Biesheuvel help 15897d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 15907d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 15917d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 15927d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 15937d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 15947d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 15957d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 15967d485f64SArd Biesheuvel the same. 15977d485f64SArd Biesheuvel 1598e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1599e7229f7dSAnders Roxell configurations. If unsure, say y. 16007d485f64SArd Biesheuvel 1601c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 160236d6c928SUlrich Hecht int "Maximum zone order" 1603898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16046d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1605c1b2d970SMagnus Damm default "11" 1606c1b2d970SMagnus Damm help 1607c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1608c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1609c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1610c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1611c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1612c1b2d970SMagnus Damm increase this value. 1613c1b2d970SMagnus Damm 1614c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1615c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1616c1b2d970SMagnus Damm 16171da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 16181da177e4SLinus Torvalds bool 1619f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 16201da177e4SLinus Torvalds default y if !ARCH_EBSA110 1621e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 16221da177e4SLinus Torvalds help 16231da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 16241da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 16251da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 16261da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 16271da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 16281da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 16291da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 16301da177e4SLinus Torvalds 163139ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 163238ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 163338ef2ad5SLinus Walleij depends on MMU 163439ec58f3SLennert Buytenhek default y if CPU_FEROCEON 163539ec58f3SLennert Buytenhek help 163639ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 163739ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 163839ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 163939ec58f3SLennert Buytenhek 164039ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 164139ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 164239ec58f3SLennert Buytenhek such copy operations with large buffers. 164339ec58f3SLennert Buytenhek 164439ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 164539ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 164639ec58f3SLennert Buytenhek 164770c70d97SNicolas Pitreconfig SECCOMP 164870c70d97SNicolas Pitre bool 164970c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 165070c70d97SNicolas Pitre ---help--- 165170c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 165270c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 165370c70d97SNicolas Pitre execution. By using pipes or other transports made available to 165470c70d97SNicolas Pitre the process as file descriptors supporting the read/write 165570c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 165670c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 165770c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 165870c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 165970c70d97SNicolas Pitre defined by each seccomp mode. 166070c70d97SNicolas Pitre 166102c2433bSStefano Stabelliniconfig PARAVIRT 166202c2433bSStefano Stabellini bool "Enable paravirtualization code" 166302c2433bSStefano Stabellini help 166402c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 166502c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 166602c2433bSStefano Stabellini over full virtualization. 166702c2433bSStefano Stabellini 166802c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 166902c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 167002c2433bSStefano Stabellini select PARAVIRT 167102c2433bSStefano Stabellini help 167202c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 167302c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 167402c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 167502c2433bSStefano Stabellini that, there can be a small performance impact. 167602c2433bSStefano Stabellini 167702c2433bSStefano Stabellini If in doubt, say N here. 167802c2433bSStefano Stabellini 1679eff8d644SStefano Stabelliniconfig XEN_DOM0 1680eff8d644SStefano Stabellini def_bool y 1681eff8d644SStefano Stabellini depends on XEN 1682eff8d644SStefano Stabellini 1683eff8d644SStefano Stabelliniconfig XEN 1684c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 168585323a99SIan Campbell depends on ARM && AEABI && OF 1686f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 168785323a99SIan Campbell depends on !GENERIC_ATOMIC64 16887693deccSUwe Kleine-König depends on MMU 168951aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 169017b7ab80SStefano Stabellini select ARM_PSCI 1691f21254cdSChristoph Hellwig select SWIOTLB 169283862ccfSStefano Stabellini select SWIOTLB_XEN 169302c2433bSStefano Stabellini select PARAVIRT 1694eff8d644SStefano Stabellini help 1695eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1696eff8d644SStefano Stabellini 1697189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1698189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1699189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1700189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1701189af465SArd Biesheuvel default y 1702189af465SArd Biesheuvel help 1703189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1704189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1705189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1706189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1707189af465SArd Biesheuvel the entire duration that the system is up. 1708189af465SArd Biesheuvel 1709189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1710189af465SArd Biesheuvel different canary value for each task. 1711189af465SArd Biesheuvel 17121da177e4SLinus Torvaldsendmenu 17131da177e4SLinus Torvalds 17141da177e4SLinus Torvaldsmenu "Boot options" 17151da177e4SLinus Torvalds 17169eb8f674SGrant Likelyconfig USE_OF 17179eb8f674SGrant Likely bool "Flattened Device Tree support" 1718b1b3f49cSRussell King select IRQ_DOMAIN 17199eb8f674SGrant Likely select OF 17209eb8f674SGrant Likely help 17219eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17229eb8f674SGrant Likely 1723bd51e2f5SNicolas Pitreconfig ATAGS 1724bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1725bd51e2f5SNicolas Pitre default y 1726bd51e2f5SNicolas Pitre help 1727bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1728bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1729bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1730bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1731bd51e2f5SNicolas Pitre leave this to y. 1732bd51e2f5SNicolas Pitre 1733bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1734bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1735bd51e2f5SNicolas Pitre depends on ATAGS 1736bd51e2f5SNicolas Pitre help 1737bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1738bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1739bd51e2f5SNicolas Pitre 17401da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 17411da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 17421da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 17431da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 17441da177e4SLinus Torvalds default "0" 17451da177e4SLinus Torvalds help 17461da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 17471da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 17481da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 17491da177e4SLinus Torvalds value in their defconfig file. 17501da177e4SLinus Torvalds 17511da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17521da177e4SLinus Torvalds 17531da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 17541da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 17551da177e4SLinus Torvalds default "0" 17561da177e4SLinus Torvalds help 1757f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1758f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1759f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1760f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1761f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1762f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 17631da177e4SLinus Torvalds 17641da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 17651da177e4SLinus Torvalds 17661da177e4SLinus Torvaldsconfig ZBOOT_ROM 17671da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 17681da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 176910968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 17701da177e4SLinus Torvalds help 17711da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 17721da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 17731da177e4SLinus Torvalds 1774e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1775e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 177610968131SRussell King depends on OF 1777e2a6a3aaSJohn Bonesio help 1778e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1779e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1780e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1781e2a6a3aaSJohn Bonesio 1782e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1783e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1784e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1785e2a6a3aaSJohn Bonesio 1786e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1787e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1788e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1789e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1790e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1791e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1792e2a6a3aaSJohn Bonesio to this option. 1793e2a6a3aaSJohn Bonesio 1794b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1795b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1796b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1797b90b9a38SNicolas Pitre help 1798b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1799b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1800b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1801b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1802b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1803b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1804b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1805b90b9a38SNicolas Pitre 1806d0f34a11SGenoud Richardchoice 1807d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1808d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1809d0f34a11SGenoud Richard 1810d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1811d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1812d0f34a11SGenoud Richard help 1813d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1814d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1815d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1816d0f34a11SGenoud Richard 1817d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1818d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1819d0f34a11SGenoud Richard help 1820d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1821d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1822d0f34a11SGenoud Richard 1823d0f34a11SGenoud Richardendchoice 1824d0f34a11SGenoud Richard 18251da177e4SLinus Torvaldsconfig CMDLINE 18261da177e4SLinus Torvalds string "Default kernel command string" 18271da177e4SLinus Torvalds default "" 18281da177e4SLinus Torvalds help 18291da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 18301da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 18311da177e4SLinus Torvalds architectures, you should supply some command-line options at build 18321da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 18331da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 18341da177e4SLinus Torvalds 18354394c124SVictor Boiviechoice 18364394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 18374394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1838bd51e2f5SNicolas Pitre depends on ATAGS 18394394c124SVictor Boivie 18404394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 18414394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 18424394c124SVictor Boivie help 18434394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 18444394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 18454394c124SVictor Boivie string provided in CMDLINE will be used. 18464394c124SVictor Boivie 18474394c124SVictor Boivieconfig CMDLINE_EXTEND 18484394c124SVictor Boivie bool "Extend bootloader kernel arguments" 18494394c124SVictor Boivie help 18504394c124SVictor Boivie The command-line arguments provided by the boot loader will be 18514394c124SVictor Boivie appended to the default kernel command string. 18524394c124SVictor Boivie 185392d2040dSAlexander Hollerconfig CMDLINE_FORCE 185492d2040dSAlexander Holler bool "Always use the default kernel command string" 185592d2040dSAlexander Holler help 185692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 185792d2040dSAlexander Holler loader passes other arguments to the kernel. 185892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 185992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 18604394c124SVictor Boivieendchoice 186192d2040dSAlexander Holler 18621da177e4SLinus Torvaldsconfig XIP_KERNEL 18631da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 186410968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 18651da177e4SLinus Torvalds help 18661da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 18671da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 18681da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 18691da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 18701da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 18711da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 18721da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 18731da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 18741da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 18751da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 18761da177e4SLinus Torvalds 18771da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 18781da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 18791da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 18801da177e4SLinus Torvalds 18811da177e4SLinus Torvalds If unsure, say N. 18821da177e4SLinus Torvalds 18831da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 18841da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 18851da177e4SLinus Torvalds depends on XIP_KERNEL 18861da177e4SLinus Torvalds default "0x00080000" 18871da177e4SLinus Torvalds help 18881da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 18891da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 18901da177e4SLinus Torvalds own flash usage. 18911da177e4SLinus Torvalds 1892ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1893ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1894ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1895ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1896ca8b5d97SNicolas Pitre help 1897ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1898ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1899ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1900ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1901ca8b5d97SNicolas Pitre slightly longer boot delay. 1902ca8b5d97SNicolas Pitre 1903c587e4a6SRichard Purdieconfig KEXEC 1904c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 190519ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 190676950f71SVincenzo Frascino depends on MMU 19072965faa5SDave Young select KEXEC_CORE 1908c587e4a6SRichard Purdie help 1909c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1910c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 191101dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1912c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1913c587e4a6SRichard Purdie 1914c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1915c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1916bf220695SGeert Uytterhoeven initially work for you. 1917c587e4a6SRichard Purdie 19184cd9d6f7SRichard Purdieconfig ATAGS_PROC 19194cd9d6f7SRichard Purdie bool "Export atags in procfs" 1920bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1921b98d7291SUli Luckas default y 19224cd9d6f7SRichard Purdie help 19234cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 19244cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 19254cd9d6f7SRichard Purdie 1926cb5d39b3SMika Westerbergconfig CRASH_DUMP 1927cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1928cb5d39b3SMika Westerberg help 1929cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1930cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1931cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1932cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 1933cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 1934cb5d39b3SMika Westerberg memory address not used by the main kernel 1935cb5d39b3SMika Westerberg 1936330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 1937cb5d39b3SMika Westerberg 1938e69edc79SEric Miaoconfig AUTO_ZRELADDR 1939e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 1940e69edc79SEric Miao help 1941e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 1942e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 1943e69edc79SEric Miao will be determined at run-time by masking the current IP with 1944e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 1945e69edc79SEric Miao from start of memory. 1946e69edc79SEric Miao 194781a0bc39SRoy Franzconfig EFI_STUB 194881a0bc39SRoy Franz bool 194981a0bc39SRoy Franz 195081a0bc39SRoy Franzconfig EFI 195181a0bc39SRoy Franz bool "UEFI runtime support" 195281a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 195381a0bc39SRoy Franz select UCS2_STRING 195481a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 195581a0bc39SRoy Franz select EFI_STUB 195681a0bc39SRoy Franz select EFI_ARMSTUB 195781a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 195881a0bc39SRoy Franz ---help--- 195981a0bc39SRoy Franz This option provides support for runtime services provided 196081a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 196181a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 196281a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 196381a0bc39SRoy Franz is only useful for kernels that may run on systems that have 196481a0bc39SRoy Franz UEFI firmware. 196581a0bc39SRoy Franz 1966bb817befSArd Biesheuvelconfig DMI 1967bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 1968bb817befSArd Biesheuvel depends on EFI 1969bb817befSArd Biesheuvel default y 1970bb817befSArd Biesheuvel help 1971bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 1972bb817befSArd Biesheuvel 1973bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 1974bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 1975bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 1976bb817befSArd Biesheuvel 1977bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 1978bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 1979bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 1980bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 1981bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 1982bb817befSArd Biesheuvel 19831da177e4SLinus Torvaldsendmenu 19841da177e4SLinus Torvalds 1985ac9d7efcSRussell Kingmenu "CPU Power Management" 19861da177e4SLinus Torvalds 19871da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 19881da177e4SLinus Torvalds 1989ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 1990ac9d7efcSRussell King 1991ac9d7efcSRussell Kingendmenu 1992ac9d7efcSRussell King 19931da177e4SLinus Torvaldsmenu "Floating point emulation" 19941da177e4SLinus Torvalds 19951da177e4SLinus Torvaldscomment "At least one emulation must be selected" 19961da177e4SLinus Torvalds 19971da177e4SLinus Torvaldsconfig FPE_NWFPE 19981da177e4SLinus Torvalds bool "NWFPE math emulation" 1999593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20001da177e4SLinus Torvalds ---help--- 20011da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20021da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20031da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20041da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20051da177e4SLinus Torvalds 20061da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20071da177e4SLinus Torvalds early in the bootup. 20081da177e4SLinus Torvalds 20091da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20101da177e4SLinus Torvalds bool "Support extended precision" 2011bedf142bSLennert Buytenhek depends on FPE_NWFPE 20121da177e4SLinus Torvalds help 20131da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20141da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20151da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20161da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20171da177e4SLinus Torvalds floating point emulator without any good reason. 20181da177e4SLinus Torvalds 20191da177e4SLinus Torvalds You almost surely want to say N here. 20201da177e4SLinus Torvalds 20211da177e4SLinus Torvaldsconfig FPE_FASTFPE 20221da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2023d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20241da177e4SLinus Torvalds ---help--- 20251da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20261da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20271da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20281da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20291da177e4SLinus Torvalds 20301da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20311da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20321da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20331da177e4SLinus Torvalds choose NWFPE. 20341da177e4SLinus Torvalds 20351da177e4SLinus Torvaldsconfig VFP 20361da177e4SLinus Torvalds bool "VFP-format floating point maths" 2037e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20381da177e4SLinus Torvalds help 20391da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20401da177e4SLinus Torvalds if your hardware includes a VFP unit. 20411da177e4SLinus Torvalds 2042dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 20431da177e4SLinus Torvalds release notes and additional status information. 20441da177e4SLinus Torvalds 20451da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20461da177e4SLinus Torvalds 204725ebee02SCatalin Marinasconfig VFPv3 204825ebee02SCatalin Marinas bool 204925ebee02SCatalin Marinas depends on VFP 205025ebee02SCatalin Marinas default y if CPU_V7 205125ebee02SCatalin Marinas 2052b5872db4SCatalin Marinasconfig NEON 2053b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2054b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2055b5872db4SCatalin Marinas help 2056b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2057b5872db4SCatalin Marinas Extension. 2058b5872db4SCatalin Marinas 205973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 206073c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2061c4a30c3bSRussell King depends on NEON && AEABI 206273c132c1SArd Biesheuvel help 206373c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 206473c132c1SArd Biesheuvel 20651da177e4SLinus Torvaldsendmenu 20661da177e4SLinus Torvalds 20671da177e4SLinus Torvaldsmenu "Power management options" 20681da177e4SLinus Torvalds 2069eceab4acSRussell Kingsource "kernel/power/Kconfig" 20701da177e4SLinus Torvalds 2071f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 207219a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2073f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2074f4cb5700SJohannes Berg def_bool y 2075f4cb5700SJohannes Berg 207615e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 20778b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 20781b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 207915e0d9e3SArnd Bergmann 2080603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2081603fb42aSSebastian Capella bool 2082603fb42aSSebastian Capella depends on MMU 2083603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2084603fb42aSSebastian Capella 20851da177e4SLinus Torvaldsendmenu 20861da177e4SLinus Torvalds 2087916f743dSKumar Galasource "drivers/firmware/Kconfig" 2088916f743dSKumar Gala 2089652ccae5SArd Biesheuvelif CRYPTO 2090652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2091652ccae5SArd Biesheuvelendif 2092