xref: /linux/arch/arm/Kconfig (revision ba81f502e73cee92964af6c39eb8c8d7e44e38c1)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
4e17c6d56SDavid Woodhouse	select HAVE_AOUT
524056f52SRussell King	select HAVE_DMA_API_DEBUG
6d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
72778f620SRussell King	select HAVE_MEMBLOCK
812b824fbSAlessandro Zummo	select RTC_LIB
975e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
10a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
11fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
125cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
13856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
149edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
15606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1680be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
1780be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
180e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
19e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
201fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
21e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
22e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
236e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
24a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
25e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
267ada189fSJamie Iles	select HAVE_PERF_EVENTS
277ada189fSJamie Iles	select PERF_USE_VMALLOC
28e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
29e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
30ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
31e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
32e2a93eccSLennert Buytenhek	select HAVE_SPARSE_IRQ
3325a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
341fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
35e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
361da177e4SLinus Torvalds	help
371da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
38f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
391da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
401da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
411da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
421da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
431da177e4SLinus Torvalds
4474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
4574facffeSRussell King	bool
4674facffeSRussell King
471a189b97SRussell Kingconfig HAVE_PWM
481a189b97SRussell King	bool
491a189b97SRussell King
500b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
510b05da72SHans Ulli Kroll	bool
520b05da72SHans Ulli Kroll
5375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
5475e7153aSRalf Baechle	bool
5575e7153aSRalf Baechle
56112f38a4SRussell Kingconfig HAVE_SCHED_CLOCK
57112f38a4SRussell King	bool
58112f38a4SRussell King
590a938b97SDavid Brownellconfig GENERIC_GPIO
600a938b97SDavid Brownell	bool
610a938b97SDavid Brownell
625cfc8ee0SJohn Stultzconfig ARCH_USES_GETTIMEOFFSET
635cfc8ee0SJohn Stultz	bool
645cfc8ee0SJohn Stultz	default n
65746140c7SKevin Hilman
660567a0c0SKevin Hilmanconfig GENERIC_CLOCKEVENTS
670567a0c0SKevin Hilman	bool
680567a0c0SKevin Hilman
69a8655e83SCatalin Marinasconfig GENERIC_CLOCKEVENTS_BROADCAST
70a8655e83SCatalin Marinas	bool
71a8655e83SCatalin Marinas	depends on GENERIC_CLOCKEVENTS
725388a6b2SRussell King	default y if SMP
73a8655e83SCatalin Marinas
74bf9dd360SRob Herringconfig KTIME_SCALAR
75bf9dd360SRob Herring	bool
76bf9dd360SRob Herring	default y
77bf9dd360SRob Herring
78bc581770SLinus Walleijconfig HAVE_TCM
79bc581770SLinus Walleij	bool
80bc581770SLinus Walleij	select GENERIC_ALLOCATOR
81bc581770SLinus Walleij
82e119bfffSRussell Kingconfig HAVE_PROC_CPU
83e119bfffSRussell King	bool
84e119bfffSRussell King
855ea81769SAl Viroconfig NO_IOPORT
865ea81769SAl Viro	bool
875ea81769SAl Viro
881da177e4SLinus Torvaldsconfig EISA
891da177e4SLinus Torvalds	bool
901da177e4SLinus Torvalds	---help---
911da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
921da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
951da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
961da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
971da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvalds	  Otherwise, say N.
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvaldsconfig SBUS
1041da177e4SLinus Torvalds	bool
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvaldsconfig MCA
1071da177e4SLinus Torvalds	bool
1081da177e4SLinus Torvalds	help
1091da177e4SLinus Torvalds	  MicroChannel Architecture is found in some IBM PS/2 machines and
1101da177e4SLinus Torvalds	  laptops.  It is a bus system similar to PCI or ISA. See
1111da177e4SLinus Torvalds	  <file:Documentation/mca.txt> (and especially the web page given
1121da177e4SLinus Torvalds	  there) before attempting to build an MCA bus kernel.
1131da177e4SLinus Torvalds
114f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
115f16fb1ecSRussell King	bool
116f16fb1ecSRussell King	default y
117f16fb1ecSRussell King
118f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
119f76e9154SNicolas Pitre	bool
120f76e9154SNicolas Pitre	depends on !SMP
121f76e9154SNicolas Pitre	default y
122f76e9154SNicolas Pitre
123f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
124f16fb1ecSRussell King	bool
125f16fb1ecSRussell King	default y
126f16fb1ecSRussell King
1277ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1287ad1bcb2SRussell King	bool
1297ad1bcb2SRussell King	default y
1307ad1bcb2SRussell King
1314a2581a0SThomas Gleixnerconfig HARDIRQS_SW_RESEND
1324a2581a0SThomas Gleixner	bool
1334a2581a0SThomas Gleixner	default y
1344a2581a0SThomas Gleixner
1354a2581a0SThomas Gleixnerconfig GENERIC_IRQ_PROBE
1364a2581a0SThomas Gleixner	bool
1374a2581a0SThomas Gleixner	default y
1384a2581a0SThomas Gleixner
13995c354feSNick Pigginconfig GENERIC_LOCKBREAK
14095c354feSNick Piggin	bool
14195c354feSNick Piggin	default y
14295c354feSNick Piggin	depends on SMP && PREEMPT
14395c354feSNick Piggin
1441da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1451da177e4SLinus Torvalds	bool
1461da177e4SLinus Torvalds	default y
1471da177e4SLinus Torvalds
1481da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1491da177e4SLinus Torvalds	bool
1501da177e4SLinus Torvalds
151f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
152f0d1b0b3SDavid Howells	bool
153f0d1b0b3SDavid Howells
154f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
155f0d1b0b3SDavid Howells	bool
156f0d1b0b3SDavid Howells
15789c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
15889c52ed4SBen Dooks	bool
15989c52ed4SBen Dooks	help
16089c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
16189c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
16289c52ed4SBen Dooks	  it.
16389c52ed4SBen Dooks
164c7b0aff4SKevin Hilmanconfig ARCH_HAS_CPU_IDLE_WAIT
165c7b0aff4SKevin Hilman       def_bool y
166c7b0aff4SKevin Hilman
167b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
168b89c3b16SAkinobu Mita	bool
169b89c3b16SAkinobu Mita	default y
170b89c3b16SAkinobu Mita
1711da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1721da177e4SLinus Torvalds	bool
1731da177e4SLinus Torvalds	default y
1741da177e4SLinus Torvalds
175a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
176a08b6b79Sviro@ZenIV.linux.org.uk	bool
177a08b6b79Sviro@ZenIV.linux.org.uk
1785ac6da66SChristoph Lameterconfig ZONE_DMA
1795ac6da66SChristoph Lameter	bool
1805ac6da66SChristoph Lameter
181ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
182ccd7ab7fSFUJITA Tomonori       def_bool y
183ccd7ab7fSFUJITA Tomonori
1841da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1851da177e4SLinus Torvalds	bool
1861da177e4SLinus Torvalds
1871da177e4SLinus Torvaldsconfig FIQ
1881da177e4SLinus Torvalds	bool
1891da177e4SLinus Torvalds
190034d2f5aSAl Viroconfig ARCH_MTD_XIP
191034d2f5aSAl Viro	bool
192034d2f5aSAl Viro
193c760fc19SHyok S. Choiconfig VECTORS_BASE
194c760fc19SHyok S. Choi	hex
1956afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
196c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
197c760fc19SHyok S. Choi	default 0x00000000
198c760fc19SHyok S. Choi	help
199c760fc19SHyok S. Choi	  The base address of exception vectors.
200c760fc19SHyok S. Choi
201dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
202c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
203c1becedcSRussell King	default y
204b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
205dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
206dc21af99SRussell King	help
207111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
208111e9a5cSRussell King	  boot and module load time according to the position of the
209111e9a5cSRussell King	  kernel in system memory.
210dc21af99SRussell King
211111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
212daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
213dc21af99SRussell King
214c1becedcSRussell King	  Only disable this option if you know that you do not require
215c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
216c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
217c1becedcSRussell King
2180cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2191b9f95f8SNicolas Pitre	bool
220111e9a5cSRussell King	help
2210cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2220cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2230cdc8b92SNicolas Pitre	  be avoided when possible.
2241b9f95f8SNicolas Pitre
2251b9f95f8SNicolas Pitreconfig PHYS_OFFSET
226974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2270cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
228974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2291b9f95f8SNicolas Pitre	help
2301b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2311b9f95f8SNicolas Pitre	  location of main memory in your system.
232cada3c08SRussell King
23387e040b6SSimon Glassconfig GENERIC_BUG
23487e040b6SSimon Glass	def_bool y
23587e040b6SSimon Glass	depends on BUG
23687e040b6SSimon Glass
2371da177e4SLinus Torvaldssource "init/Kconfig"
2381da177e4SLinus Torvalds
239dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
240dc52ddc0SMatt Helsley
2411da177e4SLinus Torvaldsmenu "System Type"
2421da177e4SLinus Torvalds
2433c427975SHyok S. Choiconfig MMU
2443c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2453c427975SHyok S. Choi	default y
2463c427975SHyok S. Choi	help
2473c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2483c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2493c427975SHyok S. Choi
250ccf50e23SRussell King#
251ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
252ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
253ccf50e23SRussell King#
2541da177e4SLinus Torvaldschoice
2551da177e4SLinus Torvalds	prompt "ARM system type"
2566a0e2430SCatalin Marinas	default ARCH_VERSATILE
2571da177e4SLinus Torvalds
2584af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2594af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2604af6fee1SDeepak Saxena	select ARM_AMBA
26189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2626d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
263aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2649904f793SLinus Walleij	select HAVE_TCM
265c5a0adb5SRussell King	select ICST
26613edd86dSRussell King	select GENERIC_CLOCKEVENTS
267f4b8b319SRussell King	select PLAT_VERSATILE
268c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2690cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2704af6fee1SDeepak Saxena	help
2714af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2724af6fee1SDeepak Saxena
2734af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2744af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2754af6fee1SDeepak Saxena	select ARM_AMBA
2766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
277aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
278c5a0adb5SRussell King	select ICST
279ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
280eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
281f4b8b319SRussell King	select PLAT_VERSATILE
2823cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
283e3887714SRussell King	select ARM_TIMER_SP804
284b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2850cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2864af6fee1SDeepak Saxena	help
2874af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2884af6fee1SDeepak Saxena
2894af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2904af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2914af6fee1SDeepak Saxena	select ARM_AMBA
2924af6fee1SDeepak Saxena	select ARM_VIC
2936d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
294aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
295c5a0adb5SRussell King	select ICST
29689df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
297bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
298f4b8b319SRussell King	select PLAT_VERSATILE
2993414ba8cSRussell King	select PLAT_VERSATILE_CLCD
300c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
301e3887714SRussell King	select ARM_TIMER_SP804
3024af6fee1SDeepak Saxena	help
3034af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3044af6fee1SDeepak Saxena
305ceade897SRussell Kingconfig ARCH_VEXPRESS
306ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
307ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
308ceade897SRussell King	select ARM_AMBA
309ceade897SRussell King	select ARM_TIMER_SP804
3106d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
311aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
312ceade897SRussell King	select GENERIC_CLOCKEVENTS
313ceade897SRussell King	select HAVE_CLK
31495c34f83SNick Bowler	select HAVE_PATA_PLATFORM
315ceade897SRussell King	select ICST
316*ba81f502SRussell King	select NO_IOPORT
317ceade897SRussell King	select PLAT_VERSATILE
3180fb44b91SRussell King	select PLAT_VERSATILE_CLCD
319ceade897SRussell King	help
320ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
321ceade897SRussell King
3228fc5ffa0SAndrew Victorconfig ARCH_AT91
3238fc5ffa0SAndrew Victor	bool "Atmel AT91"
324f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
32593686ae8SDavid Brownell	select HAVE_CLK
326bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
3274af6fee1SDeepak Saxena	help
3282b3b3516SAndrew Victor	  This enables support for systems based on the Atmel AT91RM9200,
3292b3b3516SAndrew Victor	  AT91SAM9 and AT91CAP9 processors.
3304af6fee1SDeepak Saxena
331ccf50e23SRussell Kingconfig ARCH_BCMRING
332ccf50e23SRussell King	bool "Broadcom BCMRING"
333ccf50e23SRussell King	depends on MMU
334ccf50e23SRussell King	select CPU_V6
335ccf50e23SRussell King	select ARM_AMBA
33682d63734SRussell King	select ARM_TIMER_SP804
3376d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
338ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
339ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
340ccf50e23SRussell King	help
341ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
342ccf50e23SRussell King
343220e6cf7SRob Herringconfig ARCH_HIGHBANK
344220e6cf7SRob Herring	bool "Calxeda Highbank-based"
345220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
346220e6cf7SRob Herring	select ARM_AMBA
347220e6cf7SRob Herring	select ARM_GIC
348220e6cf7SRob Herring	select ARM_TIMER_SP804
34922d80379SDave Martin	select CACHE_L2X0
350220e6cf7SRob Herring	select CLKDEV_LOOKUP
351220e6cf7SRob Herring	select CPU_V7
352220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
353220e6cf7SRob Herring	select HAVE_ARM_SCU
3543b55658aSDave Martin	select HAVE_SMP
355220e6cf7SRob Herring	select USE_OF
356220e6cf7SRob Herring	help
357220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
358220e6cf7SRob Herring
3591da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3604af6fee1SDeepak Saxena	bool "Cirrus Logic CLPS711x/EP721x-based"
361c750815eSRussell King	select CPU_ARM720T
3625cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3630cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
364f999b8bdSMartin Michlmayr	help
365f999b8bdSMartin Michlmayr	  Support for Cirrus Logic 711x/721x based boards.
3661da177e4SLinus Torvalds
367d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
368d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
36900d2711dSImre Kaloz	select CPU_V6K
370d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
371d94f944eSAnton Vorontsov	select ARM_GIC
372ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3730b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3745f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
375d94f944eSAnton Vorontsov	help
376d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
377d94f944eSAnton Vorontsov
378788c9700SRussell Kingconfig ARCH_GEMINI
379788c9700SRussell King	bool "Cortina Systems Gemini"
380788c9700SRussell King	select CPU_FA526
381788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3825cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
383788c9700SRussell King	help
384788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
385788c9700SRussell King
3863a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3873a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3883a6cb8ceSArnd Bergmann	select CPU_V7
3893a6cb8ceSArnd Bergmann	select NO_IOPORT
3903a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3913a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3923a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
393ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3943a6cb8ceSArnd Bergmann	select USE_OF
3953a6cb8ceSArnd Bergmann	select ZONE_DMA
3963a6cb8ceSArnd Bergmann	help
3973a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
3983a6cb8ceSArnd Bergmann
3991da177e4SLinus Torvaldsconfig ARCH_EBSA110
4001da177e4SLinus Torvalds	bool "EBSA-110"
401c750815eSRussell King	select CPU_SA110
402f7e68bbfSRussell King	select ISA
403c5eb2a2bSRussell King	select NO_IOPORT
4045cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4050cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4061da177e4SLinus Torvalds	help
4071da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
408f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4091da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4101da177e4SLinus Torvalds	  parallel port.
4111da177e4SLinus Torvalds
412e7736d47SLennert Buytenhekconfig ARCH_EP93XX
413e7736d47SLennert Buytenhek	bool "EP93xx-based"
414c750815eSRussell King	select CPU_ARM920T
415e7736d47SLennert Buytenhek	select ARM_AMBA
416e7736d47SLennert Buytenhek	select ARM_VIC
4176d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4187444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
419eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4205cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4215725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
422e7736d47SLennert Buytenhek	help
423e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
424e7736d47SLennert Buytenhek
4251da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4261da177e4SLinus Torvalds	bool "FootBridge"
427c750815eSRussell King	select CPU_SA110
4281da177e4SLinus Torvalds	select FOOTBRIDGE
4294e8d7637SRussell King	select GENERIC_CLOCKEVENTS
430d0ee9f40SArnd Bergmann	select HAVE_IDE
4310cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
432f999b8bdSMartin Michlmayr	help
433f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
434f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4351da177e4SLinus Torvalds
436788c9700SRussell Kingconfig ARCH_MXC
437788c9700SRussell King	bool "Freescale MXC/iMX-based"
438788c9700SRussell King	select GENERIC_CLOCKEVENTS
439788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4406d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
441234b6cedSRussell King	select CLKSRC_MMIO
4428b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
443c124befcSJan Weitzel	select HAVE_SCHED_CLOCK
444ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
445788c9700SRussell King	help
446788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
447788c9700SRussell King
4481d3f33d5SShawn Guoconfig ARCH_MXS
4491d3f33d5SShawn Guo	bool "Freescale MXS-based"
4501d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4511d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
452b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4535c61ddcfSRussell King	select CLKSRC_MMIO
4546abda3e1SShawn Guo	select HAVE_CLK_PREPARE
4551d3f33d5SShawn Guo	help
4561d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4571d3f33d5SShawn Guo
4584af6fee1SDeepak Saxenaconfig ARCH_NETX
4594af6fee1SDeepak Saxena	bool "Hilscher NetX based"
460234b6cedSRussell King	select CLKSRC_MMIO
461c750815eSRussell King	select CPU_ARM926T
4624af6fee1SDeepak Saxena	select ARM_VIC
4632fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
464f999b8bdSMartin Michlmayr	help
4654af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4664af6fee1SDeepak Saxena
4674af6fee1SDeepak Saxenaconfig ARCH_H720X
4684af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
469c750815eSRussell King	select CPU_ARM720T
4704af6fee1SDeepak Saxena	select ISA_DMA_API
4715cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4724af6fee1SDeepak Saxena	help
4734af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4744af6fee1SDeepak Saxena
4753b938be6SRussell Kingconfig ARCH_IOP13XX
4763b938be6SRussell King	bool "IOP13xx-based"
4773b938be6SRussell King	depends on MMU
478c750815eSRussell King	select CPU_XSC3
4793b938be6SRussell King	select PLAT_IOP
4803b938be6SRussell King	select PCI
4813b938be6SRussell King	select ARCH_SUPPORTS_MSI
4828d5796d2SLennert Buytenhek	select VMSPLIT_1G
4830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4843b938be6SRussell King	help
4853b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4863b938be6SRussell King
4873f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4883f7e5815SLennert Buytenhek	bool "IOP32x-based"
489a4f7e763SRussell King	depends on MMU
490c750815eSRussell King	select CPU_XSCALE
4917ae1f7ecSLennert Buytenhek	select PLAT_IOP
492f7e68bbfSRussell King	select PCI
493bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
494f999b8bdSMartin Michlmayr	help
4953f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4963f7e5815SLennert Buytenhek	  processors.
4973f7e5815SLennert Buytenhek
4983f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4993f7e5815SLennert Buytenhek	bool "IOP33x-based"
5003f7e5815SLennert Buytenhek	depends on MMU
501c750815eSRussell King	select CPU_XSCALE
5027ae1f7ecSLennert Buytenhek	select PLAT_IOP
5033f7e5815SLennert Buytenhek	select PCI
504bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5053f7e5815SLennert Buytenhek	help
5063f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5071da177e4SLinus Torvalds
5083b938be6SRussell Kingconfig ARCH_IXP23XX
5093b938be6SRussell King 	bool "IXP23XX-based"
510588ef769SDan Williams	depends on MMU
511c750815eSRussell King	select CPU_XSC3
512285f5fa7SDan Williams 	select PCI
5135cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5140cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
515285f5fa7SDan Williams	help
5163b938be6SRussell King	  Support for Intel's IXP23xx (XScale) family of processors.
5171da177e4SLinus Torvalds
5181da177e4SLinus Torvaldsconfig ARCH_IXP2000
5191da177e4SLinus Torvalds	bool "IXP2400/2800-based"
520a4f7e763SRussell King	depends on MMU
521c750815eSRussell King	select CPU_XSCALE
522f7e68bbfSRussell King	select PCI
5235cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5240cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
525f999b8bdSMartin Michlmayr	help
526f999b8bdSMartin Michlmayr	  Support for Intel's IXP2400/2800 (XScale) family of processors.
5271da177e4SLinus Torvalds
5283b938be6SRussell Kingconfig ARCH_IXP4XX
5293b938be6SRussell King	bool "IXP4xx-based"
530a4f7e763SRussell King	depends on MMU
531234b6cedSRussell King	select CLKSRC_MMIO
532c750815eSRussell King	select CPU_XSCALE
5338858e9afSMilan Svoboda	select GENERIC_GPIO
5343b938be6SRussell King	select GENERIC_CLOCKEVENTS
5355b0d495cSRussell King	select HAVE_SCHED_CLOCK
5360b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
537485bdde7SRussell King	select DMABOUNCE if PCI
538c4713074SLennert Buytenhek	help
5393b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
540c4713074SLennert Buytenhek
541edabd38eSSaeed Bisharaconfig ARCH_DOVE
542edabd38eSSaeed Bishara	bool "Marvell Dove"
5437b769bb3SKonstantin Porotchkin	select CPU_V7
544edabd38eSSaeed Bishara	select PCI
545edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
546edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
547edabd38eSSaeed Bishara	select PLAT_ORION
548edabd38eSSaeed Bishara	help
549edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
550edabd38eSSaeed Bishara
551651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
552651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
553c750815eSRussell King	select CPU_FEROCEON
554651c74c7SSaeed Bishara	select PCI
555a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
556651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
557651c74c7SSaeed Bishara	select PLAT_ORION
558651c74c7SSaeed Bishara	help
559651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
560651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
561651c74c7SSaeed Bishara
56240805949SKevin Wellsconfig ARCH_LPC32XX
56340805949SKevin Wells	bool "NXP LPC32XX"
564234b6cedSRussell King	select CLKSRC_MMIO
56540805949SKevin Wells	select CPU_ARM926T
56640805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
56740805949SKevin Wells	select HAVE_IDE
56840805949SKevin Wells	select ARM_AMBA
56940805949SKevin Wells	select USB_ARCH_HAS_OHCI
5706d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
57140805949SKevin Wells	select GENERIC_CLOCKEVENTS
57240805949SKevin Wells	help
57340805949SKevin Wells	  Support for the NXP LPC32XX family of processors
57440805949SKevin Wells
575788c9700SRussell Kingconfig ARCH_MV78XX0
576788c9700SRussell King	bool "Marvell MV78xx0"
577788c9700SRussell King	select CPU_FEROCEON
578788c9700SRussell King	select PCI
579a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
580788c9700SRussell King	select GENERIC_CLOCKEVENTS
581788c9700SRussell King	select PLAT_ORION
582788c9700SRussell King	help
583788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
584788c9700SRussell King	  MV781x0, MV782x0.
585788c9700SRussell King
586788c9700SRussell Kingconfig ARCH_ORION5X
587788c9700SRussell King	bool "Marvell Orion"
588788c9700SRussell King	depends on MMU
589788c9700SRussell King	select CPU_FEROCEON
590788c9700SRussell King	select PCI
591a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
592788c9700SRussell King	select GENERIC_CLOCKEVENTS
593788c9700SRussell King	select PLAT_ORION
594788c9700SRussell King	help
595788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
596788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
597788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
598788c9700SRussell King
599788c9700SRussell Kingconfig ARCH_MMP
6002f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
601788c9700SRussell King	depends on MMU
602788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6036d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
604788c9700SRussell King	select GENERIC_CLOCKEVENTS
605157d2644SHaojian Zhuang	select GPIO_PXA
60628bb7bc6SRussell King	select HAVE_SCHED_CLOCK
607788c9700SRussell King	select TICK_ONESHOT
608788c9700SRussell King	select PLAT_PXA
6090bd86961SHaojian Zhuang	select SPARSE_IRQ
6103c7241bdSLeo Yan	select GENERIC_ALLOCATOR
611788c9700SRussell King	help
6122f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
613788c9700SRussell King
614c53c9cf6SAndrew Victorconfig ARCH_KS8695
615c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
616c750815eSRussell King	select CPU_ARM922T
61772880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6185cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6190cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
620c53c9cf6SAndrew Victor	help
621c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
622c53c9cf6SAndrew Victor	  System-on-Chip devices.
623c53c9cf6SAndrew Victor
624788c9700SRussell Kingconfig ARCH_W90X900
625788c9700SRussell King	bool "Nuvoton W90X900 CPU"
626788c9700SRussell King	select CPU_ARM926T
627c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6286d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6296fa5d5f7SRussell King	select CLKSRC_MMIO
63058b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
631777f9bebSLennert Buytenhek	help
632a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
633a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
634a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
635a8bc4eadSwanzongshun	  link address to know more.
636a8bc4eadSwanzongshun
637a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
638a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
639585cf175STzachi Perelstein
640c5f80065SErik Gillingconfig ARCH_TEGRA
641c5f80065SErik Gilling	bool "NVIDIA Tegra"
6424073723aSRussell King	select CLKDEV_LOOKUP
643234b6cedSRussell King	select CLKSRC_MMIO
644c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
645c5f80065SErik Gilling	select GENERIC_GPIO
646c5f80065SErik Gilling	select HAVE_CLK
647e3f4c0abSRussell King	select HAVE_SCHED_CLOCK
6483b55658aSDave Martin	select HAVE_SMP
649ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
6507056d423SColin Cross	select ARCH_HAS_CPUFREQ
651c5f80065SErik Gilling	help
652c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
653c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
654c5f80065SErik Gilling
655af75655cSJamie Ilesconfig ARCH_PICOXCELL
656af75655cSJamie Iles	bool "Picochip picoXcell"
657af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
658af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
659af75655cSJamie Iles	select ARM_VIC
660af75655cSJamie Iles	select CPU_V6K
661af75655cSJamie Iles	select DW_APB_TIMER
662af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
663af75655cSJamie Iles	select GENERIC_GPIO
664af75655cSJamie Iles	select HAVE_SCHED_CLOCK
665af75655cSJamie Iles	select HAVE_TCM
666af75655cSJamie Iles	select NO_IOPORT
66798e27a5cSJamie Iles	select SPARSE_IRQ
668af75655cSJamie Iles	select USE_OF
669af75655cSJamie Iles	help
670af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
671af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
672af75655cSJamie Iles	  for all boards.
673af75655cSJamie Iles
6744af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6754af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
676c750815eSRussell King	select CPU_ARM926T
6776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6785cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6794af6fee1SDeepak Saxena	help
6804af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6814af6fee1SDeepak Saxena
6821da177e4SLinus Torvaldsconfig ARCH_PXA
6832c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
684a4f7e763SRussell King	depends on MMU
685034d2f5aSAl Viro	select ARCH_MTD_XIP
68689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
688234b6cedSRussell King	select CLKSRC_MMIO
6897444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
690981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
691157d2644SHaojian Zhuang	select GPIO_PXA
6927ce83018SRussell King	select HAVE_SCHED_CLOCK
693a88264c2SRussell King	select TICK_ONESHOT
694bd5ce433SEric Miao	select PLAT_PXA
6956ac6b817SHaojian Zhuang	select SPARSE_IRQ
6964e234cc0SEric Miao	select AUTO_ZRELADDR
6978a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
69815e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
699d0ee9f40SArnd Bergmann	select HAVE_IDE
700f999b8bdSMartin Michlmayr	help
7012c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7021da177e4SLinus Torvalds
703788c9700SRussell Kingconfig ARCH_MSM
704788c9700SRussell King	bool "Qualcomm MSM"
7054b536b8dSSteve Muckle	select HAVE_CLK
70649cbe786SEric Miao	select GENERIC_CLOCKEVENTS
707923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
708bd32344aSStephen Boyd	select CLKDEV_LOOKUP
70949cbe786SEric Miao	help
7104b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7114b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7124b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7134b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7144b53eb4fSDaniel Walker	  (clock and power control, etc).
71549cbe786SEric Miao
716c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7176d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7186d72ad35SPaul Mundt	select HAVE_CLK
7195e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
720aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7213b55658aSDave Martin	select HAVE_SMP
7226d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
723ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7246d72ad35SPaul Mundt	select NO_IOPORT
7256d72ad35SPaul Mundt	select SPARSE_IRQ
72660f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
727e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7280cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
729c793c1b0SMagnus Damm	help
7306d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
731c793c1b0SMagnus Damm
7321da177e4SLinus Torvaldsconfig ARCH_RPC
7331da177e4SLinus Torvalds	bool "RiscPC"
7341da177e4SLinus Torvalds	select ARCH_ACORN
7351da177e4SLinus Torvalds	select FIQ
7361da177e4SLinus Torvalds	select TIMER_ACORN
737a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
738341eb781SBen Dooks	select HAVE_PATA_PLATFORM
739065909b9SRussell King	select ISA_DMA_API
7405ea81769SAl Viro	select NO_IOPORT
74107f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7425cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
743d0ee9f40SArnd Bergmann	select HAVE_IDE
7440cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7451da177e4SLinus Torvalds	help
7461da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7471da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7481da177e4SLinus Torvalds
7491da177e4SLinus Torvaldsconfig ARCH_SA1100
7501da177e4SLinus Torvalds	bool "SA1100-based"
751234b6cedSRussell King	select CLKSRC_MMIO
752c750815eSRussell King	select CPU_SA1100
753f7e68bbfSRussell King	select ISA
75405944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
755034d2f5aSAl Viro	select ARCH_MTD_XIP
75689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7571937f5b9SRussell King	select CPU_FREQ
7583e238be2SRussell King	select GENERIC_CLOCKEVENTS
759edf3ff5bSJett.Zhou	select CLKDEV_LOOKUP
7605094b92fSRussell King	select HAVE_SCHED_CLOCK
7613e238be2SRussell King	select TICK_ONESHOT
7627444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
763d0ee9f40SArnd Bergmann	select HAVE_IDE
7640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
765f999b8bdSMartin Michlmayr	help
766f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7671da177e4SLinus Torvalds
7681da177e4SLinus Torvaldsconfig ARCH_S3C2410
76963b1f51bSBen Dooks	bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
7700a938b97SDavid Brownell	select GENERIC_GPIO
7719d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7729483a578SDavid Brownell	select HAVE_CLK
773e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7745cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
77520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
7761da177e4SLinus Torvalds	help
7771da177e4SLinus Torvalds	  Samsung S3C2410X CPU based systems, such as the Simtec Electronics
7781da177e4SLinus Torvalds	  BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
779f6c8965aSMartin Michlmayr	  the Samsung SMDK2410 development board (and derivatives).
7801da177e4SLinus Torvalds
78163b1f51bSBen Dooks	  Note, the S3C2416 and the S3C2450 are so close that they even share
78225985edcSLucas De Marchi	  the same SoC ID code. This means that there is no separate machine
78363b1f51bSBen Dooks	  directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
78463b1f51bSBen Dooks
785a08ab637SBen Dooksconfig ARCH_S3C64XX
786a08ab637SBen Dooks	bool "Samsung S3C64XX"
78789f1fa08SBen Dooks	select PLAT_SAMSUNG
78889f0ce72SBen Dooks	select CPU_V6
78989f0ce72SBen Dooks	select ARM_VIC
790a08ab637SBen Dooks	select HAVE_CLK
7916700397aSMark Brown	select HAVE_TCM
792226e85f4SThomas Abraham	select CLKDEV_LOOKUP
79389f0ce72SBen Dooks	select NO_IOPORT
7945cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
79589c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
79689f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
79789f0ce72SBen Dooks	select SAMSUNG_CLKSRC
79889f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
79989f0ce72SBen Dooks	select S3C_GPIO_TRACK
80089f0ce72SBen Dooks	select S3C_DEV_NAND
80189f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
80289f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
80320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
804c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
805a08ab637SBen Dooks	help
806a08ab637SBen Dooks	  Samsung S3C64XX series based systems
807a08ab637SBen Dooks
80849b7a491SKukjin Kimconfig ARCH_S5P64X0
80949b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
810c4ffccddSKukjin Kim	select CPU_V6
811c4ffccddSKukjin Kim	select GENERIC_GPIO
812c4ffccddSKukjin Kim	select HAVE_CLK
813d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8140665ccc4SChanwoo Choi	select CLKSRC_MMIO
815c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8169e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
8179e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
81820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
819754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
820c4ffccddSKukjin Kim	help
82149b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
82249b7a491SKukjin Kim	  SMDK6450.
823c4ffccddSKukjin Kim
824acc84707SMarek Szyprowskiconfig ARCH_S5PC100
825acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8265a7652f2SByungho Min	select GENERIC_GPIO
8275a7652f2SByungho Min	select HAVE_CLK
82829e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8295a7652f2SByungho Min	select CPU_V7
830d6d502faSKukjin Kim	select ARM_L1_CACHE_SHIFT_6
831925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
83220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
833754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
834c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8355a7652f2SByungho Min	help
836acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8375a7652f2SByungho Min
838170f4e42SKukjin Kimconfig ARCH_S5PV210
839170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
840170f4e42SKukjin Kim	select CPU_V7
841eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8420f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
843170f4e42SKukjin Kim	select GENERIC_GPIO
844170f4e42SKukjin Kim	select HAVE_CLK
845b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8460665ccc4SChanwoo Choi	select CLKSRC_MMIO
847170f4e42SKukjin Kim	select ARM_L1_CACHE_SHIFT_6
848d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8499e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
8509e65bbf2SSangbeom Kim	select HAVE_SCHED_CLOCK
85120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
852754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
853c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8540cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
855170f4e42SKukjin Kim	help
856170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
857170f4e42SKukjin Kim
85883014579SKukjin Kimconfig ARCH_EXYNOS
85983014579SKukjin Kim	bool "SAMSUNG EXYNOS"
860cc0e72b8SChanghwan Youn	select CPU_V7
861f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8620f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
863cc0e72b8SChanghwan Youn	select GENERIC_GPIO
864cc0e72b8SChanghwan Youn	select HAVE_CLK
865badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
866b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
867cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
868754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
86920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
870c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8710cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
872cc0e72b8SChanghwan Youn	help
87383014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
874cc0e72b8SChanghwan Youn
8751da177e4SLinus Torvaldsconfig ARCH_SHARK
8761da177e4SLinus Torvalds	bool "Shark"
877c750815eSRussell King	select CPU_SA110
878f7e68bbfSRussell King	select ISA
879f7e68bbfSRussell King	select ISA_DMA
8803bca103aSNicolas Pitre	select ZONE_DMA
881f7e68bbfSRussell King	select PCI
8825cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8830cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
884f999b8bdSMartin Michlmayr	help
885f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
886f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8871da177e4SLinus Torvalds
888d98aac75SLinus Walleijconfig ARCH_U300
889d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
890d98aac75SLinus Walleij	depends on MMU
891234b6cedSRussell King	select CLKSRC_MMIO
892d98aac75SLinus Walleij	select CPU_ARM926T
8935c21b7caSRussell King	select HAVE_SCHED_CLOCK
894bc581770SLinus Walleij	select HAVE_TCM
895d98aac75SLinus Walleij	select ARM_AMBA
8965485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
897d98aac75SLinus Walleij	select ARM_VIC
898d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8996d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
900aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
901d98aac75SLinus Walleij	select GENERIC_GPIO
902cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
903d98aac75SLinus Walleij	help
904d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
905d98aac75SLinus Walleij
906ccf50e23SRussell Kingconfig ARCH_U8500
907ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
908ccf50e23SRussell King	select CPU_V7
909ccf50e23SRussell King	select ARM_AMBA
910ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
91294bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9137c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9143b55658aSDave Martin	select HAVE_SMP
915ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
916ccf50e23SRussell King	help
917ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
918ccf50e23SRussell King
919ccf50e23SRussell Kingconfig ARCH_NOMADIK
920ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
921ccf50e23SRussell King	select ARM_AMBA
922ccf50e23SRussell King	select ARM_VIC
923ccf50e23SRussell King	select CPU_ARM926T
9246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
925ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
926ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
927ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
928ccf50e23SRussell King	help
929ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
930ccf50e23SRussell King
9317c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9327c6337e2SKevin Hilman	bool "TI DaVinci"
9337c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
934dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9353bca103aSNicolas Pitre	select ZONE_DMA
9369232fcc9SKevin Hilman	select HAVE_IDE
9376d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
939dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
940ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9417c6337e2SKevin Hilman	help
9427c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9437c6337e2SKevin Hilman
9443b938be6SRussell Kingconfig ARCH_OMAP
9453b938be6SRussell King	bool "TI OMAP"
9469483a578SDavid Brownell	select HAVE_CLK
9477444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
94889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
949354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
95006cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
951dc548fbbSRussell King	select HAVE_SCHED_CLOCK
9529af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9533b938be6SRussell King	help
9546e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9553b938be6SRussell King
956cee37e50Sviresh kumarconfig PLAT_SPEAR
957cee37e50Sviresh kumar	bool "ST SPEAr"
958cee37e50Sviresh kumar	select ARM_AMBA
959cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9606d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
961d6e15d78SRussell King	select CLKSRC_MMIO
962cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
963cee37e50Sviresh kumar	select HAVE_CLK
964cee37e50Sviresh kumar	help
965cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
966cee37e50Sviresh kumar
96721f47fbcSAlexey Charkovconfig ARCH_VT8500
96821f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
96921f47fbcSAlexey Charkov	select CPU_ARM926T
97021f47fbcSAlexey Charkov	select GENERIC_GPIO
97121f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
97221f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
97321f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
97421f47fbcSAlexey Charkov	select HAVE_PWM
97521f47fbcSAlexey Charkov	help
97621f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
97702c981c0SBinghua Duan
978b85a3ef4SJohn Linnconfig ARCH_ZYNQ
979b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
98002c981c0SBinghua Duan	select CPU_V7
98102c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
98202c981c0SBinghua Duan	select CLKDEV_LOOKUP
983b85a3ef4SJohn Linn	select ARM_GIC
984b85a3ef4SJohn Linn	select ARM_AMBA
985b85a3ef4SJohn Linn	select ICST
986ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
98702c981c0SBinghua Duan	select USE_OF
98802c981c0SBinghua Duan	help
989b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9901da177e4SLinus Torvaldsendchoice
9911da177e4SLinus Torvalds
992ccf50e23SRussell King#
993ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
994ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
995ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
996ccf50e23SRussell King#
99795b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
99895b8f20fSRussell King
99995b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
100095b8f20fSRussell King
10011da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10021da177e4SLinus Torvalds
1003d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1004d94f944eSAnton Vorontsov
100595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
100695b8f20fSRussell King
100795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
100895b8f20fSRussell King
1009e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1010e7736d47SLennert Buytenhek
10111da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10121da177e4SLinus Torvalds
101359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
101459d3a193SPaulius Zaleckas
101595b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
101695b8f20fSRussell King
10171da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10181da177e4SLinus Torvalds
10193f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10203f7e5815SLennert Buytenhek
10213f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10221da177e4SLinus Torvalds
1023285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1024285f5fa7SDan Williams
10251da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10261da177e4SLinus Torvalds
10271da177e4SLinus Torvaldssource "arch/arm/mach-ixp2000/Kconfig"
10281da177e4SLinus Torvalds
1029c4713074SLennert Buytenheksource "arch/arm/mach-ixp23xx/Kconfig"
1030c4713074SLennert Buytenhek
103195b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
103295b8f20fSRussell King
103395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
103495b8f20fSRussell King
103540805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
103640805949SKevin Wells
103795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
103895b8f20fSRussell King
1039794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1040794d15b2SStanislav Samsonov
104195b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10421da177e4SLinus Torvalds
10431d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10441d3f33d5SShawn Guo
104595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
104649cbe786SEric Miao
104795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
104895b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
104995b8f20fSRussell King
1050d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1051d48af15eSTony Lindgren
1052d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10531da177e4SLinus Torvalds
10541dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10551dbae815STony Lindgren
10569dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1057585cf175STzachi Perelstein
105895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
105995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10601da177e4SLinus Torvalds
106195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
106295b8f20fSRussell King
106395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
106495b8f20fSRussell King
106595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1066edabd38eSSaeed Bishara
1067cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1068a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1069c4ffccddSKukjin Kimsource "arch/arm/plat-s5p/Kconfig"
1070a21765a7SBen Dooks
1071cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1072a21765a7SBen Dooks
1073a21765a7SBen Dooksif ARCH_S3C2410
10741da177e4SLinus Torvaldssource "arch/arm/mach-s3c2410/Kconfig"
1075a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1076f1290a49SYauhen Kharuzhysource "arch/arm/mach-s3c2416/Kconfig"
1077a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1078e4d06e39SBen Dookssource "arch/arm/mach-s3c2443/Kconfig"
1079a21765a7SBen Dooksendif
10801da177e4SLinus Torvalds
1081a08ab637SBen Dooksif ARCH_S3C64XX
1082431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1083a08ab637SBen Dooksendif
1084a08ab637SBen Dooks
108549b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1086c4ffccddSKukjin Kim
10875a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10885a7652f2SByungho Min
1089170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1090170f4e42SKukjin Kim
109183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1092cc0e72b8SChanghwan Youn
1093882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10941da177e4SLinus Torvalds
1095c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1096c5f80065SErik Gilling
109795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10981da177e4SLinus Torvalds
109995b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11001da177e4SLinus Torvalds
11011da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11021da177e4SLinus Torvalds
1103ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1104420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1105ceade897SRussell King
110621f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
110721f47fbcSAlexey Charkov
11087ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11097ec80ddfSwanzongshun
11101da177e4SLinus Torvalds# Definitions to make life easier
11111da177e4SLinus Torvaldsconfig ARCH_ACORN
11121da177e4SLinus Torvalds	bool
11131da177e4SLinus Torvalds
11147ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11157ae1f7ecSLennert Buytenhek	bool
1116469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
111708f26b1eSRussell King	select HAVE_SCHED_CLOCK
11187ae1f7ecSLennert Buytenhek
111969b02f6aSLennert Buytenhekconfig PLAT_ORION
112069b02f6aSLennert Buytenhek	bool
1121bfe45e0bSRussell King	select CLKSRC_MMIO
1122dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1123f06a1624SRussell King	select HAVE_SCHED_CLOCK
112469b02f6aSLennert Buytenhek
1125bd5ce433SEric Miaoconfig PLAT_PXA
1126bd5ce433SEric Miao	bool
1127bd5ce433SEric Miao
1128f4b8b319SRussell Kingconfig PLAT_VERSATILE
1129f4b8b319SRussell King	bool
1130f4b8b319SRussell King
1131e3887714SRussell Kingconfig ARM_TIMER_SP804
1132e3887714SRussell King	bool
1133bfe45e0bSRussell King	select CLKSRC_MMIO
1134e3887714SRussell King
11351da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11361da177e4SLinus Torvalds
1137958cab0fSRussell Kingconfig ARM_NR_BANKS
1138958cab0fSRussell King	int
1139958cab0fSRussell King	default 16 if ARCH_EP93XX
1140958cab0fSRussell King	default 8
1141958cab0fSRussell King
1142afe4b25eSLennert Buytenhekconfig IWMMXT
1143afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1144ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1145ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1146afe4b25eSLennert Buytenhek	help
1147afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1148afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1149afe4b25eSLennert Buytenhek
11501da177e4SLinus Torvaldsconfig XSCALE_PMU
11511da177e4SLinus Torvalds	bool
1152bfc994b5SPaul Bolle	depends on CPU_XSCALE
11531da177e4SLinus Torvalds	default y
11541da177e4SLinus Torvalds
11550f4f0672SJamie Ilesconfig CPU_HAS_PMU
1156e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11578954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11580f4f0672SJamie Iles	default y
11590f4f0672SJamie Iles	bool
11600f4f0672SJamie Iles
116152108641Seric miaoconfig MULTI_IRQ_HANDLER
116252108641Seric miao	bool
116352108641Seric miao	help
116452108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
116552108641Seric miao
11663b93e7b0SHyok S. Choiif !MMU
11673b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11683b93e7b0SHyok S. Choiendif
11693b93e7b0SHyok S. Choi
11709cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11719cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1172e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11739cba3cccSCatalin Marinas	help
11749cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11759cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11769cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11779cba3cccSCatalin Marinas	  recommended workaround.
11789cba3cccSCatalin Marinas
11797ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11807ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11817ce236fcSCatalin Marinas	depends on CPU_V7
11827ce236fcSCatalin Marinas	help
11837ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11847ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11857ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11867ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11877ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11887ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11897ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11907ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11917ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11927ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11937ce236fcSCatalin Marinas	  available in non-secure mode.
11947ce236fcSCatalin Marinas
1195855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1196855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1197855c551fSCatalin Marinas	depends on CPU_V7
1198855c551fSCatalin Marinas	help
1199855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1200855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1201855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1202855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1203855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1204855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1205855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1206855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1207855c551fSCatalin Marinas
12080516e464SCatalin Marinasconfig ARM_ERRATA_460075
12090516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12100516e464SCatalin Marinas	depends on CPU_V7
12110516e464SCatalin Marinas	help
12120516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12130516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12140516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12150516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12160516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12170516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12180516e464SCatalin Marinas	  may not be available in non-secure mode.
12190516e464SCatalin Marinas
12209f05027cSWill Deaconconfig ARM_ERRATA_742230
12219f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12229f05027cSWill Deacon	depends on CPU_V7 && SMP
12239f05027cSWill Deacon	help
12249f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12259f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12269f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12279f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12289f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12299f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12309f05027cSWill Deacon	  the two writes.
12319f05027cSWill Deacon
1232a672e99bSWill Deaconconfig ARM_ERRATA_742231
1233a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1234a672e99bSWill Deacon	depends on CPU_V7 && SMP
1235a672e99bSWill Deacon	help
1236a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1237a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1238a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1239a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1240a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1241a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1242a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1243a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1244a672e99bSWill Deacon	  capabilities of the processor.
1245a672e99bSWill Deacon
12469e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1247fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12482839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12499e65582aSSantosh Shilimkar	help
12509e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12519e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12529e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12539e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12549e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12559e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12569e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12572839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1258cdf357f1SWill Deacon
1259cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1260cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1261e66dc745SDave Martin	depends on CPU_V7
1262cdf357f1SWill Deacon	help
1263cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1264cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1265cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1266cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1267cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1268cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1269cdf357f1SWill Deacon	  entries regardless of the ASID.
1270475d92fcSWill Deacon
12711f0090a1SRussell Kingconfig PL310_ERRATA_727915
1272fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12731f0090a1SRussell King	depends on CACHE_L2X0
12741f0090a1SRussell King	help
12751f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12761f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12771f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12781f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12791f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12801f0090a1SRussell King	  Invalidate by Way operation.
12811f0090a1SRussell King
1282475d92fcSWill Deaconconfig ARM_ERRATA_743622
1283475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1284475d92fcSWill Deacon	depends on CPU_V7
1285475d92fcSWill Deacon	help
1286475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1287475d92fcSWill Deacon	  (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1288475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1289475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1290475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1291475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1292475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1293475d92fcSWill Deacon	  processor.
1294475d92fcSWill Deacon
12959a27c27cSWill Deaconconfig ARM_ERRATA_751472
12969a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1297ba90c516SDave Martin	depends on CPU_V7
12989a27c27cSWill Deacon	help
12999a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13009a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13019a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13029a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13039a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13049a27c27cSWill Deacon
1305fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1306fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1307885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1308885028e4SSrinidhi Kasagar	help
1309885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1310885028e4SSrinidhi Kasagar
1311885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1312885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1313885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1314885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1315885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1316885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1317885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1318885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1319885028e4SSrinidhi Kasagar
1320fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1321fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1322fcbdc5feSWill Deacon	depends on CPU_V7
1323fcbdc5feSWill Deacon	help
1324fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1325fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1326fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1327fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1328fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1329fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1330fcbdc5feSWill Deacon
13315dab26afSWill Deaconconfig ARM_ERRATA_754327
13325dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13335dab26afSWill Deacon	depends on CPU_V7 && SMP
13345dab26afSWill Deacon	help
13355dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13365dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13375dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13385dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13395dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13405dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13415dab26afSWill Deacon
1342145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1343145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1344145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1345145e10e1SCatalin Marinas	help
1346145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1347145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1348145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1349145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1350145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1351145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1352145e10e1SCatalin Marinas	  is not affected.
1353145e10e1SCatalin Marinas
1354f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1355f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1356f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1357f630c1bdSWill Deacon	help
1358f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1359f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1360f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1361f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1362f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1363f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1364f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1365f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1366f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1367f630c1bdSWill Deacon
136811ed0ba1SWill Deaconconfig PL310_ERRATA_769419
136911ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
137011ed0ba1SWill Deacon	depends on CACHE_L2X0
137111ed0ba1SWill Deacon	help
137211ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
137311ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
137411ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
137511ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
137611ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
137711ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
137811ed0ba1SWill Deacon	  explicitly.
137911ed0ba1SWill Deacon
13801da177e4SLinus Torvaldsendmenu
13811da177e4SLinus Torvalds
13821da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13831da177e4SLinus Torvalds
13841da177e4SLinus Torvaldsmenu "Bus support"
13851da177e4SLinus Torvalds
13861da177e4SLinus Torvaldsconfig ARM_AMBA
13871da177e4SLinus Torvalds	bool
13881da177e4SLinus Torvalds
13891da177e4SLinus Torvaldsconfig ISA
13901da177e4SLinus Torvalds	bool
13911da177e4SLinus Torvalds	help
13921da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13931da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13941da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13951da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13961da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13971da177e4SLinus Torvalds
1398065909b9SRussell King# Select ISA DMA controller support
13991da177e4SLinus Torvaldsconfig ISA_DMA
14001da177e4SLinus Torvalds	bool
1401065909b9SRussell King	select ISA_DMA_API
14021da177e4SLinus Torvalds
1403065909b9SRussell King# Select ISA DMA interface
14045cae841bSAl Viroconfig ISA_DMA_API
14055cae841bSAl Viro	bool
14065cae841bSAl Viro
14071da177e4SLinus Torvaldsconfig PCI
14080b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14091da177e4SLinus Torvalds	help
14101da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14111da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14121da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14131da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14141da177e4SLinus Torvalds
141552882173SAnton Vorontsovconfig PCI_DOMAINS
141652882173SAnton Vorontsov	bool
141752882173SAnton Vorontsov	depends on PCI
141852882173SAnton Vorontsov
1419b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1420b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1421b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1422b080ac8aSMarcelo Roberto Jimenez	help
1423b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1424b080ac8aSMarcelo Roberto Jimenez
142536e23590SMatthew Wilcoxconfig PCI_SYSCALL
142636e23590SMatthew Wilcox	def_bool PCI
142736e23590SMatthew Wilcox
14281da177e4SLinus Torvalds# Select the host bridge type
14291da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14301da177e4SLinus Torvalds	bool
14311da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14321da177e4SLinus Torvalds	default y
14331da177e4SLinus Torvalds
1434a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1435a0113a99SMike Rapoport	bool
1436a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1437a0113a99SMike Rapoport	default y
1438a0113a99SMike Rapoport	select DMABOUNCE
1439a0113a99SMike Rapoport
14401da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14411da177e4SLinus Torvalds
14421da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14431da177e4SLinus Torvalds
14441da177e4SLinus Torvaldsendmenu
14451da177e4SLinus Torvalds
14461da177e4SLinus Torvaldsmenu "Kernel Features"
14471da177e4SLinus Torvalds
14480567a0c0SKevin Hilmansource "kernel/time/Kconfig"
14490567a0c0SKevin Hilman
14503b55658aSDave Martinconfig HAVE_SMP
14513b55658aSDave Martin	bool
14523b55658aSDave Martin	help
14533b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14543b55658aSDave Martin	  capable CPU.
14553b55658aSDave Martin
14563b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14573b55658aSDave Martin	  options available to the user for configuration.
14583b55658aSDave Martin
14591da177e4SLinus Torvaldsconfig SMP
1460bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1461fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1462bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14633b55658aSDave Martin	depends on HAVE_SMP
14649934ebb8SArnd Bergmann	depends on MMU
1465f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
146689c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14671da177e4SLinus Torvalds	help
14681da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14691da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14701da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14711da177e4SLinus Torvalds
14721da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14731da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14741da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14751da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14761da177e4SLinus Torvalds	  run faster if you say N here.
14771da177e4SLinus Torvalds
1478395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14791da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
148050a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14811da177e4SLinus Torvalds
14821da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14831da177e4SLinus Torvalds
1484f00ec48fSRussell Kingconfig SMP_ON_UP
1485f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1486f00ec48fSRussell King	depends on EXPERIMENTAL
14874d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1488f00ec48fSRussell King	default y
1489f00ec48fSRussell King	help
1490f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1491f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1492f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1493f00ec48fSRussell King	  savings.
1494f00ec48fSRussell King
1495f00ec48fSRussell King	  If you don't know what to do here, say Y.
1496f00ec48fSRussell King
1497c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1498c9018aabSVincent Guittot	bool "Support cpu topology definition"
1499c9018aabSVincent Guittot	depends on SMP && CPU_V7
1500c9018aabSVincent Guittot	default y
1501c9018aabSVincent Guittot	help
1502c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1503c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1504c9018aabSVincent Guittot	  topology of an ARM System.
1505c9018aabSVincent Guittot
1506c9018aabSVincent Guittotconfig SCHED_MC
1507c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1508c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1509c9018aabSVincent Guittot	help
1510c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1511c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1512c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1513c9018aabSVincent Guittot
1514c9018aabSVincent Guittotconfig SCHED_SMT
1515c9018aabSVincent Guittot	bool "SMT scheduler support"
1516c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1517c9018aabSVincent Guittot	help
1518c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1519c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1520c9018aabSVincent Guittot	  places. If unsure say N here.
1521c9018aabSVincent Guittot
1522a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1523a8cbcd92SRussell King	bool
1524a8cbcd92SRussell King	help
1525a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1526a8cbcd92SRussell King
1527f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1528f32f4ce2SRussell King	bool
1529f32f4ce2SRussell King	depends on SMP
153015095bb0SRussell King	select TICK_ONESHOT
1531f32f4ce2SRussell King	help
1532f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1533f32f4ce2SRussell King
15348d5796d2SLennert Buytenhekchoice
15358d5796d2SLennert Buytenhek	prompt "Memory split"
15368d5796d2SLennert Buytenhek	default VMSPLIT_3G
15378d5796d2SLennert Buytenhek	help
15388d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15398d5796d2SLennert Buytenhek
15408d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15418d5796d2SLennert Buytenhek	  option alone!
15428d5796d2SLennert Buytenhek
15438d5796d2SLennert Buytenhek	config VMSPLIT_3G
15448d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15458d5796d2SLennert Buytenhek	config VMSPLIT_2G
15468d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15478d5796d2SLennert Buytenhek	config VMSPLIT_1G
15488d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15498d5796d2SLennert Buytenhekendchoice
15508d5796d2SLennert Buytenhek
15518d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15528d5796d2SLennert Buytenhek	hex
15538d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15548d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15558d5796d2SLennert Buytenhek	default 0xC0000000
15568d5796d2SLennert Buytenhek
15571da177e4SLinus Torvaldsconfig NR_CPUS
15581da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15591da177e4SLinus Torvalds	range 2 32
15601da177e4SLinus Torvalds	depends on SMP
15611da177e4SLinus Torvalds	default "4"
15621da177e4SLinus Torvalds
1563a054a811SRussell Kingconfig HOTPLUG_CPU
1564a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1565a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1566a054a811SRussell King	help
1567a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1568a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1569a054a811SRussell King
157037ee16aeSRussell Kingconfig LOCAL_TIMERS
157137ee16aeSRussell King	bool "Use local timer interrupts"
1572971acb9bSRussell King	depends on SMP
157337ee16aeSRussell King	default y
157430d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
157537ee16aeSRussell King	help
157637ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
157737ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
157837ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
157937ee16aeSRussell King	  "thundering herd" at every timer tick.
158037ee16aeSRussell King
158144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
158244986ab0SPeter De Schrijver (NVIDIA)	int
15833dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
15844f3f2582SPeter De Schrijver (NVIDIA)	default 350 if ARCH_U8500
158544986ab0SPeter De Schrijver (NVIDIA)	default 0
158644986ab0SPeter De Schrijver (NVIDIA)	help
158744986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
158844986ab0SPeter De Schrijver (NVIDIA)
158944986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
159044986ab0SPeter De Schrijver (NVIDIA)
1591d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15921da177e4SLinus Torvalds
1593f8065813SRussell Kingconfig HZ
1594f8065813SRussell King	int
159549b7a491SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
1596a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1597bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
15985248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
15995da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1600f8065813SRussell King	default 100
1601f8065813SRussell King
160216c79651SCatalin Marinasconfig THUMB2_KERNEL
16034a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1604e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
160516c79651SCatalin Marinas	select AEABI
160616c79651SCatalin Marinas	select ARM_ASM_UNIFIED
160789bace65SArnd Bergmann	select ARM_UNWIND
160816c79651SCatalin Marinas	help
160916c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
161016c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
161116c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
161216c79651SCatalin Marinas
161316c79651SCatalin Marinas	  If unsure, say N.
161416c79651SCatalin Marinas
16156f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16166f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16176f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16186f685c5cSDave Martin	default y
16196f685c5cSDave Martin	help
16206f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16216f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16226f685c5cSDave Martin	  branch instructions.
16236f685c5cSDave Martin
16246f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16256f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16266f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16276f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16286f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16296f685c5cSDave Martin	  support.
16306f685c5cSDave Martin
16316f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16326f685c5cSDave Martin	  relocation" error when loading some modules.
16336f685c5cSDave Martin
16346f685c5cSDave Martin	  Until fixed tools are available, passing
16356f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16366f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16376f685c5cSDave Martin	  stack usage in some cases.
16386f685c5cSDave Martin
16396f685c5cSDave Martin	  The problem is described in more detail at:
16406f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16416f685c5cSDave Martin
16426f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16436f685c5cSDave Martin
16446f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16456f685c5cSDave Martin
16460becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16470becb088SCatalin Marinas	bool
16480becb088SCatalin Marinas
1649704bdda0SNicolas Pitreconfig AEABI
1650704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1651704bdda0SNicolas Pitre	help
1652704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1653704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1654704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1655704bdda0SNicolas Pitre
1656704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1657704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1658704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1659704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1660704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1661704bdda0SNicolas Pitre
1662704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1663704bdda0SNicolas Pitre
16646c90c872SNicolas Pitreconfig OABI_COMPAT
1665a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16669bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16676c90c872SNicolas Pitre	default y
16686c90c872SNicolas Pitre	help
16696c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16706c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16716c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16726c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16736c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16746c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16756c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16766c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16776c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16786c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16796c90c872SNicolas Pitre	  at all). If in doubt say Y.
16806c90c872SNicolas Pitre
1681eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1682e80d6a24SMel Gorman	bool
1683e80d6a24SMel Gorman
168405944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
168505944d74SRussell King	bool
168605944d74SRussell King
168707a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
168807a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
168907a2f737SRussell King
169005944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1691be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1692c80d79d7SYasunori Goto
16937b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16947b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16957b7bf499SWill Deacon
1696053a96caSNicolas Pitreconfig HIGHMEM
1697e8db89a2SRussell King	bool "High Memory Support"
1698e8db89a2SRussell King	depends on MMU
1699053a96caSNicolas Pitre	help
1700053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1701053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1702053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1703053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1704053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1705053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1706053a96caSNicolas Pitre
1707053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1708053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1709053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1710053a96caSNicolas Pitre
1711053a96caSNicolas Pitre	  If unsure, say n.
1712053a96caSNicolas Pitre
171365cec8e3SRussell Kingconfig HIGHPTE
171465cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
171565cec8e3SRussell King	depends on HIGHMEM
171665cec8e3SRussell King
17171b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17181b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1719fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17201b8873a0SJamie Iles	default y
17211b8873a0SJamie Iles	help
17221b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17231b8873a0SJamie Iles	  disabled, perf events will use software events only.
17241b8873a0SJamie Iles
17253f22ab27SDave Hansensource "mm/Kconfig"
17263f22ab27SDave Hansen
1727c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1728c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1729c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1730c1b2d970SMagnus Damm	default "9" if SA1111
1731c1b2d970SMagnus Damm	default "11"
1732c1b2d970SMagnus Damm	help
1733c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1734c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1735c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1736c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1737c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1738c1b2d970SMagnus Damm	  increase this value.
1739c1b2d970SMagnus Damm
1740c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1741c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1742c1b2d970SMagnus Damm
17431da177e4SLinus Torvaldsconfig LEDS
17441da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1745e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17468c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17471da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17481da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
174973a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
175025329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1751ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17521da177e4SLinus Torvalds	help
17531da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17541da177e4SLinus Torvalds	  to provide useful information about your current system status.
17551da177e4SLinus Torvalds
17561da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17571da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17581da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17591da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17601da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17611da177e4SLinus Torvalds	  system, but the driver will do nothing.
17621da177e4SLinus Torvalds
17631da177e4SLinus Torvaldsconfig LEDS_TIMER
17641da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1765eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1766eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17671da177e4SLinus Torvalds	depends on LEDS
17680567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17691da177e4SLinus Torvalds	default y if ARCH_EBSA110
17701da177e4SLinus Torvalds	help
17711da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17721da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17731da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17741da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17751da177e4SLinus Torvalds	  debugging unstable kernels.
17761da177e4SLinus Torvalds
17771da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17781da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17791da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17801da177e4SLinus Torvalds
17811da177e4SLinus Torvaldsconfig LEDS_CPU
17821da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1783eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1784eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1785eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17861da177e4SLinus Torvalds	depends on LEDS
17871da177e4SLinus Torvalds	help
17881da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
17891da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
17901da177e4SLinus Torvalds	  is not currently executing.
17911da177e4SLinus Torvalds
17921da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17931da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17941da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17951da177e4SLinus Torvalds
17961da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17971da177e4SLinus Torvalds	bool
1798f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17991da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1800e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18011da177e4SLinus Torvalds	help
18021da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18031da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18041da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18051da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18061da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18071da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18081da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18091da177e4SLinus Torvalds
181039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
181139ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
181239ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
181339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
181439ec58f3SLennert Buytenhek	help
181539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
181639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
181739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
181839ec58f3SLennert Buytenhek
181939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
182039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
182139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
182239ec58f3SLennert Buytenhek
182339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
182439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
182539ec58f3SLennert Buytenhek
182670c70d97SNicolas Pitreconfig SECCOMP
182770c70d97SNicolas Pitre	bool
182870c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
182970c70d97SNicolas Pitre	---help---
183070c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
183170c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
183270c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
183370c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
183470c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
183570c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
183670c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
183770c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
183870c70d97SNicolas Pitre	  defined by each seccomp mode.
183970c70d97SNicolas Pitre
1840c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1841c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18424a50bfe3SRussell King	depends on EXPERIMENTAL
1843c743f380SNicolas Pitre	help
1844c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1845c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1846c743f380SNicolas Pitre	  the stack just before the return address, and validates
1847c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1848c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1849c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1850c743f380SNicolas Pitre	  neutralized via a kernel panic.
1851c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1852c743f380SNicolas Pitre
185373a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
185473a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
185573a65b3fSUwe Kleine-König	help
185673a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
185773a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
185873a65b3fSUwe Kleine-König
18591da177e4SLinus Torvaldsendmenu
18601da177e4SLinus Torvalds
18611da177e4SLinus Torvaldsmenu "Boot options"
18621da177e4SLinus Torvalds
18639eb8f674SGrant Likelyconfig USE_OF
18649eb8f674SGrant Likely	bool "Flattened Device Tree support"
18659eb8f674SGrant Likely	select OF
18669eb8f674SGrant Likely	select OF_EARLY_FLATTREE
186708a543adSGrant Likely	select IRQ_DOMAIN
18689eb8f674SGrant Likely	help
18699eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18709eb8f674SGrant Likely
18711da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18721da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18731da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18741da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18751da177e4SLinus Torvalds	default "0"
18761da177e4SLinus Torvalds	help
18771da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18781da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18791da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18801da177e4SLinus Torvalds	  value in their defconfig file.
18811da177e4SLinus Torvalds
18821da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18831da177e4SLinus Torvalds
18841da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18851da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18861da177e4SLinus Torvalds	default "0"
18871da177e4SLinus Torvalds	help
1888f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1889f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1890f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1891f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1892f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1893f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18941da177e4SLinus Torvalds
18951da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18961da177e4SLinus Torvalds
18971da177e4SLinus Torvaldsconfig ZBOOT_ROM
18981da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18991da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19001da177e4SLinus Torvalds	help
19011da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19021da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19031da177e4SLinus Torvalds
1904090ab3ffSSimon Hormanchoice
1905090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1906090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1907090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1908090ab3ffSSimon Horman	help
1909090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
1910090ab3ffSSimon Horman	  With this enabled it is possible to write the the ROM-able zImage
1911090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1912090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
1913090ab3ffSSimon Horman	  the first part of the the ROM-able zImage which in turn loads the
1914090ab3ffSSimon Horman	  rest the kernel image to RAM.
1915090ab3ffSSimon Horman
1916090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1917090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1918090ab3ffSSimon Horman	help
1919090ab3ffSSimon Horman	  Do not load image from SD or MMC
1920090ab3ffSSimon Horman
1921f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1922f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1923f45b1149SSimon Horman	help
1924090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1925090ab3ffSSimon Horman
1926090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1927090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1928090ab3ffSSimon Horman	help
1929090ab3ffSSimon Horman	  Load image from SDHI hardware block
1930090ab3ffSSimon Horman
1931090ab3ffSSimon Hormanendchoice
1932f45b1149SSimon Horman
1933e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1934e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1935e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1936e2a6a3aaSJohn Bonesio	help
1937e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1938e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1939e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1940e2a6a3aaSJohn Bonesio
1941e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1942e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1943e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1944e2a6a3aaSJohn Bonesio
1945e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1946e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1947e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1948e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1949e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1950e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1951e2a6a3aaSJohn Bonesio	  to this option.
1952e2a6a3aaSJohn Bonesio
1953b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1954b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1955b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1956b90b9a38SNicolas Pitre	help
1957b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1958b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1959b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1960b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1961b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1962b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1963b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1964b90b9a38SNicolas Pitre
19651da177e4SLinus Torvaldsconfig CMDLINE
19661da177e4SLinus Torvalds	string "Default kernel command string"
19671da177e4SLinus Torvalds	default ""
19681da177e4SLinus Torvalds	help
19691da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19701da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19711da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19721da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19731da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19741da177e4SLinus Torvalds
19754394c124SVictor Boiviechoice
19764394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19774394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19784394c124SVictor Boivie
19794394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19804394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19814394c124SVictor Boivie	help
19824394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19834394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19844394c124SVictor Boivie	  string provided in CMDLINE will be used.
19854394c124SVictor Boivie
19864394c124SVictor Boivieconfig CMDLINE_EXTEND
19874394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19884394c124SVictor Boivie	help
19894394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19904394c124SVictor Boivie	  appended to the default kernel command string.
19914394c124SVictor Boivie
199292d2040dSAlexander Hollerconfig CMDLINE_FORCE
199392d2040dSAlexander Holler	bool "Always use the default kernel command string"
199492d2040dSAlexander Holler	help
199592d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
199692d2040dSAlexander Holler	  loader passes other arguments to the kernel.
199792d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
199892d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19994394c124SVictor Boivieendchoice
200092d2040dSAlexander Holler
20011da177e4SLinus Torvaldsconfig XIP_KERNEL
20021da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2003497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20041da177e4SLinus Torvalds	help
20051da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20061da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20071da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20081da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20091da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20101da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20111da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20121da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20131da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20141da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20151da177e4SLinus Torvalds
20161da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20171da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20181da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20191da177e4SLinus Torvalds
20201da177e4SLinus Torvalds	  If unsure, say N.
20211da177e4SLinus Torvalds
20221da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20231da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20241da177e4SLinus Torvalds	depends on XIP_KERNEL
20251da177e4SLinus Torvalds	default "0x00080000"
20261da177e4SLinus Torvalds	help
20271da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20281da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20291da177e4SLinus Torvalds	  own flash usage.
20301da177e4SLinus Torvalds
2031c587e4a6SRichard Purdieconfig KEXEC
2032c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
203302b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2034c587e4a6SRichard Purdie	help
2035c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2036c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
203701dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2038c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2039c587e4a6SRichard Purdie
2040c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2041c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2042c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2043c587e4a6SRichard Purdie	  support.
2044c587e4a6SRichard Purdie
20454cd9d6f7SRichard Purdieconfig ATAGS_PROC
20464cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2047b98d7291SUli Luckas	depends on KEXEC
2048b98d7291SUli Luckas	default y
20494cd9d6f7SRichard Purdie	help
20504cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20514cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20524cd9d6f7SRichard Purdie
2053cb5d39b3SMika Westerbergconfig CRASH_DUMP
2054cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2055cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2056cb5d39b3SMika Westerberg	help
2057cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2058cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2059cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2060cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2061cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2062cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2063cb5d39b3SMika Westerberg
2064cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2065cb5d39b3SMika Westerberg
2066e69edc79SEric Miaoconfig AUTO_ZRELADDR
2067e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2068e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2069e69edc79SEric Miao	help
2070e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2071e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2072e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2073e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2074e69edc79SEric Miao	  from start of memory.
2075e69edc79SEric Miao
20761da177e4SLinus Torvaldsendmenu
20771da177e4SLinus Torvalds
2078ac9d7efcSRussell Kingmenu "CPU Power Management"
20791da177e4SLinus Torvalds
208089c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20831da177e4SLinus Torvalds
208464f102b6SYong Shenconfig CPU_FREQ_IMX
208564f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
208664f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
208764f102b6SYong Shen	help
208864f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
208964f102b6SYong Shen
20901da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
20911da177e4SLinus Torvalds	bool
20921da177e4SLinus Torvalds
20931da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
20941da177e4SLinus Torvalds	bool
20951da177e4SLinus Torvalds
20961da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
20971da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
20981da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
20991da177e4SLinus Torvalds	default y
21001da177e4SLinus Torvalds	help
21011da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21021da177e4SLinus Torvalds
21031da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21041da177e4SLinus Torvalds
21051da177e4SLinus Torvalds	  If in doubt, say Y.
21061da177e4SLinus Torvalds
21079e2697ffSRussell Kingconfig CPU_FREQ_PXA
21089e2697ffSRussell King	bool
21099e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21109e2697ffSRussell King	default y
2111ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21129e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21139e2697ffSRussell King
21149d56c02aSBen Dooksconfig CPU_FREQ_S3C
21159d56c02aSBen Dooks	bool
21169d56c02aSBen Dooks	help
21179d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21189d56c02aSBen Dooks
21199d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21204a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
21219d56c02aSBen Dooks	depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
21229d56c02aSBen Dooks	select CPU_FREQ_S3C
21239d56c02aSBen Dooks	help
21249d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21259d56c02aSBen Dooks	  of CPUs.
21269d56c02aSBen Dooks
21279d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21289d56c02aSBen Dooks
21299d56c02aSBen Dooks	  If in doubt, say N.
21309d56c02aSBen Dooks
21319d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21324a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21339d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21349d56c02aSBen Dooks	help
21359d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21369d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21379d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21389d56c02aSBen Dooks
21399d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21409d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21419d56c02aSBen Dooks
21429d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21439d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21449d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21459d56c02aSBen Dooks	help
21469d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21479d56c02aSBen Dooks
21489d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21499d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21509d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21519d56c02aSBen Dooks	help
21529d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21539d56c02aSBen Dooks
2154e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2155e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2156e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2157e6d197a6SBen Dooks	help
2158e6d197a6SBen Dooks	  Export status information via debugfs.
2159e6d197a6SBen Dooks
21601da177e4SLinus Torvaldsendif
21611da177e4SLinus Torvalds
2162ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2163ac9d7efcSRussell King
2164ac9d7efcSRussell Kingendmenu
2165ac9d7efcSRussell King
21661da177e4SLinus Torvaldsmenu "Floating point emulation"
21671da177e4SLinus Torvalds
21681da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvaldsconfig FPE_NWFPE
21711da177e4SLinus Torvalds	bool "NWFPE math emulation"
2172593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21731da177e4SLinus Torvalds	---help---
21741da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21751da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21761da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21771da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21801da177e4SLinus Torvalds	  early in the bootup.
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21831da177e4SLinus Torvalds	bool "Support extended precision"
2184bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21851da177e4SLinus Torvalds	help
21861da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21871da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21881da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21891da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21901da177e4SLinus Torvalds	  floating point emulator without any good reason.
21911da177e4SLinus Torvalds
21921da177e4SLinus Torvalds	  You almost surely want to say N here.
21931da177e4SLinus Torvalds
21941da177e4SLinus Torvaldsconfig FPE_FASTFPE
21951da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
21968993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
21971da177e4SLinus Torvalds	---help---
21981da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21991da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22001da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22011da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22021da177e4SLinus Torvalds
22031da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22041da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22051da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22061da177e4SLinus Torvalds	  choose NWFPE.
22071da177e4SLinus Torvalds
22081da177e4SLinus Torvaldsconfig VFP
22091da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2210e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22111da177e4SLinus Torvalds	help
22121da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22131da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22161da177e4SLinus Torvalds	  release notes and additional status information.
22171da177e4SLinus Torvalds
22181da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22191da177e4SLinus Torvalds
222025ebee02SCatalin Marinasconfig VFPv3
222125ebee02SCatalin Marinas	bool
222225ebee02SCatalin Marinas	depends on VFP
222325ebee02SCatalin Marinas	default y if CPU_V7
222425ebee02SCatalin Marinas
2225b5872db4SCatalin Marinasconfig NEON
2226b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2227b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2228b5872db4SCatalin Marinas	help
2229b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2230b5872db4SCatalin Marinas	  Extension.
2231b5872db4SCatalin Marinas
22321da177e4SLinus Torvaldsendmenu
22331da177e4SLinus Torvalds
22341da177e4SLinus Torvaldsmenu "Userspace binary formats"
22351da177e4SLinus Torvalds
22361da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22371da177e4SLinus Torvalds
22381da177e4SLinus Torvaldsconfig ARTHUR
22391da177e4SLinus Torvalds	tristate "RISC OS personality"
2240704bdda0SNicolas Pitre	depends on !AEABI
22411da177e4SLinus Torvalds	help
22421da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22431da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22441da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22451da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22461da177e4SLinus Torvalds	  will be called arthur).
22471da177e4SLinus Torvalds
22481da177e4SLinus Torvaldsendmenu
22491da177e4SLinus Torvalds
22501da177e4SLinus Torvaldsmenu "Power management options"
22511da177e4SLinus Torvalds
2252eceab4acSRussell Kingsource "kernel/power/Kconfig"
22531da177e4SLinus Torvalds
2254f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22556b6844ddSAbhilash Kesavan	depends on !ARCH_S5PC100
22566a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22576a786182SRussell King		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
2258f4cb5700SJohannes Berg	def_bool y
2259f4cb5700SJohannes Berg
226015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
226115e0d9e3SArnd Bergmann	def_bool PM_SLEEP
226215e0d9e3SArnd Bergmann
22631da177e4SLinus Torvaldsendmenu
22641da177e4SLinus Torvalds
2265d5950b43SSam Ravnborgsource "net/Kconfig"
2266d5950b43SSam Ravnborg
2267ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22681da177e4SLinus Torvalds
22691da177e4SLinus Torvaldssource "fs/Kconfig"
22701da177e4SLinus Torvalds
22711da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22721da177e4SLinus Torvalds
22731da177e4SLinus Torvaldssource "security/Kconfig"
22741da177e4SLinus Torvalds
22751da177e4SLinus Torvaldssource "crypto/Kconfig"
22761da177e4SLinus Torvalds
22771da177e4SLinus Torvaldssource "lib/Kconfig"
2278