xref: /linux/arch/arm/Kconfig (revision b9920fdd5a751df129808e7fa512e9928223ee05)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
6fed240d9SMasami Hiramatsu	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8ee31bb05SThomas Gleixner	select ARCH_HAS_CPU_FINALIZE_INIT if MMU
92792d84eSKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER
10c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
112c8ed1b9SChristoph Hellwig	select ARCH_HAS_DMA_ALLOC if MMU
12419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
132b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
14ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
15d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1675851720SDmitry Vyukov	select ARCH_HAS_KCOV
17e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
180ebeea8cSDaniel Borkmann	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
193010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
20347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
2175851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
229fbed16cSLi Huafei	select ARCH_STACKWALK
23ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
24ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
25ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
26ae626eb9SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU
27dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
283d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
299aaf9bb7SDaniel Thompson	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
30957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
315e545df3SMike Rapoport	select ARCH_KEEP_MEMBLOCK
32d539fee9SSeung-Woo Kim	select ARCH_HAS_UBSAN_SANITIZE_ALL
33d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
34ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
35ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
364badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
37855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
38c16af121SWang Kefeng	select ARCH_SUPPORTS_PER_VMA_LOCK
39017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
400cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
41dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
42dba79c3dSAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
4307431506SAnshuman Khandual	select ARCH_WANT_GENERAL_HUGETLB
44b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
4559612b24SNathan Chancellor	select ARCH_WANT_LD_ORPHAN_WARN
46bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
4710916706SShile Zhang	select BUILDTIME_TABLE_SORT if MMU
486fd09c9aSArnd Bergmann	select COMMON_CLK if !(ARCH_RPC || ARCH_FOOTBRIDGE)
49171b3f0dSRussell King	select CLONE_BACKWARDS
50f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
51dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
52ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
5331b089bbSChristoph Hellwig	select DMA_GLOBAL_POOL if !MMU
542f9237d4SChristoph Hellwig	select DMA_OPS
55f5ff79fdSChristoph Hellwig	select DMA_NONCOHERENT_MMAP if MMU
56b01aec9bSBorislav Petkov	select EDAC_SUPPORT
57b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
5836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
592ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
60f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
61b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
6256afcd3dSMarc Zyngier	select GENERIC_IRQ_IPI if SMP
63ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
642937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
65171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
66234a0f20SArnd Bergmann	select GENERIC_IRQ_MULTI_HANDLER
67b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
68b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
697c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
70914ee966SPalmer Dabbelt	select GENERIC_LIB_DEVMEM_IS_ALLOWED
71b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
7238ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
73b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
74b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
75fcbfe812SNiklas Schnelle	select HAS_IOPORT
76f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
770b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
78437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
7975969686SWang Kefeng	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
80437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
8142101571SLinus Walleij	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
82565cbaadSLecopzer Chen	select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN
83e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
844f5b0c17SMike Rapoport	select HAVE_ARCH_PFN_VALID
85282a181bSYiFei Zhu	select HAVE_ARCH_SECCOMP
86f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
8708626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
880693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
89e8003bf6SAnshuman Khandual	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
90b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
9139c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
9224a9c541SFrederic Weisbecker	select HAVE_CONTEXT_TRACKING_USER
93b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
944ed308c4SSteven Rostedt (Google)	select HAVE_BUILDTIME_MCOUNT_SORT
95bc420c6cSVincenzo Frascino	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
96b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
97f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
98620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
99dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
1005f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
10167a929e0SChristoph Hellwig	select HAVE_FAST_GUP if ARM_LPAE
102f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
103aaa4dd1bSWang Kefeng	select HAVE_FUNCTION_ERROR_INJECTION
10441918ec8SArd Biesheuvel	select HAVE_FUNCTION_GRAPH_TRACER
105d6800ca7SArd Biesheuvel	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
1066b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
107f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
10887c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
109b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
110f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
111b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
112b1b3f49cSRussell King	select HAVE_KERNEL_LZO
113b1b3f49cSRussell King	select HAVE_KERNEL_XZ
114cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
115f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
1167d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
11742a0bb3fSPetr Mladek	select HAVE_NMI
1180dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
11947723de8SArnd Bergmann	select HAVE_PCI if MMU
1207ada189fSJamie Iles	select HAVE_PERF_EVENTS
12149863894SWill Deacon	select HAVE_PERF_REGS
12249863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
123ff2e6d72SPeter Zijlstra	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
124e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1259800b9dcSMathieu Desnoyers	select HAVE_RSEQ
126d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
127b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
128af1839ebSCatalin Marinas	select HAVE_UID16
12931c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
1305490e769SThomas Gleixner	select HOTPLUG_CORE_SYNC_DEAD if HOTPLUG_CPU
131da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
1328b35ca3eSBen Hutchings	select LOCK_MM_AND_FIND_VMA
133171b3f0dSRussell King	select MODULES_USE_ELF_REL
134f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
135aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
136171b3f0dSRussell King	select OLD_SIGACTION
137171b3f0dSRussell King	select OLD_SIGSUSPEND3
1386fd09c9aSArnd Bergmann	select PCI_DOMAINS_GENERIC if PCI
13920f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
140b1b3f49cSRussell King	select PERF_USE_VMALLOC
141b1b3f49cSRussell King	select RTC_LIB
1426fd09c9aSArnd Bergmann	select SPARSE_IRQ if !(ARCH_FOOTBRIDGE || ARCH_RPC)
143b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
1449c46929eSArd Biesheuvel	select THREAD_INFO_IN_TASK
1456fd09c9aSArnd Bergmann	select TIMER_OF if OF
146d6905849SArd Biesheuvel	select HAVE_ARCH_VMAP_STACK if MMU && ARM_HAS_GROUP_RELOCS
1474aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
1486fd09c9aSArnd Bergmann	select USE_OF if !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
149171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
150171b3f0dSRussell King	# according to that.  Thanks.
1511da177e4SLinus Torvalds	help
1521da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
153f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1541da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1551da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1561da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1571da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1581da177e4SLinus Torvalds
159d6905849SArd Biesheuvelconfig ARM_HAS_GROUP_RELOCS
160d6905849SArd Biesheuvel	def_bool y
161d6905849SArd Biesheuvel	depends on !LD_IS_LLD || LLD_VERSION >= 140000
162d6905849SArd Biesheuvel	depends on !COMPILE_TEST
163d6905849SArd Biesheuvel	help
164d6905849SArd Biesheuvel	  Whether or not to use R_ARM_ALU_PC_Gn or R_ARM_LDR_PC_Gn group
165d6905849SArd Biesheuvel	  relocations, which have been around for a long time, but were not
166d6905849SArd Biesheuvel	  supported in LLD until version 14. The combined range is -/+ 256 MiB,
167d6905849SArd Biesheuvel	  which is usually sufficient, but not for allyesconfig, so we disable
168d6905849SArd Biesheuvel	  this feature when doing compile testing.
169d6905849SArd Biesheuvel
1704ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1714ce63fcdSMarek Szyprowski	bool
172b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1734ce63fcdSMarek Szyprowski
17460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
17560460abfSSeung-Woo Kim
17660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
17760460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
17860460abfSSeung-Woo Kim	range 4 9
17960460abfSSeung-Woo Kim	default 8
18060460abfSSeung-Woo Kim	help
18160460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
18260460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
18360460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
18460460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
18560460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
18660460abfSSeung-Woo Kim	  virtual space with just a few allocations.
18760460abfSSeung-Woo Kim
18860460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
18960460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
19060460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
19160460abfSSeung-Woo Kim	  by the PAGE_SIZE.
19260460abfSSeung-Woo Kim
19360460abfSSeung-Woo Kimendif
19460460abfSSeung-Woo Kim
19575e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
19675e7153aSRalf Baechle	bool
19775e7153aSRalf Baechle
198bc581770SLinus Walleijconfig HAVE_TCM
199bc581770SLinus Walleij	bool
200bc581770SLinus Walleij	select GENERIC_ALLOCATOR
201bc581770SLinus Walleij
202e119bfffSRussell Kingconfig HAVE_PROC_CPU
203e119bfffSRussell King	bool
204e119bfffSRussell King
205ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
2065ea81769SAl Viro	bool
2075ea81769SAl Viro
2081da177e4SLinus Torvaldsconfig SBUS
2091da177e4SLinus Torvalds	bool
2101da177e4SLinus Torvalds
211f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
212f16fb1ecSRussell King	bool
213f16fb1ecSRussell King	default y
214f16fb1ecSRussell King
215f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
216f16fb1ecSRussell King	bool
217f16fb1ecSRussell King	default y
218f16fb1ecSRussell King
219f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
220f0d1b0b3SDavid Howells	bool
221f0d1b0b3SDavid Howells
222f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
223f0d1b0b3SDavid Howells	bool
224f0d1b0b3SDavid Howells
2254a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2264a1b5733SEduardo Valentin	bool
2274a1b5733SEduardo Valentin
228a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
229a5f4c561SStefan Agner	def_bool y if MMU
230a5f4c561SStefan Agner
231b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
232b89c3b16SAkinobu Mita	bool
233b89c3b16SAkinobu Mita	default y
234b89c3b16SAkinobu Mita
2351da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2361da177e4SLinus Torvalds	bool
2371da177e4SLinus Torvalds	default y
2381da177e4SLinus Torvalds
239a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
240a08b6b79Sviro@ZenIV.linux.org.uk	bool
241a08b6b79Sviro@ZenIV.linux.org.uk
242c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
243c7edc9e3SDavid A. Long	def_bool y
244c7edc9e3SDavid A. Long
2451da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2461da177e4SLinus Torvalds	bool
2471da177e4SLinus Torvalds
2481da177e4SLinus Torvaldsconfig FIQ
2491da177e4SLinus Torvalds	bool
2501da177e4SLinus Torvalds
251034d2f5aSAl Viroconfig ARCH_MTD_XIP
252034d2f5aSAl Viro	bool
253034d2f5aSAl Viro
254dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
255ef815d2cSRandy Dunlap	bool "Patch physical to virtual translations at runtime" if !ARCH_MULTIPLATFORM
256c1becedcSRussell King	default y
2575408445bSArnd Bergmann	depends on MMU
258dc21af99SRussell King	help
259111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
260111e9a5cSRussell King	  boot and module load time according to the position of the
261111e9a5cSRussell King	  kernel in system memory.
262dc21af99SRussell King
263111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
2649443076eSArd Biesheuvel	  of physical memory is at a 2 MiB boundary.
265dc21af99SRussell King
266c1becedcSRussell King	  Only disable this option if you know that you do not require
267c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
268c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
269c1becedcSRussell King
270c334bc15SRob Herringconfig NEED_MACH_IO_H
271c334bc15SRob Herring	bool
272c334bc15SRob Herring	help
273c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
274c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
275c334bc15SRob Herring	  be avoided when possible.
276c334bc15SRob Herring
2770cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2781b9f95f8SNicolas Pitre	bool
279111e9a5cSRussell King	help
2800cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2810cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2820cdc8b92SNicolas Pitre	  be avoided when possible.
2831b9f95f8SNicolas Pitre
2841b9f95f8SNicolas Pitreconfig PHYS_OFFSET
285974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
28692481c7dSArnd Bergmann	depends on !ARM_PATCH_PHYS_VIRT || !AUTO_ZRELADDR
287974c0724SNicolas Pitre	default DRAM_BASE if !MMU
28806954b6aSLinus Walleij	default 0x00000000 if ARCH_FOOTBRIDGE
289c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
290b91a69d1SArnd Bergmann	default 0xa0000000 if ARCH_PXA
291c6e77bb6SArnd Bergmann	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
292c6e77bb6SArnd Bergmann	default 0
2931b9f95f8SNicolas Pitre	help
2941b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2951b9f95f8SNicolas Pitre	  location of main memory in your system.
296cada3c08SRussell King
29787e040b6SSimon Glassconfig GENERIC_BUG
29887e040b6SSimon Glass	def_bool y
29987e040b6SSimon Glass	depends on BUG
30087e040b6SSimon Glass
3011bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
3021bcad26eSKirill A. Shutemov	int
3031bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3041bcad26eSKirill A. Shutemov	default 2
3051bcad26eSKirill A. Shutemov
3061da177e4SLinus Torvaldsmenu "System Type"
3071da177e4SLinus Torvalds
3083c427975SHyok S. Choiconfig MMU
3093c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3103c427975SHyok S. Choi	default y
3113c427975SHyok S. Choi	help
3123c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3133c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3143c427975SHyok S. Choi
3152f618d5eSArnd Bergmannconfig ARM_SINGLE_ARMV7M
3162f618d5eSArnd Bergmann	def_bool !MMU
3172f618d5eSArnd Bergmann	select ARM_NVIC
3182f618d5eSArnd Bergmann	select CPU_V7M
3192f618d5eSArnd Bergmann	select NO_IOPORT_MAP
3202f618d5eSArnd Bergmann
321e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
322e0c25d95SDaniel Cashman	default 8
323e0c25d95SDaniel Cashman
324e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
325e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
326e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
327e0c25d95SDaniel Cashman	default 16
328e0c25d95SDaniel Cashman
329387798b3SRob Herringconfig ARCH_MULTIPLATFORM
33084fc8636SArnd Bergmann	bool "Require kernel to be portable to multiple machines" if EXPERT
33184fc8636SArnd Bergmann	depends on MMU && !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
33284fc8636SArnd Bergmann	default y
333f999b8bdSMartin Michlmayr	help
33484fc8636SArnd Bergmann	  In general, all Arm machines can be supported in a single
33584fc8636SArnd Bergmann	  kernel image, covering either Armv4/v5 or Armv6/v7.
3361da177e4SLinus Torvalds
33784fc8636SArnd Bergmann	  However, some configuration options require hardcoding machine
33884fc8636SArnd Bergmann	  specific physical addresses or enable errata workarounds that may
33984fc8636SArnd Bergmann	  break other machines.
3401da177e4SLinus Torvalds
34184fc8636SArnd Bergmann	  Selecting N here allows using those options, including
34284fc8636SArnd Bergmann	  DEBUG_UNCOMPRESS, XIP_KERNEL and ZBOOT_ROM. If unsure, say Y.
3431da177e4SLinus Torvalds
34420e3ab9eSAndrew Davissource "arch/arm/Kconfig.platforms"
3452cf1c348SJohn Crispin
346ccf50e23SRussell King#
347ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
348ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
349ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
350ccf50e23SRussell King#
3516bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
3526bb8536cSAndreas Färber
353445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
354445d9b30STsahee Zidenberg
355590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
356590b460cSLars Persson
357a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
358a66c51f9SAlexandre Belloni
35995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
36095b8f20fSRussell King
3611d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
3621d22924eSAnders Berg
3638ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
3648ac49e04SChristian Daudt
3651c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
3661c37fa10SSebastian Hesselbarth
3671da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
3681da177e4SLinus Torvalds
36995b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
37095b8f20fSRussell King
371df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
372df8d742eSBaruch Siach
37395b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
37495b8f20fSRussell King
375e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
376e7736d47SLennert Buytenhek
377a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
378a66c51f9SAlexandre Belloni
3791da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
3801da177e4SLinus Torvalds
38159d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
38259d3a193SPaulius Zaleckas
383387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
384387798b3SRob Herring
385389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
386389ee0c2SHaojian Zhuang
38711d89440SNick Hawkinssource "arch/arm/mach-hpe/Kconfig"
38811d89440SNick Hawkins
389a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
390a66c51f9SAlexandre Belloni
3911da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
3921da177e4SLinus Torvalds
393828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
394828989adSSantosh Shilimkar
39575bf1bd7SArnd Bergmannsource "arch/arm/mach-lpc32xx/Kconfig"
39695b8f20fSRussell King
397a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
398a66c51f9SAlexandre Belloni
3993b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
4003b8f5030SCarlo Caione
4019fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
4029fb29c73SSugaya Taichi
403a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
404a66c51f9SAlexandre Belloni
405312b62b6SDaniel Palmersource "arch/arm/mach-mstar/Kconfig"
406312b62b6SDaniel Palmer
407794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
408794d15b2SStanislav Samsonov
409a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
410f682a218SMatthias Brugger
4111d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
4121d3f33d5SShawn Guo
41395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
41495b8f20fSRussell King
4157bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
4167bffa14cSBrendan Higgins
417d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
4181da177e4SLinus Torvalds
4191dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
4201dbae815STony Lindgren
4219dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
422585cf175STzachi Perelstein
42395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
4241da177e4SLinus Torvalds
4258fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
4268fc1b0f8SKumar Gala
42786aeee4dSAndreas Färbersource "arch/arm/mach-realtek/Kconfig"
42886aeee4dSAndreas Färber
4296fd09c9aSArnd Bergmannsource "arch/arm/mach-rpc/Kconfig"
4306fd09c9aSArnd Bergmann
431d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
432d63dc051SHeiko Stuebner
43371b9114dSArnd Bergmannsource "arch/arm/mach-s3c/Kconfig"
434a66c51f9SAlexandre Belloni
435a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
436a66c51f9SAlexandre Belloni
43795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
438edabd38eSSaeed Bishara
439a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
440a66c51f9SAlexandre Belloni
441387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
442387798b3SRob Herring
443a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
444a21765a7SBen Dooks
44565ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
44665ebcc11SSrinivas Kandagatla
447bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
448bcb84fb4SAlexandre TORGUE
4493b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
4503b52634fSMaxime Ripard
451c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
452c5f80065SErik Gilling
45395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
4541da177e4SLinus Torvalds
4551da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
4561da177e4SLinus Torvalds
4576f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
4586f35f9a9STony Prisk
4599a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
4609a45eb69SJosh Cartwright
461499f1640SStefan Agner# ARMv7-M architecture
462499f1640SStefan Agnerconfig ARCH_LPC18XX
463499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
464499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
465499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
466499f1640SStefan Agner	select ARM_AMBA
467499f1640SStefan Agner	select CLKSRC_LPC32XX
468499f1640SStefan Agner	select PINCTRL
469499f1640SStefan Agner	help
470499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
471499f1640SStefan Agner	  high performance microcontrollers.
472499f1640SStefan Agner
4731847119dSVladimir Murzinconfig ARCH_MPS2
47417bd274eSBaruch Siach	bool "ARM MPS2 platform"
4751847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
4761847119dSVladimir Murzin	select ARM_AMBA
4771847119dSVladimir Murzin	select CLKSRC_MPS2
4781847119dSVladimir Murzin	help
4791847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
4801847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
4811847119dSVladimir Murzin
4821847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
4831847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
4841847119dSVladimir Murzin
4851da177e4SLinus Torvalds# Definitions to make life easier
4861da177e4SLinus Torvaldsconfig ARCH_ACORN
4871da177e4SLinus Torvalds	bool
4881da177e4SLinus Torvalds
48969b02f6aSLennert Buytenhekconfig PLAT_ORION
49069b02f6aSLennert Buytenhek	bool
491bfe45e0bSRussell King	select CLKSRC_MMIO
492dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
493278b45b0SAndrew Lunn	select IRQ_DOMAIN
49469b02f6aSLennert Buytenhek
495abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
496abcda1dcSThomas Petazzoni	bool
497abcda1dcSThomas Petazzoni	select PLAT_ORION
498abcda1dcSThomas Petazzoni
499f4b8b319SRussell Kingconfig PLAT_VERSATILE
500f4b8b319SRussell King	bool
501f4b8b319SRussell King
5028636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
5031da177e4SLinus Torvalds
504afe4b25eSLennert Buytenhekconfig IWMMXT
505d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
506*b9920fddSArd Biesheuvel	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
507*b9920fddSArd Biesheuvel	default y if PXA27x || PXA3xx || ARCH_MMP
508afe4b25eSLennert Buytenhek	help
509afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
510afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
511afe4b25eSLennert Buytenhek
5123b93e7b0SHyok S. Choiif !MMU
5133b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
5143b93e7b0SHyok S. Choiendif
5153b93e7b0SHyok S. Choi
5163e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
5173e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
5183e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
5193e0a07f8SGregory CLEMENT	default y
5203e0a07f8SGregory CLEMENT	help
5213e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
5223e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
5233e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
5243e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
5253e0a07f8SGregory CLEMENT	  Workaround:
5263e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
5273e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
5283e0a07f8SGregory CLEMENT	  instruction
5293e0a07f8SGregory CLEMENT
530f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
531f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
532f0c4b8d6SWill Deacon	depends on CPU_V6
533f0c4b8d6SWill Deacon	help
534f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
535f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
536f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
537f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
538f0c4b8d6SWill Deacon
5399cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
5409cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
541e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
5429cba3cccSCatalin Marinas	help
5439cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
5449cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
5459cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
5469cba3cccSCatalin Marinas	  recommended workaround.
5479cba3cccSCatalin Marinas
5487ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
5497ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
5507ce236fcSCatalin Marinas	depends on CPU_V7
5517ce236fcSCatalin Marinas	help
5527ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
55379403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
5547ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
5557ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
5567ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
5577ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
5587ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
5597ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
5607ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
5617ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
5627ce236fcSCatalin Marinas	  available in non-secure mode.
5637ce236fcSCatalin Marinas
564855c551fSCatalin Marinasconfig ARM_ERRATA_458693
565855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
566855c551fSCatalin Marinas	depends on CPU_V7
56762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
568855c551fSCatalin Marinas	help
569855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
570855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
571855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
572855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
573855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
574855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
575855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
576368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
577368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
578368ccecdSSebastian Reichel	  bootloader instead.
579855c551fSCatalin Marinas
5800516e464SCatalin Marinasconfig ARM_ERRATA_460075
5810516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
5820516e464SCatalin Marinas	depends on CPU_V7
58362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
5840516e464SCatalin Marinas	help
5850516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
5860516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
5870516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
5880516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
5890516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
5900516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
591368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on
592368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
593368ccecdSSebastian Reichel	  instead.
5940516e464SCatalin Marinas
5959f05027cSWill Deaconconfig ARM_ERRATA_742230
5969f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
5979f05027cSWill Deacon	depends on CPU_V7 && SMP
59862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
5999f05027cSWill Deacon	help
6009f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
6019f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
6029f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
6039f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
6049f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
6059f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
606368ccecdSSebastian Reichel	  the two writes. Note that setting specific bits in the diagnostics
607368ccecdSSebastian Reichel	  register may not be available in non-secure mode and thus is not
608368ccecdSSebastian Reichel	  available on a multiplatform kernel. This should be applied by the
609368ccecdSSebastian Reichel	  bootloader instead.
6109f05027cSWill Deacon
611a672e99bSWill Deaconconfig ARM_ERRATA_742231
612a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
613a672e99bSWill Deacon	depends on CPU_V7 && SMP
61462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
615a672e99bSWill Deacon	help
616a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
617a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
618a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
619a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
620a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
621a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
622a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
623a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
624368ccecdSSebastian Reichel	  capabilities of the processor. Note that setting specific bits in the
625368ccecdSSebastian Reichel	  diagnostics register may not be available in non-secure mode and thus
626368ccecdSSebastian Reichel	  is not available on a multiplatform kernel. This should be applied by
627368ccecdSSebastian Reichel	  the bootloader instead.
628a672e99bSWill Deacon
62969155794SJon Medhurstconfig ARM_ERRATA_643719
63069155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
63169155794SJon Medhurst	depends on CPU_V7 && SMP
632e5a5de44SRussell King	default y
63369155794SJon Medhurst	help
63469155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
63569155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
63669155794SJon Medhurst	  register returns zero when it should return one. The workaround
63769155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
63869155794SJon Medhurst	  it behave as intended and avoiding data corruption.
63969155794SJon Medhurst
640cdf357f1SWill Deaconconfig ARM_ERRATA_720789
641cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
642e66dc745SDave Martin	depends on CPU_V7
643cdf357f1SWill Deacon	help
644cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
645cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
646cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
647cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
648cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
649cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
650cdf357f1SWill Deacon	  entries regardless of the ASID.
651475d92fcSWill Deacon
652475d92fcSWill Deaconconfig ARM_ERRATA_743622
653475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
654475d92fcSWill Deacon	depends on CPU_V7
65562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
656475d92fcSWill Deacon	help
657475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
658efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
659475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
660475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
661475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
662475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
663475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
664368ccecdSSebastian Reichel	  processor. Note that setting specific bits in the diagnostics register
665368ccecdSSebastian Reichel	  may not be available in non-secure mode and thus is not available on a
666368ccecdSSebastian Reichel	  multiplatform kernel. This should be applied by the bootloader instead.
667475d92fcSWill Deacon
6689a27c27cSWill Deaconconfig ARM_ERRATA_751472
6699a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
670ba90c516SDave Martin	depends on CPU_V7
67162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
6729a27c27cSWill Deacon	help
6739a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
6749a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
6759a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
6769a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
6779a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
678368ccecdSSebastian Reichel	  Note that setting specific bits in the diagnostics register may
679368ccecdSSebastian Reichel	  not be available in non-secure mode and thus is not available on
680368ccecdSSebastian Reichel	  a multiplatform kernel. This should be applied by the bootloader
681368ccecdSSebastian Reichel	  instead.
6829a27c27cSWill Deacon
683fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
684fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
685fcbdc5feSWill Deacon	depends on CPU_V7
686fcbdc5feSWill Deacon	help
687fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
688fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
689fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
690fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
691fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
692fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
693fcbdc5feSWill Deacon
6945dab26afSWill Deaconconfig ARM_ERRATA_754327
6955dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
6965dab26afSWill Deacon	depends on CPU_V7 && SMP
6975dab26afSWill Deacon	help
6985dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
6995dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
7005dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
7015dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
7025dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
7035dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
7045dab26afSWill Deacon
705145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
706145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
707fd832478SFabio Estevam	depends on CPU_V6
708145e10e1SCatalin Marinas	help
709145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
710145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
711145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
712145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
713145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
714145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
715145e10e1SCatalin Marinas	  is not affected.
716145e10e1SCatalin Marinas
717f630c1bdSWill Deaconconfig ARM_ERRATA_764369
718f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
719f630c1bdSWill Deacon	depends on CPU_V7 && SMP
720f630c1bdSWill Deacon	help
721f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
722f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
723f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
724f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
725f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
726f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
727f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
728f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
729f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
730f630c1bdSWill Deacon
7318294fec1SNick Hawkinsconfig ARM_ERRATA_764319
7328294fec1SNick Hawkins	bool "ARM errata: Read to DBGPRSR and DBGOSLSR may generate Undefined instruction"
7338294fec1SNick Hawkins	depends on CPU_V7
7348294fec1SNick Hawkins	help
7358294fec1SNick Hawkins	  This option enables the workaround for the 764319 Cortex A-9 erratum.
7368294fec1SNick Hawkins	  CP14 read accesses to the DBGPRSR and DBGOSLSR registers generate an
7378294fec1SNick Hawkins	  unexpected Undefined Instruction exception when the DBGSWENABLE
7388294fec1SNick Hawkins	  external pin is set to 0, even when the CP14 accesses are performed
7398294fec1SNick Hawkins	  from a privileged mode. This work around catches the exception in a
7408294fec1SNick Hawkins	  way the kernel does not stop execution.
7418294fec1SNick Hawkins
7427253b85cSSimon Hormanconfig ARM_ERRATA_775420
7437253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
7447253b85cSSimon Horman       depends on CPU_V7
7457253b85cSSimon Horman       help
7467253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
747cb73737eSGeert Uytterhoeven	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
7487253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
7497253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
7507253b85cSSimon Horman	 an abort may occur on cache maintenance.
7517253b85cSSimon Horman
75293dc6887SCatalin Marinasconfig ARM_ERRATA_798181
75393dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
75493dc6887SCatalin Marinas	depends on CPU_V7 && SMP
75593dc6887SCatalin Marinas	help
75693dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
75793dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
75893dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
75993dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
76093dc6887SCatalin Marinas	  as the one being invalidated.
76193dc6887SCatalin Marinas
76284b6504fSWill Deaconconfig ARM_ERRATA_773022
76384b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
76484b6504fSWill Deacon	depends on CPU_V7
76584b6504fSWill Deacon	help
76684b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
76784b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
76884b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
76984b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
77084b6504fSWill Deacon
77162c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
77262c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
77362c0f4a5SDoug Anderson	depends on CPU_V7
77462c0f4a5SDoug Anderson	help
77562c0f4a5SDoug Anderson	  This option enables the workaround for:
77662c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
77762c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
77862c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
77962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
78062c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
78162c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
78262c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
78362c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
78462c0f4a5SDoug Anderson
785416bcf21SDoug Andersonconfig ARM_ERRATA_821420
786416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
787416bcf21SDoug Anderson	depends on CPU_V7
788416bcf21SDoug Anderson	help
789416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
790416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
791416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
792416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
793416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
794416bcf21SDoug Anderson
7959f6f9354SDoug Andersonconfig ARM_ERRATA_825619
7969f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
7979f6f9354SDoug Anderson	depends on CPU_V7
7989f6f9354SDoug Anderson	help
7999f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
8009f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
8019f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
8029f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
8039f6f9354SDoug Anderson
804304009a1SDoug Andersonconfig ARM_ERRATA_857271
805304009a1SDoug Anderson	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
806304009a1SDoug Anderson	depends on CPU_V7
807304009a1SDoug Anderson	help
808304009a1SDoug Anderson	  This option enables the workaround for the 857271 Cortex-A12
809304009a1SDoug Anderson	  (all revs) erratum. Under very rare timing conditions, the CPU might
810304009a1SDoug Anderson	  hang. The workaround is expected to have a < 1% performance impact.
811304009a1SDoug Anderson
8129f6f9354SDoug Andersonconfig ARM_ERRATA_852421
8139f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
8149f6f9354SDoug Anderson	depends on CPU_V7
8159f6f9354SDoug Anderson	help
8169f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
8179f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
8189f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
8199f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
8209f6f9354SDoug Anderson
82162c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
82262c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
82362c0f4a5SDoug Anderson	depends on CPU_V7
82462c0f4a5SDoug Anderson	help
82562c0f4a5SDoug Anderson	  This option enables the workaround for:
82662c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
82762c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
82862c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
82962c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
83062c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
83162c0f4a5SDoug Anderson	  for and handled.
83262c0f4a5SDoug Anderson
833304009a1SDoug Andersonconfig ARM_ERRATA_857272
834304009a1SDoug Anderson	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
835304009a1SDoug Anderson	depends on CPU_V7
836304009a1SDoug Anderson	help
837304009a1SDoug Anderson	  This option enables the workaround for the 857272 Cortex-A17 erratum.
838304009a1SDoug Anderson	  This erratum is not known to be fixed in any A17 revision.
839304009a1SDoug Anderson	  This is identical to Cortex-A12 erratum 857271.  It is a separate
840304009a1SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
841304009a1SDoug Anderson	  for and handled.
842304009a1SDoug Anderson
8431da177e4SLinus Torvaldsendmenu
8441da177e4SLinus Torvalds
8451da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
8461da177e4SLinus Torvalds
8471da177e4SLinus Torvaldsmenu "Bus support"
8481da177e4SLinus Torvalds
8491da177e4SLinus Torvaldsconfig ISA
8501da177e4SLinus Torvalds	bool
8511da177e4SLinus Torvalds	help
8521da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
8531da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
8541da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
8551da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
8561da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
8571da177e4SLinus Torvalds
858065909b9SRussell King# Select ISA DMA interface
8595cae841bSAl Viroconfig ISA_DMA_API
8605cae841bSAl Viro	bool
8615cae841bSAl Viro
862779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220
863779eb41cSBenjamin Gaignard	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
864779eb41cSBenjamin Gaignard	depends on CPU_V7
865779eb41cSBenjamin Gaignard	help
866779eb41cSBenjamin Gaignard	  The v7 ARM states that all cache and branch predictor maintenance
867779eb41cSBenjamin Gaignard	  operations that do not specify an address execute, relative to
868779eb41cSBenjamin Gaignard	  each other, in program order.
869779eb41cSBenjamin Gaignard	  However, because of this erratum, an L2 set/way cache maintenance
870779eb41cSBenjamin Gaignard	  operation can overtake an L1 set/way cache maintenance operation.
871779eb41cSBenjamin Gaignard	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
872779eb41cSBenjamin Gaignard	  r0p4, r0p5.
873779eb41cSBenjamin Gaignard
8741da177e4SLinus Torvaldsendmenu
8751da177e4SLinus Torvalds
8761da177e4SLinus Torvaldsmenu "Kernel Features"
8771da177e4SLinus Torvalds
8783b55658aSDave Martinconfig HAVE_SMP
8793b55658aSDave Martin	bool
8803b55658aSDave Martin	help
8813b55658aSDave Martin	  This option should be selected by machines which have an SMP-
8823b55658aSDave Martin	  capable CPU.
8833b55658aSDave Martin
8843b55658aSDave Martin	  The only effect of this option is to make the SMP-related
8853b55658aSDave Martin	  options available to the user for configuration.
8863b55658aSDave Martin
8871da177e4SLinus Torvaldsconfig SMP
888bb2d8130SRussell King	bool "Symmetric Multi-Processing"
889fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
8903b55658aSDave Martin	depends on HAVE_SMP
891801bb21cSJonathan Austin	depends on MMU || ARM_MPU
8920361748fSArnd Bergmann	select IRQ_WORK
8931da177e4SLinus Torvalds	help
8941da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
8954a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
8964a474157SRobert Graffham	  than one CPU, say Y.
8971da177e4SLinus Torvalds
8984a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
8991da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
9004a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
9014a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
9024a474157SRobert Graffham	  will run faster if you say N here.
9031da177e4SLinus Torvalds
904ff61f079SJonathan Corbet	  See also <file:Documentation/arch/x86/i386/IO-APIC.rst>,
9054f4cfa6cSMauro Carvalho Chehab	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
90650a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
9071da177e4SLinus Torvalds
9081da177e4SLinus Torvalds	  If you don't know what to do here, say N.
9091da177e4SLinus Torvalds
910f00ec48fSRussell Kingconfig SMP_ON_UP
9115744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
9125408445bSArnd Bergmann	depends on SMP && MMU
913f00ec48fSRussell King	default y
914f00ec48fSRussell King	help
915f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
916f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
917f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
918f00ec48fSRussell King	  savings.
919f00ec48fSRussell King
920f00ec48fSRussell King	  If you don't know what to do here, say Y.
921f00ec48fSRussell King
92250596b75SArd Biesheuvel
92350596b75SArd Biesheuvelconfig CURRENT_POINTER_IN_TPIDRURO
92450596b75SArd Biesheuvel	def_bool y
925b87cf911SArd Biesheuvel	depends on CPU_32v6K && !CPU_V6
92650596b75SArd Biesheuvel
927d4664b6cSArd Biesheuvelconfig IRQSTACKS
928d4664b6cSArd Biesheuvel	def_bool y
9299974f857SArd Biesheuvel	select HAVE_IRQ_EXIT_ON_IRQ_STACK
9309974f857SArd Biesheuvel	select HAVE_SOFTIRQ_ON_OWN_STACK
9311da177e4SLinus Torvalds
932c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
933c9018aabSVincent Guittot	bool "Support cpu topology definition"
934c9018aabSVincent Guittot	depends on SMP && CPU_V7
935c9018aabSVincent Guittot	default y
936c9018aabSVincent Guittot	help
937c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
938c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
939c9018aabSVincent Guittot	  topology of an ARM System.
940c9018aabSVincent Guittot
941c9018aabSVincent Guittotconfig SCHED_MC
942c9018aabSVincent Guittot	bool "Multi-core scheduler support"
943c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
944c9018aabSVincent Guittot	help
945c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
946c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
947c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
948c9018aabSVincent Guittot
949c9018aabSVincent Guittotconfig SCHED_SMT
950c9018aabSVincent Guittot	bool "SMT scheduler support"
951c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
952c9018aabSVincent Guittot	help
953c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
954c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
955c9018aabSVincent Guittot	  places. If unsure say N here.
956c9018aabSVincent Guittot
957a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
958a8cbcd92SRussell King	bool
959a8cbcd92SRussell King	help
9608f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
961a8cbcd92SRussell King
9628a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
963022c03a2SMarc Zyngier	bool "Architected timer support"
964022c03a2SMarc Zyngier	depends on CPU_V7
9658a4da6e3SMark Rutland	select ARM_ARCH_TIMER
966022c03a2SMarc Zyngier	help
967022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
968022c03a2SMarc Zyngier
969f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
970f32f4ce2SRussell King	bool
971f32f4ce2SRussell King	help
972f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
973f32f4ce2SRussell King
974e8db288eSNicolas Pitreconfig MCPM
975e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
976e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
977e8db288eSNicolas Pitre	help
978e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
979e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
980e8db288eSNicolas Pitre	  systems.
981e8db288eSNicolas Pitre
982ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
983ebf4a5c5SHaojian Zhuang	bool
984ebf4a5c5SHaojian Zhuang	depends on MCPM
985ebf4a5c5SHaojian Zhuang	help
986ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
987ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
988ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
989ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
990ebf4a5c5SHaojian Zhuang
9911c33be57SNicolas Pitreconfig BIG_LITTLE
9921c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
9931c33be57SNicolas Pitre	depends on CPU_V7 && SMP
9941c33be57SNicolas Pitre	select MCPM
9951c33be57SNicolas Pitre	help
9961c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
9971c33be57SNicolas Pitre	  system architecture.
9981c33be57SNicolas Pitre
9991c33be57SNicolas Pitreconfig BL_SWITCHER
10001c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
10016c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
100251aaf81fSRussell King	select CPU_PM
10031c33be57SNicolas Pitre	help
10041c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
10051c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
10061c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
10071c33be57SNicolas Pitre
1008b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1009b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1010b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1011b22537c6SNicolas Pitre	help
1012b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1013b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1014b22537c6SNicolas Pitre	  debugging purposes only.
1015b22537c6SNicolas Pitre
10168d5796d2SLennert Buytenhekchoice
10178d5796d2SLennert Buytenhek	prompt "Memory split"
1018006fa259SRussell King	depends on MMU
10198d5796d2SLennert Buytenhek	default VMSPLIT_3G
10208d5796d2SLennert Buytenhek	help
10218d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
10228d5796d2SLennert Buytenhek
10238d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
10248d5796d2SLennert Buytenhek	  option alone!
10258d5796d2SLennert Buytenhek
10268d5796d2SLennert Buytenhek	config VMSPLIT_3G
10278d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
102863ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1029bbeedfdaSYisheng Xie		depends on !ARM_LPAE
103063ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
10318d5796d2SLennert Buytenhek	config VMSPLIT_2G
10328d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
10338d5796d2SLennert Buytenhek	config VMSPLIT_1G
10348d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
10358d5796d2SLennert Buytenhekendchoice
10368d5796d2SLennert Buytenhek
10378d5796d2SLennert Buytenhekconfig PAGE_OFFSET
10388d5796d2SLennert Buytenhek	hex
1039006fa259SRussell King	default PHYS_OFFSET if !MMU
10408d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
10418d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
104263ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
10438d5796d2SLennert Buytenhek	default 0xC0000000
10448d5796d2SLennert Buytenhek
1045c12366baSLinus Walleijconfig KASAN_SHADOW_OFFSET
1046c12366baSLinus Walleij	hex
1047c12366baSLinus Walleij	depends on KASAN
1048c12366baSLinus Walleij	default 0x1f000000 if PAGE_OFFSET=0x40000000
1049c12366baSLinus Walleij	default 0x5f000000 if PAGE_OFFSET=0x80000000
1050c12366baSLinus Walleij	default 0x9f000000 if PAGE_OFFSET=0xC0000000
1051c12366baSLinus Walleij	default 0x8f000000 if PAGE_OFFSET=0xB0000000
1052c12366baSLinus Walleij	default 0xffffffff
1053c12366baSLinus Walleij
10541da177e4SLinus Torvaldsconfig NR_CPUS
10551da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
1056d624833fSArd Biesheuvel	range 2 16 if DEBUG_KMAP_LOCAL
1057d624833fSArd Biesheuvel	range 2 32 if !DEBUG_KMAP_LOCAL
10581da177e4SLinus Torvalds	depends on SMP
10591da177e4SLinus Torvalds	default "4"
1060d624833fSArd Biesheuvel	help
1061d624833fSArd Biesheuvel	  The maximum number of CPUs that the kernel can support.
1062d624833fSArd Biesheuvel	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1063d624833fSArd Biesheuvel	  debugging is enabled, which uses half of the per-CPU fixmap
1064d624833fSArd Biesheuvel	  slots as guard regions.
10651da177e4SLinus Torvalds
1066a054a811SRussell Kingconfig HOTPLUG_CPU
106700b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
106840b31360SStephen Rothwell	depends on SMP
10691b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1070a054a811SRussell King	help
1071a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1072a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1073a054a811SRussell King
10742bdd424fSWill Deaconconfig ARM_PSCI
10752bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1076e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1077be120397SMark Rutland	select ARM_PSCI_FW
10782bdd424fSWill Deacon	help
10792bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
10802bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
10812bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
10822bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
10832bdd424fSWill Deacon	  ARM processors").
10842bdd424fSWill Deacon
1085c9218b16SRussell Kingconfig HZ_FIXED
1086f8065813SRussell King	int
10871164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
108847d84682SRussell King	default 0
1089c9218b16SRussell King
1090c9218b16SRussell Kingchoice
109147d84682SRussell King	depends on HZ_FIXED = 0
1092c9218b16SRussell King	prompt "Timer frequency"
1093c9218b16SRussell King
1094c9218b16SRussell Kingconfig HZ_100
1095c9218b16SRussell King	bool "100 Hz"
1096c9218b16SRussell King
1097c9218b16SRussell Kingconfig HZ_200
1098c9218b16SRussell King	bool "200 Hz"
1099c9218b16SRussell King
1100c9218b16SRussell Kingconfig HZ_250
1101c9218b16SRussell King	bool "250 Hz"
1102c9218b16SRussell King
1103c9218b16SRussell Kingconfig HZ_300
1104c9218b16SRussell King	bool "300 Hz"
1105c9218b16SRussell King
1106c9218b16SRussell Kingconfig HZ_500
1107c9218b16SRussell King	bool "500 Hz"
1108c9218b16SRussell King
1109c9218b16SRussell Kingconfig HZ_1000
1110c9218b16SRussell King	bool "1000 Hz"
1111c9218b16SRussell King
1112c9218b16SRussell Kingendchoice
1113c9218b16SRussell King
1114c9218b16SRussell Kingconfig HZ
1115c9218b16SRussell King	int
111647d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1117c9218b16SRussell King	default 100 if HZ_100
1118c9218b16SRussell King	default 200 if HZ_200
1119c9218b16SRussell King	default 250 if HZ_250
1120c9218b16SRussell King	default 300 if HZ_300
1121c9218b16SRussell King	default 500 if HZ_500
1122c9218b16SRussell King	default 1000
1123c9218b16SRussell King
1124c9218b16SRussell Kingconfig SCHED_HRTICK
1125c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1126f8065813SRussell King
112716c79651SCatalin Marinasconfig THUMB2_KERNEL
1128bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
11294477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1130bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
113189bace65SArnd Bergmann	select ARM_UNWIND
113216c79651SCatalin Marinas	help
113316c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
113475fea300SNicolas Pitre	  Thumb-2 mode.
113516c79651SCatalin Marinas
113616c79651SCatalin Marinas	  If unsure, say N.
113716c79651SCatalin Marinas
113842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
113942f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
11405408445bSArnd Bergmann	depends on CPU_32v7
114142f25bddSNicolas Pitre	default y
114242f25bddSNicolas Pitre	help
114342f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
114442f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
114542f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
114642f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
114742f25bddSNicolas Pitre	  functions.
114842f25bddSNicolas Pitre
114942f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
115042f25bddSNicolas Pitre	  replace the first two instructions of these library functions
115142f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
115242f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
115342f25bddSNicolas Pitre	  and less power intensive than running the original library
115442f25bddSNicolas Pitre	  code to do integer division.
115542f25bddSNicolas Pitre
1156704bdda0SNicolas Pitreconfig AEABI
1157a05b9608SNick Desaulniers	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1158a05b9608SNick Desaulniers		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1159a05b9608SNick Desaulniers	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1160704bdda0SNicolas Pitre	help
1161704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1162704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1163704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1164704bdda0SNicolas Pitre
1165704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1166704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1167704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1168704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1169704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1170704bdda0SNicolas Pitre
1171704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1172704bdda0SNicolas Pitre
11736c90c872SNicolas Pitreconfig OABI_COMPAT
1174a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1175d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
11766c90c872SNicolas Pitre	help
11776c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
11786c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
11796c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
11806c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
11816c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
11826c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
118391702175SKees Cook
118491702175SKees Cook	  The seccomp filter system will not be available when this is
118591702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
118691702175SKees Cook	  between calling conventions during filtering.
118791702175SKees Cook
11886c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
11896c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
11906c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
11916c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1192b02f8467SKees Cook	  at all). If in doubt say N.
11936c90c872SNicolas Pitre
1194fb597f2aSGregory Fongconfig ARCH_SELECT_MEMORY_MODEL
11956fd09c9aSArnd Bergmann	def_bool y
119605944d74SRussell King
1197fb597f2aSGregory Fongconfig ARCH_FLATMEM_ENABLE
11986fd09c9aSArnd Bergmann	def_bool !(ARCH_RPC || ARCH_SA1100)
1199fb597f2aSGregory Fong
120005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
12016fd09c9aSArnd Bergmann	def_bool !ARCH_FOOTBRIDGE
1202fb597f2aSGregory Fong	select SPARSEMEM_STATIC if SPARSEMEM
120307a2f737SRussell King
1204053a96caSNicolas Pitreconfig HIGHMEM
1205e8db89a2SRussell King	bool "High Memory Support"
1206e8db89a2SRussell King	depends on MMU
12072a15ba82SThomas Gleixner	select KMAP_LOCAL
1208825c43f5SArd Biesheuvel	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
1209053a96caSNicolas Pitre	help
1210053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1211053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1212053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1213053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1214053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1215053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1216053a96caSNicolas Pitre
1217053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1218053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1219053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1220053a96caSNicolas Pitre
1221053a96caSNicolas Pitre	  If unsure, say n.
1222053a96caSNicolas Pitre
122365cec8e3SRussell Kingconfig HIGHPTE
12249a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
122565cec8e3SRussell King	depends on HIGHMEM
12269a431bd5SRussell King	default y
1227b4d103d1SRussell King	help
1228b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1229b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1230b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1231b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1232b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
123365cec8e3SRussell King
1234a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1235a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1236a5e090acSRussell King	depends on MMU && !ARM_LPAE
12371b8873a0SJamie Iles	default y
12381b8873a0SJamie Iles	help
1239a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1240a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1241a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1242a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1243a5e090acSRussell King	  fault when dereferenced.
1244a5e090acSRussell King
1245a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1246a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1247a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1248c80d79d7SYasunori Goto
1249c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS
1250fa8ad788SMark Rutland	def_bool y
1251fa8ad788SMark Rutland	depends on ARM_PMU
12521b8873a0SJamie Iles
12537d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
12547d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
12557d485f64SArd Biesheuvel	depends on MODULES
12568fa7ea40SLecopzer Chen	select KASAN_VMALLOC if KASAN
1257e7229f7dSAnders Roxell	default y
12587d485f64SArd Biesheuvel	help
12597d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
12607d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
12617d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
12627d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
12637d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
12647d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
12657d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
12667d485f64SArd Biesheuvel	  the same.
12677d485f64SArd Biesheuvel
1268e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1269e7229f7dSAnders Roxell	  configurations. If unsure, say y.
12707d485f64SArd Biesheuvel
12710192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER
12728c907785SMike Rapoport (IBM)	int "Order of maximal physically contiguous allocations"
127323baf831SKirill A. Shutemov	default "11" if SOC_AM33XX
127423baf831SKirill A. Shutemov	default "8" if SA1111
127523baf831SKirill A. Shutemov	default "10"
1276c1b2d970SMagnus Damm	help
12778c907785SMike Rapoport (IBM)	  The kernel page allocator limits the size of maximal physically
12785e0a760bSKirill A. Shutemov	  contiguous allocations. The limit is called MAX_PAGE_ORDER and it
12798c907785SMike Rapoport (IBM)	  defines the maximal power of two of number of pages that can be
12808c907785SMike Rapoport (IBM)	  allocated as a single contiguous block. This option allows
12818c907785SMike Rapoport (IBM)	  overriding the default setting when ability to allocate very
12828c907785SMike Rapoport (IBM)	  large blocks of physically contiguous memory is required.
1283c1b2d970SMagnus Damm
12848c907785SMike Rapoport (IBM)	  Don't change if unsure.
1285c1b2d970SMagnus Damm
12861da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
12873e3f354bSArnd Bergmann	def_bool CPU_CP15_MMU
1288e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
12891da177e4SLinus Torvalds	help
12901da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
12911da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
12921da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
12931da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
12941da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
12951da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
12961da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
12971da177e4SLinus Torvalds
129839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
129938ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
130038ef2ad5SLinus Walleij	depends on MMU
130139ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
130239ec58f3SLennert Buytenhek	help
130339ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
130439ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
130539ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
130639ec58f3SLennert Buytenhek
130739ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
130839ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
130939ec58f3SLennert Buytenhek	  such copy operations with large buffers.
131039ec58f3SLennert Buytenhek
131139ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
131239ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
131339ec58f3SLennert Buytenhek
131402c2433bSStefano Stabelliniconfig PARAVIRT
131502c2433bSStefano Stabellini	bool "Enable paravirtualization code"
131602c2433bSStefano Stabellini	help
131702c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
131802c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
131902c2433bSStefano Stabellini	  over full virtualization.
132002c2433bSStefano Stabellini
132102c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
132202c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
132302c2433bSStefano Stabellini	select PARAVIRT
132402c2433bSStefano Stabellini	help
132502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
132602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
132702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
132802c2433bSStefano Stabellini	  that, there can be a small performance impact.
132902c2433bSStefano Stabellini
133002c2433bSStefano Stabellini	  If in doubt, say N here.
133102c2433bSStefano Stabellini
1332eff8d644SStefano Stabelliniconfig XEN_DOM0
1333eff8d644SStefano Stabellini	def_bool y
1334eff8d644SStefano Stabellini	depends on XEN
1335eff8d644SStefano Stabellini
1336eff8d644SStefano Stabelliniconfig XEN
1337c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
133885323a99SIan Campbell	depends on ARM && AEABI && OF
1339f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
134085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
13417693deccSUwe Kleine-König	depends on MMU
134251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
134317b7ab80SStefano Stabellini	select ARM_PSCI
1344f21254cdSChristoph Hellwig	select SWIOTLB
134583862ccfSStefano Stabellini	select SWIOTLB_XEN
134602c2433bSStefano Stabellini	select PARAVIRT
1347eff8d644SStefano Stabellini	help
1348eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1349eff8d644SStefano Stabellini
1350f05eb1d2SArd Biesheuvelconfig CC_HAVE_STACKPROTECTOR_TLS
1351f05eb1d2SArd Biesheuvel	def_bool $(cc-option,-mtp=cp15 -mstack-protector-guard=tls -mstack-protector-guard-offset=0)
1352f05eb1d2SArd Biesheuvel
1353189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1354189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
13559c46929eSArd Biesheuvel	depends on STACKPROTECTOR && CURRENT_POINTER_IN_TPIDRURO && !XIP_DEFLATED_DATA
1356f05eb1d2SArd Biesheuvel	depends on GCC_PLUGINS || CC_HAVE_STACKPROTECTOR_TLS
1357f05eb1d2SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK if !CC_HAVE_STACKPROTECTOR_TLS
1358189af465SArd Biesheuvel	default y
1359189af465SArd Biesheuvel	help
1360189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1361189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1362189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1363189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1364189af465SArd Biesheuvel	  the entire duration that the system is up.
1365189af465SArd Biesheuvel
1366189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1367189af465SArd Biesheuvel	  different canary value for each task.
1368189af465SArd Biesheuvel
13691da177e4SLinus Torvaldsendmenu
13701da177e4SLinus Torvalds
13711da177e4SLinus Torvaldsmenu "Boot options"
13721da177e4SLinus Torvalds
13739eb8f674SGrant Likelyconfig USE_OF
13749eb8f674SGrant Likely	bool "Flattened Device Tree support"
1375b1b3f49cSRussell King	select IRQ_DOMAIN
13769eb8f674SGrant Likely	select OF
13779eb8f674SGrant Likely	help
13789eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
13799eb8f674SGrant Likely
13806a1d798fSRob Herringconfig ARCH_WANT_FLAT_DTB_INSTALL
13816a1d798fSRob Herring	def_bool y
13826a1d798fSRob Herring
1383bd51e2f5SNicolas Pitreconfig ATAGS
138496a4ce30SArnd Bergmann	bool "Support for the traditional ATAGS boot data passing"
1385bd51e2f5SNicolas Pitre	default y
1386bd51e2f5SNicolas Pitre	help
1387bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1388bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1389bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1390acb926d6SArnd Bergmann	  to remove ATAGS support from your kernel binary.
1391acb926d6SArnd Bergmann
1392bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1393bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1394bd51e2f5SNicolas Pitre	depends on ATAGS
1395bd51e2f5SNicolas Pitre	help
1396bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1397bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1398bd51e2f5SNicolas Pitre
13991da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
14001da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
14011da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
14021da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
140339c3e304SChris Packham	default 0x0
14041da177e4SLinus Torvalds	help
14051da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
14061da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
14071da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
14081da177e4SLinus Torvalds	  value in their defconfig file.
14091da177e4SLinus Torvalds
14101da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14111da177e4SLinus Torvalds
14121da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
14131da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
141439c3e304SChris Packham	default 0x0
14151da177e4SLinus Torvalds	help
1416f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1417f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1418f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1419f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1420f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1421f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
14221da177e4SLinus Torvalds
14231da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
14241da177e4SLinus Torvalds
14251da177e4SLinus Torvaldsconfig ZBOOT_ROM
14261da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
14271da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
142810968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
14291da177e4SLinus Torvalds	help
14301da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
14311da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
14321da177e4SLinus Torvalds
1433e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1434e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
143510968131SRussell King	depends on OF
1436e2a6a3aaSJohn Bonesio	help
1437e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1438e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1439e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1440e2a6a3aaSJohn Bonesio
1441e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1442e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1443e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1444e2a6a3aaSJohn Bonesio
1445e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1446e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1447e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1448e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1449e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1450e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1451e2a6a3aaSJohn Bonesio	  to this option.
1452e2a6a3aaSJohn Bonesio
1453b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1454b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1455b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1456b90b9a38SNicolas Pitre	help
1457b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1458b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1459b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1460b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1461b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1462b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1463b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1464b90b9a38SNicolas Pitre
1465d0f34a11SGenoud Richardchoice
1466d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1467d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1468d0f34a11SGenoud Richard
1469d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1470d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1471d0f34a11SGenoud Richard	help
1472d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1473d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1474d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1475d0f34a11SGenoud Richard
1476d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1477d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1478d0f34a11SGenoud Richard	help
1479d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1480d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1481d0f34a11SGenoud Richard
1482d0f34a11SGenoud Richardendchoice
1483d0f34a11SGenoud Richard
14841da177e4SLinus Torvaldsconfig CMDLINE
14851da177e4SLinus Torvalds	string "Default kernel command string"
14861da177e4SLinus Torvalds	default ""
14871da177e4SLinus Torvalds	help
14883e3f354bSArnd Bergmann	  On some architectures (e.g. CATS), there is currently no way
14891da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
14901da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
14911da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
14921da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
14931da177e4SLinus Torvalds
14944394c124SVictor Boiviechoice
14954394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
14964394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
14974394c124SVictor Boivie
14984394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
14994394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
15004394c124SVictor Boivie	help
15014394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
15024394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
15034394c124SVictor Boivie	  string provided in CMDLINE will be used.
15044394c124SVictor Boivie
15054394c124SVictor Boivieconfig CMDLINE_EXTEND
15064394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
15074394c124SVictor Boivie	help
15084394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
15094394c124SVictor Boivie	  appended to the default kernel command string.
15104394c124SVictor Boivie
151192d2040dSAlexander Hollerconfig CMDLINE_FORCE
151292d2040dSAlexander Holler	bool "Always use the default kernel command string"
151392d2040dSAlexander Holler	help
151492d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
151592d2040dSAlexander Holler	  loader passes other arguments to the kernel.
151692d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
151792d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
15184394c124SVictor Boivieendchoice
151992d2040dSAlexander Holler
15201da177e4SLinus Torvaldsconfig XIP_KERNEL
15211da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
152210968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
15235408445bSArnd Bergmann	depends on !ARM_PATCH_IDIV && !ARM_PATCH_PHYS_VIRT && !SMP_ON_UP
15241da177e4SLinus Torvalds	help
15251da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
15261da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
15271da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
15281da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
15291da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
15301da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
15311da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
15321da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
15331da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
15341da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
15351da177e4SLinus Torvalds
15361da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
15371da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
15381da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
15391da177e4SLinus Torvalds
15401da177e4SLinus Torvalds	  If unsure, say N.
15411da177e4SLinus Torvalds
15421da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
15431da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
15441da177e4SLinus Torvalds	depends on XIP_KERNEL
15451da177e4SLinus Torvalds	default "0x00080000"
15461da177e4SLinus Torvalds	help
15471da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
15481da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
15491da177e4SLinus Torvalds	  own flash usage.
15501da177e4SLinus Torvalds
1551ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1552ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1553ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1554ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1555ca8b5d97SNicolas Pitre	help
1556ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1557ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1558ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1559ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1560ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1561ca8b5d97SNicolas Pitre
15624183635eSEric DeVolderconfig ARCH_SUPPORTS_KEXEC
15634183635eSEric DeVolder	def_bool (!SMP || PM_SLEEP_SMP) && MMU
1564c587e4a6SRichard Purdie
15654cd9d6f7SRichard Purdieconfig ATAGS_PROC
15664cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1567bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1568b98d7291SUli Luckas	default y
15694cd9d6f7SRichard Purdie	help
15704cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
15714cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
15724cd9d6f7SRichard Purdie
15734183635eSEric DeVolderconfig ARCH_SUPPORTS_CRASH_DUMP
15744183635eSEric DeVolder	def_bool y
1575cb5d39b3SMika Westerberg
1576e69edc79SEric Miaoconfig AUTO_ZRELADDR
15776fd09c9aSArnd Bergmann	bool "Auto calculation of the decompressed kernel image address" if !ARCH_MULTIPLATFORM
15786fd09c9aSArnd Bergmann	default !(ARCH_FOOTBRIDGE || ARCH_RPC || ARCH_SA1100)
1579e69edc79SEric Miao	help
1580e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1581e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
15820673cb38SGeert Uytterhoeven	  will be determined at run-time, either by masking the current IP
15830673cb38SGeert Uytterhoeven	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
15840673cb38SGeert Uytterhoeven	  This assumes the zImage being placed in the first 128MB from
15850673cb38SGeert Uytterhoeven	  start of memory.
1586e69edc79SEric Miao
158781a0bc39SRoy Franzconfig EFI_STUB
158881a0bc39SRoy Franz	bool
158981a0bc39SRoy Franz
159081a0bc39SRoy Franzconfig EFI
159181a0bc39SRoy Franz	bool "UEFI runtime support"
159281a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
159381a0bc39SRoy Franz	select UCS2_STRING
159481a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
159581a0bc39SRoy Franz	select EFI_STUB
15962e0eb483SAtish Patra	select EFI_GENERIC_STUB
159781a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
1598a7f7f624SMasahiro Yamada	help
159981a0bc39SRoy Franz	  This option provides support for runtime services provided
160081a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
160181a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
160281a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
160381a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
160481a0bc39SRoy Franz	  UEFI firmware.
160581a0bc39SRoy Franz
1606bb817befSArd Biesheuvelconfig DMI
1607bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
1608bb817befSArd Biesheuvel	depends on EFI
1609bb817befSArd Biesheuvel	default y
1610bb817befSArd Biesheuvel	help
1611bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
1612bb817befSArd Biesheuvel
1613bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
1614bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
1615bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
1616bb817befSArd Biesheuvel
1617bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1618bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
1619bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
1620bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
1621bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
1622bb817befSArd Biesheuvel
16231da177e4SLinus Torvaldsendmenu
16241da177e4SLinus Torvalds
1625ac9d7efcSRussell Kingmenu "CPU Power Management"
16261da177e4SLinus Torvalds
16271da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
16281da177e4SLinus Torvalds
1629ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
1630ac9d7efcSRussell King
1631ac9d7efcSRussell Kingendmenu
1632ac9d7efcSRussell King
16331da177e4SLinus Torvaldsmenu "Floating point emulation"
16341da177e4SLinus Torvalds
16351da177e4SLinus Torvaldscomment "At least one emulation must be selected"
16361da177e4SLinus Torvalds
16371da177e4SLinus Torvaldsconfig FPE_NWFPE
16381da177e4SLinus Torvalds	bool "NWFPE math emulation"
1639593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1640a7f7f624SMasahiro Yamada	help
16411da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
16421da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
16431da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
16441da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
16451da177e4SLinus Torvalds
16461da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
16471da177e4SLinus Torvalds	  early in the bootup.
16481da177e4SLinus Torvalds
16491da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
16501da177e4SLinus Torvalds	bool "Support extended precision"
1651bedf142bSLennert Buytenhek	depends on FPE_NWFPE
16521da177e4SLinus Torvalds	help
16531da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
16541da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
16551da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
16561da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
16571da177e4SLinus Torvalds	  floating point emulator without any good reason.
16581da177e4SLinus Torvalds
16591da177e4SLinus Torvalds	  You almost surely want to say N here.
16601da177e4SLinus Torvalds
16611da177e4SLinus Torvaldsconfig FPE_FASTFPE
16621da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
1663d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1664a7f7f624SMasahiro Yamada	help
16651da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
16661da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
16671da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
16681da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
16691da177e4SLinus Torvalds
16701da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
16711da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
16721da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
16731da177e4SLinus Torvalds	  choose NWFPE.
16741da177e4SLinus Torvalds
16751da177e4SLinus Torvaldsconfig VFP
16761da177e4SLinus Torvalds	bool "VFP-format floating point maths"
1677e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
16781da177e4SLinus Torvalds	help
16791da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
16801da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
16811da177e4SLinus Torvalds
1682e318b36eSJonathan Corbet	  Please see <file:Documentation/arch/arm/vfp/release-notes.rst> for
16831da177e4SLinus Torvalds	  release notes and additional status information.
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
16861da177e4SLinus Torvalds
168725ebee02SCatalin Marinasconfig VFPv3
168825ebee02SCatalin Marinas	bool
168925ebee02SCatalin Marinas	depends on VFP
169025ebee02SCatalin Marinas	default y if CPU_V7
169125ebee02SCatalin Marinas
1692b5872db4SCatalin Marinasconfig NEON
1693b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
1694b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
1695b5872db4SCatalin Marinas	help
1696b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1697b5872db4SCatalin Marinas	  Extension.
1698b5872db4SCatalin Marinas
169973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
170073c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
1701c4a30c3bSRussell King	depends on NEON && AEABI
170273c132c1SArd Biesheuvel	help
170373c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
170473c132c1SArd Biesheuvel
17051da177e4SLinus Torvaldsendmenu
17061da177e4SLinus Torvalds
17071da177e4SLinus Torvaldsmenu "Power management options"
17081da177e4SLinus Torvalds
1709eceab4acSRussell Kingsource "kernel/power/Kconfig"
17101da177e4SLinus Torvalds
1711f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
171219a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1713f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
1714f4cb5700SJohannes Berg	def_bool y
1715f4cb5700SJohannes Berg
171615e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
17178b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
17181b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
171915e0d9e3SArnd Bergmann
1720603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
1721603fb42aSSebastian Capella	bool
1722603fb42aSSebastian Capella	depends on MMU
1723603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
1724603fb42aSSebastian Capella
17251da177e4SLinus Torvaldsendmenu
17261da177e4SLinus Torvalds
17272cbd1cc3SStefan Agnersource "arch/arm/Kconfig.assembler"
1728