xref: /linux/arch/arm/Kconfig (revision b8824c9a54bb380367541718b50f03cb08524c8d)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18b01aec9bSBorislav Petkov	select EDAC_SUPPORT
19b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
214477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
23171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
24b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
25b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
267c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
27b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
29b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
30b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
31b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
32a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
33b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
347a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
350b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
36cfeec79eSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37cfeec79eSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
3891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
390693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
40b1b3f49cSRussell King	select HAVE_BPF_JIT
4151aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
42171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
43b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
44b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
45b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
46b1b3f49cSRussell King	select HAVE_DMA_ATTRS
47b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
48cfeec79eSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
49dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
54b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
57b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
58f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
59b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
60b1b3f49cSRussell King	select HAVE_KERNEL_LZO
61b1b3f49cSRussell King	select HAVE_KERNEL_XZ
62cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
639edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
64b1b3f49cSRussell King	select HAVE_MEMBLOCK
657d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
66b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
670dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
687ada189fSJamie Iles	select HAVE_PERF_EVENTS
6949863894SWill Deacon	select HAVE_PERF_REGS
7049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
71a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
73b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
74af1839ebSCatalin Marinas	select HAVE_UID16
7531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
77171b3f0dSRussell King	select MODULES_USE_ELF_REL
7884f452b1SSantosh Shilimkar	select NO_BOOTMEM
79171b3f0dSRussell King	select OLD_SIGACTION
80171b3f0dSRussell King	select OLD_SIGSUSPEND3
81b1b3f49cSRussell King	select PERF_USE_VMALLOC
82b1b3f49cSRussell King	select RTC_LIB
83b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
84171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
85171b3f0dSRussell King	# according to that.  Thanks.
861da177e4SLinus Torvalds	help
871da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
88f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
891da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
901da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
911da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
921da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
931da177e4SLinus Torvalds
9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
95308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9674facffeSRussell King	bool
9774facffeSRussell King
984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski	bool
1004ce63fcdSMarek Szyprowski
1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1024ce63fcdSMarek Szyprowski	bool
103b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
104b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1054ce63fcdSMarek Szyprowski
10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10760460abfSSeung-Woo Kim
10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11060460abfSSeung-Woo Kim	range 4 9
11160460abfSSeung-Woo Kim	default 8
11260460abfSSeung-Woo Kim	help
11360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
12160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12460460abfSSeung-Woo Kim
12560460abfSSeung-Woo Kimendif
12660460abfSSeung-Woo Kim
1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1280b05da72SHans Ulli Kroll	bool
1290b05da72SHans Ulli Kroll
13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
13175e7153aSRalf Baechle	bool
13275e7153aSRalf Baechle
133bc581770SLinus Walleijconfig HAVE_TCM
134bc581770SLinus Walleij	bool
135bc581770SLinus Walleij	select GENERIC_ALLOCATOR
136bc581770SLinus Walleij
137e119bfffSRussell Kingconfig HAVE_PROC_CPU
138e119bfffSRussell King	bool
139e119bfffSRussell King
140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1415ea81769SAl Viro	bool
1425ea81769SAl Viro
1431da177e4SLinus Torvaldsconfig EISA
1441da177e4SLinus Torvalds	bool
1451da177e4SLinus Torvalds	---help---
1461da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1471da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1501da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1511da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1521da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Otherwise, say N.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvaldsconfig SBUS
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds
161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
162f16fb1ecSRussell King	bool
163f16fb1ecSRussell King	default y
164f16fb1ecSRussell King
165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
166f76e9154SNicolas Pitre	bool
167f76e9154SNicolas Pitre	depends on !SMP
168f76e9154SNicolas Pitre	default y
169f76e9154SNicolas Pitre
170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1757ad1bcb2SRussell King	bool
176cb1293e2SArnd Bergmann	default !CPU_V7M
1777ad1bcb2SRussell King
1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1791da177e4SLinus Torvalds	bool
1808a87411bSWill Deacon	default y
1811da177e4SLinus Torvalds
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1894a1b5733SEduardo Valentin	bool
1904a1b5733SEduardo Valentin
191b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
192b89c3b16SAkinobu Mita	bool
193b89c3b16SAkinobu Mita	default y
194b89c3b16SAkinobu Mita
1951da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1961da177e4SLinus Torvalds	bool
1971da177e4SLinus Torvalds	default y
1981da177e4SLinus Torvalds
199a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
200a08b6b79Sviro@ZenIV.linux.org.uk	bool
201a08b6b79Sviro@ZenIV.linux.org.uk
2025ac6da66SChristoph Lameterconfig ZONE_DMA
2035ac6da66SChristoph Lameter	bool
2045ac6da66SChristoph Lameter
205ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
206ccd7ab7fSFUJITA Tomonori       def_bool y
207ccd7ab7fSFUJITA Tomonori
208c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
209c7edc9e3SDavid A. Long	def_bool y
210c7edc9e3SDavid A. Long
21158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21258af4a24SRob Herring	bool
21358af4a24SRob Herring
2141da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2151da177e4SLinus Torvalds	bool
2161da177e4SLinus Torvalds
2171da177e4SLinus Torvaldsconfig FIQ
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
22013a5045dSRob Herringconfig NEED_RET_TO_USER
22113a5045dSRob Herring	bool
22213a5045dSRob Herring
223034d2f5aSAl Viroconfig ARCH_MTD_XIP
224034d2f5aSAl Viro	bool
225034d2f5aSAl Viro
226c760fc19SHyok S. Choiconfig VECTORS_BASE
227c760fc19SHyok S. Choi	hex
2286afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
229c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
230c760fc19SHyok S. Choi	default 0x00000000
231c760fc19SHyok S. Choi	help
23219accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23319accfd3SRussell King	  in size.
234c760fc19SHyok S. Choi
235dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
236c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
237c1becedcSRussell King	default y
238b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
239dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
240dc21af99SRussell King	help
241111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
242111e9a5cSRussell King	  boot and module load time according to the position of the
243111e9a5cSRussell King	  kernel in system memory.
244dc21af99SRussell King
245111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
246daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
247dc21af99SRussell King
248c1becedcSRussell King	  Only disable this option if you know that you do not require
249c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
250c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
251c1becedcSRussell King
252c334bc15SRob Herringconfig NEED_MACH_IO_H
253c334bc15SRob Herring	bool
254c334bc15SRob Herring	help
255c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
256c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
257c334bc15SRob Herring	  be avoided when possible.
258c334bc15SRob Herring
2590cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2601b9f95f8SNicolas Pitre	bool
261111e9a5cSRussell King	help
2620cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2630cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2640cdc8b92SNicolas Pitre	  be avoided when possible.
2651b9f95f8SNicolas Pitre
2661b9f95f8SNicolas Pitreconfig PHYS_OFFSET
267974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
268c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
269974c0724SNicolas Pitre	default DRAM_BASE if !MMU
270c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
271c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
272c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
273c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
274c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
275c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
276c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
277c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
278c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
279*b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2801b9f95f8SNicolas Pitre	help
2811b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2821b9f95f8SNicolas Pitre	  location of main memory in your system.
283cada3c08SRussell King
28487e040b6SSimon Glassconfig GENERIC_BUG
28587e040b6SSimon Glass	def_bool y
28687e040b6SSimon Glass	depends on BUG
28787e040b6SSimon Glass
2881bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2891bcad26eSKirill A. Shutemov	int
2901bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2911bcad26eSKirill A. Shutemov	default 2
2921bcad26eSKirill A. Shutemov
2931da177e4SLinus Torvaldssource "init/Kconfig"
2941da177e4SLinus Torvalds
295dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
296dc52ddc0SMatt Helsley
2971da177e4SLinus Torvaldsmenu "System Type"
2981da177e4SLinus Torvalds
2993c427975SHyok S. Choiconfig MMU
3003c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3013c427975SHyok S. Choi	default y
3023c427975SHyok S. Choi	help
3033c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3043c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3053c427975SHyok S. Choi
306ccf50e23SRussell King#
307ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
308ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
309ccf50e23SRussell King#
3101da177e4SLinus Torvaldschoice
3111da177e4SLinus Torvalds	prompt "ARM system type"
3121420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3131420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3141da177e4SLinus Torvalds
315387798b3SRob Herringconfig ARCH_MULTIPLATFORM
316387798b3SRob Herring	bool "Allow multiple platforms to be selected"
317b1b3f49cSRussell King	depends on MMU
318ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
31942dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
320387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
321387798b3SRob Herring	select AUTO_ZRELADDR
3226d0add40SRob Herring	select CLKSRC_OF
32366314223SDinh Nguyen	select COMMON_CLK
324ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32508d38bebSWill Deacon	select MIGHT_HAVE_PCI
326387798b3SRob Herring	select MULTI_IRQ_HANDLER
32766314223SDinh Nguyen	select SPARSE_IRQ
32866314223SDinh Nguyen	select USE_OF
32966314223SDinh Nguyen
3309c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3319c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3329c77bc43SStefan Agner	depends on !MMU
3339c77bc43SStefan Agner	select ARCH_WANT_OPTIONAL_GPIOLIB
3349c77bc43SStefan Agner	select ARM_NVIC
335499f1640SStefan Agner	select AUTO_ZRELADDR
3369c77bc43SStefan Agner	select CLKSRC_OF
3379c77bc43SStefan Agner	select COMMON_CLK
3389c77bc43SStefan Agner	select CPU_V7M
3399c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3409c77bc43SStefan Agner	select NO_IOPORT_MAP
3419c77bc43SStefan Agner	select SPARSE_IRQ
3429c77bc43SStefan Agner	select USE_OF
3439c77bc43SStefan Agner
3444af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3454af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
346b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3474af6fee1SDeepak Saxena	select ARM_AMBA
348b1b3f49cSRussell King	select ARM_TIMER_SP804
349f9a6aa43SLinus Walleij	select COMMON_CLK
350f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
351ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
352b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
353b1b3f49cSRussell King	select ICST
354b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
355f4b8b319SRussell King	select PLAT_VERSATILE
35681cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3574af6fee1SDeepak Saxena	help
3584af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3594af6fee1SDeepak Saxena
3604af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3614af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
362b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3634af6fee1SDeepak Saxena	select ARM_AMBA
364b1b3f49cSRussell King	select ARM_TIMER_SP804
3654af6fee1SDeepak Saxena	select ARM_VIC
3666d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
367b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
368aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
369c5a0adb5SRussell King	select ICST
370f4b8b319SRussell King	select PLAT_VERSATILE
371b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
37281cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3732389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3744af6fee1SDeepak Saxena	help
3754af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3764af6fee1SDeepak Saxena
37793e22567SRussell Kingconfig ARCH_CLPS711X
37893e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
379a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
380ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
381c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38293e22567SRussell King	select COMMON_CLK
38393e22567SRussell King	select CPU_ARM720T
3844a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3856597619fSAlexander Shiyan	select MFD_SYSCON
386e4e3a37dSAlexander Shiyan	select SOC_BUS
38793e22567SRussell King	help
38893e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
38993e22567SRussell King
390788c9700SRussell Kingconfig ARCH_GEMINI
391788c9700SRussell King	bool "Cortina Systems Gemini"
392788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
393f3372c01SLinus Walleij	select CLKSRC_MMIO
394b1b3f49cSRussell King	select CPU_FA526
395f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
396788c9700SRussell King	help
397788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
398788c9700SRussell King
3991da177e4SLinus Torvaldsconfig ARCH_EBSA110
4001da177e4SLinus Torvalds	bool "EBSA-110"
401b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
402c750815eSRussell King	select CPU_SA110
403f7e68bbfSRussell King	select ISA
404c334bc15SRob Herring	select NEED_MACH_IO_H
4050cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
406ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4071da177e4SLinus Torvalds	help
4081da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
409f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4101da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4111da177e4SLinus Torvalds	  parallel port.
4121da177e4SLinus Torvalds
413e7736d47SLennert Buytenhekconfig ARCH_EP93XX
414e7736d47SLennert Buytenhek	bool "EP93xx-based"
415b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
416b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
417e7736d47SLennert Buytenhek	select ARM_AMBA
418*b8824c9aSH Hartley Sweeten	select ARM_PATCH_PHYS_VIRT
419e7736d47SLennert Buytenhek	select ARM_VIC
420*b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
4216d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
422000bc178SLinus Walleij	select CLKSRC_MMIO
423b1b3f49cSRussell King	select CPU_ARM920T
424000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
425e7736d47SLennert Buytenhek	help
426e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
427e7736d47SLennert Buytenhek
4281da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4291da177e4SLinus Torvalds	bool "FootBridge"
430c750815eSRussell King	select CPU_SA110
4311da177e4SLinus Torvalds	select FOOTBRIDGE
4324e8d7637SRussell King	select GENERIC_CLOCKEVENTS
433d0ee9f40SArnd Bergmann	select HAVE_IDE
4348ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4350cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
436f999b8bdSMartin Michlmayr	help
437f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
438f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4391da177e4SLinus Torvalds
4404af6fee1SDeepak Saxenaconfig ARCH_NETX
4414af6fee1SDeepak Saxena	bool "Hilscher NetX based"
442b1b3f49cSRussell King	select ARM_VIC
443234b6cedSRussell King	select CLKSRC_MMIO
444c750815eSRussell King	select CPU_ARM926T
4452fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
446f999b8bdSMartin Michlmayr	help
4474af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4484af6fee1SDeepak Saxena
4493b938be6SRussell Kingconfig ARCH_IOP13XX
4503b938be6SRussell King	bool "IOP13xx-based"
4513b938be6SRussell King	depends on MMU
452b1b3f49cSRussell King	select CPU_XSC3
4530cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45413a5045dSRob Herring	select NEED_RET_TO_USER
455b1b3f49cSRussell King	select PCI
456b1b3f49cSRussell King	select PLAT_IOP
457b1b3f49cSRussell King	select VMSPLIT_1G
45837ebbcffSThomas Gleixner	select SPARSE_IRQ
4593b938be6SRussell King	help
4603b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4613b938be6SRussell King
4623f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4633f7e5815SLennert Buytenhek	bool "IOP32x-based"
464a4f7e763SRussell King	depends on MMU
465b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
466c750815eSRussell King	select CPU_XSCALE
467e9004f50SLinus Walleij	select GPIO_IOP
46813a5045dSRob Herring	select NEED_RET_TO_USER
469f7e68bbfSRussell King	select PCI
470b1b3f49cSRussell King	select PLAT_IOP
471f999b8bdSMartin Michlmayr	help
4723f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4733f7e5815SLennert Buytenhek	  processors.
4743f7e5815SLennert Buytenhek
4753f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4763f7e5815SLennert Buytenhek	bool "IOP33x-based"
4773f7e5815SLennert Buytenhek	depends on MMU
478b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
479c750815eSRussell King	select CPU_XSCALE
480e9004f50SLinus Walleij	select GPIO_IOP
48113a5045dSRob Herring	select NEED_RET_TO_USER
4823f7e5815SLennert Buytenhek	select PCI
483b1b3f49cSRussell King	select PLAT_IOP
4843f7e5815SLennert Buytenhek	help
4853f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4861da177e4SLinus Torvalds
4873b938be6SRussell Kingconfig ARCH_IXP4XX
4883b938be6SRussell King	bool "IXP4xx-based"
489a4f7e763SRussell King	depends on MMU
49058af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
491b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49251aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
493234b6cedSRussell King	select CLKSRC_MMIO
494c750815eSRussell King	select CPU_XSCALE
495b1b3f49cSRussell King	select DMABOUNCE if PCI
4963b938be6SRussell King	select GENERIC_CLOCKEVENTS
4970b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
498c334bc15SRob Herring	select NEED_MACH_IO_H
4999296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
500171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
501c4713074SLennert Buytenhek	help
5023b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
503c4713074SLennert Buytenhek
504edabd38eSSaeed Bisharaconfig ARCH_DOVE
505edabd38eSSaeed Bishara	bool "Marvell Dove"
506edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
507756b2531SSebastian Hesselbarth	select CPU_PJ4
508edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5090f81bd43SRussell King	select MIGHT_HAVE_PCI
510171b3f0dSRussell King	select MVEBU_MBUS
5119139acd1SSebastian Hesselbarth	select PINCTRL
5129139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
513abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
514edabd38eSSaeed Bishara	help
515edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
516edabd38eSSaeed Bishara
517788c9700SRussell Kingconfig ARCH_MV78XX0
518788c9700SRussell King	bool "Marvell MV78xx0"
519a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
520b1b3f49cSRussell King	select CPU_FEROCEON
521788c9700SRussell King	select GENERIC_CLOCKEVENTS
522171b3f0dSRussell King	select MVEBU_MBUS
523b1b3f49cSRussell King	select PCI
524abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
525788c9700SRussell King	help
526788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
527788c9700SRussell King	  MV781x0, MV782x0.
528788c9700SRussell King
529788c9700SRussell Kingconfig ARCH_ORION5X
530788c9700SRussell King	bool "Marvell Orion"
531788c9700SRussell King	depends on MMU
532a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
533b1b3f49cSRussell King	select CPU_FEROCEON
534788c9700SRussell King	select GENERIC_CLOCKEVENTS
535171b3f0dSRussell King	select MVEBU_MBUS
536b1b3f49cSRussell King	select PCI
537abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
538788c9700SRussell King	help
539788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
540788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
541788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
542788c9700SRussell King
543788c9700SRussell Kingconfig ARCH_MMP
5442f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
545788c9700SRussell King	depends on MMU
546788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
548b1b3f49cSRussell King	select GENERIC_ALLOCATOR
549788c9700SRussell King	select GENERIC_CLOCKEVENTS
550157d2644SHaojian Zhuang	select GPIO_PXA
551c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5520f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5537c8f86a4SAxel Lin	select PINCTRL
554788c9700SRussell King	select PLAT_PXA
5550bd86961SHaojian Zhuang	select SPARSE_IRQ
556788c9700SRussell King	help
5572f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
558788c9700SRussell King
559c53c9cf6SAndrew Victorconfig ARCH_KS8695
560c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56172880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
562c7e783d6SLinus Walleij	select CLKSRC_MMIO
563b1b3f49cSRussell King	select CPU_ARM922T
564c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
565b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
566c53c9cf6SAndrew Victor	help
567c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
568c53c9cf6SAndrew Victor	  System-on-Chip devices.
569c53c9cf6SAndrew Victor
570788c9700SRussell Kingconfig ARCH_W90X900
571788c9700SRussell King	bool "Nuvoton W90X900 CPU"
572c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5736d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5746fa5d5f7SRussell King	select CLKSRC_MMIO
575b1b3f49cSRussell King	select CPU_ARM926T
57658b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
577777f9bebSLennert Buytenhek	help
578a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
579a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
580a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
581a8bc4eadSwanzongshun	  link address to know more.
582a8bc4eadSwanzongshun
583a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
584a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
585585cf175STzachi Perelstein
58693e22567SRussell Kingconfig ARCH_LPC32XX
58793e22567SRussell King	bool "NXP LPC32XX"
58893e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
58993e22567SRussell King	select ARM_AMBA
5904073723aSRussell King	select CLKDEV_LOOKUP
591234b6cedSRussell King	select CLKSRC_MMIO
59293e22567SRussell King	select CPU_ARM926T
59393e22567SRussell King	select GENERIC_CLOCKEVENTS
59493e22567SRussell King	select HAVE_IDE
59593e22567SRussell King	select USE_OF
59693e22567SRussell King	help
59793e22567SRussell King	  Support for the NXP LPC32XX family of processors
59893e22567SRussell King
5991da177e4SLinus Torvaldsconfig ARCH_PXA
6002c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
601a4f7e763SRussell King	depends on MMU
602b1b3f49cSRussell King	select ARCH_MTD_XIP
603b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
604b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
605b1b3f49cSRussell King	select AUTO_ZRELADDR
606a1c0a6adSRobert Jarzmik	select COMMON_CLK
6076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
608234b6cedSRussell King	select CLKSRC_MMIO
6096f6caeaaSRobert Jarzmik	select CLKSRC_OF
610981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
611157d2644SHaojian Zhuang	select GPIO_PXA
612b1b3f49cSRussell King	select HAVE_IDE
613d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
614b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
615bd5ce433SEric Miao	select PLAT_PXA
6166ac6b817SHaojian Zhuang	select SPARSE_IRQ
617f999b8bdSMartin Michlmayr	help
6182c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6191da177e4SLinus Torvalds
620bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6210d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
622bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
62391942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6245e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6250ed82bc9SMagnus Damm	select CPU_V7
626b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6274c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
628a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
6293b55658aSDave Martin	select HAVE_SMP
630ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63160f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
632ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6332cd3c927SLaurent Pinchart	select PINCTRL
634b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6350cdc23dfSMagnus Damm	select SH_CLK_CPG
636b1b3f49cSRussell King	select SPARSE_IRQ
637c793c1b0SMagnus Damm	help
6380d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6390d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6400d9fd616SLaurent Pinchart	  and RZ families.
641c793c1b0SMagnus Damm
6421da177e4SLinus Torvaldsconfig ARCH_RPC
6431da177e4SLinus Torvalds	bool "RiscPC"
6441da177e4SLinus Torvalds	select ARCH_ACORN
645a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
64607f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6475cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
648fa04e209SArnd Bergmann	select CPU_SA110
649b1b3f49cSRussell King	select FIQ
650d0ee9f40SArnd Bergmann	select HAVE_IDE
651b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
652b1b3f49cSRussell King	select ISA_DMA_API
653c334bc15SRob Herring	select NEED_MACH_IO_H
6540cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
655ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
656b4811bacSArnd Bergmann	select VIRT_TO_BUS
6571da177e4SLinus Torvalds	help
6581da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6591da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6601da177e4SLinus Torvalds
6611da177e4SLinus Torvaldsconfig ARCH_SA1100
6621da177e4SLinus Torvalds	bool "SA1100-based"
663b1b3f49cSRussell King	select ARCH_MTD_XIP
6647444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
665b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
666b1b3f49cSRussell King	select CLKDEV_LOOKUP
667b1b3f49cSRussell King	select CLKSRC_MMIO
668b1b3f49cSRussell King	select CPU_FREQ
669b1b3f49cSRussell King	select CPU_SA1100
670b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
671d0ee9f40SArnd Bergmann	select HAVE_IDE
6721eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
673b1b3f49cSRussell King	select ISA
674affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6750cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
676375dec92SRussell King	select SPARSE_IRQ
677f999b8bdSMartin Michlmayr	help
678f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6791da177e4SLinus Torvalds
680b130d5c2SKukjin Kimconfig ARCH_S3C24XX
681b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
68253650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
683335cce74SArnd Bergmann	select ATAGS
684b1b3f49cSRussell King	select CLKDEV_LOOKUP
6854280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6867f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
687880cf071STomasz Figa	select GPIO_SAMSUNG
68820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
689b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
690b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69117453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
692c334bc15SRob Herring	select NEED_MACH_IO_H
693cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6941da177e4SLinus Torvalds	help
695b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
696b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
697b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
698b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
69963b1f51bSBen Dooks
700a08ab637SBen Dooksconfig ARCH_S3C64XX
701a08ab637SBen Dooks	bool "Samsung S3C64XX"
70289f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7031db0287aSTomasz Figa	select ARM_AMBA
704b1b3f49cSRussell King	select ARM_VIC
705335cce74SArnd Bergmann	select ATAGS
706b1b3f49cSRussell King	select CLKDEV_LOOKUP
7074280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
708ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
70970bacadbSTomasz Figa	select CPU_V6K
71004a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
711880cf071STomasz Figa	select GPIO_SAMSUNG
71220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
713c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
714b1b3f49cSRussell King	select HAVE_TCM
715ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
716b1b3f49cSRussell King	select PLAT_SAMSUNG
7174ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
718b1b3f49cSRussell King	select S3C_DEV_NAND
719b1b3f49cSRussell King	select S3C_GPIO_TRACK
720cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7216e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
72288f59738STomasz Figa	select SAMSUNG_WDT_RESET
723a08ab637SBen Dooks	help
724a08ab637SBen Dooks	  Samsung S3C64XX series based systems
725a08ab637SBen Dooks
7267c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7277c6337e2SKevin Hilman	bool "TI DaVinci"
728b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
729dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7306d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73120e9969bSDavid Brownell	select GENERIC_ALLOCATOR
732b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
733dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
734b1b3f49cSRussell King	select HAVE_IDE
7353ad7a42dSMatt Porter	select TI_PRIV_EDMA
736689e331fSSekhar Nori	select USE_OF
737b1b3f49cSRussell King	select ZONE_DMA
7387c6337e2SKevin Hilman	help
7397c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7407c6337e2SKevin Hilman
741a0694861STony Lindgrenconfig ARCH_OMAP1
742a0694861STony Lindgren	bool "TI OMAP1"
74300a36698SArnd Bergmann	depends on MMU
744b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
745a0694861STony Lindgren	select ARCH_OMAP
74621f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
747e9a91de7STony Prisk	select CLKDEV_LOOKUP
748cee37e50Sviresh kumar	select CLKSRC_MMIO
749b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
750a0694861STony Lindgren	select GENERIC_IRQ_CHIP
751a0694861STony Lindgren	select HAVE_IDE
752a0694861STony Lindgren	select IRQ_DOMAIN
753b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
754a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
755a0694861STony Lindgren	select NEED_MACH_MEMORY_H
756685e2d08STony Lindgren	select SPARSE_IRQ
75721f47fbcSAlexey Charkov	help
758a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
75902c981c0SBinghua Duan
7601da177e4SLinus Torvaldsendchoice
7611da177e4SLinus Torvalds
762387798b3SRob Herringmenu "Multiple platform selection"
763387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
764387798b3SRob Herring
765387798b3SRob Herringcomment "CPU Core family selection"
766387798b3SRob Herring
767f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
768f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
769f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
770f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
771f8afae40SArnd Bergmann	select CPU_FA526
772f8afae40SArnd Bergmann
773387798b3SRob Herringconfig ARCH_MULTI_V4T
774387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
775387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
776b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
77724e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
77824e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
77924e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
780387798b3SRob Herring
781387798b3SRob Herringconfig ARCH_MULTI_V5
782387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
783387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
784b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78512567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
78624e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
78724e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
788387798b3SRob Herring
789387798b3SRob Herringconfig ARCH_MULTI_V4_V5
790387798b3SRob Herring	bool
791387798b3SRob Herring
792387798b3SRob Herringconfig ARCH_MULTI_V6
7938dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
794387798b3SRob Herring	select ARCH_MULTI_V6_V7
79542f4754aSRob Herring	select CPU_V6K
796387798b3SRob Herring
797387798b3SRob Herringconfig ARCH_MULTI_V7
7988dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
799387798b3SRob Herring	default y
800387798b3SRob Herring	select ARCH_MULTI_V6_V7
801b1b3f49cSRussell King	select CPU_V7
80290bc8ac7SRob Herring	select HAVE_SMP
803387798b3SRob Herring
804387798b3SRob Herringconfig ARCH_MULTI_V6_V7
805387798b3SRob Herring	bool
8069352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
807387798b3SRob Herring
808387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
809387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
810387798b3SRob Herring	select ARCH_MULTI_V5
811387798b3SRob Herring
812387798b3SRob Herringendmenu
813387798b3SRob Herring
81405e2a3deSRob Herringconfig ARCH_VIRT
81505e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8164b8b5f25SRob Herring	select ARM_AMBA
81705e2a3deSRob Herring	select ARM_GIC
81805e2a3deSRob Herring	select ARM_PSCI
8194b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82005e2a3deSRob Herring
821ccf50e23SRussell King#
822ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
823ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
824ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
825ccf50e23SRussell King#
8263e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8273e93a22bSGregory CLEMENT
828445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
829445d9b30STsahee Zidenberg
830d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
831d9bfc86dSOleksij Rempel
83295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83395b8f20fSRussell King
8341d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8351d22924eSAnders Berg
8368ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8378ac49e04SChristian Daudt
8381c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8391c37fa10SSebastian Hesselbarth
8401da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8411da177e4SLinus Torvalds
842d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
843d94f944eSAnton Vorontsov
84495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
84595b8f20fSRussell King
846df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
847df8d742eSBaruch Siach
84895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
84995b8f20fSRussell King
850e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
851e7736d47SLennert Buytenhek
8521da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8531da177e4SLinus Torvalds
85459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
85559d3a193SPaulius Zaleckas
856387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
857387798b3SRob Herring
858389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
859389ee0c2SHaojian Zhuang
8601da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8611da177e4SLinus Torvalds
8623f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8633f7e5815SLennert Buytenhek
8643f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8651da177e4SLinus Torvalds
866285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
867285f5fa7SDan Williams
8681da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8691da177e4SLinus Torvalds
870828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
871828989adSSantosh Shilimkar
87295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87395b8f20fSRussell King
8743b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8753b8f5030SCarlo Caione
87617723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
87717723fd3SJonas Jensen
878794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
879794d15b2SStanislav Samsonov
8803995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8811da177e4SLinus Torvalds
882f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
883f682a218SMatthias Brugger
8841d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8851d3f33d5SShawn Guo
88695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
88749cbe786SEric Miao
88895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
88995b8f20fSRussell King
8909851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8919851ca57SDaniel Tang
892d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
893d48af15eSTony Lindgren
894d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
8951da177e4SLinus Torvalds
8961dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
8971dbae815STony Lindgren
8989dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
899585cf175STzachi Perelstein
900387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
901387798b3SRob Herring
90295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9041da177e4SLinus Torvalds
90595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
90695b8f20fSRussell King
9078fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9088fc1b0f8SKumar Gala
90995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91095b8f20fSRussell King
911d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
912d63dc051SHeiko Stuebner
91395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
914edabd38eSSaeed Bishara
915387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
916387798b3SRob Herring
917a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
918a21765a7SBen Dooks
91965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92065ebcc11SSrinivas Kandagatla
92185fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9221da177e4SLinus Torvalds
923431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
924a08ab637SBen Dooks
925170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
926170f4e42SKukjin Kim
92783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
928e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
929cc0e72b8SChanghwan Youn
930882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9311da177e4SLinus Torvalds
9323b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9333b52634fSMaxime Ripard
934156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
935156a0997SBarry Song
936c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
937c5f80065SErik Gilling
93895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9391da177e4SLinus Torvalds
940ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
941ba56a987SMasahiro Yamada
94295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9431da177e4SLinus Torvalds
9441da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9451da177e4SLinus Torvalds
946ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
947420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
948ceade897SRussell King
9496f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9506f35f9a9STony Prisk
9517ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9527ec80ddfSwanzongshun
953acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
954acede515SJun Nie
9559a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9569a45eb69SJosh Cartwright
957499f1640SStefan Agner# ARMv7-M architecture
958499f1640SStefan Agnerconfig ARCH_EFM32
959499f1640SStefan Agner	bool "Energy Micro efm32"
960499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
961499f1640SStefan Agner	select ARCH_REQUIRE_GPIOLIB
962499f1640SStefan Agner	help
963499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
964499f1640SStefan Agner	  processors.
965499f1640SStefan Agner
966499f1640SStefan Agnerconfig ARCH_LPC18XX
967499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
968499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
969499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
970499f1640SStefan Agner	select ARM_AMBA
971499f1640SStefan Agner	select CLKSRC_LPC32XX
972499f1640SStefan Agner	select PINCTRL
973499f1640SStefan Agner	help
974499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
975499f1640SStefan Agner	  high performance microcontrollers.
976499f1640SStefan Agner
977499f1640SStefan Agnerconfig ARCH_STM32
978499f1640SStefan Agner	bool "STMicrolectronics STM32"
979499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
980499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
981499f1640SStefan Agner	select ARMV7M_SYSTICK
98225263186SMaxime Coquelin	select CLKSRC_STM32
983499f1640SStefan Agner	select RESET_CONTROLLER
984499f1640SStefan Agner	help
985499f1640SStefan Agner	  Support for STMicroelectronics STM32 processors.
986499f1640SStefan Agner
9871da177e4SLinus Torvalds# Definitions to make life easier
9881da177e4SLinus Torvaldsconfig ARCH_ACORN
9891da177e4SLinus Torvalds	bool
9901da177e4SLinus Torvalds
9917ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9927ae1f7ecSLennert Buytenhek	bool
993469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9947ae1f7ecSLennert Buytenhek
99569b02f6aSLennert Buytenhekconfig PLAT_ORION
99669b02f6aSLennert Buytenhek	bool
997bfe45e0bSRussell King	select CLKSRC_MMIO
998b1b3f49cSRussell King	select COMMON_CLK
999dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1000278b45b0SAndrew Lunn	select IRQ_DOMAIN
100169b02f6aSLennert Buytenhek
1002abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1003abcda1dcSThomas Petazzoni	bool
1004abcda1dcSThomas Petazzoni	select PLAT_ORION
1005abcda1dcSThomas Petazzoni
1006bd5ce433SEric Miaoconfig PLAT_PXA
1007bd5ce433SEric Miao	bool
1008bd5ce433SEric Miao
1009f4b8b319SRussell Kingconfig PLAT_VERSATILE
1010f4b8b319SRussell King	bool
1011f4b8b319SRussell King
1012d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1013d9a1beaaSAlexandre Courbot
10141da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10151da177e4SLinus Torvalds
1016afe4b25eSLennert Buytenhekconfig IWMMXT
1017d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1018d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1019d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1020afe4b25eSLennert Buytenhek	help
1021afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1022afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1023afe4b25eSLennert Buytenhek
102452108641Seric miaoconfig MULTI_IRQ_HANDLER
102552108641Seric miao	bool
102652108641Seric miao	help
102752108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
102852108641Seric miao
10293b93e7b0SHyok S. Choiif !MMU
10303b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10313b93e7b0SHyok S. Choiendif
10323b93e7b0SHyok S. Choi
10333e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10343e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10353e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10363e0a07f8SGregory CLEMENT	default y
10373e0a07f8SGregory CLEMENT	help
10383e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10393e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10403e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10413e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10423e0a07f8SGregory CLEMENT	  Workaround:
10433e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10443e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10453e0a07f8SGregory CLEMENT	  instruction
10463e0a07f8SGregory CLEMENT
1047f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1048f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1049f0c4b8d6SWill Deacon	depends on CPU_V6
1050f0c4b8d6SWill Deacon	help
1051f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1052f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1053f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1054f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1055f0c4b8d6SWill Deacon
10569cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10579cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1058e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10599cba3cccSCatalin Marinas	help
10609cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10619cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10629cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10639cba3cccSCatalin Marinas	  recommended workaround.
10649cba3cccSCatalin Marinas
10657ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10667ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10677ce236fcSCatalin Marinas	depends on CPU_V7
10687ce236fcSCatalin Marinas	help
10697ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
107079403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10717ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10727ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10737ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10747ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10757ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10767ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10777ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10787ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10797ce236fcSCatalin Marinas	  available in non-secure mode.
10807ce236fcSCatalin Marinas
1081855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1082855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1083855c551fSCatalin Marinas	depends on CPU_V7
108462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1085855c551fSCatalin Marinas	help
1086855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1087855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1088855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1089855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1090855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1091855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1092855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1093855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1094855c551fSCatalin Marinas
10950516e464SCatalin Marinasconfig ARM_ERRATA_460075
10960516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10970516e464SCatalin Marinas	depends on CPU_V7
109862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10990516e464SCatalin Marinas	help
11000516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11010516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11020516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11030516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11040516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11050516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11060516e464SCatalin Marinas	  may not be available in non-secure mode.
11070516e464SCatalin Marinas
11089f05027cSWill Deaconconfig ARM_ERRATA_742230
11099f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11109f05027cSWill Deacon	depends on CPU_V7 && SMP
111162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11129f05027cSWill Deacon	help
11139f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11149f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11159f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11169f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11179f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11189f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11199f05027cSWill Deacon	  the two writes.
11209f05027cSWill Deacon
1121a672e99bSWill Deaconconfig ARM_ERRATA_742231
1122a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1123a672e99bSWill Deacon	depends on CPU_V7 && SMP
112462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1125a672e99bSWill Deacon	help
1126a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1127a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1128a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1129a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1130a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1131a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1132a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1133a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1134a672e99bSWill Deacon	  capabilities of the processor.
1135a672e99bSWill Deacon
113669155794SJon Medhurstconfig ARM_ERRATA_643719
113769155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
113869155794SJon Medhurst	depends on CPU_V7 && SMP
1139e5a5de44SRussell King	default y
114069155794SJon Medhurst	help
114169155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
114269155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
114369155794SJon Medhurst	  register returns zero when it should return one. The workaround
114469155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
114569155794SJon Medhurst	  it behave as intended and avoiding data corruption.
114669155794SJon Medhurst
1147cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1148cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1149e66dc745SDave Martin	depends on CPU_V7
1150cdf357f1SWill Deacon	help
1151cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1152cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1153cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1154cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1155cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1156cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1157cdf357f1SWill Deacon	  entries regardless of the ASID.
1158475d92fcSWill Deacon
1159475d92fcSWill Deaconconfig ARM_ERRATA_743622
1160475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1161475d92fcSWill Deacon	depends on CPU_V7
116262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1163475d92fcSWill Deacon	help
1164475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1165efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1166475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1167475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1168475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1169475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1170475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1171475d92fcSWill Deacon	  processor.
1172475d92fcSWill Deacon
11739a27c27cSWill Deaconconfig ARM_ERRATA_751472
11749a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1175ba90c516SDave Martin	depends on CPU_V7
117662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11779a27c27cSWill Deacon	help
11789a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11799a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11809a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11819a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11829a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11839a27c27cSWill Deacon
1184fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1185fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1186fcbdc5feSWill Deacon	depends on CPU_V7
1187fcbdc5feSWill Deacon	help
1188fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1189fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1190fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1191fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1192fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1193fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1194fcbdc5feSWill Deacon
11955dab26afSWill Deaconconfig ARM_ERRATA_754327
11965dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11975dab26afSWill Deacon	depends on CPU_V7 && SMP
11985dab26afSWill Deacon	help
11995dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12005dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12015dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12025dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12035dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12045dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12055dab26afSWill Deacon
1206145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1207145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1208fd832478SFabio Estevam	depends on CPU_V6
1209145e10e1SCatalin Marinas	help
1210145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1211145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1212145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1213145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1214145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1215145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1216145e10e1SCatalin Marinas	  is not affected.
1217145e10e1SCatalin Marinas
1218f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1219f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1220f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1221f630c1bdSWill Deacon	help
1222f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1223f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1224f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1225f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1226f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1227f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1228f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1229f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1230f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1231f630c1bdSWill Deacon
12327253b85cSSimon Hormanconfig ARM_ERRATA_775420
12337253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12347253b85cSSimon Horman       depends on CPU_V7
12357253b85cSSimon Horman       help
12367253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12377253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12387253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12397253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12407253b85cSSimon Horman	 an abort may occur on cache maintenance.
12417253b85cSSimon Horman
124293dc6887SCatalin Marinasconfig ARM_ERRATA_798181
124393dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
124493dc6887SCatalin Marinas	depends on CPU_V7 && SMP
124593dc6887SCatalin Marinas	help
124693dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
124793dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
124893dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
124993dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
125093dc6887SCatalin Marinas	  as the one being invalidated.
125193dc6887SCatalin Marinas
125284b6504fSWill Deaconconfig ARM_ERRATA_773022
125384b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
125484b6504fSWill Deacon	depends on CPU_V7
125584b6504fSWill Deacon	help
125684b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
125784b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
125884b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
125984b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
126084b6504fSWill Deacon
12611da177e4SLinus Torvaldsendmenu
12621da177e4SLinus Torvalds
12631da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12641da177e4SLinus Torvalds
12651da177e4SLinus Torvaldsmenu "Bus support"
12661da177e4SLinus Torvalds
12671da177e4SLinus Torvaldsconfig ISA
12681da177e4SLinus Torvalds	bool
12691da177e4SLinus Torvalds	help
12701da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12711da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12721da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12731da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12741da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12751da177e4SLinus Torvalds
1276065909b9SRussell King# Select ISA DMA controller support
12771da177e4SLinus Torvaldsconfig ISA_DMA
12781da177e4SLinus Torvalds	bool
1279065909b9SRussell King	select ISA_DMA_API
12801da177e4SLinus Torvalds
1281065909b9SRussell King# Select ISA DMA interface
12825cae841bSAl Viroconfig ISA_DMA_API
12835cae841bSAl Viro	bool
12845cae841bSAl Viro
12851da177e4SLinus Torvaldsconfig PCI
12860b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12871da177e4SLinus Torvalds	help
12881da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12891da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12901da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12911da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12921da177e4SLinus Torvalds
129352882173SAnton Vorontsovconfig PCI_DOMAINS
129452882173SAnton Vorontsov	bool
129552882173SAnton Vorontsov	depends on PCI
129652882173SAnton Vorontsov
12978c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12988c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12998c7d1474SLorenzo Pieralisi
1300b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1301b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1302b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1303b080ac8aSMarcelo Roberto Jimenez	help
1304b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1305b080ac8aSMarcelo Roberto Jimenez
130636e23590SMatthew Wilcoxconfig PCI_SYSCALL
130736e23590SMatthew Wilcox	def_bool PCI
130836e23590SMatthew Wilcox
1309a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1310a0113a99SMike Rapoport	bool
1311a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1312a0113a99SMike Rapoport	default y
1313a0113a99SMike Rapoport	select DMABOUNCE
1314a0113a99SMike Rapoport
13151da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13163f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13171da177e4SLinus Torvalds
13181da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13191da177e4SLinus Torvalds
13201da177e4SLinus Torvaldsendmenu
13211da177e4SLinus Torvalds
13221da177e4SLinus Torvaldsmenu "Kernel Features"
13231da177e4SLinus Torvalds
13243b55658aSDave Martinconfig HAVE_SMP
13253b55658aSDave Martin	bool
13263b55658aSDave Martin	help
13273b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13283b55658aSDave Martin	  capable CPU.
13293b55658aSDave Martin
13303b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13313b55658aSDave Martin	  options available to the user for configuration.
13323b55658aSDave Martin
13331da177e4SLinus Torvaldsconfig SMP
1334bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1335fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1336bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13373b55658aSDave Martin	depends on HAVE_SMP
1338801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13390361748fSArnd Bergmann	select IRQ_WORK
13401da177e4SLinus Torvalds	help
13411da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13424a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13434a474157SRobert Graffham	  than one CPU, say Y.
13441da177e4SLinus Torvalds
13454a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13461da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13474a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13484a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13494a474157SRobert Graffham	  will run faster if you say N here.
13501da177e4SLinus Torvalds
1351395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13521da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
135350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13541da177e4SLinus Torvalds
13551da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13561da177e4SLinus Torvalds
1357f00ec48fSRussell Kingconfig SMP_ON_UP
13585744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1359801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1360f00ec48fSRussell King	default y
1361f00ec48fSRussell King	help
1362f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1363f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1364f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1365f00ec48fSRussell King	  savings.
1366f00ec48fSRussell King
1367f00ec48fSRussell King	  If you don't know what to do here, say Y.
1368f00ec48fSRussell King
1369c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1370c9018aabSVincent Guittot	bool "Support cpu topology definition"
1371c9018aabSVincent Guittot	depends on SMP && CPU_V7
1372c9018aabSVincent Guittot	default y
1373c9018aabSVincent Guittot	help
1374c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1375c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1376c9018aabSVincent Guittot	  topology of an ARM System.
1377c9018aabSVincent Guittot
1378c9018aabSVincent Guittotconfig SCHED_MC
1379c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1380c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1381c9018aabSVincent Guittot	help
1382c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1383c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1384c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1385c9018aabSVincent Guittot
1386c9018aabSVincent Guittotconfig SCHED_SMT
1387c9018aabSVincent Guittot	bool "SMT scheduler support"
1388c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1389c9018aabSVincent Guittot	help
1390c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1391c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1392c9018aabSVincent Guittot	  places. If unsure say N here.
1393c9018aabSVincent Guittot
1394a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1395a8cbcd92SRussell King	bool
1396a8cbcd92SRussell King	help
1397a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1398a8cbcd92SRussell King
13998a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1400022c03a2SMarc Zyngier	bool "Architected timer support"
1401022c03a2SMarc Zyngier	depends on CPU_V7
14028a4da6e3SMark Rutland	select ARM_ARCH_TIMER
14030c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1404022c03a2SMarc Zyngier	help
1405022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1406022c03a2SMarc Zyngier
1407f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1408f32f4ce2SRussell King	bool
1409f32f4ce2SRussell King	depends on SMP
1410da4a686aSRob Herring	select CLKSRC_OF if OF
1411f32f4ce2SRussell King	help
1412f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1413f32f4ce2SRussell King
1414e8db288eSNicolas Pitreconfig MCPM
1415e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1416e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1417e8db288eSNicolas Pitre	help
1418e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1419e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1420e8db288eSNicolas Pitre	  systems.
1421e8db288eSNicolas Pitre
1422ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1423ebf4a5c5SHaojian Zhuang	bool
1424ebf4a5c5SHaojian Zhuang	depends on MCPM
1425ebf4a5c5SHaojian Zhuang	help
1426ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1427ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1428ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1429ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1430ebf4a5c5SHaojian Zhuang
14311c33be57SNicolas Pitreconfig BIG_LITTLE
14321c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14331c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14341c33be57SNicolas Pitre	select MCPM
14351c33be57SNicolas Pitre	help
14361c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14371c33be57SNicolas Pitre	  system architecture.
14381c33be57SNicolas Pitre
14391c33be57SNicolas Pitreconfig BL_SWITCHER
14401c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14411c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14421c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
144351aaf81fSRussell King	select CPU_PM
14441c33be57SNicolas Pitre	help
14451c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14461c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14471c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14481c33be57SNicolas Pitre
1449b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1450b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1451b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1452b22537c6SNicolas Pitre	help
1453b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1454b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1455b22537c6SNicolas Pitre	  debugging purposes only.
1456b22537c6SNicolas Pitre
14578d5796d2SLennert Buytenhekchoice
14588d5796d2SLennert Buytenhek	prompt "Memory split"
1459006fa259SRussell King	depends on MMU
14608d5796d2SLennert Buytenhek	default VMSPLIT_3G
14618d5796d2SLennert Buytenhek	help
14628d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14638d5796d2SLennert Buytenhek
14648d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14658d5796d2SLennert Buytenhek	  option alone!
14668d5796d2SLennert Buytenhek
14678d5796d2SLennert Buytenhek	config VMSPLIT_3G
14688d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14698d5796d2SLennert Buytenhek	config VMSPLIT_2G
14708d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14718d5796d2SLennert Buytenhek	config VMSPLIT_1G
14728d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14738d5796d2SLennert Buytenhekendchoice
14748d5796d2SLennert Buytenhek
14758d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14768d5796d2SLennert Buytenhek	hex
1477006fa259SRussell King	default PHYS_OFFSET if !MMU
14788d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14798d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14808d5796d2SLennert Buytenhek	default 0xC0000000
14818d5796d2SLennert Buytenhek
14821da177e4SLinus Torvaldsconfig NR_CPUS
14831da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14841da177e4SLinus Torvalds	range 2 32
14851da177e4SLinus Torvalds	depends on SMP
14861da177e4SLinus Torvalds	default "4"
14871da177e4SLinus Torvalds
1488a054a811SRussell Kingconfig HOTPLUG_CPU
148900b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
149040b31360SStephen Rothwell	depends on SMP
1491a054a811SRussell King	help
1492a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1493a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1494a054a811SRussell King
14952bdd424fSWill Deaconconfig ARM_PSCI
14962bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14972bdd424fSWill Deacon	depends on CPU_V7
14982bdd424fSWill Deacon	help
14992bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15002bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15012bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15022bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15032bdd424fSWill Deacon	  ARM processors").
15042bdd424fSWill Deacon
15052a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15062a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15072a6ad871SMaxime Ripard# selected platforms.
150844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
150944986ab0SPeter De Schrijver (NVIDIA)	int
1510b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1511b35d2e56SGregory Fong		ARCH_ZYNQ
1512aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1513aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1514eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
151506b851e5SOlof Johansson	default 392 if ARCH_U8500
151601bb914cSTony Prisk	default 352 if ARCH_VT8500
15177b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15182a6ad871SMaxime Ripard	default 264 if MACH_H4700
151944986ab0SPeter De Schrijver (NVIDIA)	default 0
152044986ab0SPeter De Schrijver (NVIDIA)	help
152144986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
152244986ab0SPeter De Schrijver (NVIDIA)
152344986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
152444986ab0SPeter De Schrijver (NVIDIA)
1525d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15261da177e4SLinus Torvalds
1527c9218b16SRussell Kingconfig HZ_FIXED
1528f8065813SRussell King	int
1529070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1530a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15311164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1532bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
153347d84682SRussell King	default 0
1534c9218b16SRussell King
1535c9218b16SRussell Kingchoice
153647d84682SRussell King	depends on HZ_FIXED = 0
1537c9218b16SRussell King	prompt "Timer frequency"
1538c9218b16SRussell King
1539c9218b16SRussell Kingconfig HZ_100
1540c9218b16SRussell King	bool "100 Hz"
1541c9218b16SRussell King
1542c9218b16SRussell Kingconfig HZ_200
1543c9218b16SRussell King	bool "200 Hz"
1544c9218b16SRussell King
1545c9218b16SRussell Kingconfig HZ_250
1546c9218b16SRussell King	bool "250 Hz"
1547c9218b16SRussell King
1548c9218b16SRussell Kingconfig HZ_300
1549c9218b16SRussell King	bool "300 Hz"
1550c9218b16SRussell King
1551c9218b16SRussell Kingconfig HZ_500
1552c9218b16SRussell King	bool "500 Hz"
1553c9218b16SRussell King
1554c9218b16SRussell Kingconfig HZ_1000
1555c9218b16SRussell King	bool "1000 Hz"
1556c9218b16SRussell King
1557c9218b16SRussell Kingendchoice
1558c9218b16SRussell King
1559c9218b16SRussell Kingconfig HZ
1560c9218b16SRussell King	int
156147d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1562c9218b16SRussell King	default 100 if HZ_100
1563c9218b16SRussell King	default 200 if HZ_200
1564c9218b16SRussell King	default 250 if HZ_250
1565c9218b16SRussell King	default 300 if HZ_300
1566c9218b16SRussell King	default 500 if HZ_500
1567c9218b16SRussell King	default 1000
1568c9218b16SRussell King
1569c9218b16SRussell Kingconfig SCHED_HRTICK
1570c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1571f8065813SRussell King
157216c79651SCatalin Marinasconfig THUMB2_KERNEL
1573bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15744477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1575bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
157616c79651SCatalin Marinas	select AEABI
157716c79651SCatalin Marinas	select ARM_ASM_UNIFIED
157889bace65SArnd Bergmann	select ARM_UNWIND
157916c79651SCatalin Marinas	help
158016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
158116c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
158216c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
158316c79651SCatalin Marinas
158416c79651SCatalin Marinas	  If unsure, say N.
158516c79651SCatalin Marinas
15866f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15876f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15886f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15896f685c5cSDave Martin	default y
15906f685c5cSDave Martin	help
15916f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15926f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15936f685c5cSDave Martin	  branch instructions.
15946f685c5cSDave Martin
15956f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15966f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15976f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15986f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15996f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16006f685c5cSDave Martin	  support.
16016f685c5cSDave Martin
16026f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16036f685c5cSDave Martin	  relocation" error when loading some modules.
16046f685c5cSDave Martin
16056f685c5cSDave Martin	  Until fixed tools are available, passing
16066f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16076f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16086f685c5cSDave Martin	  stack usage in some cases.
16096f685c5cSDave Martin
16106f685c5cSDave Martin	  The problem is described in more detail at:
16116f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16126f685c5cSDave Martin
16136f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16146f685c5cSDave Martin
16156f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16166f685c5cSDave Martin
16170becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16180becb088SCatalin Marinas	bool
16190becb088SCatalin Marinas
1620704bdda0SNicolas Pitreconfig AEABI
1621704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1622704bdda0SNicolas Pitre	help
1623704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1624704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1625704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1626704bdda0SNicolas Pitre
1627704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1628704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1629704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1630704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1631704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1632704bdda0SNicolas Pitre
1633704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1634704bdda0SNicolas Pitre
16356c90c872SNicolas Pitreconfig OABI_COMPAT
1636a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1637d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16386c90c872SNicolas Pitre	help
16396c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16406c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16416c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16426c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16436c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16446c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
164591702175SKees Cook
164691702175SKees Cook	  The seccomp filter system will not be available when this is
164791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
164891702175SKees Cook	  between calling conventions during filtering.
164991702175SKees Cook
16506c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16516c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16526c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16536c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1654b02f8467SKees Cook	  at all). If in doubt say N.
16556c90c872SNicolas Pitre
1656eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1657e80d6a24SMel Gorman	bool
1658e80d6a24SMel Gorman
165905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
166005944d74SRussell King	bool
166105944d74SRussell King
166207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
166307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
166407a2f737SRussell King
166505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1666be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1667c80d79d7SYasunori Goto
16687b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16697b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16707b7bf499SWill Deacon
1671b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1672b8cd51afSSteve Capper	def_bool y
1673b8cd51afSSteve Capper	depends on ARM_LPAE
1674b8cd51afSSteve Capper
1675053a96caSNicolas Pitreconfig HIGHMEM
1676e8db89a2SRussell King	bool "High Memory Support"
1677e8db89a2SRussell King	depends on MMU
1678053a96caSNicolas Pitre	help
1679053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1680053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1681053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1682053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1683053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1684053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1685053a96caSNicolas Pitre
1686053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1687053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1688053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1689053a96caSNicolas Pitre
1690053a96caSNicolas Pitre	  If unsure, say n.
1691053a96caSNicolas Pitre
169265cec8e3SRussell Kingconfig HIGHPTE
169365cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
169465cec8e3SRussell King	depends on HIGHMEM
169565cec8e3SRussell King
16961b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16971b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1698f0d1bc47SWill Deacon	depends on PERF_EVENTS
16991b8873a0SJamie Iles	default y
17001b8873a0SJamie Iles	help
17011b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17021b8873a0SJamie Iles	  disabled, perf events will use software events only.
17031b8873a0SJamie Iles
17041355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17051355e2a6SCatalin Marinas       def_bool y
17061355e2a6SCatalin Marinas       depends on ARM_LPAE
17071355e2a6SCatalin Marinas
17088d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17098d962507SCatalin Marinas       def_bool y
17108d962507SCatalin Marinas       depends on ARM_LPAE
17118d962507SCatalin Marinas
17124bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17134bfab203SSteven Capper	def_bool y
17144bfab203SSteven Capper
17157d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17167d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17177d485f64SArd Biesheuvel	depends on MODULES
17187d485f64SArd Biesheuvel	help
17197d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17207d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17217d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17227d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17237d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17247d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17257d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17267d485f64SArd Biesheuvel	  the same.
17277d485f64SArd Biesheuvel
17287d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17297d485f64SArd Biesheuvel
17303f22ab27SDave Hansensource "mm/Kconfig"
17313f22ab27SDave Hansen
1732c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1733bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1734bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1735898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17366d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1737c1b2d970SMagnus Damm	default "11"
1738c1b2d970SMagnus Damm	help
1739c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1740c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1741c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1742c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1743c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1744c1b2d970SMagnus Damm	  increase this value.
1745c1b2d970SMagnus Damm
1746c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1747c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1748c1b2d970SMagnus Damm
17491da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17501da177e4SLinus Torvalds	bool
1751f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17521da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1753e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17541da177e4SLinus Torvalds	help
17551da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17561da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17571da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17581da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17591da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17601da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17611da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17621da177e4SLinus Torvalds
176339ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
176438ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
176538ef2ad5SLinus Walleij	depends on MMU
176639ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
176739ec58f3SLennert Buytenhek	help
176839ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
176939ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
177039ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
177139ec58f3SLennert Buytenhek
177239ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
177339ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
177439ec58f3SLennert Buytenhek	  such copy operations with large buffers.
177539ec58f3SLennert Buytenhek
177639ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
177739ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
177839ec58f3SLennert Buytenhek
177970c70d97SNicolas Pitreconfig SECCOMP
178070c70d97SNicolas Pitre	bool
178170c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
178270c70d97SNicolas Pitre	---help---
178370c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
178470c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
178570c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
178670c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
178770c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
178870c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
178970c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
179070c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
179170c70d97SNicolas Pitre	  defined by each seccomp mode.
179270c70d97SNicolas Pitre
179306e6295bSStefano Stabelliniconfig SWIOTLB
179406e6295bSStefano Stabellini	def_bool y
179506e6295bSStefano Stabellini
179606e6295bSStefano Stabelliniconfig IOMMU_HELPER
179706e6295bSStefano Stabellini	def_bool SWIOTLB
179806e6295bSStefano Stabellini
1799eff8d644SStefano Stabelliniconfig XEN_DOM0
1800eff8d644SStefano Stabellini	def_bool y
1801eff8d644SStefano Stabellini	depends on XEN
1802eff8d644SStefano Stabellini
1803eff8d644SStefano Stabelliniconfig XEN
1804c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
180585323a99SIan Campbell	depends on ARM && AEABI && OF
1806f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
180785323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18087693deccSUwe Kleine-König	depends on MMU
180951aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
181017b7ab80SStefano Stabellini	select ARM_PSCI
181183862ccfSStefano Stabellini	select SWIOTLB_XEN
1812eff8d644SStefano Stabellini	help
1813eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1814eff8d644SStefano Stabellini
18151da177e4SLinus Torvaldsendmenu
18161da177e4SLinus Torvalds
18171da177e4SLinus Torvaldsmenu "Boot options"
18181da177e4SLinus Torvalds
18199eb8f674SGrant Likelyconfig USE_OF
18209eb8f674SGrant Likely	bool "Flattened Device Tree support"
1821b1b3f49cSRussell King	select IRQ_DOMAIN
18229eb8f674SGrant Likely	select OF
18239eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1824bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
18259eb8f674SGrant Likely	help
18269eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18279eb8f674SGrant Likely
1828bd51e2f5SNicolas Pitreconfig ATAGS
1829bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1830bd51e2f5SNicolas Pitre	default y
1831bd51e2f5SNicolas Pitre	help
1832bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1833bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1834bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1835bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1836bd51e2f5SNicolas Pitre	  leave this to y.
1837bd51e2f5SNicolas Pitre
1838bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1839bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1840bd51e2f5SNicolas Pitre	depends on ATAGS
1841bd51e2f5SNicolas Pitre	help
1842bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1843bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1844bd51e2f5SNicolas Pitre
18451da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18461da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18471da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18481da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18491da177e4SLinus Torvalds	default "0"
18501da177e4SLinus Torvalds	help
18511da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18521da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18531da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18541da177e4SLinus Torvalds	  value in their defconfig file.
18551da177e4SLinus Torvalds
18561da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18571da177e4SLinus Torvalds
18581da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18591da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18601da177e4SLinus Torvalds	default "0"
18611da177e4SLinus Torvalds	help
1862f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1863f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1864f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1865f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1866f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1867f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18681da177e4SLinus Torvalds
18691da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18701da177e4SLinus Torvalds
18711da177e4SLinus Torvaldsconfig ZBOOT_ROM
18721da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18731da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
187410968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18751da177e4SLinus Torvalds	help
18761da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18771da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18781da177e4SLinus Torvalds
1879e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1880e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
188110968131SRussell King	depends on OF
1882e2a6a3aaSJohn Bonesio	help
1883e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1884e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1885e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1886e2a6a3aaSJohn Bonesio
1887e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1888e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1889e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1890e2a6a3aaSJohn Bonesio
1891e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1892e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1893e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1894e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1895e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1896e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1897e2a6a3aaSJohn Bonesio	  to this option.
1898e2a6a3aaSJohn Bonesio
1899b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1900b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1901b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1902b90b9a38SNicolas Pitre	help
1903b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1904b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1905b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1906b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1907b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1908b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1909b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1910b90b9a38SNicolas Pitre
1911d0f34a11SGenoud Richardchoice
1912d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1913d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914d0f34a11SGenoud Richard
1915d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1917d0f34a11SGenoud Richard	help
1918d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1919d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1920d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1921d0f34a11SGenoud Richard
1922d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1923d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1924d0f34a11SGenoud Richard	help
1925d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1926d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1927d0f34a11SGenoud Richard
1928d0f34a11SGenoud Richardendchoice
1929d0f34a11SGenoud Richard
19301da177e4SLinus Torvaldsconfig CMDLINE
19311da177e4SLinus Torvalds	string "Default kernel command string"
19321da177e4SLinus Torvalds	default ""
19331da177e4SLinus Torvalds	help
19341da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19351da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19361da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19371da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19381da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19391da177e4SLinus Torvalds
19404394c124SVictor Boiviechoice
19414394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19424394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1943bd51e2f5SNicolas Pitre	depends on ATAGS
19444394c124SVictor Boivie
19454394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19464394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19474394c124SVictor Boivie	help
19484394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19494394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19504394c124SVictor Boivie	  string provided in CMDLINE will be used.
19514394c124SVictor Boivie
19524394c124SVictor Boivieconfig CMDLINE_EXTEND
19534394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19544394c124SVictor Boivie	help
19554394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19564394c124SVictor Boivie	  appended to the default kernel command string.
19574394c124SVictor Boivie
195892d2040dSAlexander Hollerconfig CMDLINE_FORCE
195992d2040dSAlexander Holler	bool "Always use the default kernel command string"
196092d2040dSAlexander Holler	help
196192d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196292d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196392d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196492d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19654394c124SVictor Boivieendchoice
196692d2040dSAlexander Holler
19671da177e4SLinus Torvaldsconfig XIP_KERNEL
19681da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
196910968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19701da177e4SLinus Torvalds	help
19711da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19721da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19731da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19741da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19751da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19761da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19771da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19781da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19791da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19801da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19811da177e4SLinus Torvalds
19821da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19831da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19841da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19851da177e4SLinus Torvalds
19861da177e4SLinus Torvalds	  If unsure, say N.
19871da177e4SLinus Torvalds
19881da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19891da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19901da177e4SLinus Torvalds	depends on XIP_KERNEL
19911da177e4SLinus Torvalds	default "0x00080000"
19921da177e4SLinus Torvalds	help
19931da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19941da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19951da177e4SLinus Torvalds	  own flash usage.
19961da177e4SLinus Torvalds
1997c587e4a6SRichard Purdieconfig KEXEC
1998c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
199919ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2000cb1293e2SArnd Bergmann	depends on !CPU_V7M
2001c587e4a6SRichard Purdie	help
2002c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2003c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
200401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2005c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2006c587e4a6SRichard Purdie
2007c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2008c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2009bf220695SGeert Uytterhoeven	  initially work for you.
2010c587e4a6SRichard Purdie
20114cd9d6f7SRichard Purdieconfig ATAGS_PROC
20124cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2013bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2014b98d7291SUli Luckas	default y
20154cd9d6f7SRichard Purdie	help
20164cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20174cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20184cd9d6f7SRichard Purdie
2019cb5d39b3SMika Westerbergconfig CRASH_DUMP
2020cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2021cb5d39b3SMika Westerberg	help
2022cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2023cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2024cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2025cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2026cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2027cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2028cb5d39b3SMika Westerberg
2029cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2030cb5d39b3SMika Westerberg
2031e69edc79SEric Miaoconfig AUTO_ZRELADDR
2032e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2033e69edc79SEric Miao	help
2034e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2035e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2036e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2037e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2038e69edc79SEric Miao	  from start of memory.
2039e69edc79SEric Miao
20401da177e4SLinus Torvaldsendmenu
20411da177e4SLinus Torvalds
2042ac9d7efcSRussell Kingmenu "CPU Power Management"
20431da177e4SLinus Torvalds
20441da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20451da177e4SLinus Torvalds
2046ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2047ac9d7efcSRussell King
2048ac9d7efcSRussell Kingendmenu
2049ac9d7efcSRussell King
20501da177e4SLinus Torvaldsmenu "Floating point emulation"
20511da177e4SLinus Torvalds
20521da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20531da177e4SLinus Torvalds
20541da177e4SLinus Torvaldsconfig FPE_NWFPE
20551da177e4SLinus Torvalds	bool "NWFPE math emulation"
2056593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20571da177e4SLinus Torvalds	---help---
20581da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20591da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20601da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20611da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20621da177e4SLinus Torvalds
20631da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20641da177e4SLinus Torvalds	  early in the bootup.
20651da177e4SLinus Torvalds
20661da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20671da177e4SLinus Torvalds	bool "Support extended precision"
2068bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20691da177e4SLinus Torvalds	help
20701da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20711da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20721da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20731da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20741da177e4SLinus Torvalds	  floating point emulator without any good reason.
20751da177e4SLinus Torvalds
20761da177e4SLinus Torvalds	  You almost surely want to say N here.
20771da177e4SLinus Torvalds
20781da177e4SLinus Torvaldsconfig FPE_FASTFPE
20791da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2080d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20811da177e4SLinus Torvalds	---help---
20821da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20831da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20841da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20851da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20861da177e4SLinus Torvalds
20871da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20881da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20891da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20901da177e4SLinus Torvalds	  choose NWFPE.
20911da177e4SLinus Torvalds
20921da177e4SLinus Torvaldsconfig VFP
20931da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2094e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20951da177e4SLinus Torvalds	help
20961da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20971da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20981da177e4SLinus Torvalds
20991da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21001da177e4SLinus Torvalds	  release notes and additional status information.
21011da177e4SLinus Torvalds
21021da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21031da177e4SLinus Torvalds
210425ebee02SCatalin Marinasconfig VFPv3
210525ebee02SCatalin Marinas	bool
210625ebee02SCatalin Marinas	depends on VFP
210725ebee02SCatalin Marinas	default y if CPU_V7
210825ebee02SCatalin Marinas
2109b5872db4SCatalin Marinasconfig NEON
2110b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2111b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2112b5872db4SCatalin Marinas	help
2113b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2114b5872db4SCatalin Marinas	  Extension.
2115b5872db4SCatalin Marinas
211673c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
211773c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2118c4a30c3bSRussell King	depends on NEON && AEABI
211973c132c1SArd Biesheuvel	help
212073c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
212173c132c1SArd Biesheuvel
21221da177e4SLinus Torvaldsendmenu
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvaldsmenu "Userspace binary formats"
21251da177e4SLinus Torvalds
21261da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21271da177e4SLinus Torvalds
21281da177e4SLinus Torvaldsendmenu
21291da177e4SLinus Torvalds
21301da177e4SLinus Torvaldsmenu "Power management options"
21311da177e4SLinus Torvalds
2132eceab4acSRussell Kingsource "kernel/power/Kconfig"
21331da177e4SLinus Torvalds
2134f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
213519a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2136f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2137f4cb5700SJohannes Berg	def_bool y
2138f4cb5700SJohannes Berg
213915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
214015e0d9e3SArnd Bergmann	def_bool PM_SLEEP
214115e0d9e3SArnd Bergmann
2142603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2143603fb42aSSebastian Capella	bool
2144603fb42aSSebastian Capella	depends on MMU
2145603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2146603fb42aSSebastian Capella
21471da177e4SLinus Torvaldsendmenu
21481da177e4SLinus Torvalds
2149d5950b43SSam Ravnborgsource "net/Kconfig"
2150d5950b43SSam Ravnborg
2151ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21521da177e4SLinus Torvalds
2153916f743dSKumar Galasource "drivers/firmware/Kconfig"
2154916f743dSKumar Gala
21551da177e4SLinus Torvaldssource "fs/Kconfig"
21561da177e4SLinus Torvalds
21571da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21581da177e4SLinus Torvalds
21591da177e4SLinus Torvaldssource "security/Kconfig"
21601da177e4SLinus Torvalds
21611da177e4SLinus Torvaldssource "crypto/Kconfig"
2162652ccae5SArd Biesheuvelif CRYPTO
2163652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2164652ccae5SArd Biesheuvelendif
21651da177e4SLinus Torvalds
21661da177e4SLinus Torvaldssource "lib/Kconfig"
2167749cf76cSChristoffer Dall
2168749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2169