xref: /linux/arch/arm/Kconfig (revision b35d2e561ea711626749fcb511637f0e4604ff18)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
1836d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
194477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
20b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
21171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
22b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
23b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
247c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
25b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2638ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
27b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
28b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
29b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
30a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
31b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
327a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
330b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
3409f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
355cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
3691702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
370693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
38b1b3f49cSRussell King	select HAVE_BPF_JIT
3951aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
40171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
41b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
42b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
43b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
44b1b3f49cSRussell King	select HAVE_DMA_ATTRS
45b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
46b1b3f49cSRussell King	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
47dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
48b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
49b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
50b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
52b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
53b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5487c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
55b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
56f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
57b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
58b1b3f49cSRussell King	select HAVE_KERNEL_LZO
59b1b3f49cSRussell King	select HAVE_KERNEL_XZ
60856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
619edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
62b1b3f49cSRussell King	select HAVE_MEMBLOCK
63171b3f0dSRussell King	select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
64b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
650dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
667ada189fSJamie Iles	select HAVE_PERF_EVENTS
6749863894SWill Deacon	select HAVE_PERF_REGS
6849863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
69a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
70e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
71b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
72af1839ebSCatalin Marinas	select HAVE_UID16
7331c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
74da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
75171b3f0dSRussell King	select MODULES_USE_ELF_REL
7684f452b1SSantosh Shilimkar	select NO_BOOTMEM
77171b3f0dSRussell King	select OLD_SIGACTION
78171b3f0dSRussell King	select OLD_SIGSUSPEND3
79b1b3f49cSRussell King	select PERF_USE_VMALLOC
80b1b3f49cSRussell King	select RTC_LIB
81b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
82171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
83171b3f0dSRussell King	# according to that.  Thanks.
841da177e4SLinus Torvalds	help
851da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
86f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
871da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
881da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
891da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
901da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
911da177e4SLinus Torvalds
9274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
93308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9474facffeSRussell King	bool
9574facffeSRussell King
964ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
974ce63fcdSMarek Szyprowski	bool
984ce63fcdSMarek Szyprowski
994ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1004ce63fcdSMarek Szyprowski	bool
101b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
102b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1034ce63fcdSMarek Szyprowski
10460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10560460abfSSeung-Woo Kim
10660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10760460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
10860460abfSSeung-Woo Kim	range 4 9
10960460abfSSeung-Woo Kim	default 8
11060460abfSSeung-Woo Kim	help
11160460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11260460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11360460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11460460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11560460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11660460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11760460abfSSeung-Woo Kim
11860460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
11960460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12060460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12160460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12260460abfSSeung-Woo Kim
12360460abfSSeung-Woo Kimendif
12460460abfSSeung-Woo Kim
1250b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1260b05da72SHans Ulli Kroll	bool
1270b05da72SHans Ulli Kroll
12875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12975e7153aSRalf Baechle	bool
13075e7153aSRalf Baechle
131bc581770SLinus Walleijconfig HAVE_TCM
132bc581770SLinus Walleij	bool
133bc581770SLinus Walleij	select GENERIC_ALLOCATOR
134bc581770SLinus Walleij
135e119bfffSRussell Kingconfig HAVE_PROC_CPU
136e119bfffSRussell King	bool
137e119bfffSRussell King
138ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1395ea81769SAl Viro	bool
1405ea81769SAl Viro
1411da177e4SLinus Torvaldsconfig EISA
1421da177e4SLinus Torvalds	bool
1431da177e4SLinus Torvalds	---help---
1441da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1451da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1461da177e4SLinus Torvalds
1471da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1481da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1491da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1501da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1511da177e4SLinus Torvalds
1521da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Otherwise, say N.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvaldsconfig SBUS
1571da177e4SLinus Torvalds	bool
1581da177e4SLinus Torvalds
159f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
160f16fb1ecSRussell King	bool
161f16fb1ecSRussell King	default y
162f16fb1ecSRussell King
163f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
164f76e9154SNicolas Pitre	bool
165f76e9154SNicolas Pitre	depends on !SMP
166f76e9154SNicolas Pitre	default y
167f76e9154SNicolas Pitre
168f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
169f16fb1ecSRussell King	bool
170f16fb1ecSRussell King	default y
171f16fb1ecSRussell King
1727ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1737ad1bcb2SRussell King	bool
1747ad1bcb2SRussell King	default y
1757ad1bcb2SRussell King
1761da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1771da177e4SLinus Torvalds	bool
1788a87411bSWill Deacon	default y
1791da177e4SLinus Torvalds
180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
181f0d1b0b3SDavid Howells	bool
182f0d1b0b3SDavid Howells
183f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
184f0d1b0b3SDavid Howells	bool
185f0d1b0b3SDavid Howells
1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1874a1b5733SEduardo Valentin	bool
1884a1b5733SEduardo Valentin
189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
190b89c3b16SAkinobu Mita	bool
191b89c3b16SAkinobu Mita	default y
192b89c3b16SAkinobu Mita
1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1941da177e4SLinus Torvalds	bool
1951da177e4SLinus Torvalds	default y
1961da177e4SLinus Torvalds
197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
198a08b6b79Sviro@ZenIV.linux.org.uk	bool
199a08b6b79Sviro@ZenIV.linux.org.uk
2005ac6da66SChristoph Lameterconfig ZONE_DMA
2015ac6da66SChristoph Lameter	bool
2025ac6da66SChristoph Lameter
203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
204ccd7ab7fSFUJITA Tomonori       def_bool y
205ccd7ab7fSFUJITA Tomonori
206c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
207c7edc9e3SDavid A. Long	def_bool y
208c7edc9e3SDavid A. Long
20958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21058af4a24SRob Herring	bool
21158af4a24SRob Herring
2121da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2131da177e4SLinus Torvalds	bool
2141da177e4SLinus Torvalds
2151da177e4SLinus Torvaldsconfig FIQ
2161da177e4SLinus Torvalds	bool
2171da177e4SLinus Torvalds
21813a5045dSRob Herringconfig NEED_RET_TO_USER
21913a5045dSRob Herring	bool
22013a5045dSRob Herring
221034d2f5aSAl Viroconfig ARCH_MTD_XIP
222034d2f5aSAl Viro	bool
223034d2f5aSAl Viro
224c760fc19SHyok S. Choiconfig VECTORS_BASE
225c760fc19SHyok S. Choi	hex
2266afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
227c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
228c760fc19SHyok S. Choi	default 0x00000000
229c760fc19SHyok S. Choi	help
23019accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23119accfd3SRussell King	  in size.
232c760fc19SHyok S. Choi
233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
234c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
235c1becedcSRussell King	default y
236b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
237dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
238dc21af99SRussell King	help
239111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
240111e9a5cSRussell King	  boot and module load time according to the position of the
241111e9a5cSRussell King	  kernel in system memory.
242dc21af99SRussell King
243111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
244daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
245dc21af99SRussell King
246c1becedcSRussell King	  Only disable this option if you know that you do not require
247c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
248c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
249c1becedcSRussell King
250c334bc15SRob Herringconfig NEED_MACH_IO_H
251c334bc15SRob Herring	bool
252c334bc15SRob Herring	help
253c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
254c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
255c334bc15SRob Herring	  be avoided when possible.
256c334bc15SRob Herring
2570cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2581b9f95f8SNicolas Pitre	bool
259111e9a5cSRussell King	help
2600cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2610cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2620cdc8b92SNicolas Pitre	  be avoided when possible.
2631b9f95f8SNicolas Pitre
2641b9f95f8SNicolas Pitreconfig PHYS_OFFSET
265974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
266c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
267974c0724SNicolas Pitre	default DRAM_BASE if !MMU
268c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
269c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
270c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
271c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
272c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
273c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
274c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
275c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
276c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
277c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
278c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
279c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
280c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
281c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2821b9f95f8SNicolas Pitre	help
2831b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2841b9f95f8SNicolas Pitre	  location of main memory in your system.
285cada3c08SRussell King
28687e040b6SSimon Glassconfig GENERIC_BUG
28787e040b6SSimon Glass	def_bool y
28887e040b6SSimon Glass	depends on BUG
28987e040b6SSimon Glass
2901bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2911bcad26eSKirill A. Shutemov	int
2921bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2931bcad26eSKirill A. Shutemov	default 2
2941bcad26eSKirill A. Shutemov
2951da177e4SLinus Torvaldssource "init/Kconfig"
2961da177e4SLinus Torvalds
297dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
298dc52ddc0SMatt Helsley
2991da177e4SLinus Torvaldsmenu "System Type"
3001da177e4SLinus Torvalds
3013c427975SHyok S. Choiconfig MMU
3023c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3033c427975SHyok S. Choi	default y
3043c427975SHyok S. Choi	help
3053c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3063c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3073c427975SHyok S. Choi
308ccf50e23SRussell King#
309ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
310ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
311ccf50e23SRussell King#
3121da177e4SLinus Torvaldschoice
3131da177e4SLinus Torvalds	prompt "ARM system type"
3141420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3151420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3161da177e4SLinus Torvalds
317387798b3SRob Herringconfig ARCH_MULTIPLATFORM
318387798b3SRob Herring	bool "Allow multiple platforms to be selected"
319b1b3f49cSRussell King	depends on MMU
320ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
32142dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
322387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
323387798b3SRob Herring	select AUTO_ZRELADDR
3246d0add40SRob Herring	select CLKSRC_OF
32566314223SDinh Nguyen	select COMMON_CLK
326ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32708d38bebSWill Deacon	select MIGHT_HAVE_PCI
328387798b3SRob Herring	select MULTI_IRQ_HANDLER
32966314223SDinh Nguyen	select SPARSE_IRQ
33066314223SDinh Nguyen	select USE_OF
33166314223SDinh Nguyen
3324af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3334af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
334b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3354af6fee1SDeepak Saxena	select ARM_AMBA
336b1b3f49cSRussell King	select ARM_TIMER_SP804
337f9a6aa43SLinus Walleij	select COMMON_CLK
338f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
339ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
340b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
341b1b3f49cSRussell King	select ICST
342b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
343f4b8b319SRussell King	select PLAT_VERSATILE
34481cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3454af6fee1SDeepak Saxena	help
3464af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3474af6fee1SDeepak Saxena
3484af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3494af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
350b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3514af6fee1SDeepak Saxena	select ARM_AMBA
352b1b3f49cSRussell King	select ARM_TIMER_SP804
3534af6fee1SDeepak Saxena	select ARM_VIC
3546d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
355b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
356aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
357c5a0adb5SRussell King	select ICST
358f4b8b319SRussell King	select PLAT_VERSATILE
359b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
36081cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3612389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3624af6fee1SDeepak Saxena	help
3634af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3644af6fee1SDeepak Saxena
36593e22567SRussell Kingconfig ARCH_CLPS711X
36693e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
367a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
368ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
369c99f72adSAlexander Shiyan	select CLKSRC_MMIO
37093e22567SRussell King	select COMMON_CLK
37193e22567SRussell King	select CPU_ARM720T
3724a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3736597619fSAlexander Shiyan	select MFD_SYSCON
374e4e3a37dSAlexander Shiyan	select SOC_BUS
37593e22567SRussell King	help
37693e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
37793e22567SRussell King
378788c9700SRussell Kingconfig ARCH_GEMINI
379788c9700SRussell King	bool "Cortina Systems Gemini"
380788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
381f3372c01SLinus Walleij	select CLKSRC_MMIO
382b1b3f49cSRussell King	select CPU_FA526
383f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
384788c9700SRussell King	help
385788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
386788c9700SRussell King
3871da177e4SLinus Torvaldsconfig ARCH_EBSA110
3881da177e4SLinus Torvalds	bool "EBSA-110"
389b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
390c750815eSRussell King	select CPU_SA110
391f7e68bbfSRussell King	select ISA
392c334bc15SRob Herring	select NEED_MACH_IO_H
3930cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
394ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3951da177e4SLinus Torvalds	help
3961da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
397f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3981da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3991da177e4SLinus Torvalds	  parallel port.
4001da177e4SLinus Torvalds
4016d85e2b0SUwe Kleine-Königconfig ARCH_EFM32
4026d85e2b0SUwe Kleine-König	bool "Energy Micro efm32"
4036d85e2b0SUwe Kleine-König	depends on !MMU
4046d85e2b0SUwe Kleine-König	select ARCH_REQUIRE_GPIOLIB
4056d85e2b0SUwe Kleine-König	select ARM_NVIC
40651aaf81fSRussell King	select AUTO_ZRELADDR
4076d85e2b0SUwe Kleine-König	select CLKSRC_OF
4086d85e2b0SUwe Kleine-König	select COMMON_CLK
4096d85e2b0SUwe Kleine-König	select CPU_V7M
4106d85e2b0SUwe Kleine-König	select GENERIC_CLOCKEVENTS
4116d85e2b0SUwe Kleine-König	select NO_DMA
412ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4136d85e2b0SUwe Kleine-König	select SPARSE_IRQ
4146d85e2b0SUwe Kleine-König	select USE_OF
4156d85e2b0SUwe Kleine-König	help
4166d85e2b0SUwe Kleine-König	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
4176d85e2b0SUwe Kleine-König	  processors.
4186d85e2b0SUwe Kleine-König
419e7736d47SLennert Buytenhekconfig ARCH_EP93XX
420e7736d47SLennert Buytenhek	bool "EP93xx-based"
421b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
422b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
423b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
424e7736d47SLennert Buytenhek	select ARM_AMBA
425e7736d47SLennert Buytenhek	select ARM_VIC
4266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
427b1b3f49cSRussell King	select CPU_ARM920T
428e7736d47SLennert Buytenhek	help
429e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
430e7736d47SLennert Buytenhek
4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4321da177e4SLinus Torvalds	bool "FootBridge"
433c750815eSRussell King	select CPU_SA110
4341da177e4SLinus Torvalds	select FOOTBRIDGE
4354e8d7637SRussell King	select GENERIC_CLOCKEVENTS
436d0ee9f40SArnd Bergmann	select HAVE_IDE
4378ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4380cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
439f999b8bdSMartin Michlmayr	help
440f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
441f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4421da177e4SLinus Torvalds
4434af6fee1SDeepak Saxenaconfig ARCH_NETX
4444af6fee1SDeepak Saxena	bool "Hilscher NetX based"
445b1b3f49cSRussell King	select ARM_VIC
446234b6cedSRussell King	select CLKSRC_MMIO
447c750815eSRussell King	select CPU_ARM926T
4482fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
449f999b8bdSMartin Michlmayr	help
4504af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4514af6fee1SDeepak Saxena
4523b938be6SRussell Kingconfig ARCH_IOP13XX
4533b938be6SRussell King	bool "IOP13xx-based"
4543b938be6SRussell King	depends on MMU
455b1b3f49cSRussell King	select CPU_XSC3
4560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45713a5045dSRob Herring	select NEED_RET_TO_USER
458b1b3f49cSRussell King	select PCI
459b1b3f49cSRussell King	select PLAT_IOP
460b1b3f49cSRussell King	select VMSPLIT_1G
46137ebbcffSThomas Gleixner	select SPARSE_IRQ
4623b938be6SRussell King	help
4633b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4643b938be6SRussell King
4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4663f7e5815SLennert Buytenhek	bool "IOP32x-based"
467a4f7e763SRussell King	depends on MMU
468b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
469c750815eSRussell King	select CPU_XSCALE
470e9004f50SLinus Walleij	select GPIO_IOP
47113a5045dSRob Herring	select NEED_RET_TO_USER
472f7e68bbfSRussell King	select PCI
473b1b3f49cSRussell King	select PLAT_IOP
474f999b8bdSMartin Michlmayr	help
4753f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4763f7e5815SLennert Buytenhek	  processors.
4773f7e5815SLennert Buytenhek
4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4793f7e5815SLennert Buytenhek	bool "IOP33x-based"
4803f7e5815SLennert Buytenhek	depends on MMU
481b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
482c750815eSRussell King	select CPU_XSCALE
483e9004f50SLinus Walleij	select GPIO_IOP
48413a5045dSRob Herring	select NEED_RET_TO_USER
4853f7e5815SLennert Buytenhek	select PCI
486b1b3f49cSRussell King	select PLAT_IOP
4873f7e5815SLennert Buytenhek	help
4883f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4891da177e4SLinus Torvalds
4903b938be6SRussell Kingconfig ARCH_IXP4XX
4913b938be6SRussell King	bool "IXP4xx-based"
492a4f7e763SRussell King	depends on MMU
49358af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
494b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49551aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
496234b6cedSRussell King	select CLKSRC_MMIO
497c750815eSRussell King	select CPU_XSCALE
498b1b3f49cSRussell King	select DMABOUNCE if PCI
4993b938be6SRussell King	select GENERIC_CLOCKEVENTS
5000b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
501c334bc15SRob Herring	select NEED_MACH_IO_H
5029296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
503171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
504c4713074SLennert Buytenhek	help
5053b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
506c4713074SLennert Buytenhek
507edabd38eSSaeed Bisharaconfig ARCH_DOVE
508edabd38eSSaeed Bishara	bool "Marvell Dove"
509edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
510756b2531SSebastian Hesselbarth	select CPU_PJ4
511edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5120f81bd43SRussell King	select MIGHT_HAVE_PCI
513171b3f0dSRussell King	select MVEBU_MBUS
5149139acd1SSebastian Hesselbarth	select PINCTRL
5159139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
516abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
517edabd38eSSaeed Bishara	help
518edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
519edabd38eSSaeed Bishara
520788c9700SRussell Kingconfig ARCH_MV78XX0
521788c9700SRussell King	bool "Marvell MV78xx0"
522a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
523b1b3f49cSRussell King	select CPU_FEROCEON
524788c9700SRussell King	select GENERIC_CLOCKEVENTS
525171b3f0dSRussell King	select MVEBU_MBUS
526b1b3f49cSRussell King	select PCI
527abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
528788c9700SRussell King	help
529788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
530788c9700SRussell King	  MV781x0, MV782x0.
531788c9700SRussell King
532788c9700SRussell Kingconfig ARCH_ORION5X
533788c9700SRussell King	bool "Marvell Orion"
534788c9700SRussell King	depends on MMU
535a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
536b1b3f49cSRussell King	select CPU_FEROCEON
537788c9700SRussell King	select GENERIC_CLOCKEVENTS
538171b3f0dSRussell King	select MVEBU_MBUS
539b1b3f49cSRussell King	select PCI
540abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
541788c9700SRussell King	help
542788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
543788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
544788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
545788c9700SRussell King
546788c9700SRussell Kingconfig ARCH_MMP
5472f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
548788c9700SRussell King	depends on MMU
549788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5506d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
551b1b3f49cSRussell King	select GENERIC_ALLOCATOR
552788c9700SRussell King	select GENERIC_CLOCKEVENTS
553157d2644SHaojian Zhuang	select GPIO_PXA
554c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5550f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5567c8f86a4SAxel Lin	select PINCTRL
557788c9700SRussell King	select PLAT_PXA
5580bd86961SHaojian Zhuang	select SPARSE_IRQ
559788c9700SRussell King	help
5602f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
561788c9700SRussell King
562c53c9cf6SAndrew Victorconfig ARCH_KS8695
563c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56472880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
565c7e783d6SLinus Walleij	select CLKSRC_MMIO
566b1b3f49cSRussell King	select CPU_ARM922T
567c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
568b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
569c53c9cf6SAndrew Victor	help
570c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571c53c9cf6SAndrew Victor	  System-on-Chip devices.
572c53c9cf6SAndrew Victor
573788c9700SRussell Kingconfig ARCH_W90X900
574788c9700SRussell King	bool "Nuvoton W90X900 CPU"
575c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5766d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5776fa5d5f7SRussell King	select CLKSRC_MMIO
578b1b3f49cSRussell King	select CPU_ARM926T
57958b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
580777f9bebSLennert Buytenhek	help
581a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
583a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
584a8bc4eadSwanzongshun	  link address to know more.
585a8bc4eadSwanzongshun
586a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
588585cf175STzachi Perelstein
58993e22567SRussell Kingconfig ARCH_LPC32XX
59093e22567SRussell King	bool "NXP LPC32XX"
59193e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59293e22567SRussell King	select ARM_AMBA
5934073723aSRussell King	select CLKDEV_LOOKUP
594234b6cedSRussell King	select CLKSRC_MMIO
59593e22567SRussell King	select CPU_ARM926T
59693e22567SRussell King	select GENERIC_CLOCKEVENTS
59793e22567SRussell King	select HAVE_IDE
59893e22567SRussell King	select USE_OF
59993e22567SRussell King	help
60093e22567SRussell King	  Support for the NXP LPC32XX family of processors
60193e22567SRussell King
6021da177e4SLinus Torvaldsconfig ARCH_PXA
6032c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
604a4f7e763SRussell King	depends on MMU
605b1b3f49cSRussell King	select ARCH_MTD_XIP
606b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
607b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
608b1b3f49cSRussell King	select AUTO_ZRELADDR
6096d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
610234b6cedSRussell King	select CLKSRC_MMIO
6116f6caeaaSRobert Jarzmik	select CLKSRC_OF
612981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
613157d2644SHaojian Zhuang	select GPIO_PXA
614b1b3f49cSRussell King	select HAVE_IDE
615d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
616b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
617bd5ce433SEric Miao	select PLAT_PXA
6186ac6b817SHaojian Zhuang	select SPARSE_IRQ
619f999b8bdSMartin Michlmayr	help
6202c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6211da177e4SLinus Torvalds
622bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6230d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
624bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
62591942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6265e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6270ed82bc9SMagnus Damm	select CPU_V7
628b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6294c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
630a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
6313b55658aSDave Martin	select HAVE_SMP
632ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63360f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
634ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6352cd3c927SLaurent Pinchart	select PINCTRL
636b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6370cdc23dfSMagnus Damm	select SH_CLK_CPG
638b1b3f49cSRussell King	select SPARSE_IRQ
639c793c1b0SMagnus Damm	help
6400d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6410d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6420d9fd616SLaurent Pinchart	  and RZ families.
643c793c1b0SMagnus Damm
6441da177e4SLinus Torvaldsconfig ARCH_RPC
6451da177e4SLinus Torvalds	bool "RiscPC"
6461da177e4SLinus Torvalds	select ARCH_ACORN
647a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
64807f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6495cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
650fa04e209SArnd Bergmann	select CPU_SA110
651b1b3f49cSRussell King	select FIQ
652d0ee9f40SArnd Bergmann	select HAVE_IDE
653b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
654b1b3f49cSRussell King	select ISA_DMA_API
655c334bc15SRob Herring	select NEED_MACH_IO_H
6560cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
657ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
658b4811bacSArnd Bergmann	select VIRT_TO_BUS
6591da177e4SLinus Torvalds	help
6601da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6611da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6621da177e4SLinus Torvalds
6631da177e4SLinus Torvaldsconfig ARCH_SA1100
6641da177e4SLinus Torvalds	bool "SA1100-based"
665b1b3f49cSRussell King	select ARCH_MTD_XIP
6667444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
667b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
668b1b3f49cSRussell King	select CLKDEV_LOOKUP
669b1b3f49cSRussell King	select CLKSRC_MMIO
670b1b3f49cSRussell King	select CPU_FREQ
671b1b3f49cSRussell King	select CPU_SA1100
672b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
673d0ee9f40SArnd Bergmann	select HAVE_IDE
6741eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
675b1b3f49cSRussell King	select ISA
676affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6770cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
678375dec92SRussell King	select SPARSE_IRQ
679f999b8bdSMartin Michlmayr	help
680f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6811da177e4SLinus Torvalds
682b130d5c2SKukjin Kimconfig ARCH_S3C24XX
683b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
68453650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
685335cce74SArnd Bergmann	select ATAGS
686b1b3f49cSRussell King	select CLKDEV_LOOKUP
6874280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6887f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
689880cf071STomasz Figa	select GPIO_SAMSUNG
69020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
691b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
692b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69317453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
694c334bc15SRob Herring	select NEED_MACH_IO_H
695cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6961da177e4SLinus Torvalds	help
697b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
698b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
699b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
700b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70163b1f51bSBen Dooks
702a08ab637SBen Dooksconfig ARCH_S3C64XX
703a08ab637SBen Dooks	bool "Samsung S3C64XX"
70489f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7051db0287aSTomasz Figa	select ARM_AMBA
706b1b3f49cSRussell King	select ARM_VIC
707335cce74SArnd Bergmann	select ATAGS
708b1b3f49cSRussell King	select CLKDEV_LOOKUP
7094280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
710ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
71170bacadbSTomasz Figa	select CPU_V6K
71204a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
713880cf071STomasz Figa	select GPIO_SAMSUNG
71420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
715c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
716b1b3f49cSRussell King	select HAVE_TCM
717ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
718b1b3f49cSRussell King	select PLAT_SAMSUNG
7194ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
720b1b3f49cSRussell King	select S3C_DEV_NAND
721b1b3f49cSRussell King	select S3C_GPIO_TRACK
722cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7236e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
72488f59738STomasz Figa	select SAMSUNG_WDT_RESET
725a08ab637SBen Dooks	help
726a08ab637SBen Dooks	  Samsung S3C64XX series based systems
727a08ab637SBen Dooks
7287c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7297c6337e2SKevin Hilman	bool "TI DaVinci"
730b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
731dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7326d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
734b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
735dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
736b1b3f49cSRussell King	select HAVE_IDE
7373ad7a42dSMatt Porter	select TI_PRIV_EDMA
738689e331fSSekhar Nori	select USE_OF
739b1b3f49cSRussell King	select ZONE_DMA
7407c6337e2SKevin Hilman	help
7417c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7427c6337e2SKevin Hilman
743a0694861STony Lindgrenconfig ARCH_OMAP1
744a0694861STony Lindgren	bool "TI OMAP1"
74500a36698SArnd Bergmann	depends on MMU
746b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
747a0694861STony Lindgren	select ARCH_OMAP
74821f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
749e9a91de7STony Prisk	select CLKDEV_LOOKUP
750cee37e50Sviresh kumar	select CLKSRC_MMIO
751b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
752a0694861STony Lindgren	select GENERIC_IRQ_CHIP
753a0694861STony Lindgren	select HAVE_IDE
754a0694861STony Lindgren	select IRQ_DOMAIN
755a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
756a0694861STony Lindgren	select NEED_MACH_MEMORY_H
75721f47fbcSAlexey Charkov	help
758a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
75902c981c0SBinghua Duan
7601da177e4SLinus Torvaldsendchoice
7611da177e4SLinus Torvalds
762387798b3SRob Herringmenu "Multiple platform selection"
763387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
764387798b3SRob Herring
765387798b3SRob Herringcomment "CPU Core family selection"
766387798b3SRob Herring
767f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
768f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
769f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
770f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
771f8afae40SArnd Bergmann	select CPU_FA526
772f8afae40SArnd Bergmann
773387798b3SRob Herringconfig ARCH_MULTI_V4T
774387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
775387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
776b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
77724e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
77824e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
77924e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
780387798b3SRob Herring
781387798b3SRob Herringconfig ARCH_MULTI_V5
782387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
783387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
784b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78512567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
78624e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
78724e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
788387798b3SRob Herring
789387798b3SRob Herringconfig ARCH_MULTI_V4_V5
790387798b3SRob Herring	bool
791387798b3SRob Herring
792387798b3SRob Herringconfig ARCH_MULTI_V6
7938dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
794387798b3SRob Herring	select ARCH_MULTI_V6_V7
79542f4754aSRob Herring	select CPU_V6K
796387798b3SRob Herring
797387798b3SRob Herringconfig ARCH_MULTI_V7
7988dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
799387798b3SRob Herring	default y
800387798b3SRob Herring	select ARCH_MULTI_V6_V7
801b1b3f49cSRussell King	select CPU_V7
80290bc8ac7SRob Herring	select HAVE_SMP
803387798b3SRob Herring
804387798b3SRob Herringconfig ARCH_MULTI_V6_V7
805387798b3SRob Herring	bool
8069352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
807387798b3SRob Herring
808387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
809387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
810387798b3SRob Herring	select ARCH_MULTI_V5
811387798b3SRob Herring
812387798b3SRob Herringendmenu
813387798b3SRob Herring
81405e2a3deSRob Herringconfig ARCH_VIRT
81505e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8164b8b5f25SRob Herring	select ARM_AMBA
81705e2a3deSRob Herring	select ARM_GIC
81805e2a3deSRob Herring	select ARM_PSCI
8194b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82005e2a3deSRob Herring
821ccf50e23SRussell King#
822ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
823ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
824ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
825ccf50e23SRussell King#
8263e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8273e93a22bSGregory CLEMENT
828445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
829445d9b30STsahee Zidenberg
830d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
831d9bfc86dSOleksij Rempel
83295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83395b8f20fSRussell King
8341d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8351d22924eSAnders Berg
8368ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8378ac49e04SChristian Daudt
8381c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8391c37fa10SSebastian Hesselbarth
8401da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8411da177e4SLinus Torvalds
842d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
843d94f944eSAnton Vorontsov
84495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
84595b8f20fSRussell King
846df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
847df8d742eSBaruch Siach
84895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
84995b8f20fSRussell King
850e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
851e7736d47SLennert Buytenhek
8521da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8531da177e4SLinus Torvalds
85459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
85559d3a193SPaulius Zaleckas
856387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
857387798b3SRob Herring
858389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
859389ee0c2SHaojian Zhuang
8601da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8611da177e4SLinus Torvalds
8623f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8633f7e5815SLennert Buytenhek
8643f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8651da177e4SLinus Torvalds
866285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
867285f5fa7SDan Williams
8681da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8691da177e4SLinus Torvalds
870828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
871828989adSSantosh Shilimkar
87295b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87395b8f20fSRussell King
8743b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8753b8f5030SCarlo Caione
87617723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
87717723fd3SJonas Jensen
878794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
879794d15b2SStanislav Samsonov
8803995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8811da177e4SLinus Torvalds
882f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
883f682a218SMatthias Brugger
8841d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8851d3f33d5SShawn Guo
88695b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
88749cbe786SEric Miao
88895b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
88995b8f20fSRussell King
8909851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8919851ca57SDaniel Tang
892d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
893d48af15eSTony Lindgren
894d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
8951da177e4SLinus Torvalds
8961dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
8971dbae815STony Lindgren
8989dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
899585cf175STzachi Perelstein
900387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
901387798b3SRob Herring
90295b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90395b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9041da177e4SLinus Torvalds
90595b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
90695b8f20fSRussell King
9078fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9088fc1b0f8SKumar Gala
90995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91095b8f20fSRussell King
911d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
912d63dc051SHeiko Stuebner
91395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
914edabd38eSSaeed Bishara
915387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
916387798b3SRob Herring
917a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
918a21765a7SBen Dooks
91965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92065ebcc11SSrinivas Kandagatla
92185fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9221da177e4SLinus Torvalds
923431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
924a08ab637SBen Dooks
925170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
926170f4e42SKukjin Kim
92783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
928e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
929cc0e72b8SChanghwan Youn
930882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9311da177e4SLinus Torvalds
9323b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9333b52634fSMaxime Ripard
934156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
935156a0997SBarry Song
936c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
937c5f80065SErik Gilling
93895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9391da177e4SLinus Torvalds
94095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9411da177e4SLinus Torvalds
9421da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9431da177e4SLinus Torvalds
944ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
945420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
946ceade897SRussell King
9476f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9486f35f9a9STony Prisk
9497ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9507ec80ddfSwanzongshun
9519a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9529a45eb69SJosh Cartwright
9531da177e4SLinus Torvalds# Definitions to make life easier
9541da177e4SLinus Torvaldsconfig ARCH_ACORN
9551da177e4SLinus Torvalds	bool
9561da177e4SLinus Torvalds
9577ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9587ae1f7ecSLennert Buytenhek	bool
959469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9607ae1f7ecSLennert Buytenhek
96169b02f6aSLennert Buytenhekconfig PLAT_ORION
96269b02f6aSLennert Buytenhek	bool
963bfe45e0bSRussell King	select CLKSRC_MMIO
964b1b3f49cSRussell King	select COMMON_CLK
965dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
966278b45b0SAndrew Lunn	select IRQ_DOMAIN
96769b02f6aSLennert Buytenhek
968abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
969abcda1dcSThomas Petazzoni	bool
970abcda1dcSThomas Petazzoni	select PLAT_ORION
971abcda1dcSThomas Petazzoni
972bd5ce433SEric Miaoconfig PLAT_PXA
973bd5ce433SEric Miao	bool
974bd5ce433SEric Miao
975f4b8b319SRussell Kingconfig PLAT_VERSATILE
976f4b8b319SRussell King	bool
977f4b8b319SRussell King
978e3887714SRussell Kingconfig ARM_TIMER_SP804
979e3887714SRussell King	bool
980bfe45e0bSRussell King	select CLKSRC_MMIO
9817a0eca71SRob Herring	select CLKSRC_OF if OF
982e3887714SRussell King
983d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
984d9a1beaaSAlexandre Courbot
9851da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9861da177e4SLinus Torvalds
987afe4b25eSLennert Buytenhekconfig IWMMXT
988d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
989d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
990d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
991afe4b25eSLennert Buytenhek	help
992afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
993afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
994afe4b25eSLennert Buytenhek
99552108641Seric miaoconfig MULTI_IRQ_HANDLER
99652108641Seric miao	bool
99752108641Seric miao	help
99852108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
99952108641Seric miao
10003b93e7b0SHyok S. Choiif !MMU
10013b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10023b93e7b0SHyok S. Choiendif
10033b93e7b0SHyok S. Choi
10043e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10053e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10063e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10073e0a07f8SGregory CLEMENT	default y
10083e0a07f8SGregory CLEMENT	help
10093e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10103e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10113e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10123e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10133e0a07f8SGregory CLEMENT	  Workaround:
10143e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10153e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10163e0a07f8SGregory CLEMENT	  instruction
10173e0a07f8SGregory CLEMENT
1018f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1019f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1020f0c4b8d6SWill Deacon	depends on CPU_V6
1021f0c4b8d6SWill Deacon	help
1022f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1023f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1024f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1025f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1026f0c4b8d6SWill Deacon
10279cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10289cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1029e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10309cba3cccSCatalin Marinas	help
10319cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10329cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10339cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10349cba3cccSCatalin Marinas	  recommended workaround.
10359cba3cccSCatalin Marinas
10367ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10377ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10387ce236fcSCatalin Marinas	depends on CPU_V7
10397ce236fcSCatalin Marinas	help
10407ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
104179403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10427ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10437ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10447ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10457ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10467ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10477ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10487ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10497ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10507ce236fcSCatalin Marinas	  available in non-secure mode.
10517ce236fcSCatalin Marinas
1052855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1053855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1054855c551fSCatalin Marinas	depends on CPU_V7
105562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1056855c551fSCatalin Marinas	help
1057855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1058855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1059855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1060855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1061855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1062855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1063855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1064855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1065855c551fSCatalin Marinas
10660516e464SCatalin Marinasconfig ARM_ERRATA_460075
10670516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10680516e464SCatalin Marinas	depends on CPU_V7
106962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10700516e464SCatalin Marinas	help
10710516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10720516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10730516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10740516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10750516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10760516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10770516e464SCatalin Marinas	  may not be available in non-secure mode.
10780516e464SCatalin Marinas
10799f05027cSWill Deaconconfig ARM_ERRATA_742230
10809f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10819f05027cSWill Deacon	depends on CPU_V7 && SMP
108262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10839f05027cSWill Deacon	help
10849f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10859f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10869f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10879f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10889f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10899f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10909f05027cSWill Deacon	  the two writes.
10919f05027cSWill Deacon
1092a672e99bSWill Deaconconfig ARM_ERRATA_742231
1093a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1094a672e99bSWill Deacon	depends on CPU_V7 && SMP
109562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1096a672e99bSWill Deacon	help
1097a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1098a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1099a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1100a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1101a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1102a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1103a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1104a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1105a672e99bSWill Deacon	  capabilities of the processor.
1106a672e99bSWill Deacon
110769155794SJon Medhurstconfig ARM_ERRATA_643719
110869155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
110969155794SJon Medhurst	depends on CPU_V7 && SMP
1110e5a5de44SRussell King	default y
111169155794SJon Medhurst	help
111269155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
111369155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
111469155794SJon Medhurst	  register returns zero when it should return one. The workaround
111569155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
111669155794SJon Medhurst	  it behave as intended and avoiding data corruption.
111769155794SJon Medhurst
1118cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1119cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1120e66dc745SDave Martin	depends on CPU_V7
1121cdf357f1SWill Deacon	help
1122cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1123cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1124cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1125cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1126cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1127cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1128cdf357f1SWill Deacon	  entries regardless of the ASID.
1129475d92fcSWill Deacon
1130475d92fcSWill Deaconconfig ARM_ERRATA_743622
1131475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1132475d92fcSWill Deacon	depends on CPU_V7
113362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1134475d92fcSWill Deacon	help
1135475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1136efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1137475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1138475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1139475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1140475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1141475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1142475d92fcSWill Deacon	  processor.
1143475d92fcSWill Deacon
11449a27c27cSWill Deaconconfig ARM_ERRATA_751472
11459a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1146ba90c516SDave Martin	depends on CPU_V7
114762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11489a27c27cSWill Deacon	help
11499a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11509a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11519a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11529a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11539a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11549a27c27cSWill Deacon
1155fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1156fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1157fcbdc5feSWill Deacon	depends on CPU_V7
1158fcbdc5feSWill Deacon	help
1159fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1160fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1161fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1162fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1163fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1164fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1165fcbdc5feSWill Deacon
11665dab26afSWill Deaconconfig ARM_ERRATA_754327
11675dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11685dab26afSWill Deacon	depends on CPU_V7 && SMP
11695dab26afSWill Deacon	help
11705dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11715dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11725dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11735dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11745dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11755dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11765dab26afSWill Deacon
1177145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1178145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1179fd832478SFabio Estevam	depends on CPU_V6
1180145e10e1SCatalin Marinas	help
1181145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1182145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1183145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1184145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1185145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1186145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1187145e10e1SCatalin Marinas	  is not affected.
1188145e10e1SCatalin Marinas
1189f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1190f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1191f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1192f630c1bdSWill Deacon	help
1193f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1194f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1195f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1196f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1197f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1198f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1199f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1200f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1201f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1202f630c1bdSWill Deacon
12037253b85cSSimon Hormanconfig ARM_ERRATA_775420
12047253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12057253b85cSSimon Horman       depends on CPU_V7
12067253b85cSSimon Horman       help
12077253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12087253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12097253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12107253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12117253b85cSSimon Horman	 an abort may occur on cache maintenance.
12127253b85cSSimon Horman
121393dc6887SCatalin Marinasconfig ARM_ERRATA_798181
121493dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
121593dc6887SCatalin Marinas	depends on CPU_V7 && SMP
121693dc6887SCatalin Marinas	help
121793dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
121893dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
121993dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
122093dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
122193dc6887SCatalin Marinas	  as the one being invalidated.
122293dc6887SCatalin Marinas
122384b6504fSWill Deaconconfig ARM_ERRATA_773022
122484b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
122584b6504fSWill Deacon	depends on CPU_V7
122684b6504fSWill Deacon	help
122784b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
122884b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
122984b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
123084b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
123184b6504fSWill Deacon
12321da177e4SLinus Torvaldsendmenu
12331da177e4SLinus Torvalds
12341da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12351da177e4SLinus Torvalds
12361da177e4SLinus Torvaldsmenu "Bus support"
12371da177e4SLinus Torvalds
12381da177e4SLinus Torvaldsconfig ISA
12391da177e4SLinus Torvalds	bool
12401da177e4SLinus Torvalds	help
12411da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12421da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12431da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12441da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12451da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12461da177e4SLinus Torvalds
1247065909b9SRussell King# Select ISA DMA controller support
12481da177e4SLinus Torvaldsconfig ISA_DMA
12491da177e4SLinus Torvalds	bool
1250065909b9SRussell King	select ISA_DMA_API
12511da177e4SLinus Torvalds
1252065909b9SRussell King# Select ISA DMA interface
12535cae841bSAl Viroconfig ISA_DMA_API
12545cae841bSAl Viro	bool
12555cae841bSAl Viro
12561da177e4SLinus Torvaldsconfig PCI
12570b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12581da177e4SLinus Torvalds	help
12591da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12601da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12611da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12621da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12631da177e4SLinus Torvalds
126452882173SAnton Vorontsovconfig PCI_DOMAINS
126552882173SAnton Vorontsov	bool
126652882173SAnton Vorontsov	depends on PCI
126752882173SAnton Vorontsov
12688c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12698c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12708c7d1474SLorenzo Pieralisi
1271b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1272b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1273b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1274b080ac8aSMarcelo Roberto Jimenez	help
1275b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1276b080ac8aSMarcelo Roberto Jimenez
127736e23590SMatthew Wilcoxconfig PCI_SYSCALL
127836e23590SMatthew Wilcox	def_bool PCI
127936e23590SMatthew Wilcox
1280a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1281a0113a99SMike Rapoport	bool
1282a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1283a0113a99SMike Rapoport	default y
1284a0113a99SMike Rapoport	select DMABOUNCE
1285a0113a99SMike Rapoport
12861da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12873f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
12881da177e4SLinus Torvalds
12891da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12901da177e4SLinus Torvalds
12911da177e4SLinus Torvaldsendmenu
12921da177e4SLinus Torvalds
12931da177e4SLinus Torvaldsmenu "Kernel Features"
12941da177e4SLinus Torvalds
12953b55658aSDave Martinconfig HAVE_SMP
12963b55658aSDave Martin	bool
12973b55658aSDave Martin	help
12983b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12993b55658aSDave Martin	  capable CPU.
13003b55658aSDave Martin
13013b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13023b55658aSDave Martin	  options available to the user for configuration.
13033b55658aSDave Martin
13041da177e4SLinus Torvaldsconfig SMP
1305bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1306fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1307bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13083b55658aSDave Martin	depends on HAVE_SMP
1309801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13101da177e4SLinus Torvalds	help
13111da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13124a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13134a474157SRobert Graffham	  than one CPU, say Y.
13141da177e4SLinus Torvalds
13154a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13161da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13174a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13184a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13194a474157SRobert Graffham	  will run faster if you say N here.
13201da177e4SLinus Torvalds
1321395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13221da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
132350a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13241da177e4SLinus Torvalds
13251da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13261da177e4SLinus Torvalds
1327f00ec48fSRussell Kingconfig SMP_ON_UP
13285744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1329801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1330f00ec48fSRussell King	default y
1331f00ec48fSRussell King	help
1332f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1333f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1334f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1335f00ec48fSRussell King	  savings.
1336f00ec48fSRussell King
1337f00ec48fSRussell King	  If you don't know what to do here, say Y.
1338f00ec48fSRussell King
1339c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1340c9018aabSVincent Guittot	bool "Support cpu topology definition"
1341c9018aabSVincent Guittot	depends on SMP && CPU_V7
1342c9018aabSVincent Guittot	default y
1343c9018aabSVincent Guittot	help
1344c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1345c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1346c9018aabSVincent Guittot	  topology of an ARM System.
1347c9018aabSVincent Guittot
1348c9018aabSVincent Guittotconfig SCHED_MC
1349c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1350c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1351c9018aabSVincent Guittot	help
1352c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1353c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1354c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1355c9018aabSVincent Guittot
1356c9018aabSVincent Guittotconfig SCHED_SMT
1357c9018aabSVincent Guittot	bool "SMT scheduler support"
1358c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1359c9018aabSVincent Guittot	help
1360c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1361c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1362c9018aabSVincent Guittot	  places. If unsure say N here.
1363c9018aabSVincent Guittot
1364a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1365a8cbcd92SRussell King	bool
1366a8cbcd92SRussell King	help
1367a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1368a8cbcd92SRussell King
13698a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1370022c03a2SMarc Zyngier	bool "Architected timer support"
1371022c03a2SMarc Zyngier	depends on CPU_V7
13728a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13730c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1374022c03a2SMarc Zyngier	help
1375022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1376022c03a2SMarc Zyngier
1377f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1378f32f4ce2SRussell King	bool
1379f32f4ce2SRussell King	depends on SMP
1380da4a686aSRob Herring	select CLKSRC_OF if OF
1381f32f4ce2SRussell King	help
1382f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1383f32f4ce2SRussell King
1384e8db288eSNicolas Pitreconfig MCPM
1385e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1386e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1387e8db288eSNicolas Pitre	help
1388e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1389e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1390e8db288eSNicolas Pitre	  systems.
1391e8db288eSNicolas Pitre
1392ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1393ebf4a5c5SHaojian Zhuang	bool
1394ebf4a5c5SHaojian Zhuang	depends on MCPM
1395ebf4a5c5SHaojian Zhuang	help
1396ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1397ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1398ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1399ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1400ebf4a5c5SHaojian Zhuang
14011c33be57SNicolas Pitreconfig BIG_LITTLE
14021c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14031c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14041c33be57SNicolas Pitre	select MCPM
14051c33be57SNicolas Pitre	help
14061c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14071c33be57SNicolas Pitre	  system architecture.
14081c33be57SNicolas Pitre
14091c33be57SNicolas Pitreconfig BL_SWITCHER
14101c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14111c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14121c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
141351aaf81fSRussell King	select CPU_PM
14141c33be57SNicolas Pitre	help
14151c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14161c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14171c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14181c33be57SNicolas Pitre
1419b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1420b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1421b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1422b22537c6SNicolas Pitre	help
1423b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1424b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1425b22537c6SNicolas Pitre	  debugging purposes only.
1426b22537c6SNicolas Pitre
14278d5796d2SLennert Buytenhekchoice
14288d5796d2SLennert Buytenhek	prompt "Memory split"
1429006fa259SRussell King	depends on MMU
14308d5796d2SLennert Buytenhek	default VMSPLIT_3G
14318d5796d2SLennert Buytenhek	help
14328d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14338d5796d2SLennert Buytenhek
14348d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14358d5796d2SLennert Buytenhek	  option alone!
14368d5796d2SLennert Buytenhek
14378d5796d2SLennert Buytenhek	config VMSPLIT_3G
14388d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14398d5796d2SLennert Buytenhek	config VMSPLIT_2G
14408d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14418d5796d2SLennert Buytenhek	config VMSPLIT_1G
14428d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14438d5796d2SLennert Buytenhekendchoice
14448d5796d2SLennert Buytenhek
14458d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14468d5796d2SLennert Buytenhek	hex
1447006fa259SRussell King	default PHYS_OFFSET if !MMU
14488d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14498d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14508d5796d2SLennert Buytenhek	default 0xC0000000
14518d5796d2SLennert Buytenhek
14521da177e4SLinus Torvaldsconfig NR_CPUS
14531da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14541da177e4SLinus Torvalds	range 2 32
14551da177e4SLinus Torvalds	depends on SMP
14561da177e4SLinus Torvalds	default "4"
14571da177e4SLinus Torvalds
1458a054a811SRussell Kingconfig HOTPLUG_CPU
145900b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
146040b31360SStephen Rothwell	depends on SMP
1461a054a811SRussell King	help
1462a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1463a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1464a054a811SRussell King
14652bdd424fSWill Deaconconfig ARM_PSCI
14662bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14672bdd424fSWill Deacon	depends on CPU_V7
14682bdd424fSWill Deacon	help
14692bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14702bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14712bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14722bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14732bdd424fSWill Deacon	  ARM processors").
14742bdd424fSWill Deacon
14752a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14762a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14772a6ad871SMaxime Ripard# selected platforms.
147844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
147944986ab0SPeter De Schrijver (NVIDIA)	int
1480*b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1481*b35d2e56SGregory Fong		ARCH_ZYNQ
1482aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1483aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1484eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
148506b851e5SOlof Johansson	default 392 if ARCH_U8500
148601bb914cSTony Prisk	default 352 if ARCH_VT8500
14877b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14882a6ad871SMaxime Ripard	default 264 if MACH_H4700
148944986ab0SPeter De Schrijver (NVIDIA)	default 0
149044986ab0SPeter De Schrijver (NVIDIA)	help
149144986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
149244986ab0SPeter De Schrijver (NVIDIA)
149344986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
149444986ab0SPeter De Schrijver (NVIDIA)
1495d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14961da177e4SLinus Torvalds
1497c9218b16SRussell Kingconfig HZ_FIXED
1498f8065813SRussell King	int
1499070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1500a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15011164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1502bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
150347d84682SRussell King	default 0
1504c9218b16SRussell King
1505c9218b16SRussell Kingchoice
150647d84682SRussell King	depends on HZ_FIXED = 0
1507c9218b16SRussell King	prompt "Timer frequency"
1508c9218b16SRussell King
1509c9218b16SRussell Kingconfig HZ_100
1510c9218b16SRussell King	bool "100 Hz"
1511c9218b16SRussell King
1512c9218b16SRussell Kingconfig HZ_200
1513c9218b16SRussell King	bool "200 Hz"
1514c9218b16SRussell King
1515c9218b16SRussell Kingconfig HZ_250
1516c9218b16SRussell King	bool "250 Hz"
1517c9218b16SRussell King
1518c9218b16SRussell Kingconfig HZ_300
1519c9218b16SRussell King	bool "300 Hz"
1520c9218b16SRussell King
1521c9218b16SRussell Kingconfig HZ_500
1522c9218b16SRussell King	bool "500 Hz"
1523c9218b16SRussell King
1524c9218b16SRussell Kingconfig HZ_1000
1525c9218b16SRussell King	bool "1000 Hz"
1526c9218b16SRussell King
1527c9218b16SRussell Kingendchoice
1528c9218b16SRussell King
1529c9218b16SRussell Kingconfig HZ
1530c9218b16SRussell King	int
153147d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1532c9218b16SRussell King	default 100 if HZ_100
1533c9218b16SRussell King	default 200 if HZ_200
1534c9218b16SRussell King	default 250 if HZ_250
1535c9218b16SRussell King	default 300 if HZ_300
1536c9218b16SRussell King	default 500 if HZ_500
1537c9218b16SRussell King	default 1000
1538c9218b16SRussell King
1539c9218b16SRussell Kingconfig SCHED_HRTICK
1540c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1541f8065813SRussell King
154216c79651SCatalin Marinasconfig THUMB2_KERNEL
1543bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15444477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1545bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
154616c79651SCatalin Marinas	select AEABI
154716c79651SCatalin Marinas	select ARM_ASM_UNIFIED
154889bace65SArnd Bergmann	select ARM_UNWIND
154916c79651SCatalin Marinas	help
155016c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
155116c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
155216c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
155316c79651SCatalin Marinas
155416c79651SCatalin Marinas	  If unsure, say N.
155516c79651SCatalin Marinas
15566f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15576f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15586f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15596f685c5cSDave Martin	default y
15606f685c5cSDave Martin	help
15616f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15626f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15636f685c5cSDave Martin	  branch instructions.
15646f685c5cSDave Martin
15656f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15666f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15676f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15686f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15696f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15706f685c5cSDave Martin	  support.
15716f685c5cSDave Martin
15726f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15736f685c5cSDave Martin	  relocation" error when loading some modules.
15746f685c5cSDave Martin
15756f685c5cSDave Martin	  Until fixed tools are available, passing
15766f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15776f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15786f685c5cSDave Martin	  stack usage in some cases.
15796f685c5cSDave Martin
15806f685c5cSDave Martin	  The problem is described in more detail at:
15816f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15826f685c5cSDave Martin
15836f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15846f685c5cSDave Martin
15856f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15866f685c5cSDave Martin
15870becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15880becb088SCatalin Marinas	bool
15890becb088SCatalin Marinas
1590704bdda0SNicolas Pitreconfig AEABI
1591704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1592704bdda0SNicolas Pitre	help
1593704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1594704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1595704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1596704bdda0SNicolas Pitre
1597704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1598704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1599704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1600704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1601704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1602704bdda0SNicolas Pitre
1603704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1604704bdda0SNicolas Pitre
16056c90c872SNicolas Pitreconfig OABI_COMPAT
1606a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1607d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16086c90c872SNicolas Pitre	help
16096c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16106c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16116c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16126c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16136c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16146c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
161591702175SKees Cook
161691702175SKees Cook	  The seccomp filter system will not be available when this is
161791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
161891702175SKees Cook	  between calling conventions during filtering.
161991702175SKees Cook
16206c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16216c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16226c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16236c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1624b02f8467SKees Cook	  at all). If in doubt say N.
16256c90c872SNicolas Pitre
1626eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1627e80d6a24SMel Gorman	bool
1628e80d6a24SMel Gorman
162905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
163005944d74SRussell King	bool
163105944d74SRussell King
163207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
163307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
163407a2f737SRussell King
163505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1636be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1637c80d79d7SYasunori Goto
16387b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16397b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16407b7bf499SWill Deacon
1641b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1642b8cd51afSSteve Capper	def_bool y
1643b8cd51afSSteve Capper	depends on ARM_LPAE
1644b8cd51afSSteve Capper
1645053a96caSNicolas Pitreconfig HIGHMEM
1646e8db89a2SRussell King	bool "High Memory Support"
1647e8db89a2SRussell King	depends on MMU
1648053a96caSNicolas Pitre	help
1649053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1650053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1651053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1652053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1653053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1654053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1655053a96caSNicolas Pitre
1656053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1657053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1658053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1659053a96caSNicolas Pitre
1660053a96caSNicolas Pitre	  If unsure, say n.
1661053a96caSNicolas Pitre
166265cec8e3SRussell Kingconfig HIGHPTE
166365cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
166465cec8e3SRussell King	depends on HIGHMEM
166565cec8e3SRussell King
16661b8873a0SJamie Ilesconfig HW_PERF_EVENTS
16671b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1668f0d1bc47SWill Deacon	depends on PERF_EVENTS
16691b8873a0SJamie Iles	default y
16701b8873a0SJamie Iles	help
16711b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
16721b8873a0SJamie Iles	  disabled, perf events will use software events only.
16731b8873a0SJamie Iles
16741355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16751355e2a6SCatalin Marinas       def_bool y
16761355e2a6SCatalin Marinas       depends on ARM_LPAE
16771355e2a6SCatalin Marinas
16788d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16798d962507SCatalin Marinas       def_bool y
16808d962507SCatalin Marinas       depends on ARM_LPAE
16818d962507SCatalin Marinas
16824bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16834bfab203SSteven Capper	def_bool y
16844bfab203SSteven Capper
16853f22ab27SDave Hansensource "mm/Kconfig"
16863f22ab27SDave Hansen
1687c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1688bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1689bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1690898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
16916d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1692c1b2d970SMagnus Damm	default "11"
1693c1b2d970SMagnus Damm	help
1694c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1695c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1696c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1697c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1698c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1699c1b2d970SMagnus Damm	  increase this value.
1700c1b2d970SMagnus Damm
1701c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1702c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1703c1b2d970SMagnus Damm
17041da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17051da177e4SLinus Torvalds	bool
1706f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17071da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1708e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17091da177e4SLinus Torvalds	help
17101da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17111da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17121da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17131da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17141da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17151da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17161da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17171da177e4SLinus Torvalds
171839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
171938ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
172038ef2ad5SLinus Walleij	depends on MMU
172139ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
172239ec58f3SLennert Buytenhek	help
172339ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
172439ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
172539ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
172639ec58f3SLennert Buytenhek
172739ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
172839ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
172939ec58f3SLennert Buytenhek	  such copy operations with large buffers.
173039ec58f3SLennert Buytenhek
173139ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
173239ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
173339ec58f3SLennert Buytenhek
173470c70d97SNicolas Pitreconfig SECCOMP
173570c70d97SNicolas Pitre	bool
173670c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
173770c70d97SNicolas Pitre	---help---
173870c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
173970c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
174070c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
174170c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
174270c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
174370c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
174470c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
174570c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
174670c70d97SNicolas Pitre	  defined by each seccomp mode.
174770c70d97SNicolas Pitre
174806e6295bSStefano Stabelliniconfig SWIOTLB
174906e6295bSStefano Stabellini	def_bool y
175006e6295bSStefano Stabellini
175106e6295bSStefano Stabelliniconfig IOMMU_HELPER
175206e6295bSStefano Stabellini	def_bool SWIOTLB
175306e6295bSStefano Stabellini
1754eff8d644SStefano Stabelliniconfig XEN_DOM0
1755eff8d644SStefano Stabellini	def_bool y
1756eff8d644SStefano Stabellini	depends on XEN
1757eff8d644SStefano Stabellini
1758eff8d644SStefano Stabelliniconfig XEN
1759c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
176085323a99SIan Campbell	depends on ARM && AEABI && OF
1761f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
176285323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17637693deccSUwe Kleine-König	depends on MMU
176451aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
176517b7ab80SStefano Stabellini	select ARM_PSCI
176683862ccfSStefano Stabellini	select SWIOTLB_XEN
1767eff8d644SStefano Stabellini	help
1768eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1769eff8d644SStefano Stabellini
17701da177e4SLinus Torvaldsendmenu
17711da177e4SLinus Torvalds
17721da177e4SLinus Torvaldsmenu "Boot options"
17731da177e4SLinus Torvalds
17749eb8f674SGrant Likelyconfig USE_OF
17759eb8f674SGrant Likely	bool "Flattened Device Tree support"
1776b1b3f49cSRussell King	select IRQ_DOMAIN
17779eb8f674SGrant Likely	select OF
17789eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1779bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
17809eb8f674SGrant Likely	help
17819eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17829eb8f674SGrant Likely
1783bd51e2f5SNicolas Pitreconfig ATAGS
1784bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1785bd51e2f5SNicolas Pitre	default y
1786bd51e2f5SNicolas Pitre	help
1787bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1788bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1789bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1790bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1791bd51e2f5SNicolas Pitre	  leave this to y.
1792bd51e2f5SNicolas Pitre
1793bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1794bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1795bd51e2f5SNicolas Pitre	depends on ATAGS
1796bd51e2f5SNicolas Pitre	help
1797bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1798bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1799bd51e2f5SNicolas Pitre
18001da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18011da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18021da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18031da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18041da177e4SLinus Torvalds	default "0"
18051da177e4SLinus Torvalds	help
18061da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18071da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18081da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18091da177e4SLinus Torvalds	  value in their defconfig file.
18101da177e4SLinus Torvalds
18111da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18121da177e4SLinus Torvalds
18131da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18141da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18151da177e4SLinus Torvalds	default "0"
18161da177e4SLinus Torvalds	help
1817f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1818f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1819f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1820f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1821f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1822f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18231da177e4SLinus Torvalds
18241da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18251da177e4SLinus Torvalds
18261da177e4SLinus Torvaldsconfig ZBOOT_ROM
18271da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18281da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
182910968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18301da177e4SLinus Torvalds	help
18311da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18321da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18331da177e4SLinus Torvalds
1834e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1835e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
183610968131SRussell King	depends on OF
1837e2a6a3aaSJohn Bonesio	help
1838e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1839e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1840e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1841e2a6a3aaSJohn Bonesio
1842e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1843e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1844e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1845e2a6a3aaSJohn Bonesio
1846e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1847e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1848e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1849e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1850e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1851e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1852e2a6a3aaSJohn Bonesio	  to this option.
1853e2a6a3aaSJohn Bonesio
1854b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1855b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1856b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1857b90b9a38SNicolas Pitre	help
1858b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1859b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1860b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1861b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1862b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1863b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1864b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1865b90b9a38SNicolas Pitre
1866d0f34a11SGenoud Richardchoice
1867d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1868d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1869d0f34a11SGenoud Richard
1870d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1871d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1872d0f34a11SGenoud Richard	help
1873d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1874d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1875d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1876d0f34a11SGenoud Richard
1877d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1878d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1879d0f34a11SGenoud Richard	help
1880d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1881d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1882d0f34a11SGenoud Richard
1883d0f34a11SGenoud Richardendchoice
1884d0f34a11SGenoud Richard
18851da177e4SLinus Torvaldsconfig CMDLINE
18861da177e4SLinus Torvalds	string "Default kernel command string"
18871da177e4SLinus Torvalds	default ""
18881da177e4SLinus Torvalds	help
18891da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
18901da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
18911da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
18921da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
18931da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
18941da177e4SLinus Torvalds
18954394c124SVictor Boiviechoice
18964394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
18974394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1898bd51e2f5SNicolas Pitre	depends on ATAGS
18994394c124SVictor Boivie
19004394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19014394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19024394c124SVictor Boivie	help
19034394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19044394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19054394c124SVictor Boivie	  string provided in CMDLINE will be used.
19064394c124SVictor Boivie
19074394c124SVictor Boivieconfig CMDLINE_EXTEND
19084394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19094394c124SVictor Boivie	help
19104394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19114394c124SVictor Boivie	  appended to the default kernel command string.
19124394c124SVictor Boivie
191392d2040dSAlexander Hollerconfig CMDLINE_FORCE
191492d2040dSAlexander Holler	bool "Always use the default kernel command string"
191592d2040dSAlexander Holler	help
191692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
191792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
191892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
191992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19204394c124SVictor Boivieendchoice
192192d2040dSAlexander Holler
19221da177e4SLinus Torvaldsconfig XIP_KERNEL
19231da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
192410968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19251da177e4SLinus Torvalds	help
19261da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19271da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19281da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19291da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19301da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19311da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19321da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19331da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19341da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19351da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19361da177e4SLinus Torvalds
19371da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19381da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19391da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19401da177e4SLinus Torvalds
19411da177e4SLinus Torvalds	  If unsure, say N.
19421da177e4SLinus Torvalds
19431da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19441da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19451da177e4SLinus Torvalds	depends on XIP_KERNEL
19461da177e4SLinus Torvalds	default "0x00080000"
19471da177e4SLinus Torvalds	help
19481da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19491da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19501da177e4SLinus Torvalds	  own flash usage.
19511da177e4SLinus Torvalds
1952c587e4a6SRichard Purdieconfig KEXEC
1953c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
195419ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1955c587e4a6SRichard Purdie	help
1956c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1957c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
195801dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1959c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1960c587e4a6SRichard Purdie
1961c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1962c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1963bf220695SGeert Uytterhoeven	  initially work for you.
1964c587e4a6SRichard Purdie
19654cd9d6f7SRichard Purdieconfig ATAGS_PROC
19664cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1967bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1968b98d7291SUli Luckas	default y
19694cd9d6f7SRichard Purdie	help
19704cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
19714cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
19724cd9d6f7SRichard Purdie
1973cb5d39b3SMika Westerbergconfig CRASH_DUMP
1974cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
1975cb5d39b3SMika Westerberg	help
1976cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
1977cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
1978cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
1979cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
1980cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
1981cb5d39b3SMika Westerberg	  memory address not used by the main kernel
1982cb5d39b3SMika Westerberg
1983cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
1984cb5d39b3SMika Westerberg
1985e69edc79SEric Miaoconfig AUTO_ZRELADDR
1986e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
1987e69edc79SEric Miao	help
1988e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
1989e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
1990e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
1991e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
1992e69edc79SEric Miao	  from start of memory.
1993e69edc79SEric Miao
19941da177e4SLinus Torvaldsendmenu
19951da177e4SLinus Torvalds
1996ac9d7efcSRussell Kingmenu "CPU Power Management"
19971da177e4SLinus Torvalds
19981da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
19991da177e4SLinus Torvalds
2000ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2001ac9d7efcSRussell King
2002ac9d7efcSRussell Kingendmenu
2003ac9d7efcSRussell King
20041da177e4SLinus Torvaldsmenu "Floating point emulation"
20051da177e4SLinus Torvalds
20061da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20071da177e4SLinus Torvalds
20081da177e4SLinus Torvaldsconfig FPE_NWFPE
20091da177e4SLinus Torvalds	bool "NWFPE math emulation"
2010593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20111da177e4SLinus Torvalds	---help---
20121da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20131da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20141da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20151da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20161da177e4SLinus Torvalds
20171da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20181da177e4SLinus Torvalds	  early in the bootup.
20191da177e4SLinus Torvalds
20201da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20211da177e4SLinus Torvalds	bool "Support extended precision"
2022bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20231da177e4SLinus Torvalds	help
20241da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20251da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20261da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20271da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20281da177e4SLinus Torvalds	  floating point emulator without any good reason.
20291da177e4SLinus Torvalds
20301da177e4SLinus Torvalds	  You almost surely want to say N here.
20311da177e4SLinus Torvalds
20321da177e4SLinus Torvaldsconfig FPE_FASTFPE
20331da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2034d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20351da177e4SLinus Torvalds	---help---
20361da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20371da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
20381da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
20391da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
20401da177e4SLinus Torvalds
20411da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
20421da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
20431da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
20441da177e4SLinus Torvalds	  choose NWFPE.
20451da177e4SLinus Torvalds
20461da177e4SLinus Torvaldsconfig VFP
20471da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2048e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
20491da177e4SLinus Torvalds	help
20501da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
20511da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
20521da177e4SLinus Torvalds
20531da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
20541da177e4SLinus Torvalds	  release notes and additional status information.
20551da177e4SLinus Torvalds
20561da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
20571da177e4SLinus Torvalds
205825ebee02SCatalin Marinasconfig VFPv3
205925ebee02SCatalin Marinas	bool
206025ebee02SCatalin Marinas	depends on VFP
206125ebee02SCatalin Marinas	default y if CPU_V7
206225ebee02SCatalin Marinas
2063b5872db4SCatalin Marinasconfig NEON
2064b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2065b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2066b5872db4SCatalin Marinas	help
2067b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2068b5872db4SCatalin Marinas	  Extension.
2069b5872db4SCatalin Marinas
207073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
207173c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2072c4a30c3bSRussell King	depends on NEON && AEABI
207373c132c1SArd Biesheuvel	help
207473c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
207573c132c1SArd Biesheuvel
20761da177e4SLinus Torvaldsendmenu
20771da177e4SLinus Torvalds
20781da177e4SLinus Torvaldsmenu "Userspace binary formats"
20791da177e4SLinus Torvalds
20801da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvaldsendmenu
20831da177e4SLinus Torvalds
20841da177e4SLinus Torvaldsmenu "Power management options"
20851da177e4SLinus Torvalds
2086eceab4acSRussell Kingsource "kernel/power/Kconfig"
20871da177e4SLinus Torvalds
2088f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
208919a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2090f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2091f4cb5700SJohannes Berg	def_bool y
2092f4cb5700SJohannes Berg
209315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
209415e0d9e3SArnd Bergmann	def_bool PM_SLEEP
209515e0d9e3SArnd Bergmann
2096603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2097603fb42aSSebastian Capella	bool
2098603fb42aSSebastian Capella	depends on MMU
2099603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2100603fb42aSSebastian Capella
21011da177e4SLinus Torvaldsendmenu
21021da177e4SLinus Torvalds
2103d5950b43SSam Ravnborgsource "net/Kconfig"
2104d5950b43SSam Ravnborg
2105ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21061da177e4SLinus Torvalds
2107916f743dSKumar Galasource "drivers/firmware/Kconfig"
2108916f743dSKumar Gala
21091da177e4SLinus Torvaldssource "fs/Kconfig"
21101da177e4SLinus Torvalds
21111da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21121da177e4SLinus Torvalds
21131da177e4SLinus Torvaldssource "security/Kconfig"
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvaldssource "crypto/Kconfig"
2116652ccae5SArd Biesheuvelif CRYPTO
2117652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2118652ccae5SArd Biesheuvelendif
21191da177e4SLinus Torvalds
21201da177e4SLinus Torvaldssource "lib/Kconfig"
2121749cf76cSChristoffer Dall
2122749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2123