xref: /linux/arch/arm/Kconfig (revision b24413180f5600bcb3bb70fbed5cf186b60864bd)
1*b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
51d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
6e377cd82SFlorian Fainelli	select ARCH_HAS_DEBUG_VIRTUAL
721266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
82b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
9d2852a22SDaniel Borkmann	select ARCH_HAS_SET_MEMORY
10ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
11ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
123d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
13171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
14957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
15d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
16ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
17ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
184badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
19017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
200cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
21b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
22ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
23171b3f0dSRussell King	select CLONE_BACKWARDS
24b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
25dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
261c51c429SVladimir Murzin	select DMA_NOOP_OPS if !MMU
27b01aec9bSBorislav Petkov	select EDAC_SUPPORT
28b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2936d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
302ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
314477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
32b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
33ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
342937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
35171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
36b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
37b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
387c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
39b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
4038ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
41b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
42b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
43b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
44a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
45b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
467a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
470b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
48437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
49437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
50e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
5191702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
520693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
53b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
5439c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
5551aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
56171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
57b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
58b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
59b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
60b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
61437682eeSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
62620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
63dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
645f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
65b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
66b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
67b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
686b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
69b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
70b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
71b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
7287c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
73b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
74f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
75b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
76b1b3f49cSRussell King	select HAVE_KERNEL_LZO
77b1b3f49cSRussell King	select HAVE_KERNEL_XZ
78cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
799edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
80b1b3f49cSRussell King	select HAVE_MEMBLOCK
817d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
8242a0bb3fSPetr Mladek	select HAVE_NMI
83b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
840dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
857ada189fSJamie Iles	select HAVE_PERF_EVENTS
8649863894SWill Deacon	select HAVE_PERF_REGS
8749863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
88a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
89e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
90b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
91af1839ebSCatalin Marinas	select HAVE_UID16
9231c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
93da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
94171b3f0dSRussell King	select MODULES_USE_ELF_REL
9584f452b1SSantosh Shilimkar	select NO_BOOTMEM
96aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
97aa7d5f18SArnd Bergmann	select OF_RESERVED_MEM if OF
98171b3f0dSRussell King	select OLD_SIGACTION
99171b3f0dSRussell King	select OLD_SIGSUSPEND3
100b1b3f49cSRussell King	select PERF_USE_VMALLOC
101b1b3f49cSRussell King	select RTC_LIB
102b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
103171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
104171b3f0dSRussell King	# according to that.  Thanks.
1051da177e4SLinus Torvalds	help
1061da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
107f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1081da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1091da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1101da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1111da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1121da177e4SLinus Torvalds
11374facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
114308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
11574facffeSRussell King	bool
11674facffeSRussell King
1174ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
1184ce63fcdSMarek Szyprowski	bool
1194ce63fcdSMarek Szyprowski
1204ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1214ce63fcdSMarek Szyprowski	bool
122b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
123b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1244ce63fcdSMarek Szyprowski
12560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
12660460abfSSeung-Woo Kim
12760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
12860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
12960460abfSSeung-Woo Kim	range 4 9
13060460abfSSeung-Woo Kim	default 8
13160460abfSSeung-Woo Kim	help
13260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
13360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
13460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
13560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
13660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
13760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
13860460abfSSeung-Woo Kim
13960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
14060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
14160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
14260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
14360460abfSSeung-Woo Kim
14460460abfSSeung-Woo Kimendif
14560460abfSSeung-Woo Kim
1460b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1470b05da72SHans Ulli Kroll	bool
1480b05da72SHans Ulli Kroll
14975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15075e7153aSRalf Baechle	bool
15175e7153aSRalf Baechle
152bc581770SLinus Walleijconfig HAVE_TCM
153bc581770SLinus Walleij	bool
154bc581770SLinus Walleij	select GENERIC_ALLOCATOR
155bc581770SLinus Walleij
156e119bfffSRussell Kingconfig HAVE_PROC_CPU
157e119bfffSRussell King	bool
158e119bfffSRussell King
159ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1605ea81769SAl Viro	bool
1615ea81769SAl Viro
1621da177e4SLinus Torvaldsconfig EISA
1631da177e4SLinus Torvalds	bool
1641da177e4SLinus Torvalds	---help---
1651da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1661da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1691da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1701da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1711da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1721da177e4SLinus Torvalds
1731da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1741da177e4SLinus Torvalds
1751da177e4SLinus Torvalds	  Otherwise, say N.
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvaldsconfig SBUS
1781da177e4SLinus Torvalds	bool
1791da177e4SLinus Torvalds
180f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
181f16fb1ecSRussell King	bool
182f16fb1ecSRussell King	default y
183f16fb1ecSRussell King
184f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
185f16fb1ecSRussell King	bool
186f16fb1ecSRussell King	default y
187f16fb1ecSRussell King
1887ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1897ad1bcb2SRussell King	bool
190cb1293e2SArnd Bergmann	default !CPU_V7M
1917ad1bcb2SRussell King
1921da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1931da177e4SLinus Torvalds	bool
1948a87411bSWill Deacon	default y
1951da177e4SLinus Torvalds
196f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
197f0d1b0b3SDavid Howells	bool
198f0d1b0b3SDavid Howells
199f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
200f0d1b0b3SDavid Howells	bool
201f0d1b0b3SDavid Howells
2024a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2034a1b5733SEduardo Valentin	bool
2044a1b5733SEduardo Valentin
205a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
206a5f4c561SStefan Agner	def_bool y if MMU
207a5f4c561SStefan Agner
208b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
209b89c3b16SAkinobu Mita	bool
210b89c3b16SAkinobu Mita	default y
211b89c3b16SAkinobu Mita
2121da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2131da177e4SLinus Torvalds	bool
2141da177e4SLinus Torvalds	default y
2151da177e4SLinus Torvalds
216a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
217a08b6b79Sviro@ZenIV.linux.org.uk	bool
218a08b6b79Sviro@ZenIV.linux.org.uk
2195ac6da66SChristoph Lameterconfig ZONE_DMA
2205ac6da66SChristoph Lameter	bool
2215ac6da66SChristoph Lameter
222ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
223ccd7ab7fSFUJITA Tomonori       def_bool y
224ccd7ab7fSFUJITA Tomonori
225c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
226c7edc9e3SDavid A. Long	def_bool y
227c7edc9e3SDavid A. Long
22858af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
22958af4a24SRob Herring	bool
23058af4a24SRob Herring
2311da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2321da177e4SLinus Torvalds	bool
2331da177e4SLinus Torvalds
2341da177e4SLinus Torvaldsconfig FIQ
2351da177e4SLinus Torvalds	bool
2361da177e4SLinus Torvalds
23713a5045dSRob Herringconfig NEED_RET_TO_USER
23813a5045dSRob Herring	bool
23913a5045dSRob Herring
240034d2f5aSAl Viroconfig ARCH_MTD_XIP
241034d2f5aSAl Viro	bool
242034d2f5aSAl Viro
243c760fc19SHyok S. Choiconfig VECTORS_BASE
244c760fc19SHyok S. Choi	hex
2456afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
246c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
247c760fc19SHyok S. Choi	default 0x00000000
248c760fc19SHyok S. Choi	help
24919accfd3SRussell King	  The base address of exception vectors.  This must be two pages
25019accfd3SRussell King	  in size.
251c760fc19SHyok S. Choi
252dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
253c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
254c1becedcSRussell King	default y
255b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
256dc21af99SRussell King	help
257111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
258111e9a5cSRussell King	  boot and module load time according to the position of the
259111e9a5cSRussell King	  kernel in system memory.
260dc21af99SRussell King
261111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
262daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
263dc21af99SRussell King
264c1becedcSRussell King	  Only disable this option if you know that you do not require
265c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
266c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
267c1becedcSRussell King
268c334bc15SRob Herringconfig NEED_MACH_IO_H
269c334bc15SRob Herring	bool
270c334bc15SRob Herring	help
271c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
272c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
273c334bc15SRob Herring	  be avoided when possible.
274c334bc15SRob Herring
2750cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2761b9f95f8SNicolas Pitre	bool
277111e9a5cSRussell King	help
2780cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2790cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2800cdc8b92SNicolas Pitre	  be avoided when possible.
2811b9f95f8SNicolas Pitre
2821b9f95f8SNicolas Pitreconfig PHYS_OFFSET
283974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
284c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
285974c0724SNicolas Pitre	default DRAM_BASE if !MMU
286c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
287c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
288c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
289c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
290c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2918f2c0062SLinus Walleij			ARCH_REALVIEW
292c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
293c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
294b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2951b9f95f8SNicolas Pitre	help
2961b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2971b9f95f8SNicolas Pitre	  location of main memory in your system.
298cada3c08SRussell King
29987e040b6SSimon Glassconfig GENERIC_BUG
30087e040b6SSimon Glass	def_bool y
30187e040b6SSimon Glass	depends on BUG
30287e040b6SSimon Glass
3031bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
3041bcad26eSKirill A. Shutemov	int
3051bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3061bcad26eSKirill A. Shutemov	default 2
3071bcad26eSKirill A. Shutemov
3081da177e4SLinus Torvaldssource "init/Kconfig"
3091da177e4SLinus Torvalds
310dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
311dc52ddc0SMatt Helsley
3121da177e4SLinus Torvaldsmenu "System Type"
3131da177e4SLinus Torvalds
3143c427975SHyok S. Choiconfig MMU
3153c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3163c427975SHyok S. Choi	default y
3173c427975SHyok S. Choi	help
3183c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3193c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3203c427975SHyok S. Choi
321e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
322e0c25d95SDaniel Cashman	default 8
323e0c25d95SDaniel Cashman
324e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
325e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
326e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
327e0c25d95SDaniel Cashman	default 16
328e0c25d95SDaniel Cashman
329ccf50e23SRussell King#
330ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
331ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
332ccf50e23SRussell King#
3331da177e4SLinus Torvaldschoice
3341da177e4SLinus Torvalds	prompt "ARM system type"
33570722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3361420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3371da177e4SLinus Torvalds
338387798b3SRob Herringconfig ARCH_MULTIPLATFORM
339387798b3SRob Herring	bool "Allow multiple platforms to be selected"
340b1b3f49cSRussell King	depends on MMU
34142dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
342387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
343387798b3SRob Herring	select AUTO_ZRELADDR
344bb0eb050SDaniel Lezcano	select TIMER_OF
34566314223SDinh Nguyen	select COMMON_CLK
346ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
34708d38bebSWill Deacon	select MIGHT_HAVE_PCI
348387798b3SRob Herring	select MULTI_IRQ_HANDLER
349e13688feSKishon Vijay Abraham I	select PCI_DOMAINS if PCI
35066314223SDinh Nguyen	select SPARSE_IRQ
35166314223SDinh Nguyen	select USE_OF
35266314223SDinh Nguyen
3539c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3549c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3559c77bc43SStefan Agner	depends on !MMU
3569c77bc43SStefan Agner	select ARM_NVIC
357499f1640SStefan Agner	select AUTO_ZRELADDR
358bb0eb050SDaniel Lezcano	select TIMER_OF
3599c77bc43SStefan Agner	select COMMON_CLK
3609c77bc43SStefan Agner	select CPU_V7M
3619c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3629c77bc43SStefan Agner	select NO_IOPORT_MAP
3639c77bc43SStefan Agner	select SPARSE_IRQ
3649c77bc43SStefan Agner	select USE_OF
3659c77bc43SStefan Agner
3661da177e4SLinus Torvaldsconfig ARCH_EBSA110
3671da177e4SLinus Torvalds	bool "EBSA-110"
368b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
369c750815eSRussell King	select CPU_SA110
370f7e68bbfSRussell King	select ISA
371c334bc15SRob Herring	select NEED_MACH_IO_H
3720cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
373ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3741da177e4SLinus Torvalds	help
3751da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
376f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3771da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3781da177e4SLinus Torvalds	  parallel port.
3791da177e4SLinus Torvalds
380e7736d47SLennert Buytenhekconfig ARCH_EP93XX
381e7736d47SLennert Buytenhek	bool "EP93xx-based"
382b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
383e7736d47SLennert Buytenhek	select ARM_AMBA
384cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
385e7736d47SLennert Buytenhek	select ARM_VIC
386b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3876d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
388000bc178SLinus Walleij	select CLKSRC_MMIO
389b1b3f49cSRussell King	select CPU_ARM920T
390000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3915c34a4e8SLinus Walleij	select GPIOLIB
392e7736d47SLennert Buytenhek	help
393e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
394e7736d47SLennert Buytenhek
3951da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3961da177e4SLinus Torvalds	bool "FootBridge"
397c750815eSRussell King	select CPU_SA110
3981da177e4SLinus Torvalds	select FOOTBRIDGE
3994e8d7637SRussell King	select GENERIC_CLOCKEVENTS
400d0ee9f40SArnd Bergmann	select HAVE_IDE
4018ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4020cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
403f999b8bdSMartin Michlmayr	help
404f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
405f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4061da177e4SLinus Torvalds
4074af6fee1SDeepak Saxenaconfig ARCH_NETX
4084af6fee1SDeepak Saxena	bool "Hilscher NetX based"
409b1b3f49cSRussell King	select ARM_VIC
410234b6cedSRussell King	select CLKSRC_MMIO
411c750815eSRussell King	select CPU_ARM926T
4122fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
413f999b8bdSMartin Michlmayr	help
4144af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4154af6fee1SDeepak Saxena
4163b938be6SRussell Kingconfig ARCH_IOP13XX
4173b938be6SRussell King	bool "IOP13xx-based"
4183b938be6SRussell King	depends on MMU
419b1b3f49cSRussell King	select CPU_XSC3
4200cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
42113a5045dSRob Herring	select NEED_RET_TO_USER
422b1b3f49cSRussell King	select PCI
423b1b3f49cSRussell King	select PLAT_IOP
424b1b3f49cSRussell King	select VMSPLIT_1G
42537ebbcffSThomas Gleixner	select SPARSE_IRQ
4263b938be6SRussell King	help
4273b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4283b938be6SRussell King
4293f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4303f7e5815SLennert Buytenhek	bool "IOP32x-based"
431a4f7e763SRussell King	depends on MMU
432c750815eSRussell King	select CPU_XSCALE
433e9004f50SLinus Walleij	select GPIO_IOP
4345c34a4e8SLinus Walleij	select GPIOLIB
43513a5045dSRob Herring	select NEED_RET_TO_USER
436f7e68bbfSRussell King	select PCI
437b1b3f49cSRussell King	select PLAT_IOP
438f999b8bdSMartin Michlmayr	help
4393f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4403f7e5815SLennert Buytenhek	  processors.
4413f7e5815SLennert Buytenhek
4423f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4433f7e5815SLennert Buytenhek	bool "IOP33x-based"
4443f7e5815SLennert Buytenhek	depends on MMU
445c750815eSRussell King	select CPU_XSCALE
446e9004f50SLinus Walleij	select GPIO_IOP
4475c34a4e8SLinus Walleij	select GPIOLIB
44813a5045dSRob Herring	select NEED_RET_TO_USER
4493f7e5815SLennert Buytenhek	select PCI
450b1b3f49cSRussell King	select PLAT_IOP
4513f7e5815SLennert Buytenhek	help
4523f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4531da177e4SLinus Torvalds
4543b938be6SRussell Kingconfig ARCH_IXP4XX
4553b938be6SRussell King	bool "IXP4xx-based"
456a4f7e763SRussell King	depends on MMU
45758af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
45851aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
459234b6cedSRussell King	select CLKSRC_MMIO
460c750815eSRussell King	select CPU_XSCALE
461b1b3f49cSRussell King	select DMABOUNCE if PCI
4623b938be6SRussell King	select GENERIC_CLOCKEVENTS
4635c34a4e8SLinus Walleij	select GPIOLIB
4640b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
465c334bc15SRob Herring	select NEED_MACH_IO_H
4669296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
467171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
468c4713074SLennert Buytenhek	help
4693b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
470c4713074SLennert Buytenhek
471edabd38eSSaeed Bisharaconfig ARCH_DOVE
472edabd38eSSaeed Bishara	bool "Marvell Dove"
473756b2531SSebastian Hesselbarth	select CPU_PJ4
474edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4755c34a4e8SLinus Walleij	select GPIOLIB
4760f81bd43SRussell King	select MIGHT_HAVE_PCI
477b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
478171b3f0dSRussell King	select MVEBU_MBUS
4799139acd1SSebastian Hesselbarth	select PINCTRL
4809139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
481abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4825cdbe5d2SArnd Bergmann	select SPARSE_IRQ
483c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
484edabd38eSSaeed Bishara	help
485edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
486edabd38eSSaeed Bishara
487c53c9cf6SAndrew Victorconfig ARCH_KS8695
488c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
489c7e783d6SLinus Walleij	select CLKSRC_MMIO
490b1b3f49cSRussell King	select CPU_ARM922T
491c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4925c34a4e8SLinus Walleij	select GPIOLIB
493b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
494c53c9cf6SAndrew Victor	help
495c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
496c53c9cf6SAndrew Victor	  System-on-Chip devices.
497c53c9cf6SAndrew Victor
498788c9700SRussell Kingconfig ARCH_W90X900
499788c9700SRussell King	bool "Nuvoton W90X900 CPU"
5006d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5016fa5d5f7SRussell King	select CLKSRC_MMIO
502b1b3f49cSRussell King	select CPU_ARM926T
50358b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
5045c34a4e8SLinus Walleij	select GPIOLIB
505777f9bebSLennert Buytenhek	help
506a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
507a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
508a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
509a8bc4eadSwanzongshun	  link address to know more.
510a8bc4eadSwanzongshun
511a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
512a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
513585cf175STzachi Perelstein
51493e22567SRussell Kingconfig ARCH_LPC32XX
51593e22567SRussell King	bool "NXP LPC32XX"
51693e22567SRussell King	select ARM_AMBA
5174073723aSRussell King	select CLKDEV_LOOKUP
518c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
519c227f127SVladimir Zapolskiy	select COMMON_CLK
52093e22567SRussell King	select CPU_ARM926T
52193e22567SRussell King	select GENERIC_CLOCKEVENTS
5225c34a4e8SLinus Walleij	select GPIOLIB
5238cb17b5eSVladimir Zapolskiy	select MULTI_IRQ_HANDLER
5248cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
52593e22567SRussell King	select USE_OF
52693e22567SRussell King	help
52793e22567SRussell King	  Support for the NXP LPC32XX family of processors
52893e22567SRussell King
5291da177e4SLinus Torvaldsconfig ARCH_PXA
5302c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
531a4f7e763SRussell King	depends on MMU
532b1b3f49cSRussell King	select ARCH_MTD_XIP
533b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
534b1b3f49cSRussell King	select AUTO_ZRELADDR
535a1c0a6adSRobert Jarzmik	select COMMON_CLK
5366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
537389d9b58SDaniel Lezcano	select CLKSRC_PXA
538234b6cedSRussell King	select CLKSRC_MMIO
539bb0eb050SDaniel Lezcano	select TIMER_OF
5402f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
541981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
542157d2644SHaojian Zhuang	select GPIO_PXA
5435c34a4e8SLinus Walleij	select GPIOLIB
544b1b3f49cSRussell King	select HAVE_IDE
545d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
546b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
547bd5ce433SEric Miao	select PLAT_PXA
5486ac6b817SHaojian Zhuang	select SPARSE_IRQ
549f999b8bdSMartin Michlmayr	help
5502c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5511da177e4SLinus Torvalds
5521da177e4SLinus Torvaldsconfig ARCH_RPC
5531da177e4SLinus Torvalds	bool "RiscPC"
554868e87ccSRussell King	depends on MMU
5551da177e4SLinus Torvalds	select ARCH_ACORN
556a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
55707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5585cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
559fa04e209SArnd Bergmann	select CPU_SA110
560b1b3f49cSRussell King	select FIQ
561d0ee9f40SArnd Bergmann	select HAVE_IDE
562b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
563b1b3f49cSRussell King	select ISA_DMA_API
564c334bc15SRob Herring	select NEED_MACH_IO_H
5650cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
566ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5671da177e4SLinus Torvalds	help
5681da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5691da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5701da177e4SLinus Torvalds
5711da177e4SLinus Torvaldsconfig ARCH_SA1100
5721da177e4SLinus Torvalds	bool "SA1100-based"
573b1b3f49cSRussell King	select ARCH_MTD_XIP
574b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
575b1b3f49cSRussell King	select CLKDEV_LOOKUP
576b1b3f49cSRussell King	select CLKSRC_MMIO
577389d9b58SDaniel Lezcano	select CLKSRC_PXA
578bb0eb050SDaniel Lezcano	select TIMER_OF if OF
579b1b3f49cSRussell King	select CPU_FREQ
580b1b3f49cSRussell King	select CPU_SA1100
581b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5825c34a4e8SLinus Walleij	select GPIOLIB
583d0ee9f40SArnd Bergmann	select HAVE_IDE
5841eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
585b1b3f49cSRussell King	select ISA
586affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
5870cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
588375dec92SRussell King	select SPARSE_IRQ
589f999b8bdSMartin Michlmayr	help
590f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5911da177e4SLinus Torvalds
592b130d5c2SKukjin Kimconfig ARCH_S3C24XX
593b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
594335cce74SArnd Bergmann	select ATAGS
595b1b3f49cSRussell King	select CLKDEV_LOOKUP
5964280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5977f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
598880cf071STomasz Figa	select GPIO_SAMSUNG
5995c34a4e8SLinus Walleij	select GPIOLIB
60020676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
601b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
602b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
60317453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
604c334bc15SRob Herring	select NEED_MACH_IO_H
605cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6061da177e4SLinus Torvalds	help
607b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
608b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
609b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
610b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
61163b1f51bSBen Dooks
6127c6337e2SKevin Hilmanconfig ARCH_DAVINCI
6137c6337e2SKevin Hilman	bool "TI DaVinci"
614b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
6156d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
616ce32c5c5SArnd Bergmann	select CPU_ARM926T
61720e9969bSDavid Brownell	select GENERIC_ALLOCATOR
618b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
619dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
6205c34a4e8SLinus Walleij	select GPIOLIB
621b1b3f49cSRussell King	select HAVE_IDE
622689e331fSSekhar Nori	select USE_OF
623b1b3f49cSRussell King	select ZONE_DMA
6247c6337e2SKevin Hilman	help
6257c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6267c6337e2SKevin Hilman
627a0694861STony Lindgrenconfig ARCH_OMAP1
628a0694861STony Lindgren	bool "TI OMAP1"
62900a36698SArnd Bergmann	depends on MMU
630b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
631a0694861STony Lindgren	select ARCH_OMAP
632e9a91de7STony Prisk	select CLKDEV_LOOKUP
633cee37e50Sviresh kumar	select CLKSRC_MMIO
634b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
635a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6365c34a4e8SLinus Walleij	select GPIOLIB
637a0694861STony Lindgren	select HAVE_IDE
638a0694861STony Lindgren	select IRQ_DOMAIN
639b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
640a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
641a0694861STony Lindgren	select NEED_MACH_MEMORY_H
642685e2d08STony Lindgren	select SPARSE_IRQ
64321f47fbcSAlexey Charkov	help
644a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
64502c981c0SBinghua Duan
6461da177e4SLinus Torvaldsendchoice
6471da177e4SLinus Torvalds
648387798b3SRob Herringmenu "Multiple platform selection"
649387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
650387798b3SRob Herring
651387798b3SRob Herringcomment "CPU Core family selection"
652387798b3SRob Herring
653f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
654f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
655f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
656f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
657f8afae40SArnd Bergmann	select CPU_FA526
658f8afae40SArnd Bergmann
659387798b3SRob Herringconfig ARCH_MULTI_V4T
660387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
661387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
662b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
66324e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
66424e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
66524e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
666387798b3SRob Herring
667387798b3SRob Herringconfig ARCH_MULTI_V5
668387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
669387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
670b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
67112567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
67224e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
67324e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
674387798b3SRob Herring
675387798b3SRob Herringconfig ARCH_MULTI_V4_V5
676387798b3SRob Herring	bool
677387798b3SRob Herring
678387798b3SRob Herringconfig ARCH_MULTI_V6
6798dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
680387798b3SRob Herring	select ARCH_MULTI_V6_V7
68142f4754aSRob Herring	select CPU_V6K
682387798b3SRob Herring
683387798b3SRob Herringconfig ARCH_MULTI_V7
6848dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
685387798b3SRob Herring	default y
686387798b3SRob Herring	select ARCH_MULTI_V6_V7
687b1b3f49cSRussell King	select CPU_V7
68890bc8ac7SRob Herring	select HAVE_SMP
689387798b3SRob Herring
690387798b3SRob Herringconfig ARCH_MULTI_V6_V7
691387798b3SRob Herring	bool
6929352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
693387798b3SRob Herring
694387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
695387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
696387798b3SRob Herring	select ARCH_MULTI_V5
697387798b3SRob Herring
698387798b3SRob Herringendmenu
699387798b3SRob Herring
70005e2a3deSRob Herringconfig ARCH_VIRT
701e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
702e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
7034b8b5f25SRob Herring	select ARM_AMBA
70405e2a3deSRob Herring	select ARM_GIC
7053ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
7060b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
707bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
70805e2a3deSRob Herring	select ARM_PSCI
7094b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
71005e2a3deSRob Herring
711ccf50e23SRussell King#
712ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
713ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
714ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
715ccf50e23SRussell King#
7163e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
7173e93a22bSGregory CLEMENT
7186bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
7196bb8536cSAndreas Färber
720445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
721445d9b30STsahee Zidenberg
722590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
723590b460cSLars Persson
724d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
725d9bfc86dSOleksij Rempel
72695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
72795b8f20fSRussell King
7281d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7291d22924eSAnders Berg
7308ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7318ac49e04SChristian Daudt
7321c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7331c37fa10SSebastian Hesselbarth
7341da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7351da177e4SLinus Torvalds
736d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
737d94f944eSAnton Vorontsov
73895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
73995b8f20fSRussell King
740df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
741df8d742eSBaruch Siach
74295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
74395b8f20fSRussell King
744e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
745e7736d47SLennert Buytenhek
7461da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7471da177e4SLinus Torvalds
74859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
74959d3a193SPaulius Zaleckas
750387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
751387798b3SRob Herring
752389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
753389ee0c2SHaojian Zhuang
7541da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7551da177e4SLinus Torvalds
7563f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7573f7e5815SLennert Buytenhek
7583f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7591da177e4SLinus Torvalds
760285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
761285f5fa7SDan Williams
7621da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7631da177e4SLinus Torvalds
764828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
765828989adSSantosh Shilimkar
76695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
76795b8f20fSRussell King
7683b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7693b8f5030SCarlo Caione
77017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
77117723fd3SJonas Jensen
7728c2ed9bcSJoel Stanleysource "arch/arm/mach-aspeed/Kconfig"
7738c2ed9bcSJoel Stanley
774794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
775794d15b2SStanislav Samsonov
7763995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
7771da177e4SLinus Torvalds
778f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
779f682a218SMatthias Brugger
7801d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7811d3f33d5SShawn Guo
78295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
78349cbe786SEric Miao
78495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
78595b8f20fSRussell King
7869851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7879851ca57SDaniel Tang
788d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
789d48af15eSTony Lindgren
790d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7911da177e4SLinus Torvalds
7921dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7931dbae815STony Lindgren
7949dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
795585cf175STzachi Perelstein
796387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
797387798b3SRob Herring
79895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
79995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
8001da177e4SLinus Torvalds
80195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
80295b8f20fSRussell King
8038c9184b7SNeil Armstrongsource "arch/arm/mach-oxnas/Kconfig"
8048c9184b7SNeil Armstrong
8058fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
8068fc1b0f8SKumar Gala
80795b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
80895b8f20fSRussell King
809d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
810d63dc051SHeiko Stuebner
81195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
812edabd38eSSaeed Bishara
813387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
814387798b3SRob Herring
815a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
816a21765a7SBen Dooks
81765ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
81865ebcc11SSrinivas Kandagatla
819bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
820bcb84fb4SAlexandre TORGUE
82185fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
8221da177e4SLinus Torvalds
823431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
824a08ab637SBen Dooks
825170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
826170f4e42SKukjin Kim
82783014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
828e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
829cc0e72b8SChanghwan Youn
830882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
8311da177e4SLinus Torvalds
8323b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8333b52634fSMaxime Ripard
834156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
835156a0997SBarry Song
836d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
837d6de5b02SMarc Gonzalez
838c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
839c5f80065SErik Gilling
84095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8411da177e4SLinus Torvalds
842ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
843ba56a987SMasahiro Yamada
84495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8451da177e4SLinus Torvalds
8461da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8471da177e4SLinus Torvalds
848ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
849420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
850ceade897SRussell King
8516f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8526f35f9a9STony Prisk
8537ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8547ec80ddfSwanzongshun
855acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
856acede515SJun Nie
8579a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8589a45eb69SJosh Cartwright
859499f1640SStefan Agner# ARMv7-M architecture
860499f1640SStefan Agnerconfig ARCH_EFM32
861499f1640SStefan Agner	bool "Energy Micro efm32"
862499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8635c34a4e8SLinus Walleij	select GPIOLIB
864499f1640SStefan Agner	help
865499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
866499f1640SStefan Agner	  processors.
867499f1640SStefan Agner
868499f1640SStefan Agnerconfig ARCH_LPC18XX
869499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
870499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
871499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
872499f1640SStefan Agner	select ARM_AMBA
873499f1640SStefan Agner	select CLKSRC_LPC32XX
874499f1640SStefan Agner	select PINCTRL
875499f1640SStefan Agner	help
876499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
877499f1640SStefan Agner	  high performance microcontrollers.
878499f1640SStefan Agner
8791847119dSVladimir Murzinconfig ARCH_MPS2
88017bd274eSBaruch Siach	bool "ARM MPS2 platform"
8811847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8821847119dSVladimir Murzin	select ARM_AMBA
8831847119dSVladimir Murzin	select CLKSRC_MPS2
8841847119dSVladimir Murzin	help
8851847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8861847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8871847119dSVladimir Murzin
8881847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8891847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8901847119dSVladimir Murzin
8911da177e4SLinus Torvalds# Definitions to make life easier
8921da177e4SLinus Torvaldsconfig ARCH_ACORN
8931da177e4SLinus Torvalds	bool
8941da177e4SLinus Torvalds
8957ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8967ae1f7ecSLennert Buytenhek	bool
897469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8987ae1f7ecSLennert Buytenhek
89969b02f6aSLennert Buytenhekconfig PLAT_ORION
90069b02f6aSLennert Buytenhek	bool
901bfe45e0bSRussell King	select CLKSRC_MMIO
902b1b3f49cSRussell King	select COMMON_CLK
903dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
904278b45b0SAndrew Lunn	select IRQ_DOMAIN
90569b02f6aSLennert Buytenhek
906abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
907abcda1dcSThomas Petazzoni	bool
908abcda1dcSThomas Petazzoni	select PLAT_ORION
909abcda1dcSThomas Petazzoni
910bd5ce433SEric Miaoconfig PLAT_PXA
911bd5ce433SEric Miao	bool
912bd5ce433SEric Miao
913f4b8b319SRussell Kingconfig PLAT_VERSATILE
914f4b8b319SRussell King	bool
915f4b8b319SRussell King
916d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
917d9a1beaaSAlexandre Courbot
9181da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9191da177e4SLinus Torvalds
920afe4b25eSLennert Buytenhekconfig IWMMXT
921d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
922d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
923d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
924afe4b25eSLennert Buytenhek	help
925afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
926afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
927afe4b25eSLennert Buytenhek
92852108641Seric miaoconfig MULTI_IRQ_HANDLER
92952108641Seric miao	bool
93052108641Seric miao	help
93152108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
93252108641Seric miao
9333b93e7b0SHyok S. Choiif !MMU
9343b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9353b93e7b0SHyok S. Choiendif
9363b93e7b0SHyok S. Choi
9373e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9383e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9393e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9403e0a07f8SGregory CLEMENT	default y
9413e0a07f8SGregory CLEMENT	help
9423e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9433e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9443e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9453e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9463e0a07f8SGregory CLEMENT	  Workaround:
9473e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9483e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9493e0a07f8SGregory CLEMENT	  instruction
9503e0a07f8SGregory CLEMENT
951f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
952f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
953f0c4b8d6SWill Deacon	depends on CPU_V6
954f0c4b8d6SWill Deacon	help
955f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
956f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
957f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
958f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
959f0c4b8d6SWill Deacon
9609cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9619cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
962e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9639cba3cccSCatalin Marinas	help
9649cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9659cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9669cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9679cba3cccSCatalin Marinas	  recommended workaround.
9689cba3cccSCatalin Marinas
9697ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9707ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9717ce236fcSCatalin Marinas	depends on CPU_V7
9727ce236fcSCatalin Marinas	help
9737ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
97479403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9757ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9767ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9777ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9787ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9797ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9807ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9817ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9827ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9837ce236fcSCatalin Marinas	  available in non-secure mode.
9847ce236fcSCatalin Marinas
985855c551fSCatalin Marinasconfig ARM_ERRATA_458693
986855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
987855c551fSCatalin Marinas	depends on CPU_V7
98862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
989855c551fSCatalin Marinas	help
990855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
991855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
992855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
993855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
994855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
995855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
996855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
997855c551fSCatalin Marinas	  register may not be available in non-secure mode.
998855c551fSCatalin Marinas
9990516e464SCatalin Marinasconfig ARM_ERRATA_460075
10000516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10010516e464SCatalin Marinas	depends on CPU_V7
100262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10030516e464SCatalin Marinas	help
10040516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10050516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10060516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10070516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10080516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10090516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10100516e464SCatalin Marinas	  may not be available in non-secure mode.
10110516e464SCatalin Marinas
10129f05027cSWill Deaconconfig ARM_ERRATA_742230
10139f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10149f05027cSWill Deacon	depends on CPU_V7 && SMP
101562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10169f05027cSWill Deacon	help
10179f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10189f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10199f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10209f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10219f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10229f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10239f05027cSWill Deacon	  the two writes.
10249f05027cSWill Deacon
1025a672e99bSWill Deaconconfig ARM_ERRATA_742231
1026a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1027a672e99bSWill Deacon	depends on CPU_V7 && SMP
102862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1029a672e99bSWill Deacon	help
1030a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1031a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1032a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1033a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1034a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1035a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1036a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1037a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1038a672e99bSWill Deacon	  capabilities of the processor.
1039a672e99bSWill Deacon
104069155794SJon Medhurstconfig ARM_ERRATA_643719
104169155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
104269155794SJon Medhurst	depends on CPU_V7 && SMP
1043e5a5de44SRussell King	default y
104469155794SJon Medhurst	help
104569155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
104669155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
104769155794SJon Medhurst	  register returns zero when it should return one. The workaround
104869155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
104969155794SJon Medhurst	  it behave as intended and avoiding data corruption.
105069155794SJon Medhurst
1051cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1052cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1053e66dc745SDave Martin	depends on CPU_V7
1054cdf357f1SWill Deacon	help
1055cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1056cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1057cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1058cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1059cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1060cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1061cdf357f1SWill Deacon	  entries regardless of the ASID.
1062475d92fcSWill Deacon
1063475d92fcSWill Deaconconfig ARM_ERRATA_743622
1064475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1065475d92fcSWill Deacon	depends on CPU_V7
106662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1067475d92fcSWill Deacon	help
1068475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1069efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1070475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1071475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1072475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1073475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1074475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1075475d92fcSWill Deacon	  processor.
1076475d92fcSWill Deacon
10779a27c27cSWill Deaconconfig ARM_ERRATA_751472
10789a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1079ba90c516SDave Martin	depends on CPU_V7
108062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10819a27c27cSWill Deacon	help
10829a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10839a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10849a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10859a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10869a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10879a27c27cSWill Deacon
1088fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1089fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1090fcbdc5feSWill Deacon	depends on CPU_V7
1091fcbdc5feSWill Deacon	help
1092fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1093fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1094fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1095fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1096fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1097fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1098fcbdc5feSWill Deacon
10995dab26afSWill Deaconconfig ARM_ERRATA_754327
11005dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11015dab26afSWill Deacon	depends on CPU_V7 && SMP
11025dab26afSWill Deacon	help
11035dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11045dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11055dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11065dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11075dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11085dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11095dab26afSWill Deacon
1110145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1111145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1112fd832478SFabio Estevam	depends on CPU_V6
1113145e10e1SCatalin Marinas	help
1114145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1115145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1116145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1117145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1118145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1119145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1120145e10e1SCatalin Marinas	  is not affected.
1121145e10e1SCatalin Marinas
1122f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1123f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1124f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1125f630c1bdSWill Deacon	help
1126f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1127f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1128f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1129f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1130f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1131f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1132f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1133f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1134f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1135f630c1bdSWill Deacon
11367253b85cSSimon Hormanconfig ARM_ERRATA_775420
11377253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11387253b85cSSimon Horman       depends on CPU_V7
11397253b85cSSimon Horman       help
11407253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11417253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11427253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11437253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11447253b85cSSimon Horman	 an abort may occur on cache maintenance.
11457253b85cSSimon Horman
114693dc6887SCatalin Marinasconfig ARM_ERRATA_798181
114793dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
114893dc6887SCatalin Marinas	depends on CPU_V7 && SMP
114993dc6887SCatalin Marinas	help
115093dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
115193dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
115293dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
115393dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
115493dc6887SCatalin Marinas	  as the one being invalidated.
115593dc6887SCatalin Marinas
115684b6504fSWill Deaconconfig ARM_ERRATA_773022
115784b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
115884b6504fSWill Deacon	depends on CPU_V7
115984b6504fSWill Deacon	help
116084b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
116184b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
116284b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
116384b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
116484b6504fSWill Deacon
116562c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
116662c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
116762c0f4a5SDoug Anderson	depends on CPU_V7
116862c0f4a5SDoug Anderson	help
116962c0f4a5SDoug Anderson	  This option enables the workaround for:
117062c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
117162c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
117262c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
117362c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
117462c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
117562c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
117662c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
117762c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
117862c0f4a5SDoug Anderson
1179416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1180416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1181416bcf21SDoug Anderson	depends on CPU_V7
1182416bcf21SDoug Anderson	help
1183416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1184416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1185416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1186416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1187416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1188416bcf21SDoug Anderson
11899f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11909f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11919f6f9354SDoug Anderson	depends on CPU_V7
11929f6f9354SDoug Anderson	help
11939f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11949f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11959f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11969f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11979f6f9354SDoug Anderson
11989f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11999f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
12009f6f9354SDoug Anderson	depends on CPU_V7
12019f6f9354SDoug Anderson	help
12029f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
12039f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
12049f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
12059f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
12069f6f9354SDoug Anderson
120762c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
120862c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
120962c0f4a5SDoug Anderson	depends on CPU_V7
121062c0f4a5SDoug Anderson	help
121162c0f4a5SDoug Anderson	  This option enables the workaround for:
121262c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
121362c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
121462c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
121562c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
121662c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
121762c0f4a5SDoug Anderson	  for and handled.
121862c0f4a5SDoug Anderson
12191da177e4SLinus Torvaldsendmenu
12201da177e4SLinus Torvalds
12211da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12221da177e4SLinus Torvalds
12231da177e4SLinus Torvaldsmenu "Bus support"
12241da177e4SLinus Torvalds
12251da177e4SLinus Torvaldsconfig ISA
12261da177e4SLinus Torvalds	bool
12271da177e4SLinus Torvalds	help
12281da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12291da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12301da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12311da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12321da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12331da177e4SLinus Torvalds
1234065909b9SRussell King# Select ISA DMA controller support
12351da177e4SLinus Torvaldsconfig ISA_DMA
12361da177e4SLinus Torvalds	bool
1237065909b9SRussell King	select ISA_DMA_API
12381da177e4SLinus Torvalds
1239065909b9SRussell King# Select ISA DMA interface
12405cae841bSAl Viroconfig ISA_DMA_API
12415cae841bSAl Viro	bool
12425cae841bSAl Viro
12431da177e4SLinus Torvaldsconfig PCI
12440b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12451da177e4SLinus Torvalds	help
12461da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12471da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12481da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12491da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12501da177e4SLinus Torvalds
125152882173SAnton Vorontsovconfig PCI_DOMAINS
125252882173SAnton Vorontsov	bool
125352882173SAnton Vorontsov	depends on PCI
125452882173SAnton Vorontsov
12558c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12568c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12578c7d1474SLorenzo Pieralisi
1258b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1259b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1260b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1261b080ac8aSMarcelo Roberto Jimenez	help
1262b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1263b080ac8aSMarcelo Roberto Jimenez
126436e23590SMatthew Wilcoxconfig PCI_SYSCALL
126536e23590SMatthew Wilcox	def_bool PCI
126636e23590SMatthew Wilcox
1267a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1268a0113a99SMike Rapoport	bool
1269a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1270a0113a99SMike Rapoport	default y
1271a0113a99SMike Rapoport	select DMABOUNCE
1272a0113a99SMike Rapoport
12731da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12741da177e4SLinus Torvalds
12751da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12761da177e4SLinus Torvalds
12771da177e4SLinus Torvaldsendmenu
12781da177e4SLinus Torvalds
12791da177e4SLinus Torvaldsmenu "Kernel Features"
12801da177e4SLinus Torvalds
12813b55658aSDave Martinconfig HAVE_SMP
12823b55658aSDave Martin	bool
12833b55658aSDave Martin	help
12843b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12853b55658aSDave Martin	  capable CPU.
12863b55658aSDave Martin
12873b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12883b55658aSDave Martin	  options available to the user for configuration.
12893b55658aSDave Martin
12901da177e4SLinus Torvaldsconfig SMP
1291bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1292fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1293bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12943b55658aSDave Martin	depends on HAVE_SMP
1295801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12960361748fSArnd Bergmann	select IRQ_WORK
12971da177e4SLinus Torvalds	help
12981da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12994a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13004a474157SRobert Graffham	  than one CPU, say Y.
13011da177e4SLinus Torvalds
13024a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13031da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13044a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13054a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13064a474157SRobert Graffham	  will run faster if you say N here.
13071da177e4SLinus Torvalds
1308395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13091da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
131050a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13111da177e4SLinus Torvalds
13121da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13131da177e4SLinus Torvalds
1314f00ec48fSRussell Kingconfig SMP_ON_UP
13155744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1316801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1317f00ec48fSRussell King	default y
1318f00ec48fSRussell King	help
1319f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1320f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1321f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1322f00ec48fSRussell King	  savings.
1323f00ec48fSRussell King
1324f00ec48fSRussell King	  If you don't know what to do here, say Y.
1325f00ec48fSRussell King
1326c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1327c9018aabSVincent Guittot	bool "Support cpu topology definition"
1328c9018aabSVincent Guittot	depends on SMP && CPU_V7
1329c9018aabSVincent Guittot	default y
1330c9018aabSVincent Guittot	help
1331c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1332c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1333c9018aabSVincent Guittot	  topology of an ARM System.
1334c9018aabSVincent Guittot
1335c9018aabSVincent Guittotconfig SCHED_MC
1336c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1337c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1338c9018aabSVincent Guittot	help
1339c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1340c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1341c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1342c9018aabSVincent Guittot
1343c9018aabSVincent Guittotconfig SCHED_SMT
1344c9018aabSVincent Guittot	bool "SMT scheduler support"
1345c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1346c9018aabSVincent Guittot	help
1347c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1348c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1349c9018aabSVincent Guittot	  places. If unsure say N here.
1350c9018aabSVincent Guittot
1351a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1352a8cbcd92SRussell King	bool
1353a8cbcd92SRussell King	help
1354a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1355a8cbcd92SRussell King
13568a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1357022c03a2SMarc Zyngier	bool "Architected timer support"
1358022c03a2SMarc Zyngier	depends on CPU_V7
13598a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13600c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1361022c03a2SMarc Zyngier	help
1362022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1363022c03a2SMarc Zyngier
1364f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1365f32f4ce2SRussell King	bool
1366bb0eb050SDaniel Lezcano	select TIMER_OF if OF
1367f32f4ce2SRussell King	help
1368f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1369f32f4ce2SRussell King
1370e8db288eSNicolas Pitreconfig MCPM
1371e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1372e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1373e8db288eSNicolas Pitre	help
1374e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1375e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1376e8db288eSNicolas Pitre	  systems.
1377e8db288eSNicolas Pitre
1378ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1379ebf4a5c5SHaojian Zhuang	bool
1380ebf4a5c5SHaojian Zhuang	depends on MCPM
1381ebf4a5c5SHaojian Zhuang	help
1382ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1383ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1384ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1385ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1386ebf4a5c5SHaojian Zhuang
13871c33be57SNicolas Pitreconfig BIG_LITTLE
13881c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13891c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13901c33be57SNicolas Pitre	select MCPM
13911c33be57SNicolas Pitre	help
13921c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13931c33be57SNicolas Pitre	  system architecture.
13941c33be57SNicolas Pitre
13951c33be57SNicolas Pitreconfig BL_SWITCHER
13961c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13976c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
139851aaf81fSRussell King	select CPU_PM
13991c33be57SNicolas Pitre	help
14001c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14011c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14021c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14031c33be57SNicolas Pitre
1404b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1405b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1406b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1407b22537c6SNicolas Pitre	help
1408b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1409b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1410b22537c6SNicolas Pitre	  debugging purposes only.
1411b22537c6SNicolas Pitre
14128d5796d2SLennert Buytenhekchoice
14138d5796d2SLennert Buytenhek	prompt "Memory split"
1414006fa259SRussell King	depends on MMU
14158d5796d2SLennert Buytenhek	default VMSPLIT_3G
14168d5796d2SLennert Buytenhek	help
14178d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14188d5796d2SLennert Buytenhek
14198d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14208d5796d2SLennert Buytenhek	  option alone!
14218d5796d2SLennert Buytenhek
14228d5796d2SLennert Buytenhek	config VMSPLIT_3G
14238d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
142463ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1425bbeedfdaSYisheng Xie		depends on !ARM_LPAE
142663ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14278d5796d2SLennert Buytenhek	config VMSPLIT_2G
14288d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14298d5796d2SLennert Buytenhek	config VMSPLIT_1G
14308d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14318d5796d2SLennert Buytenhekendchoice
14328d5796d2SLennert Buytenhek
14338d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14348d5796d2SLennert Buytenhek	hex
1435006fa259SRussell King	default PHYS_OFFSET if !MMU
14368d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14378d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
143863ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14398d5796d2SLennert Buytenhek	default 0xC0000000
14408d5796d2SLennert Buytenhek
14411da177e4SLinus Torvaldsconfig NR_CPUS
14421da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14431da177e4SLinus Torvalds	range 2 32
14441da177e4SLinus Torvalds	depends on SMP
14451da177e4SLinus Torvalds	default "4"
14461da177e4SLinus Torvalds
1447a054a811SRussell Kingconfig HOTPLUG_CPU
144800b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
144940b31360SStephen Rothwell	depends on SMP
1450a054a811SRussell King	help
1451a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1452a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1453a054a811SRussell King
14542bdd424fSWill Deaconconfig ARM_PSCI
14552bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1456e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1457be120397SMark Rutland	select ARM_PSCI_FW
14582bdd424fSWill Deacon	help
14592bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14602bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14612bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14622bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14632bdd424fSWill Deacon	  ARM processors").
14642bdd424fSWill Deacon
14652a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14662a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14672a6ad871SMaxime Ripard# selected platforms.
146844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
146944986ab0SPeter De Schrijver (NVIDIA)	int
1470139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1471b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1472b35d2e56SGregory Fong		ARCH_ZYNQ
1473aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1474aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1475eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
147606b851e5SOlof Johansson	default 392 if ARCH_U8500
147701bb914cSTony Prisk	default 352 if ARCH_VT8500
14787b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14792a6ad871SMaxime Ripard	default 264 if MACH_H4700
148044986ab0SPeter De Schrijver (NVIDIA)	default 0
148144986ab0SPeter De Schrijver (NVIDIA)	help
148244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
148344986ab0SPeter De Schrijver (NVIDIA)
148444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
148544986ab0SPeter De Schrijver (NVIDIA)
1486d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14871da177e4SLinus Torvalds
1488c9218b16SRussell Kingconfig HZ_FIXED
1489f8065813SRussell King	int
1490da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14911164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
149247d84682SRussell King	default 0
1493c9218b16SRussell King
1494c9218b16SRussell Kingchoice
149547d84682SRussell King	depends on HZ_FIXED = 0
1496c9218b16SRussell King	prompt "Timer frequency"
1497c9218b16SRussell King
1498c9218b16SRussell Kingconfig HZ_100
1499c9218b16SRussell King	bool "100 Hz"
1500c9218b16SRussell King
1501c9218b16SRussell Kingconfig HZ_200
1502c9218b16SRussell King	bool "200 Hz"
1503c9218b16SRussell King
1504c9218b16SRussell Kingconfig HZ_250
1505c9218b16SRussell King	bool "250 Hz"
1506c9218b16SRussell King
1507c9218b16SRussell Kingconfig HZ_300
1508c9218b16SRussell King	bool "300 Hz"
1509c9218b16SRussell King
1510c9218b16SRussell Kingconfig HZ_500
1511c9218b16SRussell King	bool "500 Hz"
1512c9218b16SRussell King
1513c9218b16SRussell Kingconfig HZ_1000
1514c9218b16SRussell King	bool "1000 Hz"
1515c9218b16SRussell King
1516c9218b16SRussell Kingendchoice
1517c9218b16SRussell King
1518c9218b16SRussell Kingconfig HZ
1519c9218b16SRussell King	int
152047d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1521c9218b16SRussell King	default 100 if HZ_100
1522c9218b16SRussell King	default 200 if HZ_200
1523c9218b16SRussell King	default 250 if HZ_250
1524c9218b16SRussell King	default 300 if HZ_300
1525c9218b16SRussell King	default 500 if HZ_500
1526c9218b16SRussell King	default 1000
1527c9218b16SRussell King
1528c9218b16SRussell Kingconfig SCHED_HRTICK
1529c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1530f8065813SRussell King
153116c79651SCatalin Marinasconfig THUMB2_KERNEL
1532bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15334477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1534bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
153516c79651SCatalin Marinas	select ARM_ASM_UNIFIED
153689bace65SArnd Bergmann	select ARM_UNWIND
153716c79651SCatalin Marinas	help
153816c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
153916c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
154016c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
154116c79651SCatalin Marinas
154216c79651SCatalin Marinas	  If unsure, say N.
154316c79651SCatalin Marinas
15446f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15456f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15466f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15476f685c5cSDave Martin	default y
15486f685c5cSDave Martin	help
15496f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15506f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15516f685c5cSDave Martin	  branch instructions.
15526f685c5cSDave Martin
15536f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15546f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15556f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15566f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15576f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15586f685c5cSDave Martin	  support.
15596f685c5cSDave Martin
15606f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15616f685c5cSDave Martin	  relocation" error when loading some modules.
15626f685c5cSDave Martin
15636f685c5cSDave Martin	  Until fixed tools are available, passing
15646f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15656f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15666f685c5cSDave Martin	  stack usage in some cases.
15676f685c5cSDave Martin
15686f685c5cSDave Martin	  The problem is described in more detail at:
15696f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15706f685c5cSDave Martin
15716f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15726f685c5cSDave Martin
15736f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15746f685c5cSDave Martin
15750becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
15760becb088SCatalin Marinas	bool
15770becb088SCatalin Marinas
157842f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
157942f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
158042f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
158142f25bddSNicolas Pitre	default y
158242f25bddSNicolas Pitre	help
158342f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
158442f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
158542f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
158642f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
158742f25bddSNicolas Pitre	  functions.
158842f25bddSNicolas Pitre
158942f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
159042f25bddSNicolas Pitre	  replace the first two instructions of these library functions
159142f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
159242f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
159342f25bddSNicolas Pitre	  and less power intensive than running the original library
159442f25bddSNicolas Pitre	  code to do integer division.
159542f25bddSNicolas Pitre
1596704bdda0SNicolas Pitreconfig AEABI
159749460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
159849460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1599704bdda0SNicolas Pitre	help
1600704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1601704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1602704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1603704bdda0SNicolas Pitre
1604704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1605704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1606704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1607704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1608704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1609704bdda0SNicolas Pitre
1610704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1611704bdda0SNicolas Pitre
16126c90c872SNicolas Pitreconfig OABI_COMPAT
1613a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1614d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16156c90c872SNicolas Pitre	help
16166c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16176c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16186c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16196c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16206c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16216c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
162291702175SKees Cook
162391702175SKees Cook	  The seccomp filter system will not be available when this is
162491702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
162591702175SKees Cook	  between calling conventions during filtering.
162691702175SKees Cook
16276c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16286c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16296c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16306c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1631b02f8467SKees Cook	  at all). If in doubt say N.
16326c90c872SNicolas Pitre
1633eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1634e80d6a24SMel Gorman	bool
1635e80d6a24SMel Gorman
163605944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
163705944d74SRussell King	bool
163805944d74SRussell King
163907a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
164007a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
164107a2f737SRussell King
164205944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1643be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1644c80d79d7SYasunori Goto
16457b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16467b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16477b7bf499SWill Deacon
1648e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP
1649b8cd51afSSteve Capper	def_bool y
1650b8cd51afSSteve Capper	depends on ARM_LPAE
1651b8cd51afSSteve Capper
1652053a96caSNicolas Pitreconfig HIGHMEM
1653e8db89a2SRussell King	bool "High Memory Support"
1654e8db89a2SRussell King	depends on MMU
1655053a96caSNicolas Pitre	help
1656053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1657053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1658053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1659053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1660053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1661053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1662053a96caSNicolas Pitre
1663053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1664053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1665053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1666053a96caSNicolas Pitre
1667053a96caSNicolas Pitre	  If unsure, say n.
1668053a96caSNicolas Pitre
166965cec8e3SRussell Kingconfig HIGHPTE
16709a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
167165cec8e3SRussell King	depends on HIGHMEM
16729a431bd5SRussell King	default y
1673b4d103d1SRussell King	help
1674b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1675b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1676b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1677b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1678b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
167965cec8e3SRussell King
1680a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1681a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1682a5e090acSRussell King	depends on MMU && !ARM_LPAE
16831b8873a0SJamie Iles	default y
16841b8873a0SJamie Iles	help
1685a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1686a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1687a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1688a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1689a5e090acSRussell King	  fault when dereferenced.
1690a5e090acSRussell King
1691a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1692a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1693a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
16941da177e4SLinus Torvalds
16951da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1696fa8ad788SMark Rutland	def_bool y
1697fa8ad788SMark Rutland	depends on ARM_PMU
16981b8873a0SJamie Iles
16991355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17001355e2a6SCatalin Marinas       def_bool y
17011355e2a6SCatalin Marinas       depends on ARM_LPAE
17021355e2a6SCatalin Marinas
17038d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17048d962507SCatalin Marinas       def_bool y
17058d962507SCatalin Marinas       depends on ARM_LPAE
17068d962507SCatalin Marinas
17074bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17084bfab203SSteven Capper	def_bool y
17094bfab203SSteven Capper
17107d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17117d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17127d485f64SArd Biesheuvel	depends on MODULES
17137d485f64SArd Biesheuvel	help
17147d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17157d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17167d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17177d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17187d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17197d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17207d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17217d485f64SArd Biesheuvel	  the same.
17227d485f64SArd Biesheuvel
17237d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17247d485f64SArd Biesheuvel
17251da177e4SLinus Torvaldssource "mm/Kconfig"
17261da177e4SLinus Torvalds
1727c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
172836d6c928SUlrich Hecht	int "Maximum zone order"
1729898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17306d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1731c1b2d970SMagnus Damm	default "11"
1732c1b2d970SMagnus Damm	help
1733c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1734c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1735c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1736c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1737c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1738c1b2d970SMagnus Damm	  increase this value.
1739c1b2d970SMagnus Damm
1740c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1741c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1742c1b2d970SMagnus Damm
17431da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17441da177e4SLinus Torvalds	bool
1745f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17461da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1747e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17481da177e4SLinus Torvalds	help
17491da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17501da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17511da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17521da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17531da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17541da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17551da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17561da177e4SLinus Torvalds
175739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
175838ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
175938ef2ad5SLinus Walleij	depends on MMU
176039ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
176139ec58f3SLennert Buytenhek	help
176239ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
176339ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
176439ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
176539ec58f3SLennert Buytenhek
176639ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
176739ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
176839ec58f3SLennert Buytenhek	  such copy operations with large buffers.
176939ec58f3SLennert Buytenhek
177039ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
177139ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
177239ec58f3SLennert Buytenhek
177370c70d97SNicolas Pitreconfig SECCOMP
177470c70d97SNicolas Pitre	bool
177570c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
177670c70d97SNicolas Pitre	---help---
177770c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
177870c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
177970c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
178070c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
178170c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
178270c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
178370c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
178470c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
178570c70d97SNicolas Pitre	  defined by each seccomp mode.
178670c70d97SNicolas Pitre
178706e6295bSStefano Stabelliniconfig SWIOTLB
178806e6295bSStefano Stabellini	def_bool y
178906e6295bSStefano Stabellini
179006e6295bSStefano Stabelliniconfig IOMMU_HELPER
179106e6295bSStefano Stabellini	def_bool SWIOTLB
179206e6295bSStefano Stabellini
179302c2433bSStefano Stabelliniconfig PARAVIRT
179402c2433bSStefano Stabellini	bool "Enable paravirtualization code"
179502c2433bSStefano Stabellini	help
179602c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
179702c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
179802c2433bSStefano Stabellini	  over full virtualization.
179902c2433bSStefano Stabellini
180002c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
180102c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
180202c2433bSStefano Stabellini	select PARAVIRT
180302c2433bSStefano Stabellini	default n
180402c2433bSStefano Stabellini	help
180502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
180602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
180702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
180802c2433bSStefano Stabellini	  that, there can be a small performance impact.
180902c2433bSStefano Stabellini
181002c2433bSStefano Stabellini	  If in doubt, say N here.
181102c2433bSStefano Stabellini
1812eff8d644SStefano Stabelliniconfig XEN_DOM0
1813eff8d644SStefano Stabellini	def_bool y
1814eff8d644SStefano Stabellini	depends on XEN
1815eff8d644SStefano Stabellini
1816eff8d644SStefano Stabelliniconfig XEN
1817c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
181885323a99SIan Campbell	depends on ARM && AEABI && OF
1819f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
182085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18217693deccSUwe Kleine-König	depends on MMU
182251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
182317b7ab80SStefano Stabellini	select ARM_PSCI
182483862ccfSStefano Stabellini	select SWIOTLB_XEN
182502c2433bSStefano Stabellini	select PARAVIRT
1826eff8d644SStefano Stabellini	help
1827eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1828eff8d644SStefano Stabellini
18291da177e4SLinus Torvaldsendmenu
18301da177e4SLinus Torvalds
18311da177e4SLinus Torvaldsmenu "Boot options"
18321da177e4SLinus Torvalds
18339eb8f674SGrant Likelyconfig USE_OF
18349eb8f674SGrant Likely	bool "Flattened Device Tree support"
1835b1b3f49cSRussell King	select IRQ_DOMAIN
18369eb8f674SGrant Likely	select OF
18379eb8f674SGrant Likely	help
18389eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18399eb8f674SGrant Likely
1840bd51e2f5SNicolas Pitreconfig ATAGS
1841bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1842bd51e2f5SNicolas Pitre	default y
1843bd51e2f5SNicolas Pitre	help
1844bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1845bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1846bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1847bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1848bd51e2f5SNicolas Pitre	  leave this to y.
1849bd51e2f5SNicolas Pitre
1850bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1851bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1852bd51e2f5SNicolas Pitre	depends on ATAGS
1853bd51e2f5SNicolas Pitre	help
1854bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1855bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1856bd51e2f5SNicolas Pitre
18571da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18581da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18591da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18601da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18611da177e4SLinus Torvalds	default "0"
18621da177e4SLinus Torvalds	help
18631da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18641da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18651da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18661da177e4SLinus Torvalds	  value in their defconfig file.
18671da177e4SLinus Torvalds
18681da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18691da177e4SLinus Torvalds
18701da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18711da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18721da177e4SLinus Torvalds	default "0"
18731da177e4SLinus Torvalds	help
1874f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1875f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1876f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1877f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1878f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1879f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18801da177e4SLinus Torvalds
18811da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18821da177e4SLinus Torvalds
18831da177e4SLinus Torvaldsconfig ZBOOT_ROM
18841da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18851da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
188610968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18871da177e4SLinus Torvalds	help
18881da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18891da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18901da177e4SLinus Torvalds
1891e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1892e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
189310968131SRussell King	depends on OF
1894e2a6a3aaSJohn Bonesio	help
1895e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1896e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1897e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1898e2a6a3aaSJohn Bonesio
1899e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1900e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1901e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1902e2a6a3aaSJohn Bonesio
1903e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1904e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1905e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1906e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1907e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1908e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1909e2a6a3aaSJohn Bonesio	  to this option.
1910e2a6a3aaSJohn Bonesio
1911b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1912b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1913b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1914b90b9a38SNicolas Pitre	help
1915b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1916b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1917b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1918b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1919b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1920b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1921b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1922b90b9a38SNicolas Pitre
1923d0f34a11SGenoud Richardchoice
1924d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1925d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1926d0f34a11SGenoud Richard
1927d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1928d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1929d0f34a11SGenoud Richard	help
1930d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1931d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1932d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1933d0f34a11SGenoud Richard
1934d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1935d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1936d0f34a11SGenoud Richard	help
1937d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1938d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1939d0f34a11SGenoud Richard
1940d0f34a11SGenoud Richardendchoice
1941d0f34a11SGenoud Richard
19421da177e4SLinus Torvaldsconfig CMDLINE
19431da177e4SLinus Torvalds	string "Default kernel command string"
19441da177e4SLinus Torvalds	default ""
19451da177e4SLinus Torvalds	help
19461da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19471da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19481da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19491da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19501da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19511da177e4SLinus Torvalds
19524394c124SVictor Boiviechoice
19534394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19544394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1955bd51e2f5SNicolas Pitre	depends on ATAGS
19564394c124SVictor Boivie
19574394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19584394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19594394c124SVictor Boivie	help
19604394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19614394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19624394c124SVictor Boivie	  string provided in CMDLINE will be used.
19634394c124SVictor Boivie
19644394c124SVictor Boivieconfig CMDLINE_EXTEND
19654394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19664394c124SVictor Boivie	help
19674394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19684394c124SVictor Boivie	  appended to the default kernel command string.
19694394c124SVictor Boivie
197092d2040dSAlexander Hollerconfig CMDLINE_FORCE
197192d2040dSAlexander Holler	bool "Always use the default kernel command string"
197292d2040dSAlexander Holler	help
197392d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
197492d2040dSAlexander Holler	  loader passes other arguments to the kernel.
197592d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
197692d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19774394c124SVictor Boivieendchoice
197892d2040dSAlexander Holler
19791da177e4SLinus Torvaldsconfig XIP_KERNEL
19801da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
198110968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19821da177e4SLinus Torvalds	help
19831da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19841da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19851da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19861da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19871da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19881da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19891da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19901da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19911da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19921da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19931da177e4SLinus Torvalds
19941da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19951da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19961da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19971da177e4SLinus Torvalds
19981da177e4SLinus Torvalds	  If unsure, say N.
19991da177e4SLinus Torvalds
20001da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20011da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20021da177e4SLinus Torvalds	depends on XIP_KERNEL
20031da177e4SLinus Torvalds	default "0x00080000"
20041da177e4SLinus Torvalds	help
20051da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20061da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20071da177e4SLinus Torvalds	  own flash usage.
20081da177e4SLinus Torvalds
2009c587e4a6SRichard Purdieconfig KEXEC
2010c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
201119ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2012cb1293e2SArnd Bergmann	depends on !CPU_V7M
20132965faa5SDave Young	select KEXEC_CORE
2014c587e4a6SRichard Purdie	help
2015c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2016c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
201701dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2018c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2019c587e4a6SRichard Purdie
2020c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2021c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2022bf220695SGeert Uytterhoeven	  initially work for you.
2023c587e4a6SRichard Purdie
20244cd9d6f7SRichard Purdieconfig ATAGS_PROC
20254cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2026bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2027b98d7291SUli Luckas	default y
20284cd9d6f7SRichard Purdie	help
20294cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20304cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20314cd9d6f7SRichard Purdie
2032cb5d39b3SMika Westerbergconfig CRASH_DUMP
2033cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2034cb5d39b3SMika Westerberg	help
2035cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2036cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2037cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2038cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2039cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2040cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2041cb5d39b3SMika Westerberg
2042cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2043cb5d39b3SMika Westerberg
2044e69edc79SEric Miaoconfig AUTO_ZRELADDR
2045e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2046e69edc79SEric Miao	help
2047e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2048e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2049e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2050e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2051e69edc79SEric Miao	  from start of memory.
2052e69edc79SEric Miao
205381a0bc39SRoy Franzconfig EFI_STUB
205481a0bc39SRoy Franz	bool
205581a0bc39SRoy Franz
205681a0bc39SRoy Franzconfig EFI
205781a0bc39SRoy Franz	bool "UEFI runtime support"
205881a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
205981a0bc39SRoy Franz	select UCS2_STRING
206081a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
206181a0bc39SRoy Franz	select EFI_STUB
206281a0bc39SRoy Franz	select EFI_ARMSTUB
206381a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
206481a0bc39SRoy Franz	---help---
206581a0bc39SRoy Franz	  This option provides support for runtime services provided
206681a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
206781a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
206881a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
206981a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
207081a0bc39SRoy Franz	  UEFI firmware.
207181a0bc39SRoy Franz
2072bb817befSArd Biesheuvelconfig DMI
2073bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2074bb817befSArd Biesheuvel	depends on EFI
2075bb817befSArd Biesheuvel	default y
2076bb817befSArd Biesheuvel	help
2077bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2078bb817befSArd Biesheuvel
2079bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2080bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2081bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2082bb817befSArd Biesheuvel
2083bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2084bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2085bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2086bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2087bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2088bb817befSArd Biesheuvel
20891da177e4SLinus Torvaldsendmenu
20901da177e4SLinus Torvalds
2091ac9d7efcSRussell Kingmenu "CPU Power Management"
20921da177e4SLinus Torvalds
20931da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20941da177e4SLinus Torvalds
2095ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2096ac9d7efcSRussell King
2097ac9d7efcSRussell Kingendmenu
2098ac9d7efcSRussell King
20991da177e4SLinus Torvaldsmenu "Floating point emulation"
21001da177e4SLinus Torvalds
21011da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21021da177e4SLinus Torvalds
21031da177e4SLinus Torvaldsconfig FPE_NWFPE
21041da177e4SLinus Torvalds	bool "NWFPE math emulation"
2105593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21061da177e4SLinus Torvalds	---help---
21071da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21081da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21091da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21101da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21111da177e4SLinus Torvalds
21121da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21131da177e4SLinus Torvalds	  early in the bootup.
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21161da177e4SLinus Torvalds	bool "Support extended precision"
2117bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21181da177e4SLinus Torvalds	help
21191da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21201da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21211da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21221da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21231da177e4SLinus Torvalds	  floating point emulator without any good reason.
21241da177e4SLinus Torvalds
21251da177e4SLinus Torvalds	  You almost surely want to say N here.
21261da177e4SLinus Torvalds
21271da177e4SLinus Torvaldsconfig FPE_FASTFPE
21281da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2129d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21301da177e4SLinus Torvalds	---help---
21311da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21321da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21331da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21341da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21351da177e4SLinus Torvalds
21361da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21371da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21381da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21391da177e4SLinus Torvalds	  choose NWFPE.
21401da177e4SLinus Torvalds
21411da177e4SLinus Torvaldsconfig VFP
21421da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2143e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21441da177e4SLinus Torvalds	help
21451da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21461da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21471da177e4SLinus Torvalds
21481da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21491da177e4SLinus Torvalds	  release notes and additional status information.
21501da177e4SLinus Torvalds
21511da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21521da177e4SLinus Torvalds
215325ebee02SCatalin Marinasconfig VFPv3
215425ebee02SCatalin Marinas	bool
215525ebee02SCatalin Marinas	depends on VFP
215625ebee02SCatalin Marinas	default y if CPU_V7
215725ebee02SCatalin Marinas
2158b5872db4SCatalin Marinasconfig NEON
2159b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2160b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2161b5872db4SCatalin Marinas	help
2162b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2163b5872db4SCatalin Marinas	  Extension.
2164b5872db4SCatalin Marinas
216573c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
216673c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2167c4a30c3bSRussell King	depends on NEON && AEABI
216873c132c1SArd Biesheuvel	help
216973c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
217073c132c1SArd Biesheuvel
21711da177e4SLinus Torvaldsendmenu
21721da177e4SLinus Torvalds
21731da177e4SLinus Torvaldsmenu "Userspace binary formats"
21741da177e4SLinus Torvalds
21751da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldsendmenu
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldsmenu "Power management options"
21801da177e4SLinus Torvalds
2181eceab4acSRussell Kingsource "kernel/power/Kconfig"
21821da177e4SLinus Torvalds
2183f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
218419a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2185f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2186f4cb5700SJohannes Berg	def_bool y
2187f4cb5700SJohannes Berg
218815e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21898b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21901b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
219115e0d9e3SArnd Bergmann
2192603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2193603fb42aSSebastian Capella	bool
2194603fb42aSSebastian Capella	depends on MMU
2195603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2196603fb42aSSebastian Capella
21971da177e4SLinus Torvaldsendmenu
21981da177e4SLinus Torvalds
2199d5950b43SSam Ravnborgsource "net/Kconfig"
2200d5950b43SSam Ravnborg
2201ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22021da177e4SLinus Torvalds
2203916f743dSKumar Galasource "drivers/firmware/Kconfig"
2204916f743dSKumar Gala
22051da177e4SLinus Torvaldssource "fs/Kconfig"
22061da177e4SLinus Torvalds
22071da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22081da177e4SLinus Torvalds
22091da177e4SLinus Torvaldssource "security/Kconfig"
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldssource "crypto/Kconfig"
2212652ccae5SArd Biesheuvelif CRYPTO
2213652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2214652ccae5SArd Biesheuvelendif
22151da177e4SLinus Torvalds
22161da177e4SLinus Torvaldssource "lib/Kconfig"
2217749cf76cSChristoffer Dall
2218749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2219