11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47563bbf8SMark Brown select ARCH_HAVE_CUSTOM_GPIO_H 5e17c6d56SDavid Woodhouse select HAVE_AOUT 624056f52SRussell King select HAVE_DMA_API_DEBUG 7d0ee9f40SArnd Bergmann select HAVE_IDE if PCI || ISA || PCMCIA 82dc6a016SMarek Szyprowski select HAVE_DMA_ATTRS 9e092705bSMarek Szyprowski select HAVE_DMA_CONTIGUOUS if MMU 102778f620SRussell King select HAVE_MEMBLOCK 1112b824fbSAlessandro Zummo select RTC_LIB 1275e7153aSRalf Baechle select SYS_SUPPORTS_APM_EMULATION 13a41297a0SRussell King select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 147463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 15fe166148SWill Deacon select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 1609f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 175cbad0ebSJason Wessel select HAVE_ARCH_KGDB 180693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 191f66e06fSWade Farnsworth select HAVE_SYSCALL_TRACEPOINTS 20856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 219edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 22606576ceSSteven Rostedt select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 2380be7a7fSRabin Vincent select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 2480be7a7fSRabin Vincent select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 250e341af8SRabin Vincent select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 26e39f5602SDavid Daney select ARCH_BINFMT_ELF_RANDOMIZE_PIE 271fe53268SDmitry Baryshkov select HAVE_GENERIC_DMA_COHERENT 28e7db7b42SAlbin Tonnerre select HAVE_KERNEL_GZIP 29e7db7b42SAlbin Tonnerre select HAVE_KERNEL_LZO 306e8699f7SAlbin Tonnerre select HAVE_KERNEL_LZMA 31a7f464f3SImre Kaloz select HAVE_KERNEL_XZ 32e360adbeSPeter Zijlstra select HAVE_IRQ_WORK 337ada189fSJamie Iles select HAVE_PERF_EVENTS 347ada189fSJamie Iles select PERF_USE_VMALLOC 35e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 36e399b1a4SRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 37ed60453fSRabin Vincent select HAVE_C_RECORDMCOUNT 38e2a93eccSLennert Buytenhek select HAVE_GENERIC_HARDIRQS 3937e74bebSStephen Boyd select HARDIRQS_SW_RESEND 4037e74bebSStephen Boyd select GENERIC_IRQ_PROBE 4125a5662aSThomas Gleixner select GENERIC_IRQ_SHOW 42*af1839ebSCatalin Marinas select HAVE_UID16 43c1d7e01dSWill Deacon select ARCH_WANT_IPC_PARSE_VERSION 44d4aa8b15SThomas Gleixner select HARDIRQS_SW_RESEND 451fb90263SSantosh Shilimkar select CPU_PM if (SUSPEND || CPU_IDLE) 46e5bfb72cSMichael S. Tsirkin select GENERIC_PCI_IOMAP 47e47b65b0SSam Ravnborg select HAVE_BPF_JIT 4884ec6d57SThomas Gleixner select GENERIC_SMP_IDLE_THREAD 493d92a71aSAnna-Maria Gleixner select KTIME_SCALAR 503d92a71aSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS_BROADCAST if SMP 518c56cc8bSWill Deacon select GENERIC_STRNCPY_FROM_USER 528c56cc8bSWill Deacon select GENERIC_STRNLEN_USER 53b9a50f74SWill Deacon select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN 541da177e4SLinus Torvalds help 551da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 56f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 571da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 581da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 591da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 601da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 611da177e4SLinus Torvalds 6274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 6374facffeSRussell King bool 6474facffeSRussell King 654ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 664ce63fcdSMarek Szyprowski bool 674ce63fcdSMarek Szyprowski 684ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 694ce63fcdSMarek Szyprowski select NEED_SG_DMA_LENGTH 704ce63fcdSMarek Szyprowski select ARM_HAS_SG_CHAIN 714ce63fcdSMarek Szyprowski bool 724ce63fcdSMarek Szyprowski 731a189b97SRussell Kingconfig HAVE_PWM 741a189b97SRussell King bool 751a189b97SRussell King 760b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 770b05da72SHans Ulli Kroll bool 780b05da72SHans Ulli Kroll 7975e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 8075e7153aSRalf Baechle bool 8175e7153aSRalf Baechle 820a938b97SDavid Brownellconfig GENERIC_GPIO 830a938b97SDavid Brownell bool 840a938b97SDavid Brownell 85bc581770SLinus Walleijconfig HAVE_TCM 86bc581770SLinus Walleij bool 87bc581770SLinus Walleij select GENERIC_ALLOCATOR 88bc581770SLinus Walleij 89e119bfffSRussell Kingconfig HAVE_PROC_CPU 90e119bfffSRussell King bool 91e119bfffSRussell King 925ea81769SAl Viroconfig NO_IOPORT 935ea81769SAl Viro bool 945ea81769SAl Viro 951da177e4SLinus Torvaldsconfig EISA 961da177e4SLinus Torvalds bool 971da177e4SLinus Torvalds ---help--- 981da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 991da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1021da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1031da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1041da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1051da177e4SLinus Torvalds 1061da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds Otherwise, say N. 1091da177e4SLinus Torvalds 1101da177e4SLinus Torvaldsconfig SBUS 1111da177e4SLinus Torvalds bool 1121da177e4SLinus Torvalds 113f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 114f16fb1ecSRussell King bool 115f16fb1ecSRussell King default y 116f16fb1ecSRussell King 117f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 118f76e9154SNicolas Pitre bool 119f76e9154SNicolas Pitre depends on !SMP 120f76e9154SNicolas Pitre default y 121f76e9154SNicolas Pitre 122f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 123f16fb1ecSRussell King bool 124f16fb1ecSRussell King default y 125f16fb1ecSRussell King 1267ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1277ad1bcb2SRussell King bool 1287ad1bcb2SRussell King default y 1297ad1bcb2SRussell King 1301da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 1311da177e4SLinus Torvalds bool 1321da177e4SLinus Torvalds default y 1331da177e4SLinus Torvalds 1341da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1351da177e4SLinus Torvalds bool 1361da177e4SLinus Torvalds 137f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 138f0d1b0b3SDavid Howells bool 139f0d1b0b3SDavid Howells 140f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 141f0d1b0b3SDavid Howells bool 142f0d1b0b3SDavid Howells 14389c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ 14489c52ed4SBen Dooks bool 14589c52ed4SBen Dooks help 14689c52ed4SBen Dooks Internal node to signify that the ARCH has CPUFREQ support 14789c52ed4SBen Dooks and that the relevant menu configurations are displayed for 14889c52ed4SBen Dooks it. 14989c52ed4SBen Dooks 150b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 151b89c3b16SAkinobu Mita bool 152b89c3b16SAkinobu Mita default y 153b89c3b16SAkinobu Mita 1541da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1551da177e4SLinus Torvalds bool 1561da177e4SLinus Torvalds default y 1571da177e4SLinus Torvalds 158a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 159a08b6b79Sviro@ZenIV.linux.org.uk bool 160a08b6b79Sviro@ZenIV.linux.org.uk 1615ac6da66SChristoph Lameterconfig ZONE_DMA 1625ac6da66SChristoph Lameter bool 1635ac6da66SChristoph Lameter 164ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 165ccd7ab7fSFUJITA Tomonori def_bool y 166ccd7ab7fSFUJITA Tomonori 16758af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 16858af4a24SRob Herring bool 16958af4a24SRob Herring 1701da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 1711da177e4SLinus Torvalds bool 1721da177e4SLinus Torvalds 1731da177e4SLinus Torvaldsconfig FIQ 1741da177e4SLinus Torvalds bool 1751da177e4SLinus Torvalds 17613a5045dSRob Herringconfig NEED_RET_TO_USER 17713a5045dSRob Herring bool 17813a5045dSRob Herring 179034d2f5aSAl Viroconfig ARCH_MTD_XIP 180034d2f5aSAl Viro bool 181034d2f5aSAl Viro 182c760fc19SHyok S. Choiconfig VECTORS_BASE 183c760fc19SHyok S. Choi hex 1846afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 185c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 186c760fc19SHyok S. Choi default 0x00000000 187c760fc19SHyok S. Choi help 188c760fc19SHyok S. Choi The base address of exception vectors. 189c760fc19SHyok S. Choi 190dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 191c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 192c1becedcSRussell King default y 193b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 194dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 195dc21af99SRussell King help 196111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 197111e9a5cSRussell King boot and module load time according to the position of the 198111e9a5cSRussell King kernel in system memory. 199dc21af99SRussell King 200111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 201daece596SNicolas Pitre of physical memory is at a 16MB boundary. 202dc21af99SRussell King 203c1becedcSRussell King Only disable this option if you know that you do not require 204c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 205c1becedcSRussell King you need to shrink the kernel to the minimal size. 206c1becedcSRussell King 20701464226SRob Herringconfig NEED_MACH_GPIO_H 20801464226SRob Herring bool 20901464226SRob Herring help 21001464226SRob Herring Select this when mach/gpio.h is required to provide special 21101464226SRob Herring definitions for this platform. The need for mach/gpio.h should 21201464226SRob Herring be avoided when possible. 21301464226SRob Herring 214c334bc15SRob Herringconfig NEED_MACH_IO_H 215c334bc15SRob Herring bool 216c334bc15SRob Herring help 217c334bc15SRob Herring Select this when mach/io.h is required to provide special 218c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 219c334bc15SRob Herring be avoided when possible. 220c334bc15SRob Herring 2210cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2221b9f95f8SNicolas Pitre bool 223111e9a5cSRussell King help 2240cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2250cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2260cdc8b92SNicolas Pitre be avoided when possible. 2271b9f95f8SNicolas Pitre 2281b9f95f8SNicolas Pitreconfig PHYS_OFFSET 229974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 2300cdc8b92SNicolas Pitre depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 231974c0724SNicolas Pitre default DRAM_BASE if !MMU 2321b9f95f8SNicolas Pitre help 2331b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2341b9f95f8SNicolas Pitre location of main memory in your system. 235cada3c08SRussell King 23687e040b6SSimon Glassconfig GENERIC_BUG 23787e040b6SSimon Glass def_bool y 23887e040b6SSimon Glass depends on BUG 23987e040b6SSimon Glass 2401da177e4SLinus Torvaldssource "init/Kconfig" 2411da177e4SLinus Torvalds 242dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 243dc52ddc0SMatt Helsley 2441da177e4SLinus Torvaldsmenu "System Type" 2451da177e4SLinus Torvalds 2463c427975SHyok S. Choiconfig MMU 2473c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2483c427975SHyok S. Choi default y 2493c427975SHyok S. Choi help 2503c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2513c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2523c427975SHyok S. Choi 253ccf50e23SRussell King# 254ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 255ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 256ccf50e23SRussell King# 2571da177e4SLinus Torvaldschoice 2581da177e4SLinus Torvalds prompt "ARM system type" 259387798b3SRob Herring default ARCH_MULTIPLATFORM 2601da177e4SLinus Torvalds 261387798b3SRob Herringconfig ARCH_MULTIPLATFORM 262387798b3SRob Herring bool "Allow multiple platforms to be selected" 263387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 264387798b3SRob Herring select AUTO_ZRELADDR 26566314223SDinh Nguyen select COMMON_CLK 266387798b3SRob Herring select MULTI_IRQ_HANDLER 26766314223SDinh Nguyen select SPARSE_IRQ 26866314223SDinh Nguyen select USE_OF 269387798b3SRob Herring depends on MMU 27066314223SDinh Nguyen 2714af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR 2724af6fee1SDeepak Saxena bool "ARM Ltd. Integrator family" 2734af6fee1SDeepak Saxena select ARM_AMBA 27489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 275a613163dSLinus Walleij select COMMON_CLK 276f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 2779904f793SLinus Walleij select HAVE_TCM 278c5a0adb5SRussell King select ICST 27913edd86dSRussell King select GENERIC_CLOCKEVENTS 280f4b8b319SRussell King select PLAT_VERSATILE 281c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 2820cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 283695436e3SLinus Walleij select SPARSE_IRQ 2843108e6abSLinus Walleij select MULTI_IRQ_HANDLER 2854af6fee1SDeepak Saxena help 2864af6fee1SDeepak Saxena Support for ARM's Integrator platform. 2874af6fee1SDeepak Saxena 2884af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 2894af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 2904af6fee1SDeepak Saxena select ARM_AMBA 291f9a6aa43SLinus Walleij select COMMON_CLK 292f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 293c5a0adb5SRussell King select ICST 294ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 295eb7fffa3SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 296f4b8b319SRussell King select PLAT_VERSATILE 2973cb5ee49SRussell King select PLAT_VERSATILE_CLCD 298e3887714SRussell King select ARM_TIMER_SP804 299b56ba8aaSColin Tuckley select GPIO_PL061 if GPIOLIB 3000cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 3014af6fee1SDeepak Saxena help 3024af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3034af6fee1SDeepak Saxena 3044af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3054af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 3064af6fee1SDeepak Saxena select ARM_AMBA 3074af6fee1SDeepak Saxena select ARM_VIC 3086d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 309aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 310c5a0adb5SRussell King select ICST 31189df1272SKevin Hilman select GENERIC_CLOCKEVENTS 312bbeddc43SRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 313f4b8b319SRussell King select PLAT_VERSATILE 31456a34b03SPawel Moll select PLAT_VERSATILE_CLOCK 3153414ba8cSRussell King select PLAT_VERSATILE_CLCD 316c41b16f8SRussell King select PLAT_VERSATILE_FPGA_IRQ 317e3887714SRussell King select ARM_TIMER_SP804 3184af6fee1SDeepak Saxena help 3194af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3204af6fee1SDeepak Saxena 3218fc5ffa0SAndrew Victorconfig ARCH_AT91 3228fc5ffa0SAndrew Victor bool "Atmel AT91" 323f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 32493686ae8SDavid Brownell select HAVE_CLK 325bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 326e261501dSNicolas Ferre select IRQ_DOMAIN 32701464226SRob Herring select NEED_MACH_GPIO_H 3281ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3294af6fee1SDeepak Saxena help 330929e994fSNicolas Ferre This enables support for systems based on Atmel 331929e994fSNicolas Ferre AT91RM9200 and AT91SAM9* processors. 3324af6fee1SDeepak Saxena 333ec9653b8SSimon Arlottconfig ARCH_BCM2835 334ec9653b8SSimon Arlott bool "Broadcom BCM2835 family" 335ec9653b8SSimon Arlott select ARCH_WANT_OPTIONAL_GPIOLIB 336ec9653b8SSimon Arlott select ARM_AMBA 337ec9653b8SSimon Arlott select ARM_ERRATA_411920 338ec9653b8SSimon Arlott select ARM_TIMER_SP804 339ec9653b8SSimon Arlott select CLKDEV_LOOKUP 340ec9653b8SSimon Arlott select COMMON_CLK 341ec9653b8SSimon Arlott select CPU_V6 342ec9653b8SSimon Arlott select GENERIC_CLOCKEVENTS 343ec9653b8SSimon Arlott select MULTI_IRQ_HANDLER 344ec9653b8SSimon Arlott select SPARSE_IRQ 345ec9653b8SSimon Arlott select USE_OF 346ec9653b8SSimon Arlott help 347ec9653b8SSimon Arlott This enables support for the Broadcom BCM2835 SoC. This SoC is 348ec9653b8SSimon Arlott use in the Raspberry Pi, and Roku 2 devices. 349ec9653b8SSimon Arlott 3501da177e4SLinus Torvaldsconfig ARCH_CLPS711X 3510e2fce59SAlexander Shiyan bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 352c750815eSRussell King select CPU_ARM720T 3535cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 35461ae48c3SAlexander Shiyan select COMMON_CLK 35561ae48c3SAlexander Shiyan select CLKDEV_LOOKUP 3560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 357f999b8bdSMartin Michlmayr help 3580e2fce59SAlexander Shiyan Support for Cirrus Logic 711x/721x/731x based boards. 3591da177e4SLinus Torvalds 360d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX 361d94f944eSAnton Vorontsov bool "Cavium Networks CNS3XXX family" 36200d2711dSImre Kaloz select CPU_V6K 363d94f944eSAnton Vorontsov select GENERIC_CLOCKEVENTS 364d94f944eSAnton Vorontsov select ARM_GIC 365ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 3660b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 3675f32f7a0SAnton Vorontsov select PCI_DOMAINS if PCI 368d94f944eSAnton Vorontsov help 369d94f944eSAnton Vorontsov Support for Cavium Networks CNS3XXX platform. 370d94f944eSAnton Vorontsov 371788c9700SRussell Kingconfig ARCH_GEMINI 372788c9700SRussell King bool "Cortina Systems Gemini" 373788c9700SRussell King select CPU_FA526 374788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 3755cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 376788c9700SRussell King help 377788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 378788c9700SRussell King 379156a0997SBarry Songconfig ARCH_SIRF 380156a0997SBarry Song bool "CSR SiRF" 3813a6cb8ceSArnd Bergmann select NO_IOPORT 382f6387092SArnd Bergmann select ARCH_REQUIRE_GPIOLIB 3833a6cb8ceSArnd Bergmann select GENERIC_CLOCKEVENTS 384198678b0SBinghua Duan select COMMON_CLK 3853a6cb8ceSArnd Bergmann select GENERIC_IRQ_CHIP 386ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 387cbd8d842SBarry Song select PINCTRL 388cbd8d842SBarry Song select PINCTRL_SIRF 3893a6cb8ceSArnd Bergmann select USE_OF 3903a6cb8ceSArnd Bergmann help 391156a0997SBarry Song Support for CSR SiRFprimaII/Marco/Polo platforms 3923a6cb8ceSArnd Bergmann 3931da177e4SLinus Torvaldsconfig ARCH_EBSA110 3941da177e4SLinus Torvalds bool "EBSA-110" 395c750815eSRussell King select CPU_SA110 396f7e68bbfSRussell King select ISA 397c5eb2a2bSRussell King select NO_IOPORT 3985cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 399c334bc15SRob Herring select NEED_MACH_IO_H 4000cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 4011da177e4SLinus Torvalds help 4021da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 403f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4041da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4051da177e4SLinus Torvalds parallel port. 4061da177e4SLinus Torvalds 407e7736d47SLennert Buytenhekconfig ARCH_EP93XX 408e7736d47SLennert Buytenhek bool "EP93xx-based" 409c750815eSRussell King select CPU_ARM920T 410e7736d47SLennert Buytenhek select ARM_AMBA 411e7736d47SLennert Buytenhek select ARM_VIC 4126d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4137444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 414eb33575cSMel Gorman select ARCH_HAS_HOLES_MEMORYMODEL 4155cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4165725aeaeSArnd Bergmann select NEED_MACH_MEMORY_H 417e7736d47SLennert Buytenhek help 418e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 419e7736d47SLennert Buytenhek 4201da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4211da177e4SLinus Torvalds bool "FootBridge" 422c750815eSRussell King select CPU_SA110 4231da177e4SLinus Torvalds select FOOTBRIDGE 4244e8d7637SRussell King select GENERIC_CLOCKEVENTS 425d0ee9f40SArnd Bergmann select HAVE_IDE 4268ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4270cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 428f999b8bdSMartin Michlmayr help 429f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 430f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4311da177e4SLinus Torvalds 432788c9700SRussell Kingconfig ARCH_MXC 433788c9700SRussell King bool "Freescale MXC/iMX-based" 434788c9700SRussell King select GENERIC_CLOCKEVENTS 435788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 4366d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 437234b6cedSRussell King select CLKSRC_MMIO 4388b6c44f1SShawn Guo select GENERIC_IRQ_CHIP 439ffa2ea3fSSascha Hauer select MULTI_IRQ_HANDLER 4408842a9e2SShawn Guo select SPARSE_IRQ 4413e62af82SUwe Kleine-König select USE_OF 442788c9700SRussell King help 443788c9700SRussell King Support for Freescale MXC/iMX-based family of processors 444788c9700SRussell King 4451d3f33d5SShawn Guoconfig ARCH_MXS 4461d3f33d5SShawn Guo bool "Freescale MXS-based" 4471d3f33d5SShawn Guo select GENERIC_CLOCKEVENTS 4481d3f33d5SShawn Guo select ARCH_REQUIRE_GPIOLIB 449b9214b97SSascha Hauer select CLKDEV_LOOKUP 4505c61ddcfSRussell King select CLKSRC_MMIO 4512664681fSShawn Guo select COMMON_CLK 4526abda3e1SShawn Guo select HAVE_CLK_PREPARE 4534e0a1b8cSShawn Guo select MULTI_IRQ_HANDLER 454a0f5e363SShawn Guo select PINCTRL 455c2668206SShawn Guo select SPARSE_IRQ 4566c4d4efbSShawn Guo select USE_OF 4571d3f33d5SShawn Guo help 4581d3f33d5SShawn Guo Support for Freescale MXS-based family of processors 4591d3f33d5SShawn Guo 4604af6fee1SDeepak Saxenaconfig ARCH_NETX 4614af6fee1SDeepak Saxena bool "Hilscher NetX based" 462234b6cedSRussell King select CLKSRC_MMIO 463c750815eSRussell King select CPU_ARM926T 4644af6fee1SDeepak Saxena select ARM_VIC 4652fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 466f999b8bdSMartin Michlmayr help 4674af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4684af6fee1SDeepak Saxena 4694af6fee1SDeepak Saxenaconfig ARCH_H720X 4704af6fee1SDeepak Saxena bool "Hynix HMS720x-based" 471c750815eSRussell King select CPU_ARM720T 4724af6fee1SDeepak Saxena select ISA_DMA_API 4735cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 4744af6fee1SDeepak Saxena help 4754af6fee1SDeepak Saxena This enables support for systems based on the Hynix HMS720x 4764af6fee1SDeepak Saxena 4773b938be6SRussell Kingconfig ARCH_IOP13XX 4783b938be6SRussell King bool "IOP13xx-based" 4793b938be6SRussell King depends on MMU 480c750815eSRussell King select CPU_XSC3 4813b938be6SRussell King select PLAT_IOP 4823b938be6SRussell King select PCI 4833b938be6SRussell King select ARCH_SUPPORTS_MSI 4848d5796d2SLennert Buytenhek select VMSPLIT_1G 4850cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 48613a5045dSRob Herring select NEED_RET_TO_USER 4873b938be6SRussell King help 4883b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4893b938be6SRussell King 4903f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4913f7e5815SLennert Buytenhek bool "IOP32x-based" 492a4f7e763SRussell King depends on MMU 493c750815eSRussell King select CPU_XSCALE 49401464226SRob Herring select NEED_MACH_GPIO_H 495c334bc15SRob Herring select NEED_MACH_IO_H 49613a5045dSRob Herring select NEED_RET_TO_USER 4977ae1f7ecSLennert Buytenhek select PLAT_IOP 498f7e68bbfSRussell King select PCI 499bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 500f999b8bdSMartin Michlmayr help 5013f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 5023f7e5815SLennert Buytenhek processors. 5033f7e5815SLennert Buytenhek 5043f7e5815SLennert Buytenhekconfig ARCH_IOP33X 5053f7e5815SLennert Buytenhek bool "IOP33x-based" 5063f7e5815SLennert Buytenhek depends on MMU 507c750815eSRussell King select CPU_XSCALE 50801464226SRob Herring select NEED_MACH_GPIO_H 509c334bc15SRob Herring select NEED_MACH_IO_H 51013a5045dSRob Herring select NEED_RET_TO_USER 5117ae1f7ecSLennert Buytenhek select PLAT_IOP 5123f7e5815SLennert Buytenhek select PCI 513bb2b180cSRussell King select ARCH_REQUIRE_GPIOLIB 5143f7e5815SLennert Buytenhek help 5153f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 5161da177e4SLinus Torvalds 5173b938be6SRussell Kingconfig ARCH_IXP4XX 5183b938be6SRussell King bool "IXP4xx-based" 519a4f7e763SRussell King depends on MMU 52058af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 521234b6cedSRussell King select CLKSRC_MMIO 522c750815eSRussell King select CPU_XSCALE 5239dde0ae3SRichard Cochran select ARCH_REQUIRE_GPIOLIB 5243b938be6SRussell King select GENERIC_CLOCKEVENTS 5250b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 526c334bc15SRob Herring select NEED_MACH_IO_H 527485bdde7SRussell King select DMABOUNCE if PCI 528c4713074SLennert Buytenhek help 5293b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 530c4713074SLennert Buytenhek 531edabd38eSSaeed Bisharaconfig ARCH_DOVE 532edabd38eSSaeed Bishara bool "Marvell Dove" 5337b769bb3SKonstantin Porotchkin select CPU_V7 534edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 535edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5360f81bd43SRussell King select MIGHT_HAVE_PCI 537abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 5380f81bd43SRussell King select USB_ARCH_HAS_EHCI 539edabd38eSSaeed Bishara help 540edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 541edabd38eSSaeed Bishara 542651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD 543651c74c7SSaeed Bishara bool "Marvell Kirkwood" 544c750815eSRussell King select CPU_FEROCEON 545651c74c7SSaeed Bishara select PCI 546a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 547651c74c7SSaeed Bishara select GENERIC_CLOCKEVENTS 548abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 549651c74c7SSaeed Bishara help 550651c74c7SSaeed Bishara Support for the following Marvell Kirkwood series SoCs: 551651c74c7SSaeed Bishara 88F6180, 88F6192 and 88F6281. 552651c74c7SSaeed Bishara 55340805949SKevin Wellsconfig ARCH_LPC32XX 55440805949SKevin Wells bool "NXP LPC32XX" 555234b6cedSRussell King select CLKSRC_MMIO 55640805949SKevin Wells select CPU_ARM926T 55740805949SKevin Wells select ARCH_REQUIRE_GPIOLIB 55840805949SKevin Wells select HAVE_IDE 55940805949SKevin Wells select ARM_AMBA 56040805949SKevin Wells select USB_ARCH_HAS_OHCI 5616d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 56240805949SKevin Wells select GENERIC_CLOCKEVENTS 563f5c42271SRoland Stigge select USE_OF 564c49a1830SAlexandre Pereira da Silva select HAVE_PWM 56540805949SKevin Wells help 56640805949SKevin Wells Support for the NXP LPC32XX family of processors 56740805949SKevin Wells 568788c9700SRussell Kingconfig ARCH_MV78XX0 569788c9700SRussell King bool "Marvell MV78xx0" 570788c9700SRussell King select CPU_FEROCEON 571788c9700SRussell King select PCI 572a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 573788c9700SRussell King select GENERIC_CLOCKEVENTS 574abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 575788c9700SRussell King help 576788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 577788c9700SRussell King MV781x0, MV782x0. 578788c9700SRussell King 579788c9700SRussell Kingconfig ARCH_ORION5X 580788c9700SRussell King bool "Marvell Orion" 581788c9700SRussell King depends on MMU 582788c9700SRussell King select CPU_FEROCEON 583788c9700SRussell King select PCI 584a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 585788c9700SRussell King select GENERIC_CLOCKEVENTS 586abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 587788c9700SRussell King help 588788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 589788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 590788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 591788c9700SRussell King 592788c9700SRussell Kingconfig ARCH_MMP 5932f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 594788c9700SRussell King depends on MMU 595788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5966d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 597788c9700SRussell King select GENERIC_CLOCKEVENTS 598157d2644SHaojian Zhuang select GPIO_PXA 599c24b3114SHaojian Zhuang select IRQ_DOMAIN 600788c9700SRussell King select PLAT_PXA 6010bd86961SHaojian Zhuang select SPARSE_IRQ 6023c7241bdSLeo Yan select GENERIC_ALLOCATOR 60301464226SRob Herring select NEED_MACH_GPIO_H 604788c9700SRussell King help 6052f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 606788c9700SRussell King 607c53c9cf6SAndrew Victorconfig ARCH_KS8695 608c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 609c750815eSRussell King select CPU_ARM922T 61072880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 6110cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 612c7e783d6SLinus Walleij select CLKSRC_MMIO 613c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 614c53c9cf6SAndrew Victor help 615c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 616c53c9cf6SAndrew Victor System-on-Chip devices. 617c53c9cf6SAndrew Victor 618788c9700SRussell Kingconfig ARCH_W90X900 619788c9700SRussell King bool "Nuvoton W90X900 CPU" 620788c9700SRussell King select CPU_ARM926T 621c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 6226d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 6236fa5d5f7SRussell King select CLKSRC_MMIO 62458b5369eSwanzongshun select GENERIC_CLOCKEVENTS 625777f9bebSLennert Buytenhek help 626a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 627a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 628a8bc4eadSwanzongshun the ARM series product line, you can login the following 629a8bc4eadSwanzongshun link address to know more. 630a8bc4eadSwanzongshun 631a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 632a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 633585cf175STzachi Perelstein 634c5f80065SErik Gillingconfig ARCH_TEGRA 635c5f80065SErik Gilling bool "NVIDIA Tegra" 6364073723aSRussell King select CLKDEV_LOOKUP 637234b6cedSRussell King select CLKSRC_MMIO 638c5f80065SErik Gilling select GENERIC_CLOCKEVENTS 639c5f80065SErik Gilling select GENERIC_GPIO 640c5f80065SErik Gilling select HAVE_CLK 6413b55658aSDave Martin select HAVE_SMP 642ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 6437056d423SColin Cross select ARCH_HAS_CPUFREQ 6442c95b7e0SStephen Warren select USE_OF 64592fe58f0SPrashant Gaikwad select COMMON_CLK 646c5f80065SErik Gilling help 647c5f80065SErik Gilling This enables support for NVIDIA Tegra based systems (Tegra APX, 648c5f80065SErik Gilling Tegra 6xx and Tegra 2 series). 649c5f80065SErik Gilling 6501da177e4SLinus Torvaldsconfig ARCH_PXA 6512c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 652a4f7e763SRussell King depends on MMU 653034d2f5aSAl Viro select ARCH_MTD_XIP 65489c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 6556d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 656234b6cedSRussell King select CLKSRC_MMIO 6577444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 658981d0f39SEric Miao select GENERIC_CLOCKEVENTS 659157d2644SHaojian Zhuang select GPIO_PXA 660bd5ce433SEric Miao select PLAT_PXA 6616ac6b817SHaojian Zhuang select SPARSE_IRQ 6624e234cc0SEric Miao select AUTO_ZRELADDR 6638a97ae2fSEric Miao select MULTI_IRQ_HANDLER 66415e0d9e3SArnd Bergmann select ARM_CPU_SUSPEND if PM 665d0ee9f40SArnd Bergmann select HAVE_IDE 66601464226SRob Herring select NEED_MACH_GPIO_H 667f999b8bdSMartin Michlmayr help 6682c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6691da177e4SLinus Torvalds 670788c9700SRussell Kingconfig ARCH_MSM 671788c9700SRussell King bool "Qualcomm MSM" 6724b536b8dSSteve Muckle select HAVE_CLK 67349cbe786SEric Miao select GENERIC_CLOCKEVENTS 674923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 675bd32344aSStephen Boyd select CLKDEV_LOOKUP 67649cbe786SEric Miao help 6774b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6784b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6794b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6804b53eb4fSDaniel Walker stack and controls some vital subsystems 6814b53eb4fSDaniel Walker (clock and power control, etc). 68249cbe786SEric Miao 683c793c1b0SMagnus Dammconfig ARCH_SHMOBILE 6846d72ad35SPaul Mundt bool "Renesas SH-Mobile / R-Mobile" 6856d72ad35SPaul Mundt select HAVE_CLK 6865e93c6b4SPaul Mundt select CLKDEV_LOOKUP 687aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6883b55658aSDave Martin select HAVE_SMP 6896d72ad35SPaul Mundt select GENERIC_CLOCKEVENTS 690ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 6916d72ad35SPaul Mundt select NO_IOPORT 6926d72ad35SPaul Mundt select SPARSE_IRQ 69360f1435cSMagnus Damm select MULTI_IRQ_HANDLER 694e3e01091SRafael J. Wysocki select PM_GENERIC_DOMAINS if PM 6950cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 696c793c1b0SMagnus Damm help 6976d72ad35SPaul Mundt Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 698c793c1b0SMagnus Damm 6991da177e4SLinus Torvaldsconfig ARCH_RPC 7001da177e4SLinus Torvalds bool "RiscPC" 7011da177e4SLinus Torvalds select ARCH_ACORN 7021da177e4SLinus Torvalds select FIQ 703a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 704341eb781SBen Dooks select HAVE_PATA_PLATFORM 705065909b9SRussell King select ISA_DMA_API 7065ea81769SAl Viro select NO_IOPORT 70707f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 7085cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 709d0ee9f40SArnd Bergmann select HAVE_IDE 710c334bc15SRob Herring select NEED_MACH_IO_H 7110cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 7121da177e4SLinus Torvalds help 7131da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 7141da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 7151da177e4SLinus Torvalds 7161da177e4SLinus Torvaldsconfig ARCH_SA1100 7171da177e4SLinus Torvalds bool "SA1100-based" 718234b6cedSRussell King select CLKSRC_MMIO 719c750815eSRussell King select CPU_SA1100 720f7e68bbfSRussell King select ISA 72105944d74SRussell King select ARCH_SPARSEMEM_ENABLE 722034d2f5aSAl Viro select ARCH_MTD_XIP 72389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 7241937f5b9SRussell King select CPU_FREQ 7253e238be2SRussell King select GENERIC_CLOCKEVENTS 7264a8f8340SJett.Zhou select CLKDEV_LOOKUP 7277444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 728d0ee9f40SArnd Bergmann select HAVE_IDE 72901464226SRob Herring select NEED_MACH_GPIO_H 7300cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 731375dec92SRussell King select SPARSE_IRQ 732f999b8bdSMartin Michlmayr help 733f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7341da177e4SLinus Torvalds 735b130d5c2SKukjin Kimconfig ARCH_S3C24XX 736b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 7370a938b97SDavid Brownell select GENERIC_GPIO 7389d56c02aSBen Dooks select ARCH_HAS_CPUFREQ 7399483a578SDavid Brownell select HAVE_CLK 740e83626f2SThomas Abraham select CLKDEV_LOOKUP 7415cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 74220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 743b130d5c2SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 744b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 74501464226SRob Herring select NEED_MACH_GPIO_H 746c334bc15SRob Herring select NEED_MACH_IO_H 7471da177e4SLinus Torvalds help 748b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 749b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 750b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 751b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 75263b1f51bSBen Dooks 753a08ab637SBen Dooksconfig ARCH_S3C64XX 754a08ab637SBen Dooks bool "Samsung S3C64XX" 75589f1fa08SBen Dooks select PLAT_SAMSUNG 75689f0ce72SBen Dooks select CPU_V6 75789f0ce72SBen Dooks select ARM_VIC 758a08ab637SBen Dooks select HAVE_CLK 7596700397aSMark Brown select HAVE_TCM 760226e85f4SThomas Abraham select CLKDEV_LOOKUP 76189f0ce72SBen Dooks select NO_IOPORT 7625cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 76389c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 76489f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 76589f0ce72SBen Dooks select SAMSUNG_CLKSRC 76689f0ce72SBen Dooks select SAMSUNG_IRQ_VIC_TIMER 76789f0ce72SBen Dooks select S3C_GPIO_TRACK 76889f0ce72SBen Dooks select S3C_DEV_NAND 76989f0ce72SBen Dooks select USB_ARCH_HAS_OHCI 77089f0ce72SBen Dooks select SAMSUNG_GPIOLIB_4BIT 77120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 772c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 77301464226SRob Herring select NEED_MACH_GPIO_H 774a08ab637SBen Dooks help 775a08ab637SBen Dooks Samsung S3C64XX series based systems 776a08ab637SBen Dooks 77749b7a491SKukjin Kimconfig ARCH_S5P64X0 77849b7a491SKukjin Kim bool "Samsung S5P6440 S5P6450" 779c4ffccddSKukjin Kim select CPU_V6 780c4ffccddSKukjin Kim select GENERIC_GPIO 781c4ffccddSKukjin Kim select HAVE_CLK 782d8b22d25SThomas Abraham select CLKDEV_LOOKUP 7830665ccc4SChanwoo Choi select CLKSRC_MMIO 784c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 7859e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 78620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 787754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 78801464226SRob Herring select NEED_MACH_GPIO_H 789c4ffccddSKukjin Kim help 79049b7a491SKukjin Kim Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 79149b7a491SKukjin Kim SMDK6450. 792c4ffccddSKukjin Kim 793acc84707SMarek Szyprowskiconfig ARCH_S5PC100 794acc84707SMarek Szyprowski bool "Samsung S5PC100" 7955a7652f2SByungho Min select GENERIC_GPIO 7965a7652f2SByungho Min select HAVE_CLK 79729e8eb0fSThomas Abraham select CLKDEV_LOOKUP 7985a7652f2SByungho Min select CPU_V7 799925c68cdSBen Dooks select ARCH_USES_GETTIMEOFFSET 80020676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 801754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 802c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 80301464226SRob Herring select NEED_MACH_GPIO_H 8045a7652f2SByungho Min help 805acc84707SMarek Szyprowski Samsung S5PC100 series based systems 8065a7652f2SByungho Min 807170f4e42SKukjin Kimconfig ARCH_S5PV210 808170f4e42SKukjin Kim bool "Samsung S5PV210/S5PC110" 809170f4e42SKukjin Kim select CPU_V7 810eecb6a84SKyungmin Park select ARCH_SPARSEMEM_ENABLE 8110f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 812170f4e42SKukjin Kim select GENERIC_GPIO 813170f4e42SKukjin Kim select HAVE_CLK 814b2a9dd46SThomas Abraham select CLKDEV_LOOKUP 8150665ccc4SChanwoo Choi select CLKSRC_MMIO 816d8144aeaSJaecheol Lee select ARCH_HAS_CPUFREQ 8179e65bbf2SSangbeom Kim select GENERIC_CLOCKEVENTS 81820676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 819754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 820c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 82101464226SRob Herring select NEED_MACH_GPIO_H 8220cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 823170f4e42SKukjin Kim help 824170f4e42SKukjin Kim Samsung S5PV210/S5PC110 series based systems 825170f4e42SKukjin Kim 82683014579SKukjin Kimconfig ARCH_EXYNOS 82783014579SKukjin Kim bool "SAMSUNG EXYNOS" 828cc0e72b8SChanghwan Youn select CPU_V7 829f567fa6fSKyungmin Park select ARCH_SPARSEMEM_ENABLE 8300f75a96bSKamil Debski select ARCH_HAS_HOLES_MEMORYMODEL 831cc0e72b8SChanghwan Youn select GENERIC_GPIO 832cc0e72b8SChanghwan Youn select HAVE_CLK 833badc4f2dSThomas Abraham select CLKDEV_LOOKUP 834b333fb16SSunyoung Kang select ARCH_HAS_CPUFREQ 835cc0e72b8SChanghwan Youn select GENERIC_CLOCKEVENTS 836754961a8SKukjin Kim select HAVE_S3C_RTC if RTC_CLASS 83720676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 838c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 83901464226SRob Herring select NEED_MACH_GPIO_H 8400cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 841cc0e72b8SChanghwan Youn help 84283014579SKukjin Kim Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 843cc0e72b8SChanghwan Youn 8441da177e4SLinus Torvaldsconfig ARCH_SHARK 8451da177e4SLinus Torvalds bool "Shark" 846c750815eSRussell King select CPU_SA110 847f7e68bbfSRussell King select ISA 848f7e68bbfSRussell King select ISA_DMA 8493bca103aSNicolas Pitre select ZONE_DMA 850f7e68bbfSRussell King select PCI 8515cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 8520cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 853f999b8bdSMartin Michlmayr help 854f999b8bdSMartin Michlmayr Support for the StrongARM based Digital DNARD machine, also known 855f999b8bdSMartin Michlmayr as "Shark" (<http://www.shark-linux.de/shark.html>). 8561da177e4SLinus Torvalds 857d98aac75SLinus Walleijconfig ARCH_U300 858d98aac75SLinus Walleij bool "ST-Ericsson U300 Series" 859d98aac75SLinus Walleij depends on MMU 860234b6cedSRussell King select CLKSRC_MMIO 861d98aac75SLinus Walleij select CPU_ARM926T 862bc581770SLinus Walleij select HAVE_TCM 863d98aac75SLinus Walleij select ARM_AMBA 8645485c1e0SLinus Walleij select ARM_PATCH_PHYS_VIRT 865d98aac75SLinus Walleij select ARM_VIC 866d98aac75SLinus Walleij select GENERIC_CLOCKEVENTS 8676d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 86850667d63SLinus Walleij select COMMON_CLK 869d98aac75SLinus Walleij select GENERIC_GPIO 870cc890cd7SLinus Walleij select ARCH_REQUIRE_GPIOLIB 871a4fe292fSLinus Walleij select SPARSE_IRQ 872d98aac75SLinus Walleij help 873d98aac75SLinus Walleij Support for ST-Ericsson U300 series mobile platforms. 874d98aac75SLinus Walleij 875ccf50e23SRussell Kingconfig ARCH_U8500 876ccf50e23SRussell King bool "ST-Ericsson U8500 Series" 87767ae14fcSArnd Bergmann depends on MMU 878ccf50e23SRussell King select CPU_V7 879ccf50e23SRussell King select ARM_AMBA 880ccf50e23SRussell King select GENERIC_CLOCKEVENTS 8816d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 88294bdc0e2SRabin Vincent select ARCH_REQUIRE_GPIOLIB 8837c1a70e9SMartin Persson select ARCH_HAS_CPUFREQ 8843b55658aSDave Martin select HAVE_SMP 885ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 886ccf50e23SRussell King help 887ccf50e23SRussell King Support for ST-Ericsson's Ux500 architecture 888ccf50e23SRussell King 889ccf50e23SRussell Kingconfig ARCH_NOMADIK 890ccf50e23SRussell King bool "STMicroelectronics Nomadik" 891ccf50e23SRussell King select ARM_AMBA 892ccf50e23SRussell King select ARM_VIC 893ccf50e23SRussell King select CPU_ARM926T 8944a31bd28SLinus Walleij select COMMON_CLK 895ccf50e23SRussell King select GENERIC_CLOCKEVENTS 8960fa7be40SArnd Bergmann select PINCTRL 8972601ccfeSLinus Walleij select PINCTRL_STN8815 898ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 899ccf50e23SRussell King select ARCH_REQUIRE_GPIOLIB 900ccf50e23SRussell King help 901ccf50e23SRussell King Support for the Nomadik platform by ST-Ericsson 902ccf50e23SRussell King 9037c6337e2SKevin Hilmanconfig ARCH_DAVINCI 9047c6337e2SKevin Hilman bool "TI DaVinci" 9057c6337e2SKevin Hilman select GENERIC_CLOCKEVENTS 906dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 9073bca103aSNicolas Pitre select ZONE_DMA 9089232fcc9SKevin Hilman select HAVE_IDE 9096d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 91020e9969bSDavid Brownell select GENERIC_ALLOCATOR 911dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 912ae88e05aSSekhar Nori select ARCH_HAS_HOLES_MEMORYMODEL 91301464226SRob Herring select NEED_MACH_GPIO_H 9147c6337e2SKevin Hilman help 9157c6337e2SKevin Hilman Support for TI's DaVinci platform. 9167c6337e2SKevin Hilman 9173b938be6SRussell Kingconfig ARCH_OMAP 9183b938be6SRussell King bool "TI OMAP" 91900a36698SArnd Bergmann depends on MMU 9209483a578SDavid Brownell select HAVE_CLK 9217444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 92289c52ed4SBen Dooks select ARCH_HAS_CPUFREQ 923354a183fSRussell King - ARM Linux select CLKSRC_MMIO 92406cad098SKevin Hilman select GENERIC_CLOCKEVENTS 9259af915daSSriram select ARCH_HAS_HOLES_MEMORYMODEL 92601464226SRob Herring select NEED_MACH_GPIO_H 9273b938be6SRussell King help 9286e457bb0SLennert Buytenhek Support for TI's OMAP platform (OMAP1/2/3/4). 9293b938be6SRussell King 930cee37e50Sviresh kumarconfig PLAT_SPEAR 931cee37e50Sviresh kumar bool "ST SPEAr" 932cee37e50Sviresh kumar select ARM_AMBA 933cee37e50Sviresh kumar select ARCH_REQUIRE_GPIOLIB 9346d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 9355df33a62SViresh Kumar select COMMON_CLK 936d6e15d78SRussell King select CLKSRC_MMIO 937cee37e50Sviresh kumar select GENERIC_CLOCKEVENTS 938cee37e50Sviresh kumar select HAVE_CLK 939cee37e50Sviresh kumar help 940cee37e50Sviresh kumar Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx). 941cee37e50Sviresh kumar 94221f47fbcSAlexey Charkovconfig ARCH_VT8500 94321f47fbcSAlexey Charkov bool "VIA/WonderMedia 85xx" 94421f47fbcSAlexey Charkov select CPU_ARM926T 94521f47fbcSAlexey Charkov select GENERIC_GPIO 94621f47fbcSAlexey Charkov select ARCH_HAS_CPUFREQ 94721f47fbcSAlexey Charkov select GENERIC_CLOCKEVENTS 94821f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 949e9a91de7STony Prisk select USE_OF 950e9a91de7STony Prisk select COMMON_CLK 951e9a91de7STony Prisk select HAVE_CLK 952e9a91de7STony Prisk select CLKDEV_LOOKUP 95321f47fbcSAlexey Charkov help 95421f47fbcSAlexey Charkov Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. 95502c981c0SBinghua Duan 956b85a3ef4SJohn Linnconfig ARCH_ZYNQ 957b85a3ef4SJohn Linn bool "Xilinx Zynq ARM Cortex A9 Platform" 95802c981c0SBinghua Duan select CPU_V7 95902c981c0SBinghua Duan select GENERIC_CLOCKEVENTS 96002c981c0SBinghua Duan select CLKDEV_LOOKUP 961b85a3ef4SJohn Linn select ARM_GIC 962b85a3ef4SJohn Linn select ARM_AMBA 963b85a3ef4SJohn Linn select ICST 964ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 96502c981c0SBinghua Duan select USE_OF 96602c981c0SBinghua Duan help 967b85a3ef4SJohn Linn Support for Xilinx Zynq ARM Cortex A9 Platform 9681da177e4SLinus Torvaldsendchoice 9691da177e4SLinus Torvalds 970387798b3SRob Herringmenu "Multiple platform selection" 971387798b3SRob Herring depends on ARCH_MULTIPLATFORM 972387798b3SRob Herring 973387798b3SRob Herringcomment "CPU Core family selection" 974387798b3SRob Herring 975387798b3SRob Herringconfig ARCH_MULTI_V4 976387798b3SRob Herring bool "ARMv4 based platforms (FA526, StrongARM)" 977387798b3SRob Herring select ARCH_MULTI_V4_V5 978387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 979387798b3SRob Herring 980387798b3SRob Herringconfig ARCH_MULTI_V4T 981387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 982387798b3SRob Herring select ARCH_MULTI_V4_V5 983387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 984387798b3SRob Herring 985387798b3SRob Herringconfig ARCH_MULTI_V5 986387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 987387798b3SRob Herring select ARCH_MULTI_V4_V5 988387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 989387798b3SRob Herring 990387798b3SRob Herringconfig ARCH_MULTI_V4_V5 991387798b3SRob Herring bool 992387798b3SRob Herring 993387798b3SRob Herringconfig ARCH_MULTI_V6 994387798b3SRob Herring bool "ARMv6 based platforms (ARM11, Scorpion, ...)" 995387798b3SRob Herring select CPU_V6 996387798b3SRob Herring select ARCH_MULTI_V6_V7 997387798b3SRob Herring 998387798b3SRob Herringconfig ARCH_MULTI_V7 999387798b3SRob Herring bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)" 1000387798b3SRob Herring select CPU_V7 100161727630SRob Herring select ARCH_VEXPRESS 1002387798b3SRob Herring default y 1003387798b3SRob Herring select ARCH_MULTI_V6_V7 1004387798b3SRob Herring 1005387798b3SRob Herringconfig ARCH_MULTI_V6_V7 1006387798b3SRob Herring bool 1007387798b3SRob Herring 1008387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 1009387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 1010387798b3SRob Herring select ARCH_MULTI_V5 1011387798b3SRob Herring 1012387798b3SRob Herringendmenu 1013387798b3SRob Herring 1014ccf50e23SRussell King# 1015ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 1016ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 1017ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 1018ccf50e23SRussell King# 10193e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 10203e93a22bSGregory CLEMENT 102195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 102295b8f20fSRussell King 10231da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 10241da177e4SLinus Torvalds 1025d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 1026d94f944eSAnton Vorontsov 102795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 102895b8f20fSRussell King 102995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 103095b8f20fSRussell King 1031e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 1032e7736d47SLennert Buytenhek 10331da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 10341da177e4SLinus Torvalds 103559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 103659d3a193SPaulius Zaleckas 103795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig" 103895b8f20fSRussell King 1039387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 1040387798b3SRob Herring 10411da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 10421da177e4SLinus Torvalds 10433f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 10443f7e5815SLennert Buytenhek 10453f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 10461da177e4SLinus Torvalds 1047285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 1048285f5fa7SDan Williams 10491da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 10501da177e4SLinus Torvalds 105195b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig" 105295b8f20fSRussell King 105395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 105495b8f20fSRussell King 105595b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 105695b8f20fSRussell King 1057794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 1058794d15b2SStanislav Samsonov 105995b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig" 10601da177e4SLinus Torvalds 10611d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 10621d3f33d5SShawn Guo 106395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 106449cbe786SEric Miao 106595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 106695b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig" 106795b8f20fSRussell King 1068d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 1069d48af15eSTony Lindgren 1070d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 10711da177e4SLinus Torvalds 10721dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 10731dbae815STony Lindgren 10749dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 1075585cf175STzachi Perelstein 1076387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 1077387798b3SRob Herring 107895b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 107995b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 10801da177e4SLinus Torvalds 108195b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 108295b8f20fSRussell King 108395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 108495b8f20fSRussell King 108595b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 1086edabd38eSSaeed Bishara 1087cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig" 1088a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig" 1089a21765a7SBen Dooks 1090387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 1091387798b3SRob Herring 1092cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig" 1093a21765a7SBen Dooks 109485fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 1095b130d5c2SKukjin Kimif ARCH_S3C24XX 1096a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig" 1097a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig" 1098a21765a7SBen Dooksendif 10991da177e4SLinus Torvalds 1100a08ab637SBen Dooksif ARCH_S3C64XX 1101431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 1102a08ab637SBen Dooksendif 1103a08ab637SBen Dooks 110449b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig" 1105c4ffccddSKukjin Kim 11065a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig" 11075a7652f2SByungho Min 1108170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 1109170f4e42SKukjin Kim 111083014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 1111cc0e72b8SChanghwan Youn 1112882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 11131da177e4SLinus Torvalds 1114156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 1115156a0997SBarry Song 1116c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 1117c5f80065SErik Gilling 111895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 11191da177e4SLinus Torvalds 112095b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 11211da177e4SLinus Torvalds 11221da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 11231da177e4SLinus Torvalds 1124ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 1125420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 1126ceade897SRussell King 11277ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 11287ec80ddfSwanzongshun 11291da177e4SLinus Torvalds# Definitions to make life easier 11301da177e4SLinus Torvaldsconfig ARCH_ACORN 11311da177e4SLinus Torvalds bool 11321da177e4SLinus Torvalds 11337ae1f7ecSLennert Buytenhekconfig PLAT_IOP 11347ae1f7ecSLennert Buytenhek bool 1135469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 11367ae1f7ecSLennert Buytenhek 113769b02f6aSLennert Buytenhekconfig PLAT_ORION 113869b02f6aSLennert Buytenhek bool 1139bfe45e0bSRussell King select CLKSRC_MMIO 1140dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1141278b45b0SAndrew Lunn select IRQ_DOMAIN 11422f129bf4SAndrew Lunn select COMMON_CLK 114369b02f6aSLennert Buytenhek 1144abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1145abcda1dcSThomas Petazzoni bool 1146abcda1dcSThomas Petazzoni select PLAT_ORION 1147abcda1dcSThomas Petazzoni 1148bd5ce433SEric Miaoconfig PLAT_PXA 1149bd5ce433SEric Miao bool 1150bd5ce433SEric Miao 1151f4b8b319SRussell Kingconfig PLAT_VERSATILE 1152f4b8b319SRussell King bool 1153f4b8b319SRussell King 1154e3887714SRussell Kingconfig ARM_TIMER_SP804 1155e3887714SRussell King bool 1156bfe45e0bSRussell King select CLKSRC_MMIO 1157a7bf6162SRob Herring select HAVE_SCHED_CLOCK 1158e3887714SRussell King 11591da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 11601da177e4SLinus Torvalds 1161958cab0fSRussell Kingconfig ARM_NR_BANKS 1162958cab0fSRussell King int 1163958cab0fSRussell King default 16 if ARCH_EP93XX 1164958cab0fSRussell King default 8 1165958cab0fSRussell King 1166afe4b25eSLennert Buytenhekconfig IWMMXT 1167afe4b25eSLennert Buytenhek bool "Enable iWMMXt support" 1168ef6c8445SHaojian Zhuang depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1169ef6c8445SHaojian Zhuang default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP 1170afe4b25eSLennert Buytenhek help 1171afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1172afe4b25eSLennert Buytenhek running on a CPU that supports it. 1173afe4b25eSLennert Buytenhek 11741da177e4SLinus Torvaldsconfig XSCALE_PMU 11751da177e4SLinus Torvalds bool 1176bfc994b5SPaul Bolle depends on CPU_XSCALE 11771da177e4SLinus Torvalds default y 11781da177e4SLinus Torvalds 117952108641Seric miaoconfig MULTI_IRQ_HANDLER 118052108641Seric miao bool 118152108641Seric miao help 118252108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 118352108641Seric miao 11843b93e7b0SHyok S. Choiif !MMU 11853b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 11863b93e7b0SHyok S. Choiendif 11873b93e7b0SHyok S. Choi 1188f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1189f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1190f0c4b8d6SWill Deacon depends on CPU_V6 1191f0c4b8d6SWill Deacon help 1192f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1193f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1194f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1195f0c4b8d6SWill Deacon causing the faulting task to livelock. 1196f0c4b8d6SWill Deacon 11979cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 11989cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1199e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 12009cba3cccSCatalin Marinas help 12019cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 12029cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 12039cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 12049cba3cccSCatalin Marinas recommended workaround. 12059cba3cccSCatalin Marinas 12067ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 12077ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 12087ce236fcSCatalin Marinas depends on CPU_V7 12097ce236fcSCatalin Marinas help 12107ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 12117ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 12127ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 12137ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 12147ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 12157ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 12167ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 12177ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 12187ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 12197ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 12207ce236fcSCatalin Marinas available in non-secure mode. 12217ce236fcSCatalin Marinas 1222855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1223855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1224855c551fSCatalin Marinas depends on CPU_V7 1225855c551fSCatalin Marinas help 1226855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1227855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1228855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1229855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1230855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1231855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1232855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1233855c551fSCatalin Marinas register may not be available in non-secure mode. 1234855c551fSCatalin Marinas 12350516e464SCatalin Marinasconfig ARM_ERRATA_460075 12360516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 12370516e464SCatalin Marinas depends on CPU_V7 12380516e464SCatalin Marinas help 12390516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 12400516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 12410516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 12420516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 12430516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 12440516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 12450516e464SCatalin Marinas may not be available in non-secure mode. 12460516e464SCatalin Marinas 12479f05027cSWill Deaconconfig ARM_ERRATA_742230 12489f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 12499f05027cSWill Deacon depends on CPU_V7 && SMP 12509f05027cSWill Deacon help 12519f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 12529f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 12539f05027cSWill Deacon between two write operations may not ensure the correct visibility 12549f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 12559f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 12569f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 12579f05027cSWill Deacon the two writes. 12589f05027cSWill Deacon 1259a672e99bSWill Deaconconfig ARM_ERRATA_742231 1260a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1261a672e99bSWill Deacon depends on CPU_V7 && SMP 1262a672e99bSWill Deacon help 1263a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1264a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1265a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1266a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1267a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1268a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1269a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1270a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1271a672e99bSWill Deacon capabilities of the processor. 1272a672e99bSWill Deacon 12739e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369 1274fa0ce403SWill Deacon bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 12752839e06cSSantosh Shilimkar depends on CACHE_L2X0 12769e65582aSSantosh Shilimkar help 12779e65582aSSantosh Shilimkar The PL310 L2 cache controller implements three types of Clean & 12789e65582aSSantosh Shilimkar Invalidate maintenance operations: by Physical Address 12799e65582aSSantosh Shilimkar (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 12809e65582aSSantosh Shilimkar They are architecturally defined to behave as the execution of a 12819e65582aSSantosh Shilimkar clean operation followed immediately by an invalidate operation, 12829e65582aSSantosh Shilimkar both performing to the same memory location. This functionality 12839e65582aSSantosh Shilimkar is not correctly implemented in PL310 as clean lines are not 12842839e06cSSantosh Shilimkar invalidated as a result of these operations. 1285cdf357f1SWill Deacon 1286cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1287cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1288e66dc745SDave Martin depends on CPU_V7 1289cdf357f1SWill Deacon help 1290cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1291cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1292cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1293cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1294cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1295cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1296cdf357f1SWill Deacon entries regardless of the ASID. 1297475d92fcSWill Deacon 12981f0090a1SRussell Kingconfig PL310_ERRATA_727915 1299fa0ce403SWill Deacon bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 13001f0090a1SRussell King depends on CACHE_L2X0 13011f0090a1SRussell King help 13021f0090a1SRussell King PL310 implements the Clean & Invalidate by Way L2 cache maintenance 13031f0090a1SRussell King operation (offset 0x7FC). This operation runs in background so that 13041f0090a1SRussell King PL310 can handle normal accesses while it is in progress. Under very 13051f0090a1SRussell King rare circumstances, due to this erratum, write data can be lost when 13061f0090a1SRussell King PL310 treats a cacheable write transaction during a Clean & 13071f0090a1SRussell King Invalidate by Way operation. 13081f0090a1SRussell King 1309475d92fcSWill Deaconconfig ARM_ERRATA_743622 1310475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1311475d92fcSWill Deacon depends on CPU_V7 1312475d92fcSWill Deacon help 1313475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1314efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1315475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1316475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1317475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1318475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1319475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1320475d92fcSWill Deacon processor. 1321475d92fcSWill Deacon 13229a27c27cSWill Deaconconfig ARM_ERRATA_751472 13239a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1324ba90c516SDave Martin depends on CPU_V7 13259a27c27cSWill Deacon help 13269a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 13279a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 13289a27c27cSWill Deacon completion of a following broadcasted operation if the second 13299a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 13309a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 13319a27c27cSWill Deacon 1332fa0ce403SWill Deaconconfig PL310_ERRATA_753970 1333fa0ce403SWill Deacon bool "PL310 errata: cache sync operation may be faulty" 1334885028e4SSrinidhi Kasagar depends on CACHE_PL310 1335885028e4SSrinidhi Kasagar help 1336885028e4SSrinidhi Kasagar This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1337885028e4SSrinidhi Kasagar 1338885028e4SSrinidhi Kasagar Under some condition the effect of cache sync operation on 1339885028e4SSrinidhi Kasagar the store buffer still remains when the operation completes. 1340885028e4SSrinidhi Kasagar This means that the store buffer is always asked to drain and 1341885028e4SSrinidhi Kasagar this prevents it from merging any further writes. The workaround 1342885028e4SSrinidhi Kasagar is to replace the normal offset of cache sync operation (0x730) 1343885028e4SSrinidhi Kasagar by another offset targeting an unmapped PL310 register 0x740. 1344885028e4SSrinidhi Kasagar This has the same effect as the cache sync operation: store buffer 1345885028e4SSrinidhi Kasagar drain and waiting for all buffers empty. 1346885028e4SSrinidhi Kasagar 1347fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1348fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1349fcbdc5feSWill Deacon depends on CPU_V7 1350fcbdc5feSWill Deacon help 1351fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1352fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1353fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1354fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1355fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1356fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1357fcbdc5feSWill Deacon 13585dab26afSWill Deaconconfig ARM_ERRATA_754327 13595dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 13605dab26afSWill Deacon depends on CPU_V7 && SMP 13615dab26afSWill Deacon help 13625dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 13635dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 13645dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 13655dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 13665dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 13675dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 13685dab26afSWill Deacon 1369145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1370145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1371145e10e1SCatalin Marinas depends on CPU_V6 && !SMP 1372145e10e1SCatalin Marinas help 1373145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1374145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1375145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1376145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1377145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1378145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1379145e10e1SCatalin Marinas is not affected. 1380145e10e1SCatalin Marinas 1381f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1382f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1383f630c1bdSWill Deacon depends on CPU_V7 && SMP 1384f630c1bdSWill Deacon help 1385f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1386f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1387f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1388f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1389f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1390f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1391f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1392f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1393f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1394f630c1bdSWill Deacon 139511ed0ba1SWill Deaconconfig PL310_ERRATA_769419 139611ed0ba1SWill Deacon bool "PL310 errata: no automatic Store Buffer drain" 139711ed0ba1SWill Deacon depends on CACHE_L2X0 139811ed0ba1SWill Deacon help 139911ed0ba1SWill Deacon On revisions of the PL310 prior to r3p2, the Store Buffer does 140011ed0ba1SWill Deacon not automatically drain. This can cause normal, non-cacheable 140111ed0ba1SWill Deacon writes to be retained when the memory system is idle, leading 140211ed0ba1SWill Deacon to suboptimal I/O performance for drivers using coherent DMA. 140311ed0ba1SWill Deacon This option adds a write barrier to the cpu_idle loop so that, 140411ed0ba1SWill Deacon on systems with an outer cache, the store buffer is drained 140511ed0ba1SWill Deacon explicitly. 140611ed0ba1SWill Deacon 14077253b85cSSimon Hormanconfig ARM_ERRATA_775420 14087253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 14097253b85cSSimon Horman depends on CPU_V7 14107253b85cSSimon Horman help 14117253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 14127253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 14137253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 14147253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 14157253b85cSSimon Horman an abort may occur on cache maintenance. 14167253b85cSSimon Horman 14171da177e4SLinus Torvaldsendmenu 14181da177e4SLinus Torvalds 14191da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 14201da177e4SLinus Torvalds 14211da177e4SLinus Torvaldsmenu "Bus support" 14221da177e4SLinus Torvalds 14231da177e4SLinus Torvaldsconfig ARM_AMBA 14241da177e4SLinus Torvalds bool 14251da177e4SLinus Torvalds 14261da177e4SLinus Torvaldsconfig ISA 14271da177e4SLinus Torvalds bool 14281da177e4SLinus Torvalds help 14291da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 14301da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 14311da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 14321da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 14331da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 14341da177e4SLinus Torvalds 1435065909b9SRussell King# Select ISA DMA controller support 14361da177e4SLinus Torvaldsconfig ISA_DMA 14371da177e4SLinus Torvalds bool 1438065909b9SRussell King select ISA_DMA_API 14391da177e4SLinus Torvalds 1440065909b9SRussell King# Select ISA DMA interface 14415cae841bSAl Viroconfig ISA_DMA_API 14425cae841bSAl Viro bool 14435cae841bSAl Viro 14441da177e4SLinus Torvaldsconfig PCI 14450b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 14461da177e4SLinus Torvalds help 14471da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 14481da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 14491da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 14501da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 14511da177e4SLinus Torvalds 145252882173SAnton Vorontsovconfig PCI_DOMAINS 145352882173SAnton Vorontsov bool 145452882173SAnton Vorontsov depends on PCI 145552882173SAnton Vorontsov 1456b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1457b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1458b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1459b080ac8aSMarcelo Roberto Jimenez help 1460b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1461b080ac8aSMarcelo Roberto Jimenez 146236e23590SMatthew Wilcoxconfig PCI_SYSCALL 146336e23590SMatthew Wilcox def_bool PCI 146436e23590SMatthew Wilcox 14651da177e4SLinus Torvalds# Select the host bridge type 14661da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505 14671da177e4SLinus Torvalds bool 14681da177e4SLinus Torvalds depends on PCI && ARCH_SHARK 14691da177e4SLinus Torvalds default y 14701da177e4SLinus Torvalds 1471a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1472a0113a99SMike Rapoport bool 1473a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1474a0113a99SMike Rapoport default y 1475a0113a99SMike Rapoport select DMABOUNCE 1476a0113a99SMike Rapoport 14771da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 14781da177e4SLinus Torvalds 14791da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 14801da177e4SLinus Torvalds 14811da177e4SLinus Torvaldsendmenu 14821da177e4SLinus Torvalds 14831da177e4SLinus Torvaldsmenu "Kernel Features" 14841da177e4SLinus Torvalds 14853b55658aSDave Martinconfig HAVE_SMP 14863b55658aSDave Martin bool 14873b55658aSDave Martin help 14883b55658aSDave Martin This option should be selected by machines which have an SMP- 14893b55658aSDave Martin capable CPU. 14903b55658aSDave Martin 14913b55658aSDave Martin The only effect of this option is to make the SMP-related 14923b55658aSDave Martin options available to the user for configuration. 14933b55658aSDave Martin 14941da177e4SLinus Torvaldsconfig SMP 1495bb2d8130SRussell King bool "Symmetric Multi-Processing" 1496fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1497bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 14983b55658aSDave Martin depends on HAVE_SMP 14999934ebb8SArnd Bergmann depends on MMU 1500f6dd9fa5SJens Axboe select USE_GENERIC_SMP_HELPERS 150189c3dedfSDaniel Walker select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP 15021da177e4SLinus Torvalds help 15031da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 15041da177e4SLinus Torvalds a system with only one CPU, like most personal computers, say N. If 15051da177e4SLinus Torvalds you have a system with more than one CPU, say Y. 15061da177e4SLinus Torvalds 15071da177e4SLinus Torvalds If you say N here, the kernel will run on single and multiprocessor 15081da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 15091da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, single 15101da177e4SLinus Torvalds processor machines. On a single processor machine, the kernel will 15111da177e4SLinus Torvalds run faster if you say N here. 15121da177e4SLinus Torvalds 1513395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 15141da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 151550a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 15161da177e4SLinus Torvalds 15171da177e4SLinus Torvalds If you don't know what to do here, say N. 15181da177e4SLinus Torvalds 1519f00ec48fSRussell Kingconfig SMP_ON_UP 1520f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1521f00ec48fSRussell King depends on EXPERIMENTAL 15224d2692a7SNicolas Pitre depends on SMP && !XIP_KERNEL 1523f00ec48fSRussell King default y 1524f00ec48fSRussell King help 1525f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1526f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1527f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1528f00ec48fSRussell King savings. 1529f00ec48fSRussell King 1530f00ec48fSRussell King If you don't know what to do here, say Y. 1531f00ec48fSRussell King 1532c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1533c9018aabSVincent Guittot bool "Support cpu topology definition" 1534c9018aabSVincent Guittot depends on SMP && CPU_V7 1535c9018aabSVincent Guittot default y 1536c9018aabSVincent Guittot help 1537c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1538c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1539c9018aabSVincent Guittot topology of an ARM System. 1540c9018aabSVincent Guittot 1541c9018aabSVincent Guittotconfig SCHED_MC 1542c9018aabSVincent Guittot bool "Multi-core scheduler support" 1543c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1544c9018aabSVincent Guittot help 1545c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1546c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1547c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1548c9018aabSVincent Guittot 1549c9018aabSVincent Guittotconfig SCHED_SMT 1550c9018aabSVincent Guittot bool "SMT scheduler support" 1551c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1552c9018aabSVincent Guittot help 1553c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1554c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1555c9018aabSVincent Guittot places. If unsure say N here. 1556c9018aabSVincent Guittot 1557a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1558a8cbcd92SRussell King bool 1559a8cbcd92SRussell King help 1560a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1561a8cbcd92SRussell King 1562022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER 1563022c03a2SMarc Zyngier bool "Architected timer support" 1564022c03a2SMarc Zyngier depends on CPU_V7 1565022c03a2SMarc Zyngier help 1566022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1567022c03a2SMarc Zyngier 1568f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1569f32f4ce2SRussell King bool 1570f32f4ce2SRussell King depends on SMP 1571f32f4ce2SRussell King help 1572f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1573f32f4ce2SRussell King 15748d5796d2SLennert Buytenhekchoice 15758d5796d2SLennert Buytenhek prompt "Memory split" 15768d5796d2SLennert Buytenhek default VMSPLIT_3G 15778d5796d2SLennert Buytenhek help 15788d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 15798d5796d2SLennert Buytenhek 15808d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 15818d5796d2SLennert Buytenhek option alone! 15828d5796d2SLennert Buytenhek 15838d5796d2SLennert Buytenhek config VMSPLIT_3G 15848d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 15858d5796d2SLennert Buytenhek config VMSPLIT_2G 15868d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 15878d5796d2SLennert Buytenhek config VMSPLIT_1G 15888d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 15898d5796d2SLennert Buytenhekendchoice 15908d5796d2SLennert Buytenhek 15918d5796d2SLennert Buytenhekconfig PAGE_OFFSET 15928d5796d2SLennert Buytenhek hex 15938d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 15948d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 15958d5796d2SLennert Buytenhek default 0xC0000000 15968d5796d2SLennert Buytenhek 15971da177e4SLinus Torvaldsconfig NR_CPUS 15981da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 15991da177e4SLinus Torvalds range 2 32 16001da177e4SLinus Torvalds depends on SMP 16011da177e4SLinus Torvalds default "4" 16021da177e4SLinus Torvalds 1603a054a811SRussell Kingconfig HOTPLUG_CPU 1604a054a811SRussell King bool "Support for hot-pluggable CPUs (EXPERIMENTAL)" 1605a054a811SRussell King depends on SMP && HOTPLUG && EXPERIMENTAL 1606a054a811SRussell King help 1607a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1608a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1609a054a811SRussell King 161037ee16aeSRussell Kingconfig LOCAL_TIMERS 161137ee16aeSRussell King bool "Use local timer interrupts" 1612971acb9bSRussell King depends on SMP 161337ee16aeSRussell King default y 161430d8beadSChanghwan Youn select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT) 161537ee16aeSRussell King help 161637ee16aeSRussell King Enable support for local timers on SMP platforms, rather then the 161737ee16aeSRussell King legacy IPI broadcast method. Local timers allows the system 161837ee16aeSRussell King accounting to be spread across the timer interval, preventing a 161937ee16aeSRussell King "thundering herd" at every timer tick. 162037ee16aeSRussell King 162144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 162244986ab0SPeter De Schrijver (NVIDIA) int 16233dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 162470227a45SPhilippe Langlais default 355 if ARCH_U8500 16259a01ec30SPaul Parsons default 264 if MACH_H4700 162639f47d9fSTarun Kanti DebBarma default 512 if SOC_OMAP5 1627e9a91de7STony Prisk default 288 if ARCH_VT8500 162844986ab0SPeter De Schrijver (NVIDIA) default 0 162944986ab0SPeter De Schrijver (NVIDIA) help 163044986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 163144986ab0SPeter De Schrijver (NVIDIA) 163244986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 163344986ab0SPeter De Schrijver (NVIDIA) 1634d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 16351da177e4SLinus Torvalds 1636f8065813SRussell Kingconfig HZ 1637f8065813SRussell King int 1638b130d5c2SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1639a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 1640bfe65704SRussell King default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER 16415248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 16425da3e714SMagnus Damm default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1643f8065813SRussell King default 100 1644f8065813SRussell King 164516c79651SCatalin Marinasconfig THUMB2_KERNEL 16464a50bfe3SRussell King bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)" 1647e399b1a4SRussell King depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL 164816c79651SCatalin Marinas select AEABI 164916c79651SCatalin Marinas select ARM_ASM_UNIFIED 165089bace65SArnd Bergmann select ARM_UNWIND 165116c79651SCatalin Marinas help 165216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 165316c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 165416c79651SCatalin Marinas ARM-Thumb syntax is needed. 165516c79651SCatalin Marinas 165616c79651SCatalin Marinas If unsure, say N. 165716c79651SCatalin Marinas 16586f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 16596f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16606f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16616f685c5cSDave Martin default y 16626f685c5cSDave Martin help 16636f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16646f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16656f685c5cSDave Martin branch instructions. 16666f685c5cSDave Martin 16676f685c5cSDave Martin This is a problem, because there's no guarantee the final 16686f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16696f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16706f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16716f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16726f685c5cSDave Martin support. 16736f685c5cSDave Martin 16746f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16756f685c5cSDave Martin relocation" error when loading some modules. 16766f685c5cSDave Martin 16776f685c5cSDave Martin Until fixed tools are available, passing 16786f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16796f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16806f685c5cSDave Martin stack usage in some cases. 16816f685c5cSDave Martin 16826f685c5cSDave Martin The problem is described in more detail at: 16836f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16846f685c5cSDave Martin 16856f685c5cSDave Martin Only Thumb-2 kernels are affected. 16866f685c5cSDave Martin 16876f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16886f685c5cSDave Martin 16890becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16900becb088SCatalin Marinas bool 16910becb088SCatalin Marinas 1692704bdda0SNicolas Pitreconfig AEABI 1693704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1694704bdda0SNicolas Pitre help 1695704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1696704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1697704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1698704bdda0SNicolas Pitre 1699704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1700704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1701704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1702704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1703704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1704704bdda0SNicolas Pitre 1705704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1706704bdda0SNicolas Pitre 17076c90c872SNicolas Pitreconfig OABI_COMPAT 1708a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 17099bc433a1SDave Martin depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL 17106c90c872SNicolas Pitre default y 17116c90c872SNicolas Pitre help 17126c90c872SNicolas Pitre This option preserves the old syscall interface along with the 17136c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 17146c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 17156c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 17166c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 17176c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 17186c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 17196c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 17206c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 17216c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 17226c90c872SNicolas Pitre at all). If in doubt say Y. 17236c90c872SNicolas Pitre 1724eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1725e80d6a24SMel Gorman bool 1726e80d6a24SMel Gorman 172705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 172805944d74SRussell King bool 172905944d74SRussell King 173007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 173107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 173207a2f737SRussell King 173305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1734be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1735c80d79d7SYasunori Goto 17367b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 17377b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 17387b7bf499SWill Deacon 1739053a96caSNicolas Pitreconfig HIGHMEM 1740e8db89a2SRussell King bool "High Memory Support" 1741e8db89a2SRussell King depends on MMU 1742053a96caSNicolas Pitre help 1743053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1744053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1745053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1746053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1747053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1748053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1749053a96caSNicolas Pitre 1750053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1751053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1752053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1753053a96caSNicolas Pitre 1754053a96caSNicolas Pitre If unsure, say n. 1755053a96caSNicolas Pitre 175665cec8e3SRussell Kingconfig HIGHPTE 175765cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 175865cec8e3SRussell King depends on HIGHMEM 175965cec8e3SRussell King 17601b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17611b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1762f0d1bc47SWill Deacon depends on PERF_EVENTS 17631b8873a0SJamie Iles default y 17641b8873a0SJamie Iles help 17651b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17661b8873a0SJamie Iles disabled, perf events will use software events only. 17671b8873a0SJamie Iles 17683f22ab27SDave Hansensource "mm/Kconfig" 17693f22ab27SDave Hansen 1770c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1771c1b2d970SMagnus Damm int "Maximum zone order" if ARCH_SHMOBILE 1772c1b2d970SMagnus Damm range 11 64 if ARCH_SHMOBILE 1773c1b2d970SMagnus Damm default "9" if SA1111 1774c1b2d970SMagnus Damm default "11" 1775c1b2d970SMagnus Damm help 1776c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1777c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1778c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1779c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1780c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1781c1b2d970SMagnus Damm increase this value. 1782c1b2d970SMagnus Damm 1783c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1784c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1785c1b2d970SMagnus Damm 17861da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17871da177e4SLinus Torvalds bool 1788f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17891da177e4SLinus Torvalds default y if !ARCH_EBSA110 1790e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17911da177e4SLinus Torvalds help 17921da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17931da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17941da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17951da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17961da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17971da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17981da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17991da177e4SLinus Torvalds 180039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 180138ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 180238ef2ad5SLinus Walleij depends on MMU 180339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 180439ec58f3SLennert Buytenhek help 180539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 180639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 180739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 180839ec58f3SLennert Buytenhek 180939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 181039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 181139ec58f3SLennert Buytenhek such copy operations with large buffers. 181239ec58f3SLennert Buytenhek 181339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 181439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 181539ec58f3SLennert Buytenhek 181670c70d97SNicolas Pitreconfig SECCOMP 181770c70d97SNicolas Pitre bool 181870c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 181970c70d97SNicolas Pitre ---help--- 182070c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 182170c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 182270c70d97SNicolas Pitre execution. By using pipes or other transports made available to 182370c70d97SNicolas Pitre the process as file descriptors supporting the read/write 182470c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 182570c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 182670c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 182770c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 182870c70d97SNicolas Pitre defined by each seccomp mode. 182970c70d97SNicolas Pitre 1830c743f380SNicolas Pitreconfig CC_STACKPROTECTOR 1831c743f380SNicolas Pitre bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 18324a50bfe3SRussell King depends on EXPERIMENTAL 1833c743f380SNicolas Pitre help 1834c743f380SNicolas Pitre This option turns on the -fstack-protector GCC feature. This 1835c743f380SNicolas Pitre feature puts, at the beginning of functions, a canary value on 1836c743f380SNicolas Pitre the stack just before the return address, and validates 1837c743f380SNicolas Pitre the value just before actually returning. Stack based buffer 1838c743f380SNicolas Pitre overflows (that need to overwrite this return address) now also 1839c743f380SNicolas Pitre overwrite the canary, which gets detected and the attack is then 1840c743f380SNicolas Pitre neutralized via a kernel panic. 1841c743f380SNicolas Pitre This feature requires gcc version 4.2 or above. 1842c743f380SNicolas Pitre 1843eff8d644SStefano Stabelliniconfig XEN_DOM0 1844eff8d644SStefano Stabellini def_bool y 1845eff8d644SStefano Stabellini depends on XEN 1846eff8d644SStefano Stabellini 1847eff8d644SStefano Stabelliniconfig XEN 1848eff8d644SStefano Stabellini bool "Xen guest support on ARM (EXPERIMENTAL)" 1849eff8d644SStefano Stabellini depends on EXPERIMENTAL && ARM && OF 1850eff8d644SStefano Stabellini help 1851eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1852eff8d644SStefano Stabellini 18531da177e4SLinus Torvaldsendmenu 18541da177e4SLinus Torvalds 18551da177e4SLinus Torvaldsmenu "Boot options" 18561da177e4SLinus Torvalds 18579eb8f674SGrant Likelyconfig USE_OF 18589eb8f674SGrant Likely bool "Flattened Device Tree support" 18599eb8f674SGrant Likely select OF 18609eb8f674SGrant Likely select OF_EARLY_FLATTREE 186108a543adSGrant Likely select IRQ_DOMAIN 18629eb8f674SGrant Likely help 18639eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18649eb8f674SGrant Likely 1865bd51e2f5SNicolas Pitreconfig ATAGS 1866bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1867bd51e2f5SNicolas Pitre default y 1868bd51e2f5SNicolas Pitre help 1869bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1870bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1871bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1872bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1873bd51e2f5SNicolas Pitre leave this to y. 1874bd51e2f5SNicolas Pitre 1875bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1876bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1877bd51e2f5SNicolas Pitre depends on ATAGS 1878bd51e2f5SNicolas Pitre help 1879bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1880bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1881bd51e2f5SNicolas Pitre 18821da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18831da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18841da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18851da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18861da177e4SLinus Torvalds default "0" 18871da177e4SLinus Torvalds help 18881da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18891da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18901da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18911da177e4SLinus Torvalds value in their defconfig file. 18921da177e4SLinus Torvalds 18931da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18941da177e4SLinus Torvalds 18951da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18961da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18971da177e4SLinus Torvalds default "0" 18981da177e4SLinus Torvalds help 1899f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1900f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1901f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1902f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1903f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1904f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 19051da177e4SLinus Torvalds 19061da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 19071da177e4SLinus Torvalds 19081da177e4SLinus Torvaldsconfig ZBOOT_ROM 19091da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 19101da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 19111da177e4SLinus Torvalds help 19121da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 19131da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 19141da177e4SLinus Torvalds 1915090ab3ffSSimon Hormanchoice 1916090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1917090ab3ffSSimon Horman depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL 1918090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1919090ab3ffSSimon Horman help 1920090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 192159bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1922090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1923090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 192459bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1925090ab3ffSSimon Horman rest the kernel image to RAM. 1926090ab3ffSSimon Horman 1927090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1928090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1929090ab3ffSSimon Horman help 1930090ab3ffSSimon Horman Do not load image from SD or MMC 1931090ab3ffSSimon Horman 1932f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1933f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1934f45b1149SSimon Horman help 1935090ab3ffSSimon Horman Load image from MMCIF hardware block. 1936090ab3ffSSimon Horman 1937090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1938090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1939090ab3ffSSimon Horman help 1940090ab3ffSSimon Horman Load image from SDHI hardware block 1941090ab3ffSSimon Horman 1942090ab3ffSSimon Hormanendchoice 1943f45b1149SSimon Horman 1944e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1945e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1946e2a6a3aaSJohn Bonesio depends on OF && !ZBOOT_ROM && EXPERIMENTAL 1947e2a6a3aaSJohn Bonesio help 1948e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1949e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1950e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1951e2a6a3aaSJohn Bonesio 1952e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1953e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1954e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1955e2a6a3aaSJohn Bonesio 1956e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1957e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1958e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1959e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1960e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1961e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1962e2a6a3aaSJohn Bonesio to this option. 1963e2a6a3aaSJohn Bonesio 1964b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1965b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1966b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1967b90b9a38SNicolas Pitre help 1968b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1969b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1970b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1971b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1972b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1973b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1974b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1975b90b9a38SNicolas Pitre 1976d0f34a11SGenoud Richardchoice 1977d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1978d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1979d0f34a11SGenoud Richard 1980d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1981d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1982d0f34a11SGenoud Richard help 1983d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1984d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1985d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1986d0f34a11SGenoud Richard 1987d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1988d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1989d0f34a11SGenoud Richard help 1990d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1991d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1992d0f34a11SGenoud Richard 1993d0f34a11SGenoud Richardendchoice 1994d0f34a11SGenoud Richard 19951da177e4SLinus Torvaldsconfig CMDLINE 19961da177e4SLinus Torvalds string "Default kernel command string" 19971da177e4SLinus Torvalds default "" 19981da177e4SLinus Torvalds help 19991da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 20001da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 20011da177e4SLinus Torvalds architectures, you should supply some command-line options at build 20021da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 20031da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 20041da177e4SLinus Torvalds 20054394c124SVictor Boiviechoice 20064394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 20074394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 2008bd51e2f5SNicolas Pitre depends on ATAGS 20094394c124SVictor Boivie 20104394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 20114394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 20124394c124SVictor Boivie help 20134394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 20144394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 20154394c124SVictor Boivie string provided in CMDLINE will be used. 20164394c124SVictor Boivie 20174394c124SVictor Boivieconfig CMDLINE_EXTEND 20184394c124SVictor Boivie bool "Extend bootloader kernel arguments" 20194394c124SVictor Boivie help 20204394c124SVictor Boivie The command-line arguments provided by the boot loader will be 20214394c124SVictor Boivie appended to the default kernel command string. 20224394c124SVictor Boivie 202392d2040dSAlexander Hollerconfig CMDLINE_FORCE 202492d2040dSAlexander Holler bool "Always use the default kernel command string" 202592d2040dSAlexander Holler help 202692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 202792d2040dSAlexander Holler loader passes other arguments to the kernel. 202892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 202992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 20304394c124SVictor Boivieendchoice 203192d2040dSAlexander Holler 20321da177e4SLinus Torvaldsconfig XIP_KERNEL 20331da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 2034387798b3SRob Herring depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 20351da177e4SLinus Torvalds help 20361da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 20371da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 20381da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 20391da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 20401da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 20411da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 20421da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 20431da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 20441da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 20451da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 20461da177e4SLinus Torvalds 20471da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 20481da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 20491da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 20501da177e4SLinus Torvalds 20511da177e4SLinus Torvalds If unsure, say N. 20521da177e4SLinus Torvalds 20531da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 20541da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 20551da177e4SLinus Torvalds depends on XIP_KERNEL 20561da177e4SLinus Torvalds default "0x00080000" 20571da177e4SLinus Torvalds help 20581da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 20591da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 20601da177e4SLinus Torvalds own flash usage. 20611da177e4SLinus Torvalds 2062c587e4a6SRichard Purdieconfig KEXEC 2063c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 206402b73e2eSWill Deacon depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU) 2065c587e4a6SRichard Purdie help 2066c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2067c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 206801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2069c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2070c587e4a6SRichard Purdie 2071c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2072c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2073c587e4a6SRichard Purdie initially work for you. It may help to enable device hotplugging 2074c587e4a6SRichard Purdie support. 2075c587e4a6SRichard Purdie 20764cd9d6f7SRichard Purdieconfig ATAGS_PROC 20774cd9d6f7SRichard Purdie bool "Export atags in procfs" 2078bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2079b98d7291SUli Luckas default y 20804cd9d6f7SRichard Purdie help 20814cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20824cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20834cd9d6f7SRichard Purdie 2084cb5d39b3SMika Westerbergconfig CRASH_DUMP 2085cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2086cb5d39b3SMika Westerberg depends on EXPERIMENTAL 2087cb5d39b3SMika Westerberg help 2088cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2089cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2090cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2091cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2092cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2093cb5d39b3SMika Westerberg memory address not used by the main kernel 2094cb5d39b3SMika Westerberg 2095cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2096cb5d39b3SMika Westerberg 2097e69edc79SEric Miaoconfig AUTO_ZRELADDR 2098e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2099e69edc79SEric Miao depends on !ZBOOT_ROM && !ARCH_U300 2100e69edc79SEric Miao help 2101e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2102e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2103e69edc79SEric Miao will be determined at run-time by masking the current IP with 2104e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2105e69edc79SEric Miao from start of memory. 2106e69edc79SEric Miao 21071da177e4SLinus Torvaldsendmenu 21081da177e4SLinus Torvalds 2109ac9d7efcSRussell Kingmenu "CPU Power Management" 21101da177e4SLinus Torvalds 211189c52ed4SBen Dooksif ARCH_HAS_CPUFREQ 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 21141da177e4SLinus Torvalds 211564f102b6SYong Shenconfig CPU_FREQ_IMX 211664f102b6SYong Shen tristate "CPUfreq driver for i.MX CPUs" 211764f102b6SYong Shen depends on ARCH_MXC && CPU_FREQ 2118f637c4c9SArnd Bergmann select CPU_FREQ_TABLE 211964f102b6SYong Shen help 212064f102b6SYong Shen This enables the CPUfreq driver for i.MX CPUs. 212164f102b6SYong Shen 21221da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100 21231da177e4SLinus Torvalds bool 21241da177e4SLinus Torvalds 21251da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110 21261da177e4SLinus Torvalds bool 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR 21291da177e4SLinus Torvalds tristate "CPUfreq driver for ARM Integrator CPUs" 21301da177e4SLinus Torvalds depends on ARCH_INTEGRATOR && CPU_FREQ 21311da177e4SLinus Torvalds default y 21321da177e4SLinus Torvalds help 21331da177e4SLinus Torvalds This enables the CPUfreq driver for ARM Integrator CPUs. 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvalds For details, take a look at <file:Documentation/cpu-freq>. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvalds If in doubt, say Y. 21381da177e4SLinus Torvalds 21399e2697ffSRussell Kingconfig CPU_FREQ_PXA 21409e2697ffSRussell King bool 21419e2697ffSRussell King depends on CPU_FREQ && ARCH_PXA && PXA25x 21429e2697ffSRussell King default y 2143ca7d156eSArnd Bergmann select CPU_FREQ_TABLE 21449e2697ffSRussell King select CPU_FREQ_DEFAULT_GOV_USERSPACE 21459e2697ffSRussell King 21469d56c02aSBen Dooksconfig CPU_FREQ_S3C 21479d56c02aSBen Dooks bool 21489d56c02aSBen Dooks help 21499d56c02aSBen Dooks Internal configuration node for common cpufreq on Samsung SoC 21509d56c02aSBen Dooks 21519d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX 21524a50bfe3SRussell King bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2153b130d5c2SKukjin Kim depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL 21549d56c02aSBen Dooks select CPU_FREQ_S3C 21559d56c02aSBen Dooks help 21569d56c02aSBen Dooks This enables the CPUfreq driver for the Samsung S3C24XX family 21579d56c02aSBen Dooks of CPUs. 21589d56c02aSBen Dooks 21599d56c02aSBen Dooks For details, take a look at <file:Documentation/cpu-freq>. 21609d56c02aSBen Dooks 21619d56c02aSBen Dooks If in doubt, say N. 21629d56c02aSBen Dooks 21639d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL 21644a50bfe3SRussell King bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 21659d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX && EXPERIMENTAL 21669d56c02aSBen Dooks help 21679d56c02aSBen Dooks Compile in support for changing the PLL frequency from the 21689d56c02aSBen Dooks S3C24XX series CPUfreq driver. The PLL takes time to settle 21699d56c02aSBen Dooks after a frequency change, so by default it is not enabled. 21709d56c02aSBen Dooks 21719d56c02aSBen Dooks This also means that the PLL tables for the selected CPU(s) will 21729d56c02aSBen Dooks be built which may increase the size of the kernel image. 21739d56c02aSBen Dooks 21749d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG 21759d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver core" 21769d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21779d56c02aSBen Dooks help 21789d56c02aSBen Dooks Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 21799d56c02aSBen Dooks 21809d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG 21819d56c02aSBen Dooks bool "Debug CPUfreq Samsung driver IO timing" 21829d56c02aSBen Dooks depends on CPU_FREQ_S3C24XX 21839d56c02aSBen Dooks help 21849d56c02aSBen Dooks Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 21859d56c02aSBen Dooks 2186e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS 2187e6d197a6SBen Dooks bool "Export debugfs for CPUFreq" 2188e6d197a6SBen Dooks depends on CPU_FREQ_S3C24XX && DEBUG_FS 2189e6d197a6SBen Dooks help 2190e6d197a6SBen Dooks Export status information via debugfs. 2191e6d197a6SBen Dooks 21921da177e4SLinus Torvaldsendif 21931da177e4SLinus Torvalds 2194ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2195ac9d7efcSRussell King 2196ac9d7efcSRussell Kingendmenu 2197ac9d7efcSRussell King 21981da177e4SLinus Torvaldsmenu "Floating point emulation" 21991da177e4SLinus Torvalds 22001da177e4SLinus Torvaldscomment "At least one emulation must be selected" 22011da177e4SLinus Torvalds 22021da177e4SLinus Torvaldsconfig FPE_NWFPE 22031da177e4SLinus Torvalds bool "NWFPE math emulation" 2204593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 22051da177e4SLinus Torvalds ---help--- 22061da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 22071da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 22081da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 22091da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 22101da177e4SLinus Torvalds 22111da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 22121da177e4SLinus Torvalds early in the bootup. 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 22151da177e4SLinus Torvalds bool "Support extended precision" 2216bedf142bSLennert Buytenhek depends on FPE_NWFPE 22171da177e4SLinus Torvalds help 22181da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 22191da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 22201da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 22211da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 22221da177e4SLinus Torvalds floating point emulator without any good reason. 22231da177e4SLinus Torvalds 22241da177e4SLinus Torvalds You almost surely want to say N here. 22251da177e4SLinus Torvalds 22261da177e4SLinus Torvaldsconfig FPE_FASTFPE 22271da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 22288993a44cSNicolas Pitre depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL 22291da177e4SLinus Torvalds ---help--- 22301da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 22311da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 22321da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 22331da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 22341da177e4SLinus Torvalds 22351da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 22361da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 22371da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 22381da177e4SLinus Torvalds choose NWFPE. 22391da177e4SLinus Torvalds 22401da177e4SLinus Torvaldsconfig VFP 22411da177e4SLinus Torvalds bool "VFP-format floating point maths" 2242e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 22431da177e4SLinus Torvalds help 22441da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 22451da177e4SLinus Torvalds if your hardware includes a VFP unit. 22461da177e4SLinus Torvalds 22471da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 22481da177e4SLinus Torvalds release notes and additional status information. 22491da177e4SLinus Torvalds 22501da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 22511da177e4SLinus Torvalds 225225ebee02SCatalin Marinasconfig VFPv3 225325ebee02SCatalin Marinas bool 225425ebee02SCatalin Marinas depends on VFP 225525ebee02SCatalin Marinas default y if CPU_V7 225625ebee02SCatalin Marinas 2257b5872db4SCatalin Marinasconfig NEON 2258b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2259b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2260b5872db4SCatalin Marinas help 2261b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2262b5872db4SCatalin Marinas Extension. 2263b5872db4SCatalin Marinas 22641da177e4SLinus Torvaldsendmenu 22651da177e4SLinus Torvalds 22661da177e4SLinus Torvaldsmenu "Userspace binary formats" 22671da177e4SLinus Torvalds 22681da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 22691da177e4SLinus Torvalds 22701da177e4SLinus Torvaldsconfig ARTHUR 22711da177e4SLinus Torvalds tristate "RISC OS personality" 2272704bdda0SNicolas Pitre depends on !AEABI 22731da177e4SLinus Torvalds help 22741da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 22751da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 22761da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 22771da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 22781da177e4SLinus Torvalds will be called arthur). 22791da177e4SLinus Torvalds 22801da177e4SLinus Torvaldsendmenu 22811da177e4SLinus Torvalds 22821da177e4SLinus Torvaldsmenu "Power management options" 22831da177e4SLinus Torvalds 2284eceab4acSRussell Kingsource "kernel/power/Kconfig" 22851da177e4SLinus Torvalds 2286f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 22874b1082caSStephen Warren depends on !ARCH_S5PC100 22886a786182SRussell King depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 22893f5d0819SChao Xie CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2290f4cb5700SJohannes Berg def_bool y 2291f4cb5700SJohannes Berg 229215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 229315e0d9e3SArnd Bergmann def_bool PM_SLEEP 229415e0d9e3SArnd Bergmann 22951da177e4SLinus Torvaldsendmenu 22961da177e4SLinus Torvalds 2297d5950b43SSam Ravnborgsource "net/Kconfig" 2298d5950b43SSam Ravnborg 2299ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 23001da177e4SLinus Torvalds 23011da177e4SLinus Torvaldssource "fs/Kconfig" 23021da177e4SLinus Torvalds 23031da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 23041da177e4SLinus Torvalds 23051da177e4SLinus Torvaldssource "security/Kconfig" 23061da177e4SLinus Torvalds 23071da177e4SLinus Torvaldssource "crypto/Kconfig" 23081da177e4SLinus Torvalds 23091da177e4SLinus Torvaldssource "lib/Kconfig" 2310