xref: /linux/arch/arm/Kconfig (revision aef0f78e7460cd2889fe5359b26f7ad3c9555630)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T
61d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
7*aef0f78eSChristoph Hellwig	select ARCH_HAS_BINFMT_FLAT
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
921266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
12d8ae8a37SChristoph Hellwig	select ARCH_HAS_KEEPINITRD
1375851720SDmitry Vyukov	select ARCH_HAS_KCOV
14e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
153010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
16ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
17347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
1875851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
19ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
20ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
21dc2acdedSChristoph Hellwig	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
223d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
23171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
24957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
25350e88baSMike Rapoport	select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
26d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
277c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
28ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
29ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
304badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
31017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
320cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
33b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
34bdd15a28SChristoph Hellwig	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
35ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
36171b3f0dSRussell King	select CLONE_BACKWARDS
37f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
38dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
39ff4c25f2SChristoph Hellwig	select DMA_DECLARE_COHERENT
40f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
41b01aec9bSBorislav Petkov	select EDAC_SUPPORT
42b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
4336d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
442ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
45f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
46b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
47ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
482937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
49171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
50b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
51b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
527c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
53b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
5438ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
55b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
56b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
57b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
58a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
59b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
60f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
610b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
62437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
63437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
64e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
65f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
6608626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
670693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
68b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
6939c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
70171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
71b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
72b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
73b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
74f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
75620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
76dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
775f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
78f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
7950362162SRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
80f00790aaSRussell King	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
816b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
82f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
83b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
8487c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
85b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
86f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
87b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
88b1b3f49cSRussell King	select HAVE_KERNEL_LZO
89b1b3f49cSRussell King	select HAVE_KERNEL_XZ
90cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
91f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
927d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
9342a0bb3fSPetr Mladek	select HAVE_NMI
94f00790aaSRussell King	select HAVE_OPROFILE if HAVE_PERF_EVENTS
950dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
967ada189fSJamie Iles	select HAVE_PERF_EVENTS
9749863894SWill Deacon	select HAVE_PERF_REGS
9849863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
99f00790aaSRussell King	select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
100e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
1019800b9dcSMathieu Desnoyers	select HAVE_RSEQ
102d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
103b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
104af1839ebSCatalin Marinas	select HAVE_UID16
10531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
106da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
107171b3f0dSRussell King	select MODULES_USE_ELF_REL
108f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
109aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
110171b3f0dSRussell King	select OLD_SIGACTION
111171b3f0dSRussell King	select OLD_SIGSUSPEND3
11220f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
113b1b3f49cSRussell King	select PERF_USE_VMALLOC
114b26d07a0SJinbum Park	select REFCOUNT_FULL
115b1b3f49cSRussell King	select RTC_LIB
116b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
117171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
118171b3f0dSRussell King	# according to that.  Thanks.
1191da177e4SLinus Torvalds	help
1201da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
121f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1221da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1231da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1241da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1251da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1261da177e4SLinus Torvalds
12774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
12874facffeSRussell King	bool
12974facffeSRussell King
1304ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1314ce63fcdSMarek Szyprowski	bool
132b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
133b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1344ce63fcdSMarek Szyprowski
13560460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
13660460abfSSeung-Woo Kim
13760460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
13860460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
13960460abfSSeung-Woo Kim	range 4 9
14060460abfSSeung-Woo Kim	default 8
14160460abfSSeung-Woo Kim	help
14260460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
14360460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
14460460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
14560460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
14660460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
14760460abfSSeung-Woo Kim	  virtual space with just a few allocations.
14860460abfSSeung-Woo Kim
14960460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
15060460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
15160460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
15260460abfSSeung-Woo Kim	  by the PAGE_SIZE.
15360460abfSSeung-Woo Kim
15460460abfSSeung-Woo Kimendif
15560460abfSSeung-Woo Kim
15675e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15775e7153aSRalf Baechle	bool
15875e7153aSRalf Baechle
159bc581770SLinus Walleijconfig HAVE_TCM
160bc581770SLinus Walleij	bool
161bc581770SLinus Walleij	select GENERIC_ALLOCATOR
162bc581770SLinus Walleij
163e119bfffSRussell Kingconfig HAVE_PROC_CPU
164e119bfffSRussell King	bool
165e119bfffSRussell King
166ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1675ea81769SAl Viro	bool
1685ea81769SAl Viro
1691da177e4SLinus Torvaldsconfig SBUS
1701da177e4SLinus Torvalds	bool
1711da177e4SLinus Torvalds
172f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
173f16fb1ecSRussell King	bool
174f16fb1ecSRussell King	default y
175f16fb1ecSRussell King
176f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
177f16fb1ecSRussell King	bool
178f16fb1ecSRussell King	default y
179f16fb1ecSRussell King
1807ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1817ad1bcb2SRussell King	bool
182cb1293e2SArnd Bergmann	default !CPU_V7M
1837ad1bcb2SRussell King
184f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
185f0d1b0b3SDavid Howells	bool
186f0d1b0b3SDavid Howells
187f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
188f0d1b0b3SDavid Howells	bool
189f0d1b0b3SDavid Howells
1904a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1914a1b5733SEduardo Valentin	bool
1924a1b5733SEduardo Valentin
193a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
194a5f4c561SStefan Agner	def_bool y if MMU
195a5f4c561SStefan Agner
196b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
197b89c3b16SAkinobu Mita	bool
198b89c3b16SAkinobu Mita	default y
199b89c3b16SAkinobu Mita
2001da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2011da177e4SLinus Torvalds	bool
2021da177e4SLinus Torvalds	default y
2031da177e4SLinus Torvalds
204a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
205a08b6b79Sviro@ZenIV.linux.org.uk	bool
206a08b6b79Sviro@ZenIV.linux.org.uk
2075ac6da66SChristoph Lameterconfig ZONE_DMA
2085ac6da66SChristoph Lameter	bool
2095ac6da66SChristoph Lameter
210c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
211c7edc9e3SDavid A. Long	def_bool y
212c7edc9e3SDavid A. Long
21358af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21458af4a24SRob Herring	bool
21558af4a24SRob Herring
2161da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2171da177e4SLinus Torvalds	bool
2181da177e4SLinus Torvalds
2191da177e4SLinus Torvaldsconfig FIQ
2201da177e4SLinus Torvalds	bool
2211da177e4SLinus Torvalds
22213a5045dSRob Herringconfig NEED_RET_TO_USER
22313a5045dSRob Herring	bool
22413a5045dSRob Herring
225034d2f5aSAl Viroconfig ARCH_MTD_XIP
226034d2f5aSAl Viro	bool
227034d2f5aSAl Viro
228dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
229c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
230c1becedcSRussell King	default y
231b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
232dc21af99SRussell King	help
233111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
234111e9a5cSRussell King	  boot and module load time according to the position of the
235111e9a5cSRussell King	  kernel in system memory.
236dc21af99SRussell King
237111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
238daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
239dc21af99SRussell King
240c1becedcSRussell King	  Only disable this option if you know that you do not require
241c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
242c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
243c1becedcSRussell King
244c334bc15SRob Herringconfig NEED_MACH_IO_H
245c334bc15SRob Herring	bool
246c334bc15SRob Herring	help
247c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
248c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
249c334bc15SRob Herring	  be avoided when possible.
250c334bc15SRob Herring
2510cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2521b9f95f8SNicolas Pitre	bool
253111e9a5cSRussell King	help
2540cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2550cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2560cdc8b92SNicolas Pitre	  be avoided when possible.
2571b9f95f8SNicolas Pitre
2581b9f95f8SNicolas Pitreconfig PHYS_OFFSET
259974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
260c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
261974c0724SNicolas Pitre	default DRAM_BASE if !MMU
262c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
263c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
264c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
265c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
266c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2678f2c0062SLinus Walleij			ARCH_REALVIEW
268c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
269c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
270b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2711b9f95f8SNicolas Pitre	help
2721b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2731b9f95f8SNicolas Pitre	  location of main memory in your system.
274cada3c08SRussell King
27587e040b6SSimon Glassconfig GENERIC_BUG
27687e040b6SSimon Glass	def_bool y
27787e040b6SSimon Glass	depends on BUG
27887e040b6SSimon Glass
2791bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2801bcad26eSKirill A. Shutemov	int
2811bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2821bcad26eSKirill A. Shutemov	default 2
2831bcad26eSKirill A. Shutemov
2841da177e4SLinus Torvaldsmenu "System Type"
2851da177e4SLinus Torvalds
2863c427975SHyok S. Choiconfig MMU
2873c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2883c427975SHyok S. Choi	default y
2893c427975SHyok S. Choi	help
2903c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2913c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2923c427975SHyok S. Choi
293e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
294e0c25d95SDaniel Cashman	default 8
295e0c25d95SDaniel Cashman
296e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
297e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
298e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
299e0c25d95SDaniel Cashman	default 16
300e0c25d95SDaniel Cashman
301ccf50e23SRussell King#
302ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
303ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
304ccf50e23SRussell King#
3051da177e4SLinus Torvaldschoice
3061da177e4SLinus Torvalds	prompt "ARM system type"
30770722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3081420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3091da177e4SLinus Torvalds
310387798b3SRob Herringconfig ARCH_MULTIPLATFORM
311387798b3SRob Herring	bool "Allow multiple platforms to be selected"
312b1b3f49cSRussell King	depends on MMU
31342dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
314387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
315387798b3SRob Herring	select AUTO_ZRELADDR
316bb0eb050SDaniel Lezcano	select TIMER_OF
31766314223SDinh Nguyen	select COMMON_CLK
318ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
3194c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
320eb01d42aSChristoph Hellwig	select HAVE_PCI
3212eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32266314223SDinh Nguyen	select SPARSE_IRQ
32366314223SDinh Nguyen	select USE_OF
32466314223SDinh Nguyen
3259c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3269c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3279c77bc43SStefan Agner	depends on !MMU
3289c77bc43SStefan Agner	select ARM_NVIC
329499f1640SStefan Agner	select AUTO_ZRELADDR
330bb0eb050SDaniel Lezcano	select TIMER_OF
3319c77bc43SStefan Agner	select COMMON_CLK
3329c77bc43SStefan Agner	select CPU_V7M
3339c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3349c77bc43SStefan Agner	select NO_IOPORT_MAP
3359c77bc43SStefan Agner	select SPARSE_IRQ
3369c77bc43SStefan Agner	select USE_OF
3379c77bc43SStefan Agner
3381da177e4SLinus Torvaldsconfig ARCH_EBSA110
3391da177e4SLinus Torvalds	bool "EBSA-110"
340b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
341c750815eSRussell King	select CPU_SA110
342f7e68bbfSRussell King	select ISA
343c334bc15SRob Herring	select NEED_MACH_IO_H
3440cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
345ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3461da177e4SLinus Torvalds	help
3471da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
348f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3491da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3501da177e4SLinus Torvalds	  parallel port.
3511da177e4SLinus Torvalds
352e7736d47SLennert Buytenhekconfig ARCH_EP93XX
353e7736d47SLennert Buytenhek	bool "EP93xx-based"
35480320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
355e7736d47SLennert Buytenhek	select ARM_AMBA
356cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
357e7736d47SLennert Buytenhek	select ARM_VIC
358b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3596d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
360000bc178SLinus Walleij	select CLKSRC_MMIO
361b1b3f49cSRussell King	select CPU_ARM920T
362000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3635c34a4e8SLinus Walleij	select GPIOLIB
364e7736d47SLennert Buytenhek	help
365e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
366e7736d47SLennert Buytenhek
3671da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3681da177e4SLinus Torvalds	bool "FootBridge"
369c750815eSRussell King	select CPU_SA110
3701da177e4SLinus Torvalds	select FOOTBRIDGE
3714e8d7637SRussell King	select GENERIC_CLOCKEVENTS
372d0ee9f40SArnd Bergmann	select HAVE_IDE
3738ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3740cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
375f999b8bdSMartin Michlmayr	help
376f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
377f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3781da177e4SLinus Torvalds
3794af6fee1SDeepak Saxenaconfig ARCH_NETX
3804af6fee1SDeepak Saxena	bool "Hilscher NetX based"
381b1b3f49cSRussell King	select ARM_VIC
382234b6cedSRussell King	select CLKSRC_MMIO
383c750815eSRussell King	select CPU_ARM926T
3842fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
385f999b8bdSMartin Michlmayr	help
3864af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
3874af6fee1SDeepak Saxena
3883b938be6SRussell Kingconfig ARCH_IOP13XX
3893b938be6SRussell King	bool "IOP13xx-based"
3903b938be6SRussell King	depends on MMU
391b1b3f49cSRussell King	select CPU_XSC3
3920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
39313a5045dSRob Herring	select NEED_RET_TO_USER
394eb01d42aSChristoph Hellwig	select FORCE_PCI
395b1b3f49cSRussell King	select PLAT_IOP
396b1b3f49cSRussell King	select VMSPLIT_1G
39737ebbcffSThomas Gleixner	select SPARSE_IRQ
3983b938be6SRussell King	help
3993b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4003b938be6SRussell King
4013f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4023f7e5815SLennert Buytenhek	bool "IOP32x-based"
403a4f7e763SRussell King	depends on MMU
404c750815eSRussell King	select CPU_XSCALE
405e9004f50SLinus Walleij	select GPIO_IOP
4065c34a4e8SLinus Walleij	select GPIOLIB
40713a5045dSRob Herring	select NEED_RET_TO_USER
408eb01d42aSChristoph Hellwig	select FORCE_PCI
409b1b3f49cSRussell King	select PLAT_IOP
410f999b8bdSMartin Michlmayr	help
4113f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4123f7e5815SLennert Buytenhek	  processors.
4133f7e5815SLennert Buytenhek
4143f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4153f7e5815SLennert Buytenhek	bool "IOP33x-based"
4163f7e5815SLennert Buytenhek	depends on MMU
417c750815eSRussell King	select CPU_XSCALE
418e9004f50SLinus Walleij	select GPIO_IOP
4195c34a4e8SLinus Walleij	select GPIOLIB
42013a5045dSRob Herring	select NEED_RET_TO_USER
421eb01d42aSChristoph Hellwig	select FORCE_PCI
422b1b3f49cSRussell King	select PLAT_IOP
4233f7e5815SLennert Buytenhek	help
4243f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4251da177e4SLinus Torvalds
4263b938be6SRussell Kingconfig ARCH_IXP4XX
4273b938be6SRussell King	bool "IXP4xx-based"
428a4f7e763SRussell King	depends on MMU
42958af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
43051aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
431c750815eSRussell King	select CPU_XSCALE
432b1b3f49cSRussell King	select DMABOUNCE if PCI
4333b938be6SRussell King	select GENERIC_CLOCKEVENTS
43498ac0cc2SLinus Walleij	select GENERIC_IRQ_MULTI_HANDLER
43555ec465eSLinus Walleij	select GPIO_IXP4XX
4365c34a4e8SLinus Walleij	select GPIOLIB
437eb01d42aSChristoph Hellwig	select HAVE_PCI
43855ec465eSLinus Walleij	select IXP4XX_IRQ
43965af6667SLinus Walleij	select IXP4XX_TIMER
440c334bc15SRob Herring	select NEED_MACH_IO_H
4419296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
442171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
443c4713074SLennert Buytenhek	help
4443b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
445c4713074SLennert Buytenhek
446edabd38eSSaeed Bisharaconfig ARCH_DOVE
447edabd38eSSaeed Bishara	bool "Marvell Dove"
448756b2531SSebastian Hesselbarth	select CPU_PJ4
449edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4504c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4515c34a4e8SLinus Walleij	select GPIOLIB
452eb01d42aSChristoph Hellwig	select HAVE_PCI
453171b3f0dSRussell King	select MVEBU_MBUS
4549139acd1SSebastian Hesselbarth	select PINCTRL
4559139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
456abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4575cdbe5d2SArnd Bergmann	select SPARSE_IRQ
458c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
459edabd38eSSaeed Bishara	help
460edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
461edabd38eSSaeed Bishara
462c53c9cf6SAndrew Victorconfig ARCH_KS8695
463c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
464c7e783d6SLinus Walleij	select CLKSRC_MMIO
465b1b3f49cSRussell King	select CPU_ARM922T
466c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4675c34a4e8SLinus Walleij	select GPIOLIB
468b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
469c53c9cf6SAndrew Victor	help
470c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
471c53c9cf6SAndrew Victor	  System-on-Chip devices.
472c53c9cf6SAndrew Victor
473788c9700SRussell Kingconfig ARCH_W90X900
474788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4756d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4766fa5d5f7SRussell King	select CLKSRC_MMIO
477b1b3f49cSRussell King	select CPU_ARM926T
47858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
4795c34a4e8SLinus Walleij	select GPIOLIB
480777f9bebSLennert Buytenhek	help
481a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
482a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
483a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
484a8bc4eadSwanzongshun	  link address to know more.
485a8bc4eadSwanzongshun
486a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
487a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
488585cf175STzachi Perelstein
48993e22567SRussell Kingconfig ARCH_LPC32XX
49093e22567SRussell King	bool "NXP LPC32XX"
49193e22567SRussell King	select ARM_AMBA
4924073723aSRussell King	select CLKDEV_LOOKUP
493c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
494c227f127SVladimir Zapolskiy	select COMMON_CLK
49593e22567SRussell King	select CPU_ARM926T
49693e22567SRussell King	select GENERIC_CLOCKEVENTS
4974c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4985c34a4e8SLinus Walleij	select GPIOLIB
4998cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
50093e22567SRussell King	select USE_OF
50193e22567SRussell King	help
50293e22567SRussell King	  Support for the NXP LPC32XX family of processors
50393e22567SRussell King
5041da177e4SLinus Torvaldsconfig ARCH_PXA
5052c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
506a4f7e763SRussell King	depends on MMU
507b1b3f49cSRussell King	select ARCH_MTD_XIP
508b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
509b1b3f49cSRussell King	select AUTO_ZRELADDR
510a1c0a6adSRobert Jarzmik	select COMMON_CLK
5116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
512389d9b58SDaniel Lezcano	select CLKSRC_PXA
513234b6cedSRussell King	select CLKSRC_MMIO
514bb0eb050SDaniel Lezcano	select TIMER_OF
5152f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
516981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
5174c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
518157d2644SHaojian Zhuang	select GPIO_PXA
5195c34a4e8SLinus Walleij	select GPIOLIB
520b1b3f49cSRussell King	select HAVE_IDE
521d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
522bd5ce433SEric Miao	select PLAT_PXA
5236ac6b817SHaojian Zhuang	select SPARSE_IRQ
524f999b8bdSMartin Michlmayr	help
5252c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5261da177e4SLinus Torvalds
5271da177e4SLinus Torvaldsconfig ARCH_RPC
5281da177e4SLinus Torvalds	bool "RiscPC"
529868e87ccSRussell King	depends on MMU
5301da177e4SLinus Torvalds	select ARCH_ACORN
531a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
53207f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5335cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
534fa04e209SArnd Bergmann	select CPU_SA110
535b1b3f49cSRussell King	select FIQ
536d0ee9f40SArnd Bergmann	select HAVE_IDE
537b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
538b1b3f49cSRussell King	select ISA_DMA_API
539c334bc15SRob Herring	select NEED_MACH_IO_H
5400cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
541ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5421da177e4SLinus Torvalds	help
5431da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5441da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5451da177e4SLinus Torvalds
5461da177e4SLinus Torvaldsconfig ARCH_SA1100
5471da177e4SLinus Torvalds	bool "SA1100-based"
548b1b3f49cSRussell King	select ARCH_MTD_XIP
549b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
550b1b3f49cSRussell King	select CLKDEV_LOOKUP
551b1b3f49cSRussell King	select CLKSRC_MMIO
552389d9b58SDaniel Lezcano	select CLKSRC_PXA
553bb0eb050SDaniel Lezcano	select TIMER_OF if OF
554b1b3f49cSRussell King	select CPU_FREQ
555b1b3f49cSRussell King	select CPU_SA1100
556b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5574c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5585c34a4e8SLinus Walleij	select GPIOLIB
559d0ee9f40SArnd Bergmann	select HAVE_IDE
5601eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
561b1b3f49cSRussell King	select ISA
5620cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
563375dec92SRussell King	select SPARSE_IRQ
564f999b8bdSMartin Michlmayr	help
565f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5661da177e4SLinus Torvalds
567b130d5c2SKukjin Kimconfig ARCH_S3C24XX
568b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
569335cce74SArnd Bergmann	select ATAGS
570b1b3f49cSRussell King	select CLKDEV_LOOKUP
5714280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5727f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
573880cf071STomasz Figa	select GPIO_SAMSUNG
5745c34a4e8SLinus Walleij	select GPIOLIB
5754c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
57620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
577b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
578b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
579c334bc15SRob Herring	select NEED_MACH_IO_H
580cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
581ea04d6b4SMasahiro Yamada	select USE_OF
5821da177e4SLinus Torvalds	help
583b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
584b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
585b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
586b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
58763b1f51bSBen Dooks
5887c6337e2SKevin Hilmanconfig ARCH_DAVINCI
5897c6337e2SKevin Hilman	bool "TI DaVinci"
590b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
59127823278SDavid Lechner	select COMMON_CLK
592ce32c5c5SArnd Bergmann	select CPU_ARM926T
59320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
594b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
595dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
596d0064594SBartosz Golaszewski	select GENERIC_IRQ_MULTI_HANDLER
5975c34a4e8SLinus Walleij	select GPIOLIB
598b1b3f49cSRussell King	select HAVE_IDE
59927823278SDavid Lechner	select PM_GENERIC_DOMAINS if PM
60027823278SDavid Lechner	select PM_GENERIC_DOMAINS_OF if PM && OF
6012dbed152SSekhar Nori	select REGMAP_MMIO
60227823278SDavid Lechner	select RESET_CONTROLLER
603e87addecSBartosz Golaszewski	select SPARSE_IRQ
604689e331fSSekhar Nori	select USE_OF
605b1b3f49cSRussell King	select ZONE_DMA
6067c6337e2SKevin Hilman	help
6077c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6087c6337e2SKevin Hilman
609a0694861STony Lindgrenconfig ARCH_OMAP1
610a0694861STony Lindgren	bool "TI OMAP1"
61100a36698SArnd Bergmann	depends on MMU
612b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
613a0694861STony Lindgren	select ARCH_OMAP
614e9a91de7STony Prisk	select CLKDEV_LOOKUP
615cee37e50Sviresh kumar	select CLKSRC_MMIO
616b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
617a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6184c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
6195c34a4e8SLinus Walleij	select GPIOLIB
620a0694861STony Lindgren	select HAVE_IDE
621a0694861STony Lindgren	select IRQ_DOMAIN
622a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
623a0694861STony Lindgren	select NEED_MACH_MEMORY_H
624685e2d08STony Lindgren	select SPARSE_IRQ
62521f47fbcSAlexey Charkov	help
626a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
62702c981c0SBinghua Duan
6281da177e4SLinus Torvaldsendchoice
6291da177e4SLinus Torvalds
630387798b3SRob Herringmenu "Multiple platform selection"
631387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
632387798b3SRob Herring
633387798b3SRob Herringcomment "CPU Core family selection"
634387798b3SRob Herring
635f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
636f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
637f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
638f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
639f8afae40SArnd Bergmann	select CPU_FA526
640f8afae40SArnd Bergmann
641387798b3SRob Herringconfig ARCH_MULTI_V4T
642387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
643387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
644b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
64524e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
64624e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
64724e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
648387798b3SRob Herring
649387798b3SRob Herringconfig ARCH_MULTI_V5
650387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
651387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
652b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
65312567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
65424e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
65524e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
656387798b3SRob Herring
657387798b3SRob Herringconfig ARCH_MULTI_V4_V5
658387798b3SRob Herring	bool
659387798b3SRob Herring
660387798b3SRob Herringconfig ARCH_MULTI_V6
6618dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
662387798b3SRob Herring	select ARCH_MULTI_V6_V7
66342f4754aSRob Herring	select CPU_V6K
664387798b3SRob Herring
665387798b3SRob Herringconfig ARCH_MULTI_V7
6668dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
667387798b3SRob Herring	default y
668387798b3SRob Herring	select ARCH_MULTI_V6_V7
669b1b3f49cSRussell King	select CPU_V7
67090bc8ac7SRob Herring	select HAVE_SMP
671387798b3SRob Herring
672387798b3SRob Herringconfig ARCH_MULTI_V6_V7
673387798b3SRob Herring	bool
6749352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
675387798b3SRob Herring
676387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
677387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
678387798b3SRob Herring	select ARCH_MULTI_V5
679387798b3SRob Herring
680387798b3SRob Herringendmenu
681387798b3SRob Herring
68205e2a3deSRob Herringconfig ARCH_VIRT
683e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
684e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
6854b8b5f25SRob Herring	select ARM_AMBA
68605e2a3deSRob Herring	select ARM_GIC
6873ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
6880b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
689bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
69005e2a3deSRob Herring	select ARM_PSCI
6914b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
6928e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
69305e2a3deSRob Herring
694ccf50e23SRussell King#
695ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
696ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
697ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
698ccf50e23SRussell King#
6996bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
7006bb8536cSAndreas Färber
701445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
702445d9b30STsahee Zidenberg
703590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
704590b460cSLars Persson
705d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
706d9bfc86dSOleksij Rempel
707a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
708a66c51f9SAlexandre Belloni
70995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
71095b8f20fSRussell King
7111d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7121d22924eSAnders Berg
7138ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7148ac49e04SChristian Daudt
7151c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7161c37fa10SSebastian Hesselbarth
7171da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7181da177e4SLinus Torvalds
719d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
720d94f944eSAnton Vorontsov
72195b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
72295b8f20fSRussell King
723df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
724df8d742eSBaruch Siach
72595b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
72695b8f20fSRussell King
727e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
728e7736d47SLennert Buytenhek
729a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
730a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig"
731a66c51f9SAlexandre Belloni
7321da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7331da177e4SLinus Torvalds
73459d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
73559d3a193SPaulius Zaleckas
736387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
737387798b3SRob Herring
738389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
739389ee0c2SHaojian Zhuang
740a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
741a66c51f9SAlexandre Belloni
7421da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7431da177e4SLinus Torvalds
744a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig"
745a66c51f9SAlexandre Belloni
7463f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7473f7e5815SLennert Buytenhek
7483f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7491da177e4SLinus Torvalds
7501da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7511da177e4SLinus Torvalds
752828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
753828989adSSantosh Shilimkar
75495b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
75595b8f20fSRussell King
756a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
757a66c51f9SAlexandre Belloni
7583b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7593b8f5030SCarlo Caione
7609fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig"
7619fb29c73SSugaya Taichi
762a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
763a66c51f9SAlexandre Belloni
76417723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
76517723fd3SJonas Jensen
766794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
767794d15b2SStanislav Samsonov
768a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
769f682a218SMatthias Brugger
7701d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7711d3f33d5SShawn Guo
77295b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
77349cbe786SEric Miao
77495b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
77595b8f20fSRussell King
7767bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
7777bffa14cSBrendan Higgins
7789851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7799851ca57SDaniel Tang
780d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
781d48af15eSTony Lindgren
782d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7831da177e4SLinus Torvalds
7841dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7851dbae815STony Lindgren
7869dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
787585cf175STzachi Perelstein
788a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
789a66c51f9SAlexandre Belloni
790387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
791387798b3SRob Herring
792a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
793a66c51f9SAlexandre Belloni
79495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
79595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
7961da177e4SLinus Torvalds
7978fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
7988fc1b0f8SKumar Gala
79978e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
80078e3dbc1SAndreas Färber
80195b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
80295b8f20fSRussell King
803d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
804d63dc051SHeiko Stuebner
805a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig"
806a66c51f9SAlexandre Belloni
807a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig"
808a66c51f9SAlexandre Belloni
809a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
810a66c51f9SAlexandre Belloni
81195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
812edabd38eSSaeed Bishara
813a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
814a66c51f9SAlexandre Belloni
815387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
816387798b3SRob Herring
817a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
818a21765a7SBen Dooks
81965ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
82065ebcc11SSrinivas Kandagatla
821bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
822bcb84fb4SAlexandre TORGUE
8233b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8243b52634fSMaxime Ripard
825d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
826d6de5b02SMarc Gonzalez
827c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
828c5f80065SErik Gilling
82995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8301da177e4SLinus Torvalds
831ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
832ba56a987SMasahiro Yamada
83395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8341da177e4SLinus Torvalds
8351da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8361da177e4SLinus Torvalds
837ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
838420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
839ceade897SRussell King
8406f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8416f35f9a9STony Prisk
8427ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8437ec80ddfSwanzongshun
844acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
845acede515SJun Nie
8469a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8479a45eb69SJosh Cartwright
848499f1640SStefan Agner# ARMv7-M architecture
849499f1640SStefan Agnerconfig ARCH_EFM32
850499f1640SStefan Agner	bool "Energy Micro efm32"
851499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8525c34a4e8SLinus Walleij	select GPIOLIB
853499f1640SStefan Agner	help
854499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
855499f1640SStefan Agner	  processors.
856499f1640SStefan Agner
857499f1640SStefan Agnerconfig ARCH_LPC18XX
858499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
859499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
860499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
861499f1640SStefan Agner	select ARM_AMBA
862499f1640SStefan Agner	select CLKSRC_LPC32XX
863499f1640SStefan Agner	select PINCTRL
864499f1640SStefan Agner	help
865499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
866499f1640SStefan Agner	  high performance microcontrollers.
867499f1640SStefan Agner
8681847119dSVladimir Murzinconfig ARCH_MPS2
86917bd274eSBaruch Siach	bool "ARM MPS2 platform"
8701847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8711847119dSVladimir Murzin	select ARM_AMBA
8721847119dSVladimir Murzin	select CLKSRC_MPS2
8731847119dSVladimir Murzin	help
8741847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8751847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8761847119dSVladimir Murzin
8771847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8781847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8791847119dSVladimir Murzin
8801da177e4SLinus Torvalds# Definitions to make life easier
8811da177e4SLinus Torvaldsconfig ARCH_ACORN
8821da177e4SLinus Torvalds	bool
8831da177e4SLinus Torvalds
8847ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8857ae1f7ecSLennert Buytenhek	bool
886469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8877ae1f7ecSLennert Buytenhek
88869b02f6aSLennert Buytenhekconfig PLAT_ORION
88969b02f6aSLennert Buytenhek	bool
890bfe45e0bSRussell King	select CLKSRC_MMIO
891b1b3f49cSRussell King	select COMMON_CLK
892dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
893278b45b0SAndrew Lunn	select IRQ_DOMAIN
89469b02f6aSLennert Buytenhek
895abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
896abcda1dcSThomas Petazzoni	bool
897abcda1dcSThomas Petazzoni	select PLAT_ORION
898abcda1dcSThomas Petazzoni
899bd5ce433SEric Miaoconfig PLAT_PXA
900bd5ce433SEric Miao	bool
901bd5ce433SEric Miao
902f4b8b319SRussell Kingconfig PLAT_VERSATILE
903f4b8b319SRussell King	bool
904f4b8b319SRussell King
9058636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
9061da177e4SLinus Torvalds
907afe4b25eSLennert Buytenhekconfig IWMMXT
908d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
909d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
910d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
911afe4b25eSLennert Buytenhek	help
912afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
913afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
914afe4b25eSLennert Buytenhek
9153b93e7b0SHyok S. Choiif !MMU
9163b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9173b93e7b0SHyok S. Choiendif
9183b93e7b0SHyok S. Choi
9193e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9203e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9213e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9223e0a07f8SGregory CLEMENT	default y
9233e0a07f8SGregory CLEMENT	help
9243e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9253e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9263e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9273e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9283e0a07f8SGregory CLEMENT	  Workaround:
9293e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9303e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9313e0a07f8SGregory CLEMENT	  instruction
9323e0a07f8SGregory CLEMENT
933f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
934f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
935f0c4b8d6SWill Deacon	depends on CPU_V6
936f0c4b8d6SWill Deacon	help
937f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
938f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
939f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
940f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
941f0c4b8d6SWill Deacon
9429cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9439cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
944e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9459cba3cccSCatalin Marinas	help
9469cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9479cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9489cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9499cba3cccSCatalin Marinas	  recommended workaround.
9509cba3cccSCatalin Marinas
9517ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9527ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9537ce236fcSCatalin Marinas	depends on CPU_V7
9547ce236fcSCatalin Marinas	help
9557ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
95679403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9577ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9587ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9597ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9607ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9617ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9627ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9637ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9647ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9657ce236fcSCatalin Marinas	  available in non-secure mode.
9667ce236fcSCatalin Marinas
967855c551fSCatalin Marinasconfig ARM_ERRATA_458693
968855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
969855c551fSCatalin Marinas	depends on CPU_V7
97062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
971855c551fSCatalin Marinas	help
972855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
973855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
974855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
975855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
976855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
977855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
978855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
979855c551fSCatalin Marinas	  register may not be available in non-secure mode.
980855c551fSCatalin Marinas
9810516e464SCatalin Marinasconfig ARM_ERRATA_460075
9820516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
9830516e464SCatalin Marinas	depends on CPU_V7
98462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9850516e464SCatalin Marinas	help
9860516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
9870516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
9880516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
9890516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
9900516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
9910516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
9920516e464SCatalin Marinas	  may not be available in non-secure mode.
9930516e464SCatalin Marinas
9949f05027cSWill Deaconconfig ARM_ERRATA_742230
9959f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
9969f05027cSWill Deacon	depends on CPU_V7 && SMP
99762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9989f05027cSWill Deacon	help
9999f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10009f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10019f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10029f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10039f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10049f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10059f05027cSWill Deacon	  the two writes.
10069f05027cSWill Deacon
1007a672e99bSWill Deaconconfig ARM_ERRATA_742231
1008a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1009a672e99bSWill Deacon	depends on CPU_V7 && SMP
101062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1011a672e99bSWill Deacon	help
1012a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1013a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1014a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1015a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1016a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1017a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1018a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1019a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1020a672e99bSWill Deacon	  capabilities of the processor.
1021a672e99bSWill Deacon
102269155794SJon Medhurstconfig ARM_ERRATA_643719
102369155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
102469155794SJon Medhurst	depends on CPU_V7 && SMP
1025e5a5de44SRussell King	default y
102669155794SJon Medhurst	help
102769155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
102869155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
102969155794SJon Medhurst	  register returns zero when it should return one. The workaround
103069155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
103169155794SJon Medhurst	  it behave as intended and avoiding data corruption.
103269155794SJon Medhurst
1033cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1034cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1035e66dc745SDave Martin	depends on CPU_V7
1036cdf357f1SWill Deacon	help
1037cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1038cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1039cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1040cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1041cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1042cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1043cdf357f1SWill Deacon	  entries regardless of the ASID.
1044475d92fcSWill Deacon
1045475d92fcSWill Deaconconfig ARM_ERRATA_743622
1046475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1047475d92fcSWill Deacon	depends on CPU_V7
104862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1049475d92fcSWill Deacon	help
1050475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1051efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1052475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1053475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1054475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1055475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1056475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1057475d92fcSWill Deacon	  processor.
1058475d92fcSWill Deacon
10599a27c27cSWill Deaconconfig ARM_ERRATA_751472
10609a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1061ba90c516SDave Martin	depends on CPU_V7
106262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10639a27c27cSWill Deacon	help
10649a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10659a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10669a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10679a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10689a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10699a27c27cSWill Deacon
1070fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1071fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1072fcbdc5feSWill Deacon	depends on CPU_V7
1073fcbdc5feSWill Deacon	help
1074fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1075fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1076fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1077fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1078fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1079fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1080fcbdc5feSWill Deacon
10815dab26afSWill Deaconconfig ARM_ERRATA_754327
10825dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
10835dab26afSWill Deacon	depends on CPU_V7 && SMP
10845dab26afSWill Deacon	help
10855dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
10865dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
10875dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
10885dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
10895dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
10905dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
10915dab26afSWill Deacon
1092145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1093145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1094fd832478SFabio Estevam	depends on CPU_V6
1095145e10e1SCatalin Marinas	help
1096145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1097145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1098145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1099145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1100145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1101145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1102145e10e1SCatalin Marinas	  is not affected.
1103145e10e1SCatalin Marinas
1104f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1105f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1106f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1107f630c1bdSWill Deacon	help
1108f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1109f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1110f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1111f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1112f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1113f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1114f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1115f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1116f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1117f630c1bdSWill Deacon
11187253b85cSSimon Hormanconfig ARM_ERRATA_775420
11197253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11207253b85cSSimon Horman       depends on CPU_V7
11217253b85cSSimon Horman       help
11227253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11237253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11247253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11257253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11267253b85cSSimon Horman	 an abort may occur on cache maintenance.
11277253b85cSSimon Horman
112893dc6887SCatalin Marinasconfig ARM_ERRATA_798181
112993dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
113093dc6887SCatalin Marinas	depends on CPU_V7 && SMP
113193dc6887SCatalin Marinas	help
113293dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
113393dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
113493dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
113593dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
113693dc6887SCatalin Marinas	  as the one being invalidated.
113793dc6887SCatalin Marinas
113884b6504fSWill Deaconconfig ARM_ERRATA_773022
113984b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
114084b6504fSWill Deacon	depends on CPU_V7
114184b6504fSWill Deacon	help
114284b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
114384b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
114484b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
114584b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
114684b6504fSWill Deacon
114762c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
114862c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
114962c0f4a5SDoug Anderson	depends on CPU_V7
115062c0f4a5SDoug Anderson	help
115162c0f4a5SDoug Anderson	  This option enables the workaround for:
115262c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
115362c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
115462c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
115562c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
115662c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
115762c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
115862c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
115962c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
116062c0f4a5SDoug Anderson
1161416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1162416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1163416bcf21SDoug Anderson	depends on CPU_V7
1164416bcf21SDoug Anderson	help
1165416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1166416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1167416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1168416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1169416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1170416bcf21SDoug Anderson
11719f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11729f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11739f6f9354SDoug Anderson	depends on CPU_V7
11749f6f9354SDoug Anderson	help
11759f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11769f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11779f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11789f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11799f6f9354SDoug Anderson
11809f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11819f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
11829f6f9354SDoug Anderson	depends on CPU_V7
11839f6f9354SDoug Anderson	help
11849f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
11859f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
11869f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
11879f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
11889f6f9354SDoug Anderson
118962c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
119062c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
119162c0f4a5SDoug Anderson	depends on CPU_V7
119262c0f4a5SDoug Anderson	help
119362c0f4a5SDoug Anderson	  This option enables the workaround for:
119462c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
119562c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
119662c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
119762c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
119862c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
119962c0f4a5SDoug Anderson	  for and handled.
120062c0f4a5SDoug Anderson
12011da177e4SLinus Torvaldsendmenu
12021da177e4SLinus Torvalds
12031da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12041da177e4SLinus Torvalds
12051da177e4SLinus Torvaldsmenu "Bus support"
12061da177e4SLinus Torvalds
12071da177e4SLinus Torvaldsconfig ISA
12081da177e4SLinus Torvalds	bool
12091da177e4SLinus Torvalds	help
12101da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12111da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12121da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12131da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12141da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12151da177e4SLinus Torvalds
1216065909b9SRussell King# Select ISA DMA controller support
12171da177e4SLinus Torvaldsconfig ISA_DMA
12181da177e4SLinus Torvalds	bool
1219065909b9SRussell King	select ISA_DMA_API
12201da177e4SLinus Torvalds
1221065909b9SRussell King# Select ISA DMA interface
12225cae841bSAl Viroconfig ISA_DMA_API
12235cae841bSAl Viro	bool
12245cae841bSAl Viro
1225b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1226b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1227b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1228b080ac8aSMarcelo Roberto Jimenez	help
1229b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1230b080ac8aSMarcelo Roberto Jimenez
1231a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1232a0113a99SMike Rapoport	bool
1233a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1234a0113a99SMike Rapoport	default y
1235a0113a99SMike Rapoport	select DMABOUNCE
1236a0113a99SMike Rapoport
12371da177e4SLinus Torvaldsendmenu
12381da177e4SLinus Torvalds
12391da177e4SLinus Torvaldsmenu "Kernel Features"
12401da177e4SLinus Torvalds
12413b55658aSDave Martinconfig HAVE_SMP
12423b55658aSDave Martin	bool
12433b55658aSDave Martin	help
12443b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12453b55658aSDave Martin	  capable CPU.
12463b55658aSDave Martin
12473b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12483b55658aSDave Martin	  options available to the user for configuration.
12493b55658aSDave Martin
12501da177e4SLinus Torvaldsconfig SMP
1251bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1252fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1253bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12543b55658aSDave Martin	depends on HAVE_SMP
1255801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12560361748fSArnd Bergmann	select IRQ_WORK
12571da177e4SLinus Torvalds	help
12581da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12594a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
12604a474157SRobert Graffham	  than one CPU, say Y.
12611da177e4SLinus Torvalds
12624a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
12631da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
12644a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
12654a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
12664a474157SRobert Graffham	  will run faster if you say N here.
12671da177e4SLinus Torvalds
1268395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1269ecf38679SMauro Carvalho Chehab	  <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
127050a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
12711da177e4SLinus Torvalds
12721da177e4SLinus Torvalds	  If you don't know what to do here, say N.
12731da177e4SLinus Torvalds
1274f00ec48fSRussell Kingconfig SMP_ON_UP
12755744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1276801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1277f00ec48fSRussell King	default y
1278f00ec48fSRussell King	help
1279f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1280f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1281f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1282f00ec48fSRussell King	  savings.
1283f00ec48fSRussell King
1284f00ec48fSRussell King	  If you don't know what to do here, say Y.
1285f00ec48fSRussell King
1286c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1287c9018aabSVincent Guittot	bool "Support cpu topology definition"
1288c9018aabSVincent Guittot	depends on SMP && CPU_V7
1289c9018aabSVincent Guittot	default y
1290c9018aabSVincent Guittot	help
1291c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1292c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1293c9018aabSVincent Guittot	  topology of an ARM System.
1294c9018aabSVincent Guittot
1295c9018aabSVincent Guittotconfig SCHED_MC
1296c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1297c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1298c9018aabSVincent Guittot	help
1299c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1300c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1301c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1302c9018aabSVincent Guittot
1303c9018aabSVincent Guittotconfig SCHED_SMT
1304c9018aabSVincent Guittot	bool "SMT scheduler support"
1305c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1306c9018aabSVincent Guittot	help
1307c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1308c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1309c9018aabSVincent Guittot	  places. If unsure say N here.
1310c9018aabSVincent Guittot
1311a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1312a8cbcd92SRussell King	bool
1313a8cbcd92SRussell King	help
13148f433ec4SGeert Uytterhoeven	  This option enables support for the ARM snoop control unit
1315a8cbcd92SRussell King
13168a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1317022c03a2SMarc Zyngier	bool "Architected timer support"
1318022c03a2SMarc Zyngier	depends on CPU_V7
13198a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13200c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1321022c03a2SMarc Zyngier	help
1322022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1323022c03a2SMarc Zyngier
1324f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1325f32f4ce2SRussell King	bool
1326f32f4ce2SRussell King	help
1327f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1328f32f4ce2SRussell King
1329e8db288eSNicolas Pitreconfig MCPM
1330e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1331e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1332e8db288eSNicolas Pitre	help
1333e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1334e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1335e8db288eSNicolas Pitre	  systems.
1336e8db288eSNicolas Pitre
1337ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1338ebf4a5c5SHaojian Zhuang	bool
1339ebf4a5c5SHaojian Zhuang	depends on MCPM
1340ebf4a5c5SHaojian Zhuang	help
1341ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1342ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1343ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1344ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1345ebf4a5c5SHaojian Zhuang
13461c33be57SNicolas Pitreconfig BIG_LITTLE
13471c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13481c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13491c33be57SNicolas Pitre	select MCPM
13501c33be57SNicolas Pitre	help
13511c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13521c33be57SNicolas Pitre	  system architecture.
13531c33be57SNicolas Pitre
13541c33be57SNicolas Pitreconfig BL_SWITCHER
13551c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13566c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
135751aaf81fSRussell King	select CPU_PM
13581c33be57SNicolas Pitre	help
13591c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
13601c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
13611c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
13621c33be57SNicolas Pitre
1363b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1364b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1365b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1366b22537c6SNicolas Pitre	help
1367b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1368b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1369b22537c6SNicolas Pitre	  debugging purposes only.
1370b22537c6SNicolas Pitre
13718d5796d2SLennert Buytenhekchoice
13728d5796d2SLennert Buytenhek	prompt "Memory split"
1373006fa259SRussell King	depends on MMU
13748d5796d2SLennert Buytenhek	default VMSPLIT_3G
13758d5796d2SLennert Buytenhek	help
13768d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
13778d5796d2SLennert Buytenhek
13788d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
13798d5796d2SLennert Buytenhek	  option alone!
13808d5796d2SLennert Buytenhek
13818d5796d2SLennert Buytenhek	config VMSPLIT_3G
13828d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
138363ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1384bbeedfdaSYisheng Xie		depends on !ARM_LPAE
138563ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
13868d5796d2SLennert Buytenhek	config VMSPLIT_2G
13878d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
13888d5796d2SLennert Buytenhek	config VMSPLIT_1G
13898d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
13908d5796d2SLennert Buytenhekendchoice
13918d5796d2SLennert Buytenhek
13928d5796d2SLennert Buytenhekconfig PAGE_OFFSET
13938d5796d2SLennert Buytenhek	hex
1394006fa259SRussell King	default PHYS_OFFSET if !MMU
13958d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
13968d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
139763ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
13988d5796d2SLennert Buytenhek	default 0xC0000000
13998d5796d2SLennert Buytenhek
14001da177e4SLinus Torvaldsconfig NR_CPUS
14011da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14021da177e4SLinus Torvalds	range 2 32
14031da177e4SLinus Torvalds	depends on SMP
14041da177e4SLinus Torvalds	default "4"
14051da177e4SLinus Torvalds
1406a054a811SRussell Kingconfig HOTPLUG_CPU
140700b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
140840b31360SStephen Rothwell	depends on SMP
14091b5ba350SDietmar Eggemann	select GENERIC_IRQ_MIGRATION
1410a054a811SRussell King	help
1411a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1412a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1413a054a811SRussell King
14142bdd424fSWill Deaconconfig ARM_PSCI
14152bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1416e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1417be120397SMark Rutland	select ARM_PSCI_FW
14182bdd424fSWill Deacon	help
14192bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14202bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14212bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14222bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14232bdd424fSWill Deacon	  ARM processors").
14242bdd424fSWill Deacon
14252a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14262a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14272a6ad871SMaxime Ripard# selected platforms.
142844986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
142944986ab0SPeter De Schrijver (NVIDIA)	int
1430139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1431d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1432b35d2e56SGregory Fong		ARCH_ZYNQ
1433aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1434aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1435eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
143606b851e5SOlof Johansson	default 392 if ARCH_U8500
143701bb914cSTony Prisk	default 352 if ARCH_VT8500
14387b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14392a6ad871SMaxime Ripard	default 264 if MACH_H4700
144044986ab0SPeter De Schrijver (NVIDIA)	default 0
144144986ab0SPeter De Schrijver (NVIDIA)	help
144244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
144344986ab0SPeter De Schrijver (NVIDIA)
144444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
144544986ab0SPeter De Schrijver (NVIDIA)
1446c9218b16SRussell Kingconfig HZ_FIXED
1447f8065813SRussell King	int
1448da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14491164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
145047d84682SRussell King	default 0
1451c9218b16SRussell King
1452c9218b16SRussell Kingchoice
145347d84682SRussell King	depends on HZ_FIXED = 0
1454c9218b16SRussell King	prompt "Timer frequency"
1455c9218b16SRussell King
1456c9218b16SRussell Kingconfig HZ_100
1457c9218b16SRussell King	bool "100 Hz"
1458c9218b16SRussell King
1459c9218b16SRussell Kingconfig HZ_200
1460c9218b16SRussell King	bool "200 Hz"
1461c9218b16SRussell King
1462c9218b16SRussell Kingconfig HZ_250
1463c9218b16SRussell King	bool "250 Hz"
1464c9218b16SRussell King
1465c9218b16SRussell Kingconfig HZ_300
1466c9218b16SRussell King	bool "300 Hz"
1467c9218b16SRussell King
1468c9218b16SRussell Kingconfig HZ_500
1469c9218b16SRussell King	bool "500 Hz"
1470c9218b16SRussell King
1471c9218b16SRussell Kingconfig HZ_1000
1472c9218b16SRussell King	bool "1000 Hz"
1473c9218b16SRussell King
1474c9218b16SRussell Kingendchoice
1475c9218b16SRussell King
1476c9218b16SRussell Kingconfig HZ
1477c9218b16SRussell King	int
147847d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1479c9218b16SRussell King	default 100 if HZ_100
1480c9218b16SRussell King	default 200 if HZ_200
1481c9218b16SRussell King	default 250 if HZ_250
1482c9218b16SRussell King	default 300 if HZ_300
1483c9218b16SRussell King	default 500 if HZ_500
1484c9218b16SRussell King	default 1000
1485c9218b16SRussell King
1486c9218b16SRussell Kingconfig SCHED_HRTICK
1487c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1488f8065813SRussell King
148916c79651SCatalin Marinasconfig THUMB2_KERNEL
1490bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
14914477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1492bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
149389bace65SArnd Bergmann	select ARM_UNWIND
149416c79651SCatalin Marinas	help
149516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
149675fea300SNicolas Pitre	  Thumb-2 mode.
149716c79651SCatalin Marinas
149816c79651SCatalin Marinas	  If unsure, say N.
149916c79651SCatalin Marinas
15006f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15016f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15026f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15036f685c5cSDave Martin	default y
15046f685c5cSDave Martin	help
15056f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15066f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15076f685c5cSDave Martin	  branch instructions.
15086f685c5cSDave Martin
15096f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15106f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15116f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15126f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15136f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15146f685c5cSDave Martin	  support.
15156f685c5cSDave Martin
15166f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15176f685c5cSDave Martin	  relocation" error when loading some modules.
15186f685c5cSDave Martin
15196f685c5cSDave Martin	  Until fixed tools are available, passing
15206f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15216f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15226f685c5cSDave Martin	  stack usage in some cases.
15236f685c5cSDave Martin
15246f685c5cSDave Martin	  The problem is described in more detail at:
15256f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15266f685c5cSDave Martin
15276f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15286f685c5cSDave Martin
15296f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15306f685c5cSDave Martin
153142f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
153242f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
153342f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
153442f25bddSNicolas Pitre	default y
153542f25bddSNicolas Pitre	help
153642f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
153742f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
153842f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
153942f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
154042f25bddSNicolas Pitre	  functions.
154142f25bddSNicolas Pitre
154242f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
154342f25bddSNicolas Pitre	  replace the first two instructions of these library functions
154442f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
154542f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
154642f25bddSNicolas Pitre	  and less power intensive than running the original library
154742f25bddSNicolas Pitre	  code to do integer division.
154842f25bddSNicolas Pitre
1549704bdda0SNicolas Pitreconfig AEABI
155049460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
155149460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1552704bdda0SNicolas Pitre	help
1553704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1554704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1555704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1556704bdda0SNicolas Pitre
1557704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1558704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1559704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1560704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1561704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1562704bdda0SNicolas Pitre
1563704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1564704bdda0SNicolas Pitre
15656c90c872SNicolas Pitreconfig OABI_COMPAT
1566a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1567d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
15686c90c872SNicolas Pitre	help
15696c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
15706c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
15716c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
15726c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
15736c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
15746c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
157591702175SKees Cook
157691702175SKees Cook	  The seccomp filter system will not be available when this is
157791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
157891702175SKees Cook	  between calling conventions during filtering.
157991702175SKees Cook
15806c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
15816c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
15826c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
15836c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1584b02f8467SKees Cook	  at all). If in doubt say N.
15856c90c872SNicolas Pitre
1586eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1587e80d6a24SMel Gorman	bool
1588e80d6a24SMel Gorman
158905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
159005944d74SRussell King	bool
159105944d74SRussell King
159207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
159307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
159407a2f737SRussell King
159505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1596be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1597c80d79d7SYasunori Goto
15987b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
15997b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16007b7bf499SWill Deacon
1601e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP
1602b8cd51afSSteve Capper	def_bool y
1603b8cd51afSSteve Capper	depends on ARM_LPAE
1604b8cd51afSSteve Capper
1605053a96caSNicolas Pitreconfig HIGHMEM
1606e8db89a2SRussell King	bool "High Memory Support"
1607e8db89a2SRussell King	depends on MMU
1608053a96caSNicolas Pitre	help
1609053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1610053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1611053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1612053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1613053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1614053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1615053a96caSNicolas Pitre
1616053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1617053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1618053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1619053a96caSNicolas Pitre
1620053a96caSNicolas Pitre	  If unsure, say n.
1621053a96caSNicolas Pitre
162265cec8e3SRussell Kingconfig HIGHPTE
16239a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
162465cec8e3SRussell King	depends on HIGHMEM
16259a431bd5SRussell King	default y
1626b4d103d1SRussell King	help
1627b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1628b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1629b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1630b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1631b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
163265cec8e3SRussell King
1633a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1634a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1635a5e090acSRussell King	depends on MMU && !ARM_LPAE
16361b8873a0SJamie Iles	default y
16371b8873a0SJamie Iles	help
1638a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1639a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1640a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1641a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1642a5e090acSRussell King	  fault when dereferenced.
1643a5e090acSRussell King
1644a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1645a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1646a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
16471da177e4SLinus Torvalds
16481da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1649fa8ad788SMark Rutland	def_bool y
1650fa8ad788SMark Rutland	depends on ARM_PMU
16511b8873a0SJamie Iles
16521355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16531355e2a6SCatalin Marinas       def_bool y
16541355e2a6SCatalin Marinas       depends on ARM_LPAE
16551355e2a6SCatalin Marinas
16568d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16578d962507SCatalin Marinas       def_bool y
16588d962507SCatalin Marinas       depends on ARM_LPAE
16598d962507SCatalin Marinas
16604bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16614bfab203SSteven Capper	def_bool y
16624bfab203SSteven Capper
16637d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
16647d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
16657d485f64SArd Biesheuvel	depends on MODULES
1666e7229f7dSAnders Roxell	default y
16677d485f64SArd Biesheuvel	help
16687d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
16697d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
16707d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
16717d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
16727d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
16737d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
16747d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
16757d485f64SArd Biesheuvel	  the same.
16767d485f64SArd Biesheuvel
1677e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1678e7229f7dSAnders Roxell	  configurations. If unsure, say y.
16797d485f64SArd Biesheuvel
1680c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
168136d6c928SUlrich Hecht	int "Maximum zone order"
1682898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
16836d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1684c1b2d970SMagnus Damm	default "11"
1685c1b2d970SMagnus Damm	help
1686c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1687c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1688c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1689c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1690c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1691c1b2d970SMagnus Damm	  increase this value.
1692c1b2d970SMagnus Damm
1693c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1694c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1695c1b2d970SMagnus Damm
16961da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
16971da177e4SLinus Torvalds	bool
1698f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
16991da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1700e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17011da177e4SLinus Torvalds	help
17021da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17031da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17041da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17051da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17061da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17071da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17081da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17091da177e4SLinus Torvalds
171039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
171138ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
171238ef2ad5SLinus Walleij	depends on MMU
171339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
171439ec58f3SLennert Buytenhek	help
171539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
171639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
171739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
171839ec58f3SLennert Buytenhek
171939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
172039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
172139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
172239ec58f3SLennert Buytenhek
172339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
172439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
172539ec58f3SLennert Buytenhek
172670c70d97SNicolas Pitreconfig SECCOMP
172770c70d97SNicolas Pitre	bool
172870c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
172970c70d97SNicolas Pitre	---help---
173070c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
173170c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
173270c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
173370c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
173470c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
173570c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
173670c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
173770c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
173870c70d97SNicolas Pitre	  defined by each seccomp mode.
173970c70d97SNicolas Pitre
174002c2433bSStefano Stabelliniconfig PARAVIRT
174102c2433bSStefano Stabellini	bool "Enable paravirtualization code"
174202c2433bSStefano Stabellini	help
174302c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
174402c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
174502c2433bSStefano Stabellini	  over full virtualization.
174602c2433bSStefano Stabellini
174702c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
174802c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
174902c2433bSStefano Stabellini	select PARAVIRT
175002c2433bSStefano Stabellini	help
175102c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
175202c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
175302c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
175402c2433bSStefano Stabellini	  that, there can be a small performance impact.
175502c2433bSStefano Stabellini
175602c2433bSStefano Stabellini	  If in doubt, say N here.
175702c2433bSStefano Stabellini
1758eff8d644SStefano Stabelliniconfig XEN_DOM0
1759eff8d644SStefano Stabellini	def_bool y
1760eff8d644SStefano Stabellini	depends on XEN
1761eff8d644SStefano Stabellini
1762eff8d644SStefano Stabelliniconfig XEN
1763c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
176485323a99SIan Campbell	depends on ARM && AEABI && OF
1765f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
176685323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17677693deccSUwe Kleine-König	depends on MMU
176851aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
176917b7ab80SStefano Stabellini	select ARM_PSCI
1770f21254cdSChristoph Hellwig	select SWIOTLB
177183862ccfSStefano Stabellini	select SWIOTLB_XEN
177202c2433bSStefano Stabellini	select PARAVIRT
1773eff8d644SStefano Stabellini	help
1774eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1775eff8d644SStefano Stabellini
1776189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1777189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1778189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1779189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1780189af465SArd Biesheuvel	default y
1781189af465SArd Biesheuvel	help
1782189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1783189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1784189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1785189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1786189af465SArd Biesheuvel	  the entire duration that the system is up.
1787189af465SArd Biesheuvel
1788189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1789189af465SArd Biesheuvel	  different canary value for each task.
1790189af465SArd Biesheuvel
17911da177e4SLinus Torvaldsendmenu
17921da177e4SLinus Torvalds
17931da177e4SLinus Torvaldsmenu "Boot options"
17941da177e4SLinus Torvalds
17959eb8f674SGrant Likelyconfig USE_OF
17969eb8f674SGrant Likely	bool "Flattened Device Tree support"
1797b1b3f49cSRussell King	select IRQ_DOMAIN
17989eb8f674SGrant Likely	select OF
17999eb8f674SGrant Likely	help
18009eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18019eb8f674SGrant Likely
1802bd51e2f5SNicolas Pitreconfig ATAGS
1803bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1804bd51e2f5SNicolas Pitre	default y
1805bd51e2f5SNicolas Pitre	help
1806bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1807bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1808bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1809bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1810bd51e2f5SNicolas Pitre	  leave this to y.
1811bd51e2f5SNicolas Pitre
1812bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1813bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1814bd51e2f5SNicolas Pitre	depends on ATAGS
1815bd51e2f5SNicolas Pitre	help
1816bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1817bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1818bd51e2f5SNicolas Pitre
18191da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18201da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18211da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18221da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18231da177e4SLinus Torvalds	default "0"
18241da177e4SLinus Torvalds	help
18251da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18261da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18271da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18281da177e4SLinus Torvalds	  value in their defconfig file.
18291da177e4SLinus Torvalds
18301da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18311da177e4SLinus Torvalds
18321da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18331da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18341da177e4SLinus Torvalds	default "0"
18351da177e4SLinus Torvalds	help
1836f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1837f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1838f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1839f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1840f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1841f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18421da177e4SLinus Torvalds
18431da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18441da177e4SLinus Torvalds
18451da177e4SLinus Torvaldsconfig ZBOOT_ROM
18461da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18471da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
184810968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18491da177e4SLinus Torvalds	help
18501da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18511da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18521da177e4SLinus Torvalds
1853e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1854e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
185510968131SRussell King	depends on OF
1856e2a6a3aaSJohn Bonesio	help
1857e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1858e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1859e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1860e2a6a3aaSJohn Bonesio
1861e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1862e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1863e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1864e2a6a3aaSJohn Bonesio
1865e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1866e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1867e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1868e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1869e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1870e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1871e2a6a3aaSJohn Bonesio	  to this option.
1872e2a6a3aaSJohn Bonesio
1873b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1874b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1875b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1876b90b9a38SNicolas Pitre	help
1877b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1878b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1879b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1880b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1881b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1882b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1883b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1884b90b9a38SNicolas Pitre
1885d0f34a11SGenoud Richardchoice
1886d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1887d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1888d0f34a11SGenoud Richard
1889d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1890d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1891d0f34a11SGenoud Richard	help
1892d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1893d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1894d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1895d0f34a11SGenoud Richard
1896d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1897d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1898d0f34a11SGenoud Richard	help
1899d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1900d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1901d0f34a11SGenoud Richard
1902d0f34a11SGenoud Richardendchoice
1903d0f34a11SGenoud Richard
19041da177e4SLinus Torvaldsconfig CMDLINE
19051da177e4SLinus Torvalds	string "Default kernel command string"
19061da177e4SLinus Torvalds	default ""
19071da177e4SLinus Torvalds	help
19081da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19091da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19101da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19111da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19121da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19131da177e4SLinus Torvalds
19144394c124SVictor Boiviechoice
19154394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19164394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1917bd51e2f5SNicolas Pitre	depends on ATAGS
19184394c124SVictor Boivie
19194394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19204394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19214394c124SVictor Boivie	help
19224394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19234394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19244394c124SVictor Boivie	  string provided in CMDLINE will be used.
19254394c124SVictor Boivie
19264394c124SVictor Boivieconfig CMDLINE_EXTEND
19274394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19284394c124SVictor Boivie	help
19294394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19304394c124SVictor Boivie	  appended to the default kernel command string.
19314394c124SVictor Boivie
193292d2040dSAlexander Hollerconfig CMDLINE_FORCE
193392d2040dSAlexander Holler	bool "Always use the default kernel command string"
193492d2040dSAlexander Holler	help
193592d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
193692d2040dSAlexander Holler	  loader passes other arguments to the kernel.
193792d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
193892d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19394394c124SVictor Boivieendchoice
194092d2040dSAlexander Holler
19411da177e4SLinus Torvaldsconfig XIP_KERNEL
19421da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
194310968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19441da177e4SLinus Torvalds	help
19451da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19461da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19471da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19481da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19491da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19501da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19511da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19521da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19531da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19541da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19551da177e4SLinus Torvalds
19561da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19571da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19581da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19591da177e4SLinus Torvalds
19601da177e4SLinus Torvalds	  If unsure, say N.
19611da177e4SLinus Torvalds
19621da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19631da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19641da177e4SLinus Torvalds	depends on XIP_KERNEL
19651da177e4SLinus Torvalds	default "0x00080000"
19661da177e4SLinus Torvalds	help
19671da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19681da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19691da177e4SLinus Torvalds	  own flash usage.
19701da177e4SLinus Torvalds
1971ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1972ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1973ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1974ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1975ca8b5d97SNicolas Pitre	help
1976ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1977ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1978ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1979ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1980ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1981ca8b5d97SNicolas Pitre
1982c587e4a6SRichard Purdieconfig KEXEC
1983c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
198419ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1985cb1293e2SArnd Bergmann	depends on !CPU_V7M
19862965faa5SDave Young	select KEXEC_CORE
1987c587e4a6SRichard Purdie	help
1988c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1989c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
199001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1991c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1992c587e4a6SRichard Purdie
1993c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1994c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1995bf220695SGeert Uytterhoeven	  initially work for you.
1996c587e4a6SRichard Purdie
19974cd9d6f7SRichard Purdieconfig ATAGS_PROC
19984cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1999bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2000b98d7291SUli Luckas	default y
20014cd9d6f7SRichard Purdie	help
20024cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20034cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20044cd9d6f7SRichard Purdie
2005cb5d39b3SMika Westerbergconfig CRASH_DUMP
2006cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2007cb5d39b3SMika Westerberg	help
2008cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2009cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2010cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2011cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2012cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2013cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2014cb5d39b3SMika Westerberg
2015cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2016cb5d39b3SMika Westerberg
2017e69edc79SEric Miaoconfig AUTO_ZRELADDR
2018e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2019e69edc79SEric Miao	help
2020e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2021e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2022e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2023e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2024e69edc79SEric Miao	  from start of memory.
2025e69edc79SEric Miao
202681a0bc39SRoy Franzconfig EFI_STUB
202781a0bc39SRoy Franz	bool
202881a0bc39SRoy Franz
202981a0bc39SRoy Franzconfig EFI
203081a0bc39SRoy Franz	bool "UEFI runtime support"
203181a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
203281a0bc39SRoy Franz	select UCS2_STRING
203381a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
203481a0bc39SRoy Franz	select EFI_STUB
203581a0bc39SRoy Franz	select EFI_ARMSTUB
203681a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
203781a0bc39SRoy Franz	---help---
203881a0bc39SRoy Franz	  This option provides support for runtime services provided
203981a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
204081a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
204181a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
204281a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
204381a0bc39SRoy Franz	  UEFI firmware.
204481a0bc39SRoy Franz
2045bb817befSArd Biesheuvelconfig DMI
2046bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2047bb817befSArd Biesheuvel	depends on EFI
2048bb817befSArd Biesheuvel	default y
2049bb817befSArd Biesheuvel	help
2050bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2051bb817befSArd Biesheuvel
2052bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2053bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2054bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2055bb817befSArd Biesheuvel
2056bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2057bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2058bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2059bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2060bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2061bb817befSArd Biesheuvel
20621da177e4SLinus Torvaldsendmenu
20631da177e4SLinus Torvalds
2064ac9d7efcSRussell Kingmenu "CPU Power Management"
20651da177e4SLinus Torvalds
20661da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20671da177e4SLinus Torvalds
2068ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2069ac9d7efcSRussell King
2070ac9d7efcSRussell Kingendmenu
2071ac9d7efcSRussell King
20721da177e4SLinus Torvaldsmenu "Floating point emulation"
20731da177e4SLinus Torvalds
20741da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20751da177e4SLinus Torvalds
20761da177e4SLinus Torvaldsconfig FPE_NWFPE
20771da177e4SLinus Torvalds	bool "NWFPE math emulation"
2078593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20791da177e4SLinus Torvalds	---help---
20801da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20811da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20821da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20831da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20841da177e4SLinus Torvalds
20851da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20861da177e4SLinus Torvalds	  early in the bootup.
20871da177e4SLinus Torvalds
20881da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20891da177e4SLinus Torvalds	bool "Support extended precision"
2090bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20911da177e4SLinus Torvalds	help
20921da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20931da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20941da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20951da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20961da177e4SLinus Torvalds	  floating point emulator without any good reason.
20971da177e4SLinus Torvalds
20981da177e4SLinus Torvalds	  You almost surely want to say N here.
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvaldsconfig FPE_FASTFPE
21011da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2102d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21031da177e4SLinus Torvalds	---help---
21041da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21051da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21061da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21071da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21081da177e4SLinus Torvalds
21091da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21101da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21111da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21121da177e4SLinus Torvalds	  choose NWFPE.
21131da177e4SLinus Torvalds
21141da177e4SLinus Torvaldsconfig VFP
21151da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2116e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21171da177e4SLinus Torvalds	help
21181da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21191da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21201da177e4SLinus Torvalds
21211da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21221da177e4SLinus Torvalds	  release notes and additional status information.
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21251da177e4SLinus Torvalds
212625ebee02SCatalin Marinasconfig VFPv3
212725ebee02SCatalin Marinas	bool
212825ebee02SCatalin Marinas	depends on VFP
212925ebee02SCatalin Marinas	default y if CPU_V7
213025ebee02SCatalin Marinas
2131b5872db4SCatalin Marinasconfig NEON
2132b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2133b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2134b5872db4SCatalin Marinas	help
2135b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2136b5872db4SCatalin Marinas	  Extension.
2137b5872db4SCatalin Marinas
213873c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
213973c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2140c4a30c3bSRussell King	depends on NEON && AEABI
214173c132c1SArd Biesheuvel	help
214273c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
214373c132c1SArd Biesheuvel
21441da177e4SLinus Torvaldsendmenu
21451da177e4SLinus Torvalds
21461da177e4SLinus Torvaldsmenu "Power management options"
21471da177e4SLinus Torvalds
2148eceab4acSRussell Kingsource "kernel/power/Kconfig"
21491da177e4SLinus Torvalds
2150f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
215119a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2152f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2153f4cb5700SJohannes Berg	def_bool y
2154f4cb5700SJohannes Berg
215515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21568b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21571b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
215815e0d9e3SArnd Bergmann
2159603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2160603fb42aSSebastian Capella	bool
2161603fb42aSSebastian Capella	depends on MMU
2162603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2163603fb42aSSebastian Capella
21641da177e4SLinus Torvaldsendmenu
21651da177e4SLinus Torvalds
2166916f743dSKumar Galasource "drivers/firmware/Kconfig"
2167916f743dSKumar Gala
2168652ccae5SArd Biesheuvelif CRYPTO
2169652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2170652ccae5SArd Biesheuvelendif
21711da177e4SLinus Torvalds
2172749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2173