11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 1836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 194477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 20b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 21171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 22b1b3f49cSRussell King select GENERIC_IRQ_PROBE 23b1b3f49cSRussell King select GENERIC_IRQ_SHOW 247c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 25b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2638ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 27b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 28b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 29b1b3f49cSRussell King select GENERIC_STRNLEN_USER 30a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 31b1b3f49cSRussell King select HARDIRQS_SW_RESEND 327a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 330b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 3409f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 355cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3691702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 370693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 38b1b3f49cSRussell King select HAVE_BPF_JIT 3951aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 40171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 41b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 42b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 43b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 44b1b3f49cSRussell King select HAVE_DMA_ATTRS 45b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 46b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 47dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 48b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 49b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 50b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 51b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 52b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 53b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5487c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 55b1b3f49cSRussell King select HAVE_KERNEL_GZIP 56f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 57b1b3f49cSRussell King select HAVE_KERNEL_LZMA 58b1b3f49cSRussell King select HAVE_KERNEL_LZO 59b1b3f49cSRussell King select HAVE_KERNEL_XZ 60856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 619edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 62b1b3f49cSRussell King select HAVE_MEMBLOCK 63171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 64b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 650dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 667ada189fSJamie Iles select HAVE_PERF_EVENTS 6749863894SWill Deacon select HAVE_PERF_REGS 6849863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 69a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 70e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 71b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 72af1839ebSCatalin Marinas select HAVE_UID16 7331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 74da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 75171b3f0dSRussell King select MODULES_USE_ELF_REL 7684f452b1SSantosh Shilimkar select NO_BOOTMEM 77171b3f0dSRussell King select OLD_SIGACTION 78171b3f0dSRussell King select OLD_SIGSUSPEND3 79b1b3f49cSRussell King select PERF_USE_VMALLOC 80b1b3f49cSRussell King select RTC_LIB 81b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 82171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 83171b3f0dSRussell King # according to that. Thanks. 841da177e4SLinus Torvalds help 851da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 86f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 871da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 881da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 891da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 901da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 911da177e4SLinus Torvalds 9274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 93308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9474facffeSRussell King bool 9574facffeSRussell King 964ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 974ce63fcdSMarek Szyprowski bool 984ce63fcdSMarek Szyprowski 994ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1004ce63fcdSMarek Szyprowski bool 101b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 102b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1034ce63fcdSMarek Szyprowski 10460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10560460abfSSeung-Woo Kim 10660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10760460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10860460abfSSeung-Woo Kim range 4 9 10960460abfSSeung-Woo Kim default 8 11060460abfSSeung-Woo Kim help 11160460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11260460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11360460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11460460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11560460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11660460abfSSeung-Woo Kim virtual space with just a few allocations. 11760460abfSSeung-Woo Kim 11860460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11960460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12060460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12160460abfSSeung-Woo Kim by the PAGE_SIZE. 12260460abfSSeung-Woo Kim 12360460abfSSeung-Woo Kimendif 12460460abfSSeung-Woo Kim 1250b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1260b05da72SHans Ulli Kroll bool 1270b05da72SHans Ulli Kroll 12875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12975e7153aSRalf Baechle bool 13075e7153aSRalf Baechle 131bc581770SLinus Walleijconfig HAVE_TCM 132bc581770SLinus Walleij bool 133bc581770SLinus Walleij select GENERIC_ALLOCATOR 134bc581770SLinus Walleij 135e119bfffSRussell Kingconfig HAVE_PROC_CPU 136e119bfffSRussell King bool 137e119bfffSRussell King 138ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1395ea81769SAl Viro bool 1405ea81769SAl Viro 1411da177e4SLinus Torvaldsconfig EISA 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds ---help--- 1441da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1451da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1481da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1491da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1501da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds Otherwise, say N. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvaldsconfig SBUS 1571da177e4SLinus Torvalds bool 1581da177e4SLinus Torvalds 159f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 160f16fb1ecSRussell King bool 161f16fb1ecSRussell King default y 162f16fb1ecSRussell King 163f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 164f76e9154SNicolas Pitre bool 165f76e9154SNicolas Pitre depends on !SMP 166f76e9154SNicolas Pitre default y 167f76e9154SNicolas Pitre 168f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 169f16fb1ecSRussell King bool 170f16fb1ecSRussell King default y 171f16fb1ecSRussell King 1727ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1737ad1bcb2SRussell King bool 1747ad1bcb2SRussell King default y 1757ad1bcb2SRussell King 1761da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1771da177e4SLinus Torvalds bool 1788a87411bSWill Deacon default y 1791da177e4SLinus Torvalds 180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 181f0d1b0b3SDavid Howells bool 182f0d1b0b3SDavid Howells 183f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 184f0d1b0b3SDavid Howells bool 185f0d1b0b3SDavid Howells 1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1874a1b5733SEduardo Valentin bool 1884a1b5733SEduardo Valentin 189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 190b89c3b16SAkinobu Mita bool 191b89c3b16SAkinobu Mita default y 192b89c3b16SAkinobu Mita 1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1941da177e4SLinus Torvalds bool 1951da177e4SLinus Torvalds default y 1961da177e4SLinus Torvalds 197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 198a08b6b79Sviro@ZenIV.linux.org.uk bool 199a08b6b79Sviro@ZenIV.linux.org.uk 2005ac6da66SChristoph Lameterconfig ZONE_DMA 2015ac6da66SChristoph Lameter bool 2025ac6da66SChristoph Lameter 203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 204ccd7ab7fSFUJITA Tomonori def_bool y 205ccd7ab7fSFUJITA Tomonori 206c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 207c7edc9e3SDavid A. Long def_bool y 208c7edc9e3SDavid A. Long 20958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21058af4a24SRob Herring bool 21158af4a24SRob Herring 2121da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds 2151da177e4SLinus Torvaldsconfig FIQ 2161da177e4SLinus Torvalds bool 2171da177e4SLinus Torvalds 21813a5045dSRob Herringconfig NEED_RET_TO_USER 21913a5045dSRob Herring bool 22013a5045dSRob Herring 221034d2f5aSAl Viroconfig ARCH_MTD_XIP 222034d2f5aSAl Viro bool 223034d2f5aSAl Viro 224c760fc19SHyok S. Choiconfig VECTORS_BASE 225c760fc19SHyok S. Choi hex 2266afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 227c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 228c760fc19SHyok S. Choi default 0x00000000 229c760fc19SHyok S. Choi help 23019accfd3SRussell King The base address of exception vectors. This must be two pages 23119accfd3SRussell King in size. 232c760fc19SHyok S. Choi 233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 234c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 235c1becedcSRussell King default y 236b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 237dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 238dc21af99SRussell King help 239111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 240111e9a5cSRussell King boot and module load time according to the position of the 241111e9a5cSRussell King kernel in system memory. 242dc21af99SRussell King 243111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 244daece596SNicolas Pitre of physical memory is at a 16MB boundary. 245dc21af99SRussell King 246c1becedcSRussell King Only disable this option if you know that you do not require 247c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 248c1becedcSRussell King you need to shrink the kernel to the minimal size. 249c1becedcSRussell King 250c334bc15SRob Herringconfig NEED_MACH_IO_H 251c334bc15SRob Herring bool 252c334bc15SRob Herring help 253c334bc15SRob Herring Select this when mach/io.h is required to provide special 254c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 255c334bc15SRob Herring be avoided when possible. 256c334bc15SRob Herring 2570cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2581b9f95f8SNicolas Pitre bool 259111e9a5cSRussell King help 2600cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2610cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2620cdc8b92SNicolas Pitre be avoided when possible. 2631b9f95f8SNicolas Pitre 2641b9f95f8SNicolas Pitreconfig PHYS_OFFSET 265974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 266c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 267974c0724SNicolas Pitre default DRAM_BASE if !MMU 268c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 269c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 270c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 271c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 272c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 273c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 274c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 275c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 276c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 277c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 278c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 279c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 280c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 281c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2821b9f95f8SNicolas Pitre help 2831b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2841b9f95f8SNicolas Pitre location of main memory in your system. 285cada3c08SRussell King 28687e040b6SSimon Glassconfig GENERIC_BUG 28787e040b6SSimon Glass def_bool y 28887e040b6SSimon Glass depends on BUG 28987e040b6SSimon Glass 2901bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2911bcad26eSKirill A. Shutemov int 2921bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2931bcad26eSKirill A. Shutemov default 2 2941bcad26eSKirill A. Shutemov 2951da177e4SLinus Torvaldssource "init/Kconfig" 2961da177e4SLinus Torvalds 297dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 298dc52ddc0SMatt Helsley 2991da177e4SLinus Torvaldsmenu "System Type" 3001da177e4SLinus Torvalds 3013c427975SHyok S. Choiconfig MMU 3023c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3033c427975SHyok S. Choi default y 3043c427975SHyok S. Choi help 3053c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3063c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3073c427975SHyok S. Choi 308ccf50e23SRussell King# 309ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 310ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 311ccf50e23SRussell King# 3121da177e4SLinus Torvaldschoice 3131da177e4SLinus Torvalds prompt "ARM system type" 3141420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3151420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3161da177e4SLinus Torvalds 317387798b3SRob Herringconfig ARCH_MULTIPLATFORM 318387798b3SRob Herring bool "Allow multiple platforms to be selected" 319b1b3f49cSRussell King depends on MMU 320ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32142dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 322387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 323387798b3SRob Herring select AUTO_ZRELADDR 3246d0add40SRob Herring select CLKSRC_OF 32566314223SDinh Nguyen select COMMON_CLK 326ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32708d38bebSWill Deacon select MIGHT_HAVE_PCI 328387798b3SRob Herring select MULTI_IRQ_HANDLER 32966314223SDinh Nguyen select SPARSE_IRQ 33066314223SDinh Nguyen select USE_OF 33166314223SDinh Nguyen 3324af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3334af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 334b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3354af6fee1SDeepak Saxena select ARM_AMBA 336b1b3f49cSRussell King select ARM_TIMER_SP804 337f9a6aa43SLinus Walleij select COMMON_CLK 338f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 339ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 340b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 341b1b3f49cSRussell King select ICST 342b1b3f49cSRussell King select NEED_MACH_MEMORY_H 343f4b8b319SRussell King select PLAT_VERSATILE 34481cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3454af6fee1SDeepak Saxena help 3464af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3474af6fee1SDeepak Saxena 3484af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3494af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 350b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3514af6fee1SDeepak Saxena select ARM_AMBA 352b1b3f49cSRussell King select ARM_TIMER_SP804 3534af6fee1SDeepak Saxena select ARM_VIC 3546d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 355b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 356aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 357c5a0adb5SRussell King select ICST 358f4b8b319SRussell King select PLAT_VERSATILE 359b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 36081cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3612389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3624af6fee1SDeepak Saxena help 3634af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3644af6fee1SDeepak Saxena 36593e22567SRussell Kingconfig ARCH_CLPS711X 36693e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 367a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 368ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 369c99f72adSAlexander Shiyan select CLKSRC_MMIO 37093e22567SRussell King select COMMON_CLK 37193e22567SRussell King select CPU_ARM720T 3724a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3736597619fSAlexander Shiyan select MFD_SYSCON 374e4e3a37dSAlexander Shiyan select SOC_BUS 37593e22567SRussell King help 37693e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37793e22567SRussell King 378788c9700SRussell Kingconfig ARCH_GEMINI 379788c9700SRussell King bool "Cortina Systems Gemini" 380788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 381f3372c01SLinus Walleij select CLKSRC_MMIO 382b1b3f49cSRussell King select CPU_FA526 383f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 384788c9700SRussell King help 385788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 386788c9700SRussell King 3871da177e4SLinus Torvaldsconfig ARCH_EBSA110 3881da177e4SLinus Torvalds bool "EBSA-110" 389b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 390c750815eSRussell King select CPU_SA110 391f7e68bbfSRussell King select ISA 392c334bc15SRob Herring select NEED_MACH_IO_H 3930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 394ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3951da177e4SLinus Torvalds help 3961da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 397f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3981da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3991da177e4SLinus Torvalds parallel port. 4001da177e4SLinus Torvalds 4016d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4026d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4036d85e2b0SUwe Kleine-König depends on !MMU 4046d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4056d85e2b0SUwe Kleine-König select ARM_NVIC 40651aaf81fSRussell King select AUTO_ZRELADDR 4076d85e2b0SUwe Kleine-König select CLKSRC_OF 4086d85e2b0SUwe Kleine-König select COMMON_CLK 4096d85e2b0SUwe Kleine-König select CPU_V7M 4106d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4116d85e2b0SUwe Kleine-König select NO_DMA 412ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4136d85e2b0SUwe Kleine-König select SPARSE_IRQ 4146d85e2b0SUwe Kleine-König select USE_OF 4156d85e2b0SUwe Kleine-König help 4166d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4176d85e2b0SUwe Kleine-König processors. 4186d85e2b0SUwe Kleine-König 419e7736d47SLennert Buytenhekconfig ARCH_EP93XX 420e7736d47SLennert Buytenhek bool "EP93xx-based" 421b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 422b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 423b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 424e7736d47SLennert Buytenhek select ARM_AMBA 425e7736d47SLennert Buytenhek select ARM_VIC 4266d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 427b1b3f49cSRussell King select CPU_ARM920T 428e7736d47SLennert Buytenhek help 429e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 430e7736d47SLennert Buytenhek 4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4321da177e4SLinus Torvalds bool "FootBridge" 433c750815eSRussell King select CPU_SA110 4341da177e4SLinus Torvalds select FOOTBRIDGE 4354e8d7637SRussell King select GENERIC_CLOCKEVENTS 436d0ee9f40SArnd Bergmann select HAVE_IDE 4378ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 439f999b8bdSMartin Michlmayr help 440f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 441f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4421da177e4SLinus Torvalds 4434af6fee1SDeepak Saxenaconfig ARCH_NETX 4444af6fee1SDeepak Saxena bool "Hilscher NetX based" 445b1b3f49cSRussell King select ARM_VIC 446234b6cedSRussell King select CLKSRC_MMIO 447c750815eSRussell King select CPU_ARM926T 4482fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 449f999b8bdSMartin Michlmayr help 4504af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4514af6fee1SDeepak Saxena 4523b938be6SRussell Kingconfig ARCH_IOP13XX 4533b938be6SRussell King bool "IOP13xx-based" 4543b938be6SRussell King depends on MMU 455b1b3f49cSRussell King select CPU_XSC3 4560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45713a5045dSRob Herring select NEED_RET_TO_USER 458b1b3f49cSRussell King select PCI 459b1b3f49cSRussell King select PLAT_IOP 460b1b3f49cSRussell King select VMSPLIT_1G 46137ebbcffSThomas Gleixner select SPARSE_IRQ 4623b938be6SRussell King help 4633b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4643b938be6SRussell King 4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4663f7e5815SLennert Buytenhek bool "IOP32x-based" 467a4f7e763SRussell King depends on MMU 468b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 469c750815eSRussell King select CPU_XSCALE 470e9004f50SLinus Walleij select GPIO_IOP 47113a5045dSRob Herring select NEED_RET_TO_USER 472f7e68bbfSRussell King select PCI 473b1b3f49cSRussell King select PLAT_IOP 474f999b8bdSMartin Michlmayr help 4753f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4763f7e5815SLennert Buytenhek processors. 4773f7e5815SLennert Buytenhek 4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4793f7e5815SLennert Buytenhek bool "IOP33x-based" 4803f7e5815SLennert Buytenhek depends on MMU 481b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 482c750815eSRussell King select CPU_XSCALE 483e9004f50SLinus Walleij select GPIO_IOP 48413a5045dSRob Herring select NEED_RET_TO_USER 4853f7e5815SLennert Buytenhek select PCI 486b1b3f49cSRussell King select PLAT_IOP 4873f7e5815SLennert Buytenhek help 4883f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4891da177e4SLinus Torvalds 4903b938be6SRussell Kingconfig ARCH_IXP4XX 4913b938be6SRussell King bool "IXP4xx-based" 492a4f7e763SRussell King depends on MMU 49358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 494b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49551aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 496234b6cedSRussell King select CLKSRC_MMIO 497c750815eSRussell King select CPU_XSCALE 498b1b3f49cSRussell King select DMABOUNCE if PCI 4993b938be6SRussell King select GENERIC_CLOCKEVENTS 5000b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 501c334bc15SRob Herring select NEED_MACH_IO_H 5029296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 503171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 504c4713074SLennert Buytenhek help 5053b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 506c4713074SLennert Buytenhek 507edabd38eSSaeed Bisharaconfig ARCH_DOVE 508edabd38eSSaeed Bishara bool "Marvell Dove" 509edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 510756b2531SSebastian Hesselbarth select CPU_PJ4 511edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5120f81bd43SRussell King select MIGHT_HAVE_PCI 513171b3f0dSRussell King select MVEBU_MBUS 5149139acd1SSebastian Hesselbarth select PINCTRL 5159139acd1SSebastian Hesselbarth select PINCTRL_DOVE 516abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 517edabd38eSSaeed Bishara help 518edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 519edabd38eSSaeed Bishara 520788c9700SRussell Kingconfig ARCH_MV78XX0 521788c9700SRussell King bool "Marvell MV78xx0" 522a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 523b1b3f49cSRussell King select CPU_FEROCEON 524788c9700SRussell King select GENERIC_CLOCKEVENTS 525171b3f0dSRussell King select MVEBU_MBUS 526b1b3f49cSRussell King select PCI 527abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 528788c9700SRussell King help 529788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 530788c9700SRussell King MV781x0, MV782x0. 531788c9700SRussell King 532788c9700SRussell Kingconfig ARCH_ORION5X 533788c9700SRussell King bool "Marvell Orion" 534788c9700SRussell King depends on MMU 535a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 536b1b3f49cSRussell King select CPU_FEROCEON 537788c9700SRussell King select GENERIC_CLOCKEVENTS 538171b3f0dSRussell King select MVEBU_MBUS 539b1b3f49cSRussell King select PCI 540abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 541788c9700SRussell King help 542788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 543788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 544788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 545788c9700SRussell King 546788c9700SRussell Kingconfig ARCH_MMP 5472f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 548788c9700SRussell King depends on MMU 549788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5506d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 551b1b3f49cSRussell King select GENERIC_ALLOCATOR 552788c9700SRussell King select GENERIC_CLOCKEVENTS 553157d2644SHaojian Zhuang select GPIO_PXA 554c24b3114SHaojian Zhuang select IRQ_DOMAIN 5550f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5567c8f86a4SAxel Lin select PINCTRL 557788c9700SRussell King select PLAT_PXA 5580bd86961SHaojian Zhuang select SPARSE_IRQ 559788c9700SRussell King help 5602f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 561788c9700SRussell King 562c53c9cf6SAndrew Victorconfig ARCH_KS8695 563c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56472880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 565c7e783d6SLinus Walleij select CLKSRC_MMIO 566b1b3f49cSRussell King select CPU_ARM922T 567c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 568b1b3f49cSRussell King select NEED_MACH_MEMORY_H 569c53c9cf6SAndrew Victor help 570c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 571c53c9cf6SAndrew Victor System-on-Chip devices. 572c53c9cf6SAndrew Victor 573788c9700SRussell Kingconfig ARCH_W90X900 574788c9700SRussell King bool "Nuvoton W90X900 CPU" 575c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5766d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5776fa5d5f7SRussell King select CLKSRC_MMIO 578b1b3f49cSRussell King select CPU_ARM926T 57958b5369eSwanzongshun select GENERIC_CLOCKEVENTS 580777f9bebSLennert Buytenhek help 581a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 582a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 583a8bc4eadSwanzongshun the ARM series product line, you can login the following 584a8bc4eadSwanzongshun link address to know more. 585a8bc4eadSwanzongshun 586a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 587a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 588585cf175STzachi Perelstein 589e8d235d4SJoachim Eastwoodconfig ARCH_LPC18XX 590e8d235d4SJoachim Eastwood bool "NXP LPC18xx/LPC43xx" 591e8d235d4SJoachim Eastwood depends on !MMU 592e8d235d4SJoachim Eastwood select ARCH_HAS_RESET_CONTROLLER 593e8d235d4SJoachim Eastwood select ARCH_REQUIRE_GPIOLIB 594e8d235d4SJoachim Eastwood select ARM_AMBA 595e8d235d4SJoachim Eastwood select ARM_NVIC 596e8d235d4SJoachim Eastwood select AUTO_ZRELADDR 597e8d235d4SJoachim Eastwood select CLKSRC_LPC32XX 598e8d235d4SJoachim Eastwood select COMMON_CLK 599e8d235d4SJoachim Eastwood select CPU_V7M 600e8d235d4SJoachim Eastwood select GENERIC_CLOCKEVENTS 601e8d235d4SJoachim Eastwood select NO_IOPORT_MAP 602e8d235d4SJoachim Eastwood select PINCTRL 603e8d235d4SJoachim Eastwood select SPARSE_IRQ 604e8d235d4SJoachim Eastwood select USE_OF 605e8d235d4SJoachim Eastwood help 606e8d235d4SJoachim Eastwood Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 607e8d235d4SJoachim Eastwood high performance microcontrollers. 608e8d235d4SJoachim Eastwood 60993e22567SRussell Kingconfig ARCH_LPC32XX 61093e22567SRussell King bool "NXP LPC32XX" 61193e22567SRussell King select ARCH_REQUIRE_GPIOLIB 61293e22567SRussell King select ARM_AMBA 6134073723aSRussell King select CLKDEV_LOOKUP 614234b6cedSRussell King select CLKSRC_MMIO 61593e22567SRussell King select CPU_ARM926T 61693e22567SRussell King select GENERIC_CLOCKEVENTS 61793e22567SRussell King select HAVE_IDE 61893e22567SRussell King select USE_OF 61993e22567SRussell King help 62093e22567SRussell King Support for the NXP LPC32XX family of processors 62193e22567SRussell King 6221da177e4SLinus Torvaldsconfig ARCH_PXA 6232c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 624a4f7e763SRussell King depends on MMU 625b1b3f49cSRussell King select ARCH_MTD_XIP 626b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 627b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 628b1b3f49cSRussell King select AUTO_ZRELADDR 629a1c0a6adSRobert Jarzmik select COMMON_CLK 6306d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 631234b6cedSRussell King select CLKSRC_MMIO 6326f6caeaaSRobert Jarzmik select CLKSRC_OF 633981d0f39SEric Miao select GENERIC_CLOCKEVENTS 634157d2644SHaojian Zhuang select GPIO_PXA 635b1b3f49cSRussell King select HAVE_IDE 636d6cf30caSRobert Jarzmik select IRQ_DOMAIN 637b1b3f49cSRussell King select MULTI_IRQ_HANDLER 638bd5ce433SEric Miao select PLAT_PXA 6396ac6b817SHaojian Zhuang select SPARSE_IRQ 640f999b8bdSMartin Michlmayr help 6412c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6421da177e4SLinus Torvalds 643bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6440d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 645bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 64691942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6475e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6480ed82bc9SMagnus Damm select CPU_V7 649b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6504c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 651a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 6523b55658aSDave Martin select HAVE_SMP 653ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 65460f1435cSMagnus Damm select MULTI_IRQ_HANDLER 655ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6562cd3c927SLaurent Pinchart select PINCTRL 657b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6580cdc23dfSMagnus Damm select SH_CLK_CPG 659b1b3f49cSRussell King select SPARSE_IRQ 660c793c1b0SMagnus Damm help 6610d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6620d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6630d9fd616SLaurent Pinchart and RZ families. 664c793c1b0SMagnus Damm 6651da177e4SLinus Torvaldsconfig ARCH_RPC 6661da177e4SLinus Torvalds bool "RiscPC" 6671da177e4SLinus Torvalds select ARCH_ACORN 668a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 66907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6705cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 671fa04e209SArnd Bergmann select CPU_SA110 672b1b3f49cSRussell King select FIQ 673d0ee9f40SArnd Bergmann select HAVE_IDE 674b1b3f49cSRussell King select HAVE_PATA_PLATFORM 675b1b3f49cSRussell King select ISA_DMA_API 676c334bc15SRob Herring select NEED_MACH_IO_H 6770cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 678ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 679b4811bacSArnd Bergmann select VIRT_TO_BUS 6801da177e4SLinus Torvalds help 6811da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6821da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6831da177e4SLinus Torvalds 6841da177e4SLinus Torvaldsconfig ARCH_SA1100 6851da177e4SLinus Torvalds bool "SA1100-based" 686b1b3f49cSRussell King select ARCH_MTD_XIP 6877444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 688b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 689b1b3f49cSRussell King select CLKDEV_LOOKUP 690b1b3f49cSRussell King select CLKSRC_MMIO 691b1b3f49cSRussell King select CPU_FREQ 692b1b3f49cSRussell King select CPU_SA1100 693b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 694d0ee9f40SArnd Bergmann select HAVE_IDE 6951eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 696b1b3f49cSRussell King select ISA 697affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6980cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 699375dec92SRussell King select SPARSE_IRQ 700f999b8bdSMartin Michlmayr help 701f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 7021da177e4SLinus Torvalds 703b130d5c2SKukjin Kimconfig ARCH_S3C24XX 704b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 70553650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 706335cce74SArnd Bergmann select ATAGS 707b1b3f49cSRussell King select CLKDEV_LOOKUP 7084280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7097f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 710880cf071STomasz Figa select GPIO_SAMSUNG 71120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 712b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 713b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 71417453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 715c334bc15SRob Herring select NEED_MACH_IO_H 716cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7171da177e4SLinus Torvalds help 718b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 719b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 720b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 721b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 72263b1f51bSBen Dooks 723a08ab637SBen Dooksconfig ARCH_S3C64XX 724a08ab637SBen Dooks bool "Samsung S3C64XX" 72589f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7261db0287aSTomasz Figa select ARM_AMBA 727b1b3f49cSRussell King select ARM_VIC 728335cce74SArnd Bergmann select ATAGS 729b1b3f49cSRussell King select CLKDEV_LOOKUP 7304280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 731ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 73270bacadbSTomasz Figa select CPU_V6K 73304a49b71SRomain Naour select GENERIC_CLOCKEVENTS 734880cf071STomasz Figa select GPIO_SAMSUNG 73520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 736c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 737b1b3f49cSRussell King select HAVE_TCM 738ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 739b1b3f49cSRussell King select PLAT_SAMSUNG 7404ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 741b1b3f49cSRussell King select S3C_DEV_NAND 742b1b3f49cSRussell King select S3C_GPIO_TRACK 743cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7446e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 74588f59738STomasz Figa select SAMSUNG_WDT_RESET 746a08ab637SBen Dooks help 747a08ab637SBen Dooks Samsung S3C64XX series based systems 748a08ab637SBen Dooks 7497c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7507c6337e2SKevin Hilman bool "TI DaVinci" 751b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 752dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7536d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 75420e9969bSDavid Brownell select GENERIC_ALLOCATOR 755b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 756dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 757b1b3f49cSRussell King select HAVE_IDE 7583ad7a42dSMatt Porter select TI_PRIV_EDMA 759689e331fSSekhar Nori select USE_OF 760b1b3f49cSRussell King select ZONE_DMA 7617c6337e2SKevin Hilman help 7627c6337e2SKevin Hilman Support for TI's DaVinci platform. 7637c6337e2SKevin Hilman 764a0694861STony Lindgrenconfig ARCH_OMAP1 765a0694861STony Lindgren bool "TI OMAP1" 76600a36698SArnd Bergmann depends on MMU 767b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 768a0694861STony Lindgren select ARCH_OMAP 76921f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 770e9a91de7STony Prisk select CLKDEV_LOOKUP 771cee37e50Sviresh kumar select CLKSRC_MMIO 772b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 773a0694861STony Lindgren select GENERIC_IRQ_CHIP 774a0694861STony Lindgren select HAVE_IDE 775a0694861STony Lindgren select IRQ_DOMAIN 776a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 777a0694861STony Lindgren select NEED_MACH_MEMORY_H 77821f47fbcSAlexey Charkov help 779a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 78002c981c0SBinghua Duan 7819b799b78SMaxime Coquelinconfig ARCH_STM32 7829b799b78SMaxime Coquelin bool "STMicrolectronics STM32" 7839b799b78SMaxime Coquelin depends on !MMU 7849b799b78SMaxime Coquelin select ARCH_HAS_RESET_CONTROLLER 7859b799b78SMaxime Coquelin select ARM_NVIC 7869b799b78SMaxime Coquelin select ARMV7M_SYSTICK 7879b799b78SMaxime Coquelin select AUTO_ZRELADDR 7889b799b78SMaxime Coquelin select CLKSRC_OF 7899b799b78SMaxime Coquelin select COMMON_CLK 7909b799b78SMaxime Coquelin select CPU_V7M 7919b799b78SMaxime Coquelin select GENERIC_CLOCKEVENTS 7929b799b78SMaxime Coquelin select NO_IOPORT_MAP 7939b799b78SMaxime Coquelin select RESET_CONTROLLER 7949b799b78SMaxime Coquelin select SPARSE_IRQ 7959b799b78SMaxime Coquelin select USE_OF 7969b799b78SMaxime Coquelin help 7979b799b78SMaxime Coquelin Support for STMicroelectronics STM32 processors. 7989b799b78SMaxime Coquelin 7991da177e4SLinus Torvaldsendchoice 8001da177e4SLinus Torvalds 801387798b3SRob Herringmenu "Multiple platform selection" 802387798b3SRob Herring depends on ARCH_MULTIPLATFORM 803387798b3SRob Herring 804387798b3SRob Herringcomment "CPU Core family selection" 805387798b3SRob Herring 806f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 807f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 808f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 809f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 810f8afae40SArnd Bergmann select CPU_FA526 811f8afae40SArnd Bergmann 812387798b3SRob Herringconfig ARCH_MULTI_V4T 813387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 814387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 815b1b3f49cSRussell King select ARCH_MULTI_V4_V5 81624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 81724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 81824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 819387798b3SRob Herring 820387798b3SRob Herringconfig ARCH_MULTI_V5 821387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 822387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 823b1b3f49cSRussell King select ARCH_MULTI_V4_V5 82412567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 82524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 82624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 827387798b3SRob Herring 828387798b3SRob Herringconfig ARCH_MULTI_V4_V5 829387798b3SRob Herring bool 830387798b3SRob Herring 831387798b3SRob Herringconfig ARCH_MULTI_V6 8328dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 833387798b3SRob Herring select ARCH_MULTI_V6_V7 83442f4754aSRob Herring select CPU_V6K 835387798b3SRob Herring 836387798b3SRob Herringconfig ARCH_MULTI_V7 8378dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 838387798b3SRob Herring default y 839387798b3SRob Herring select ARCH_MULTI_V6_V7 840b1b3f49cSRussell King select CPU_V7 84190bc8ac7SRob Herring select HAVE_SMP 842387798b3SRob Herring 843387798b3SRob Herringconfig ARCH_MULTI_V6_V7 844387798b3SRob Herring bool 8459352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 846387798b3SRob Herring 847387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 848387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 849387798b3SRob Herring select ARCH_MULTI_V5 850387798b3SRob Herring 851387798b3SRob Herringendmenu 852387798b3SRob Herring 85305e2a3deSRob Herringconfig ARCH_VIRT 85405e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8554b8b5f25SRob Herring select ARM_AMBA 85605e2a3deSRob Herring select ARM_GIC 85705e2a3deSRob Herring select ARM_PSCI 8584b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 85905e2a3deSRob Herring 860ccf50e23SRussell King# 861ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 862ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 863ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 864ccf50e23SRussell King# 8653e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8663e93a22bSGregory CLEMENT 867445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 868445d9b30STsahee Zidenberg 869d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 870d9bfc86dSOleksij Rempel 87195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 87295b8f20fSRussell King 8731d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8741d22924eSAnders Berg 8758ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8768ac49e04SChristian Daudt 8771c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8781c37fa10SSebastian Hesselbarth 8791da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8801da177e4SLinus Torvalds 881d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 882d94f944eSAnton Vorontsov 88395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 88495b8f20fSRussell King 885df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 886df8d742eSBaruch Siach 88795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 88895b8f20fSRussell King 889e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 890e7736d47SLennert Buytenhek 8911da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8921da177e4SLinus Torvalds 89359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 89459d3a193SPaulius Zaleckas 895387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 896387798b3SRob Herring 897389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 898389ee0c2SHaojian Zhuang 8991da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 9001da177e4SLinus Torvalds 9013f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 9023f7e5815SLennert Buytenhek 9033f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 9041da177e4SLinus Torvalds 905285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 906285f5fa7SDan Williams 9071da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 9081da177e4SLinus Torvalds 909828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 910828989adSSantosh Shilimkar 91195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 91295b8f20fSRussell King 9133b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 9143b8f5030SCarlo Caione 91517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 91617723fd3SJonas Jensen 917794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 918794d15b2SStanislav Samsonov 9193995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9201da177e4SLinus Torvalds 921f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 922f682a218SMatthias Brugger 9231d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9241d3f33d5SShawn Guo 92595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 92649cbe786SEric Miao 92795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 92895b8f20fSRussell King 9299851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9309851ca57SDaniel Tang 931d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 932d48af15eSTony Lindgren 933d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9341da177e4SLinus Torvalds 9351dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9361dbae815STony Lindgren 9379dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 938585cf175STzachi Perelstein 939387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 940387798b3SRob Herring 94195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 94295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9431da177e4SLinus Torvalds 94495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 94595b8f20fSRussell King 9468fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9478fc1b0f8SKumar Gala 94895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 94995b8f20fSRussell King 950d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 951d63dc051SHeiko Stuebner 95295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 953edabd38eSSaeed Bishara 954387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 955387798b3SRob Herring 956a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 957a21765a7SBen Dooks 95865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 95965ebcc11SSrinivas Kandagatla 96085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9611da177e4SLinus Torvalds 962431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 963a08ab637SBen Dooks 964170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 965170f4e42SKukjin Kim 96683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 967e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 968cc0e72b8SChanghwan Youn 969882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9701da177e4SLinus Torvalds 9713b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9723b52634fSMaxime Ripard 973156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 974156a0997SBarry Song 975c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 976c5f80065SErik Gilling 97795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9781da177e4SLinus Torvalds 979ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 980ba56a987SMasahiro Yamada 98195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9821da177e4SLinus Torvalds 9831da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9841da177e4SLinus Torvalds 985ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 986420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 987ceade897SRussell King 9886f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9896f35f9a9STony Prisk 9907ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9917ec80ddfSwanzongshun 992*acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 993*acede515SJun Nie 9949a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9959a45eb69SJosh Cartwright 9961da177e4SLinus Torvalds# Definitions to make life easier 9971da177e4SLinus Torvaldsconfig ARCH_ACORN 9981da177e4SLinus Torvalds bool 9991da177e4SLinus Torvalds 10007ae1f7ecSLennert Buytenhekconfig PLAT_IOP 10017ae1f7ecSLennert Buytenhek bool 1002469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 10037ae1f7ecSLennert Buytenhek 100469b02f6aSLennert Buytenhekconfig PLAT_ORION 100569b02f6aSLennert Buytenhek bool 1006bfe45e0bSRussell King select CLKSRC_MMIO 1007b1b3f49cSRussell King select COMMON_CLK 1008dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1009278b45b0SAndrew Lunn select IRQ_DOMAIN 101069b02f6aSLennert Buytenhek 1011abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1012abcda1dcSThomas Petazzoni bool 1013abcda1dcSThomas Petazzoni select PLAT_ORION 1014abcda1dcSThomas Petazzoni 1015bd5ce433SEric Miaoconfig PLAT_PXA 1016bd5ce433SEric Miao bool 1017bd5ce433SEric Miao 1018f4b8b319SRussell Kingconfig PLAT_VERSATILE 1019f4b8b319SRussell King bool 1020f4b8b319SRussell King 1021e3887714SRussell Kingconfig ARM_TIMER_SP804 1022e3887714SRussell King bool 1023bfe45e0bSRussell King select CLKSRC_MMIO 10247a0eca71SRob Herring select CLKSRC_OF if OF 1025e3887714SRussell King 1026d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1027d9a1beaaSAlexandre Courbot 10281da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10291da177e4SLinus Torvalds 1030afe4b25eSLennert Buytenhekconfig IWMMXT 1031d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1032d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1033d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1034afe4b25eSLennert Buytenhek help 1035afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1036afe4b25eSLennert Buytenhek running on a CPU that supports it. 1037afe4b25eSLennert Buytenhek 103852108641Seric miaoconfig MULTI_IRQ_HANDLER 103952108641Seric miao bool 104052108641Seric miao help 104152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 104252108641Seric miao 10433b93e7b0SHyok S. Choiif !MMU 10443b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10453b93e7b0SHyok S. Choiendif 10463b93e7b0SHyok S. Choi 10473e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10483e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10493e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10503e0a07f8SGregory CLEMENT default y 10513e0a07f8SGregory CLEMENT help 10523e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10533e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10543e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10553e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10563e0a07f8SGregory CLEMENT Workaround: 10573e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10583e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10593e0a07f8SGregory CLEMENT instruction 10603e0a07f8SGregory CLEMENT 1061f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1062f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1063f0c4b8d6SWill Deacon depends on CPU_V6 1064f0c4b8d6SWill Deacon help 1065f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1066f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1067f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1068f0c4b8d6SWill Deacon causing the faulting task to livelock. 1069f0c4b8d6SWill Deacon 10709cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10719cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1072e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10739cba3cccSCatalin Marinas help 10749cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10759cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10769cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10779cba3cccSCatalin Marinas recommended workaround. 10789cba3cccSCatalin Marinas 10797ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10807ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10817ce236fcSCatalin Marinas depends on CPU_V7 10827ce236fcSCatalin Marinas help 10837ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 108479403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10857ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10867ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10877ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10887ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10897ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10907ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10917ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10927ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10937ce236fcSCatalin Marinas available in non-secure mode. 10947ce236fcSCatalin Marinas 1095855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1096855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1097855c551fSCatalin Marinas depends on CPU_V7 109862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1099855c551fSCatalin Marinas help 1100855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1101855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1102855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1103855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1104855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1105855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1106855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1107855c551fSCatalin Marinas register may not be available in non-secure mode. 1108855c551fSCatalin Marinas 11090516e464SCatalin Marinasconfig ARM_ERRATA_460075 11100516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11110516e464SCatalin Marinas depends on CPU_V7 111262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11130516e464SCatalin Marinas help 11140516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11150516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11160516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11170516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11180516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11190516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11200516e464SCatalin Marinas may not be available in non-secure mode. 11210516e464SCatalin Marinas 11229f05027cSWill Deaconconfig ARM_ERRATA_742230 11239f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11249f05027cSWill Deacon depends on CPU_V7 && SMP 112562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11269f05027cSWill Deacon help 11279f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11289f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11299f05027cSWill Deacon between two write operations may not ensure the correct visibility 11309f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11319f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11329f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11339f05027cSWill Deacon the two writes. 11349f05027cSWill Deacon 1135a672e99bSWill Deaconconfig ARM_ERRATA_742231 1136a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1137a672e99bSWill Deacon depends on CPU_V7 && SMP 113862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1139a672e99bSWill Deacon help 1140a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1141a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1142a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1143a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1144a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1145a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1146a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1147a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1148a672e99bSWill Deacon capabilities of the processor. 1149a672e99bSWill Deacon 115069155794SJon Medhurstconfig ARM_ERRATA_643719 115169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 115269155794SJon Medhurst depends on CPU_V7 && SMP 1153e5a5de44SRussell King default y 115469155794SJon Medhurst help 115569155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 115669155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 115769155794SJon Medhurst register returns zero when it should return one. The workaround 115869155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 115969155794SJon Medhurst it behave as intended and avoiding data corruption. 116069155794SJon Medhurst 1161cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1162cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1163e66dc745SDave Martin depends on CPU_V7 1164cdf357f1SWill Deacon help 1165cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1166cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1167cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1168cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1169cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1170cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1171cdf357f1SWill Deacon entries regardless of the ASID. 1172475d92fcSWill Deacon 1173475d92fcSWill Deaconconfig ARM_ERRATA_743622 1174475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1175475d92fcSWill Deacon depends on CPU_V7 117662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1177475d92fcSWill Deacon help 1178475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1179efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1180475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1181475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1182475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1183475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1184475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1185475d92fcSWill Deacon processor. 1186475d92fcSWill Deacon 11879a27c27cSWill Deaconconfig ARM_ERRATA_751472 11889a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1189ba90c516SDave Martin depends on CPU_V7 119062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11919a27c27cSWill Deacon help 11929a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11939a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11949a27c27cSWill Deacon completion of a following broadcasted operation if the second 11959a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11969a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11979a27c27cSWill Deacon 1198fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1199fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1200fcbdc5feSWill Deacon depends on CPU_V7 1201fcbdc5feSWill Deacon help 1202fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1203fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1204fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1205fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1206fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1207fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1208fcbdc5feSWill Deacon 12095dab26afSWill Deaconconfig ARM_ERRATA_754327 12105dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12115dab26afSWill Deacon depends on CPU_V7 && SMP 12125dab26afSWill Deacon help 12135dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12145dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12155dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12165dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12175dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12185dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12195dab26afSWill Deacon 1220145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1221145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1222fd832478SFabio Estevam depends on CPU_V6 1223145e10e1SCatalin Marinas help 1224145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1225145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1226145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1227145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1228145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1229145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1230145e10e1SCatalin Marinas is not affected. 1231145e10e1SCatalin Marinas 1232f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1233f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1234f630c1bdSWill Deacon depends on CPU_V7 && SMP 1235f630c1bdSWill Deacon help 1236f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1237f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1238f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1239f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1240f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1241f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1242f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1243f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1244f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1245f630c1bdSWill Deacon 12467253b85cSSimon Hormanconfig ARM_ERRATA_775420 12477253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12487253b85cSSimon Horman depends on CPU_V7 12497253b85cSSimon Horman help 12507253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12517253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12527253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12537253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12547253b85cSSimon Horman an abort may occur on cache maintenance. 12557253b85cSSimon Horman 125693dc6887SCatalin Marinasconfig ARM_ERRATA_798181 125793dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 125893dc6887SCatalin Marinas depends on CPU_V7 && SMP 125993dc6887SCatalin Marinas help 126093dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 126193dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 126293dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 126393dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 126493dc6887SCatalin Marinas as the one being invalidated. 126593dc6887SCatalin Marinas 126684b6504fSWill Deaconconfig ARM_ERRATA_773022 126784b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 126884b6504fSWill Deacon depends on CPU_V7 126984b6504fSWill Deacon help 127084b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 127184b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 127284b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 127384b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 127484b6504fSWill Deacon 12751da177e4SLinus Torvaldsendmenu 12761da177e4SLinus Torvalds 12771da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12781da177e4SLinus Torvalds 12791da177e4SLinus Torvaldsmenu "Bus support" 12801da177e4SLinus Torvalds 12811da177e4SLinus Torvaldsconfig ISA 12821da177e4SLinus Torvalds bool 12831da177e4SLinus Torvalds help 12841da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12851da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12861da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12871da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12881da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12891da177e4SLinus Torvalds 1290065909b9SRussell King# Select ISA DMA controller support 12911da177e4SLinus Torvaldsconfig ISA_DMA 12921da177e4SLinus Torvalds bool 1293065909b9SRussell King select ISA_DMA_API 12941da177e4SLinus Torvalds 1295065909b9SRussell King# Select ISA DMA interface 12965cae841bSAl Viroconfig ISA_DMA_API 12975cae841bSAl Viro bool 12985cae841bSAl Viro 12991da177e4SLinus Torvaldsconfig PCI 13000b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 13011da177e4SLinus Torvalds help 13021da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 13031da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 13041da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 13051da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 13061da177e4SLinus Torvalds 130752882173SAnton Vorontsovconfig PCI_DOMAINS 130852882173SAnton Vorontsov bool 130952882173SAnton Vorontsov depends on PCI 131052882173SAnton Vorontsov 13118c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 13128c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 13138c7d1474SLorenzo Pieralisi 1314b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1315b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1316b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1317b080ac8aSMarcelo Roberto Jimenez help 1318b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1319b080ac8aSMarcelo Roberto Jimenez 132036e23590SMatthew Wilcoxconfig PCI_SYSCALL 132136e23590SMatthew Wilcox def_bool PCI 132236e23590SMatthew Wilcox 1323a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1324a0113a99SMike Rapoport bool 1325a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1326a0113a99SMike Rapoport default y 1327a0113a99SMike Rapoport select DMABOUNCE 1328a0113a99SMike Rapoport 13291da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13303f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13311da177e4SLinus Torvalds 13321da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13331da177e4SLinus Torvalds 13341da177e4SLinus Torvaldsendmenu 13351da177e4SLinus Torvalds 13361da177e4SLinus Torvaldsmenu "Kernel Features" 13371da177e4SLinus Torvalds 13383b55658aSDave Martinconfig HAVE_SMP 13393b55658aSDave Martin bool 13403b55658aSDave Martin help 13413b55658aSDave Martin This option should be selected by machines which have an SMP- 13423b55658aSDave Martin capable CPU. 13433b55658aSDave Martin 13443b55658aSDave Martin The only effect of this option is to make the SMP-related 13453b55658aSDave Martin options available to the user for configuration. 13463b55658aSDave Martin 13471da177e4SLinus Torvaldsconfig SMP 1348bb2d8130SRussell King bool "Symmetric Multi-Processing" 1349fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1350bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13513b55658aSDave Martin depends on HAVE_SMP 1352801bb21cSJonathan Austin depends on MMU || ARM_MPU 13531da177e4SLinus Torvalds help 13541da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13554a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13564a474157SRobert Graffham than one CPU, say Y. 13571da177e4SLinus Torvalds 13584a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13591da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13604a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13614a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13624a474157SRobert Graffham will run faster if you say N here. 13631da177e4SLinus Torvalds 1364395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13651da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 136650a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13671da177e4SLinus Torvalds 13681da177e4SLinus Torvalds If you don't know what to do here, say N. 13691da177e4SLinus Torvalds 1370f00ec48fSRussell Kingconfig SMP_ON_UP 13715744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1372801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1373f00ec48fSRussell King default y 1374f00ec48fSRussell King help 1375f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1376f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1377f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1378f00ec48fSRussell King savings. 1379f00ec48fSRussell King 1380f00ec48fSRussell King If you don't know what to do here, say Y. 1381f00ec48fSRussell King 1382c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1383c9018aabSVincent Guittot bool "Support cpu topology definition" 1384c9018aabSVincent Guittot depends on SMP && CPU_V7 1385c9018aabSVincent Guittot default y 1386c9018aabSVincent Guittot help 1387c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1388c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1389c9018aabSVincent Guittot topology of an ARM System. 1390c9018aabSVincent Guittot 1391c9018aabSVincent Guittotconfig SCHED_MC 1392c9018aabSVincent Guittot bool "Multi-core scheduler support" 1393c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1394c9018aabSVincent Guittot help 1395c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1396c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1397c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1398c9018aabSVincent Guittot 1399c9018aabSVincent Guittotconfig SCHED_SMT 1400c9018aabSVincent Guittot bool "SMT scheduler support" 1401c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1402c9018aabSVincent Guittot help 1403c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1404c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1405c9018aabSVincent Guittot places. If unsure say N here. 1406c9018aabSVincent Guittot 1407a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1408a8cbcd92SRussell King bool 1409a8cbcd92SRussell King help 1410a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1411a8cbcd92SRussell King 14128a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1413022c03a2SMarc Zyngier bool "Architected timer support" 1414022c03a2SMarc Zyngier depends on CPU_V7 14158a4da6e3SMark Rutland select ARM_ARCH_TIMER 14160c403462SWill Deacon select GENERIC_CLOCKEVENTS 1417022c03a2SMarc Zyngier help 1418022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1419022c03a2SMarc Zyngier 1420f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1421f32f4ce2SRussell King bool 1422f32f4ce2SRussell King depends on SMP 1423da4a686aSRob Herring select CLKSRC_OF if OF 1424f32f4ce2SRussell King help 1425f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1426f32f4ce2SRussell King 1427e8db288eSNicolas Pitreconfig MCPM 1428e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1429e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1430e8db288eSNicolas Pitre help 1431e8db288eSNicolas Pitre This option provides the common power management infrastructure 1432e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1433e8db288eSNicolas Pitre systems. 1434e8db288eSNicolas Pitre 1435ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1436ebf4a5c5SHaojian Zhuang bool 1437ebf4a5c5SHaojian Zhuang depends on MCPM 1438ebf4a5c5SHaojian Zhuang help 1439ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1440ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1441ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1442ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1443ebf4a5c5SHaojian Zhuang 14441c33be57SNicolas Pitreconfig BIG_LITTLE 14451c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14461c33be57SNicolas Pitre depends on CPU_V7 && SMP 14471c33be57SNicolas Pitre select MCPM 14481c33be57SNicolas Pitre help 14491c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14501c33be57SNicolas Pitre system architecture. 14511c33be57SNicolas Pitre 14521c33be57SNicolas Pitreconfig BL_SWITCHER 14531c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14541c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14551c33be57SNicolas Pitre select ARM_CPU_SUSPEND 145651aaf81fSRussell King select CPU_PM 14571c33be57SNicolas Pitre help 14581c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14591c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14601c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14611c33be57SNicolas Pitre 1462b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1463b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1464b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1465b22537c6SNicolas Pitre help 1466b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1467b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1468b22537c6SNicolas Pitre debugging purposes only. 1469b22537c6SNicolas Pitre 14708d5796d2SLennert Buytenhekchoice 14718d5796d2SLennert Buytenhek prompt "Memory split" 1472006fa259SRussell King depends on MMU 14738d5796d2SLennert Buytenhek default VMSPLIT_3G 14748d5796d2SLennert Buytenhek help 14758d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14768d5796d2SLennert Buytenhek 14778d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14788d5796d2SLennert Buytenhek option alone! 14798d5796d2SLennert Buytenhek 14808d5796d2SLennert Buytenhek config VMSPLIT_3G 14818d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14828d5796d2SLennert Buytenhek config VMSPLIT_2G 14838d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14848d5796d2SLennert Buytenhek config VMSPLIT_1G 14858d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14868d5796d2SLennert Buytenhekendchoice 14878d5796d2SLennert Buytenhek 14888d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14898d5796d2SLennert Buytenhek hex 1490006fa259SRussell King default PHYS_OFFSET if !MMU 14918d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14928d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14938d5796d2SLennert Buytenhek default 0xC0000000 14948d5796d2SLennert Buytenhek 14951da177e4SLinus Torvaldsconfig NR_CPUS 14961da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14971da177e4SLinus Torvalds range 2 32 14981da177e4SLinus Torvalds depends on SMP 14991da177e4SLinus Torvalds default "4" 15001da177e4SLinus Torvalds 1501a054a811SRussell Kingconfig HOTPLUG_CPU 150200b7dedeSRussell King bool "Support for hot-pluggable CPUs" 150340b31360SStephen Rothwell depends on SMP 1504a054a811SRussell King help 1505a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1506a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1507a054a811SRussell King 15082bdd424fSWill Deaconconfig ARM_PSCI 15092bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15102bdd424fSWill Deacon depends on CPU_V7 15112bdd424fSWill Deacon help 15122bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15132bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15142bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15152bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15162bdd424fSWill Deacon ARM processors"). 15172bdd424fSWill Deacon 15182a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15192a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15202a6ad871SMaxime Ripard# selected platforms. 152144986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 152244986ab0SPeter De Schrijver (NVIDIA) int 15236a4d8f36SMichal Simek default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ 1524aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1525aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1526eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 152706b851e5SOlof Johansson default 392 if ARCH_U8500 152801bb914cSTony Prisk default 352 if ARCH_VT8500 15297b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15302a6ad871SMaxime Ripard default 264 if MACH_H4700 153144986ab0SPeter De Schrijver (NVIDIA) default 0 153244986ab0SPeter De Schrijver (NVIDIA) help 153344986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 153444986ab0SPeter De Schrijver (NVIDIA) 153544986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 153644986ab0SPeter De Schrijver (NVIDIA) 1537d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15381da177e4SLinus Torvalds 1539c9218b16SRussell Kingconfig HZ_FIXED 1540f8065813SRussell King int 1541070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1542a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15431164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 1544bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 154547d84682SRussell King default 0 1546c9218b16SRussell King 1547c9218b16SRussell Kingchoice 154847d84682SRussell King depends on HZ_FIXED = 0 1549c9218b16SRussell King prompt "Timer frequency" 1550c9218b16SRussell King 1551c9218b16SRussell Kingconfig HZ_100 1552c9218b16SRussell King bool "100 Hz" 1553c9218b16SRussell King 1554c9218b16SRussell Kingconfig HZ_200 1555c9218b16SRussell King bool "200 Hz" 1556c9218b16SRussell King 1557c9218b16SRussell Kingconfig HZ_250 1558c9218b16SRussell King bool "250 Hz" 1559c9218b16SRussell King 1560c9218b16SRussell Kingconfig HZ_300 1561c9218b16SRussell King bool "300 Hz" 1562c9218b16SRussell King 1563c9218b16SRussell Kingconfig HZ_500 1564c9218b16SRussell King bool "500 Hz" 1565c9218b16SRussell King 1566c9218b16SRussell Kingconfig HZ_1000 1567c9218b16SRussell King bool "1000 Hz" 1568c9218b16SRussell King 1569c9218b16SRussell Kingendchoice 1570c9218b16SRussell King 1571c9218b16SRussell Kingconfig HZ 1572c9218b16SRussell King int 157347d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1574c9218b16SRussell King default 100 if HZ_100 1575c9218b16SRussell King default 200 if HZ_200 1576c9218b16SRussell King default 250 if HZ_250 1577c9218b16SRussell King default 300 if HZ_300 1578c9218b16SRussell King default 500 if HZ_500 1579c9218b16SRussell King default 1000 1580c9218b16SRussell King 1581c9218b16SRussell Kingconfig SCHED_HRTICK 1582c9218b16SRussell King def_bool HIGH_RES_TIMERS 1583f8065813SRussell King 158416c79651SCatalin Marinasconfig THUMB2_KERNEL 1585bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15864477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1587bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 158816c79651SCatalin Marinas select AEABI 158916c79651SCatalin Marinas select ARM_ASM_UNIFIED 159089bace65SArnd Bergmann select ARM_UNWIND 159116c79651SCatalin Marinas help 159216c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 159316c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 159416c79651SCatalin Marinas ARM-Thumb syntax is needed. 159516c79651SCatalin Marinas 159616c79651SCatalin Marinas If unsure, say N. 159716c79651SCatalin Marinas 15986f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15996f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 16006f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 16016f685c5cSDave Martin default y 16026f685c5cSDave Martin help 16036f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 16046f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 16056f685c5cSDave Martin branch instructions. 16066f685c5cSDave Martin 16076f685c5cSDave Martin This is a problem, because there's no guarantee the final 16086f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16096f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16106f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16116f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16126f685c5cSDave Martin support. 16136f685c5cSDave Martin 16146f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16156f685c5cSDave Martin relocation" error when loading some modules. 16166f685c5cSDave Martin 16176f685c5cSDave Martin Until fixed tools are available, passing 16186f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16196f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16206f685c5cSDave Martin stack usage in some cases. 16216f685c5cSDave Martin 16226f685c5cSDave Martin The problem is described in more detail at: 16236f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16246f685c5cSDave Martin 16256f685c5cSDave Martin Only Thumb-2 kernels are affected. 16266f685c5cSDave Martin 16276f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16286f685c5cSDave Martin 16290becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16300becb088SCatalin Marinas bool 16310becb088SCatalin Marinas 1632704bdda0SNicolas Pitreconfig AEABI 1633704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1634704bdda0SNicolas Pitre help 1635704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1636704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1637704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1638704bdda0SNicolas Pitre 1639704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1640704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1641704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1642704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1643704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1644704bdda0SNicolas Pitre 1645704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1646704bdda0SNicolas Pitre 16476c90c872SNicolas Pitreconfig OABI_COMPAT 1648a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1649d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16506c90c872SNicolas Pitre help 16516c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16526c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16536c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16546c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16556c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16566c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 165791702175SKees Cook 165891702175SKees Cook The seccomp filter system will not be available when this is 165991702175SKees Cook selected, since there is no way yet to sensibly distinguish 166091702175SKees Cook between calling conventions during filtering. 166191702175SKees Cook 16626c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16636c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16646c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16656c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1666b02f8467SKees Cook at all). If in doubt say N. 16676c90c872SNicolas Pitre 1668eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1669e80d6a24SMel Gorman bool 1670e80d6a24SMel Gorman 167105944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 167205944d74SRussell King bool 167305944d74SRussell King 167407a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 167507a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 167607a2f737SRussell King 167705944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1678be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1679c80d79d7SYasunori Goto 16807b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16817b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16827b7bf499SWill Deacon 1683b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1684b8cd51afSSteve Capper def_bool y 1685b8cd51afSSteve Capper depends on ARM_LPAE 1686b8cd51afSSteve Capper 1687053a96caSNicolas Pitreconfig HIGHMEM 1688e8db89a2SRussell King bool "High Memory Support" 1689e8db89a2SRussell King depends on MMU 1690053a96caSNicolas Pitre help 1691053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1692053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1693053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1694053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1695053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1696053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1697053a96caSNicolas Pitre 1698053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1699053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1700053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1701053a96caSNicolas Pitre 1702053a96caSNicolas Pitre If unsure, say n. 1703053a96caSNicolas Pitre 170465cec8e3SRussell Kingconfig HIGHPTE 170565cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 170665cec8e3SRussell King depends on HIGHMEM 170765cec8e3SRussell King 17081b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17091b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1710f0d1bc47SWill Deacon depends on PERF_EVENTS 17111b8873a0SJamie Iles default y 17121b8873a0SJamie Iles help 17131b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17141b8873a0SJamie Iles disabled, perf events will use software events only. 17151b8873a0SJamie Iles 17161355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17171355e2a6SCatalin Marinas def_bool y 17181355e2a6SCatalin Marinas depends on ARM_LPAE 17191355e2a6SCatalin Marinas 17208d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17218d962507SCatalin Marinas def_bool y 17228d962507SCatalin Marinas depends on ARM_LPAE 17238d962507SCatalin Marinas 17244bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17254bfab203SSteven Capper def_bool y 17264bfab203SSteven Capper 17273f22ab27SDave Hansensource "mm/Kconfig" 17283f22ab27SDave Hansen 1729c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1730bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1731bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1732898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17336d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1734c1b2d970SMagnus Damm default "11" 1735c1b2d970SMagnus Damm help 1736c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1737c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1738c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1739c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1740c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1741c1b2d970SMagnus Damm increase this value. 1742c1b2d970SMagnus Damm 1743c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1744c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1745c1b2d970SMagnus Damm 17461da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17471da177e4SLinus Torvalds bool 1748f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17491da177e4SLinus Torvalds default y if !ARCH_EBSA110 1750e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17511da177e4SLinus Torvalds help 17521da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17531da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17541da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17551da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17561da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17571da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17581da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17591da177e4SLinus Torvalds 176039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 176138ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 176238ef2ad5SLinus Walleij depends on MMU 176339ec58f3SLennert Buytenhek default y if CPU_FEROCEON 176439ec58f3SLennert Buytenhek help 176539ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 176639ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 176739ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 176839ec58f3SLennert Buytenhek 176939ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 177039ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 177139ec58f3SLennert Buytenhek such copy operations with large buffers. 177239ec58f3SLennert Buytenhek 177339ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 177439ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 177539ec58f3SLennert Buytenhek 177670c70d97SNicolas Pitreconfig SECCOMP 177770c70d97SNicolas Pitre bool 177870c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 177970c70d97SNicolas Pitre ---help--- 178070c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 178170c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 178270c70d97SNicolas Pitre execution. By using pipes or other transports made available to 178370c70d97SNicolas Pitre the process as file descriptors supporting the read/write 178470c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 178570c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 178670c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 178770c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 178870c70d97SNicolas Pitre defined by each seccomp mode. 178970c70d97SNicolas Pitre 179006e6295bSStefano Stabelliniconfig SWIOTLB 179106e6295bSStefano Stabellini def_bool y 179206e6295bSStefano Stabellini 179306e6295bSStefano Stabelliniconfig IOMMU_HELPER 179406e6295bSStefano Stabellini def_bool SWIOTLB 179506e6295bSStefano Stabellini 1796eff8d644SStefano Stabelliniconfig XEN_DOM0 1797eff8d644SStefano Stabellini def_bool y 1798eff8d644SStefano Stabellini depends on XEN 1799eff8d644SStefano Stabellini 1800eff8d644SStefano Stabelliniconfig XEN 1801c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 180285323a99SIan Campbell depends on ARM && AEABI && OF 1803f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 180485323a99SIan Campbell depends on !GENERIC_ATOMIC64 18057693deccSUwe Kleine-König depends on MMU 180651aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 180717b7ab80SStefano Stabellini select ARM_PSCI 180883862ccfSStefano Stabellini select SWIOTLB_XEN 1809eff8d644SStefano Stabellini help 1810eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1811eff8d644SStefano Stabellini 18121da177e4SLinus Torvaldsendmenu 18131da177e4SLinus Torvalds 18141da177e4SLinus Torvaldsmenu "Boot options" 18151da177e4SLinus Torvalds 18169eb8f674SGrant Likelyconfig USE_OF 18179eb8f674SGrant Likely bool "Flattened Device Tree support" 1818b1b3f49cSRussell King select IRQ_DOMAIN 18199eb8f674SGrant Likely select OF 18209eb8f674SGrant Likely select OF_EARLY_FLATTREE 1821bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18229eb8f674SGrant Likely help 18239eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18249eb8f674SGrant Likely 1825bd51e2f5SNicolas Pitreconfig ATAGS 1826bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1827bd51e2f5SNicolas Pitre default y 1828bd51e2f5SNicolas Pitre help 1829bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1830bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1831bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1832bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1833bd51e2f5SNicolas Pitre leave this to y. 1834bd51e2f5SNicolas Pitre 1835bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1836bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1837bd51e2f5SNicolas Pitre depends on ATAGS 1838bd51e2f5SNicolas Pitre help 1839bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1840bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1841bd51e2f5SNicolas Pitre 18421da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18431da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18441da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18451da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18461da177e4SLinus Torvalds default "0" 18471da177e4SLinus Torvalds help 18481da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18491da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18501da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18511da177e4SLinus Torvalds value in their defconfig file. 18521da177e4SLinus Torvalds 18531da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18541da177e4SLinus Torvalds 18551da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18561da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18571da177e4SLinus Torvalds default "0" 18581da177e4SLinus Torvalds help 1859f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1860f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1861f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1862f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1863f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1864f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18651da177e4SLinus Torvalds 18661da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18671da177e4SLinus Torvalds 18681da177e4SLinus Torvaldsconfig ZBOOT_ROM 18691da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18701da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 187110968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18721da177e4SLinus Torvalds help 18731da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18741da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18751da177e4SLinus Torvalds 1876e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1877e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 187810968131SRussell King depends on OF 1879e2a6a3aaSJohn Bonesio help 1880e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1881e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1882e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1883e2a6a3aaSJohn Bonesio 1884e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1885e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1886e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1887e2a6a3aaSJohn Bonesio 1888e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1889e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1890e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1891e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1892e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1893e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1894e2a6a3aaSJohn Bonesio to this option. 1895e2a6a3aaSJohn Bonesio 1896b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1897b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1898b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1899b90b9a38SNicolas Pitre help 1900b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1901b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1902b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1903b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1904b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1905b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1906b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1907b90b9a38SNicolas Pitre 1908d0f34a11SGenoud Richardchoice 1909d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1910d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1911d0f34a11SGenoud Richard 1912d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1913d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1914d0f34a11SGenoud Richard help 1915d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1916d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1917d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1918d0f34a11SGenoud Richard 1919d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1920d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1921d0f34a11SGenoud Richard help 1922d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1923d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1924d0f34a11SGenoud Richard 1925d0f34a11SGenoud Richardendchoice 1926d0f34a11SGenoud Richard 19271da177e4SLinus Torvaldsconfig CMDLINE 19281da177e4SLinus Torvalds string "Default kernel command string" 19291da177e4SLinus Torvalds default "" 19301da177e4SLinus Torvalds help 19311da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19321da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19331da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19341da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19351da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19361da177e4SLinus Torvalds 19374394c124SVictor Boiviechoice 19384394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19394394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1940bd51e2f5SNicolas Pitre depends on ATAGS 19414394c124SVictor Boivie 19424394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19434394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19444394c124SVictor Boivie help 19454394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19464394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19474394c124SVictor Boivie string provided in CMDLINE will be used. 19484394c124SVictor Boivie 19494394c124SVictor Boivieconfig CMDLINE_EXTEND 19504394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19514394c124SVictor Boivie help 19524394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19534394c124SVictor Boivie appended to the default kernel command string. 19544394c124SVictor Boivie 195592d2040dSAlexander Hollerconfig CMDLINE_FORCE 195692d2040dSAlexander Holler bool "Always use the default kernel command string" 195792d2040dSAlexander Holler help 195892d2040dSAlexander Holler Always use the default kernel command string, even if the boot 195992d2040dSAlexander Holler loader passes other arguments to the kernel. 196092d2040dSAlexander Holler This is useful if you cannot or don't want to change the 196192d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19624394c124SVictor Boivieendchoice 196392d2040dSAlexander Holler 19641da177e4SLinus Torvaldsconfig XIP_KERNEL 19651da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 196610968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19671da177e4SLinus Torvalds help 19681da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19691da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19701da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19711da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19721da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19731da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19741da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19751da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19761da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19771da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19781da177e4SLinus Torvalds 19791da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19801da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19811da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19821da177e4SLinus Torvalds 19831da177e4SLinus Torvalds If unsure, say N. 19841da177e4SLinus Torvalds 19851da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19861da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19871da177e4SLinus Torvalds depends on XIP_KERNEL 19881da177e4SLinus Torvalds default "0x00080000" 19891da177e4SLinus Torvalds help 19901da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19911da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19921da177e4SLinus Torvalds own flash usage. 19931da177e4SLinus Torvalds 1994c587e4a6SRichard Purdieconfig KEXEC 1995c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 199619ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1997c587e4a6SRichard Purdie help 1998c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1999c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 200001dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2001c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2002c587e4a6SRichard Purdie 2003c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2004c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2005bf220695SGeert Uytterhoeven initially work for you. 2006c587e4a6SRichard Purdie 20074cd9d6f7SRichard Purdieconfig ATAGS_PROC 20084cd9d6f7SRichard Purdie bool "Export atags in procfs" 2009bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2010b98d7291SUli Luckas default y 20114cd9d6f7SRichard Purdie help 20124cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20134cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20144cd9d6f7SRichard Purdie 2015cb5d39b3SMika Westerbergconfig CRASH_DUMP 2016cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2017cb5d39b3SMika Westerberg help 2018cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2019cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2020cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2021cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2022cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2023cb5d39b3SMika Westerberg memory address not used by the main kernel 2024cb5d39b3SMika Westerberg 2025cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2026cb5d39b3SMika Westerberg 2027e69edc79SEric Miaoconfig AUTO_ZRELADDR 2028e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2029e69edc79SEric Miao help 2030e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2031e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2032e69edc79SEric Miao will be determined at run-time by masking the current IP with 2033e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2034e69edc79SEric Miao from start of memory. 2035e69edc79SEric Miao 20361da177e4SLinus Torvaldsendmenu 20371da177e4SLinus Torvalds 2038ac9d7efcSRussell Kingmenu "CPU Power Management" 20391da177e4SLinus Torvalds 20401da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20411da177e4SLinus Torvalds 2042ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2043ac9d7efcSRussell King 2044ac9d7efcSRussell Kingendmenu 2045ac9d7efcSRussell King 20461da177e4SLinus Torvaldsmenu "Floating point emulation" 20471da177e4SLinus Torvalds 20481da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvaldsconfig FPE_NWFPE 20511da177e4SLinus Torvalds bool "NWFPE math emulation" 2052593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20531da177e4SLinus Torvalds ---help--- 20541da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20551da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20561da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20571da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20581da177e4SLinus Torvalds 20591da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20601da177e4SLinus Torvalds early in the bootup. 20611da177e4SLinus Torvalds 20621da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20631da177e4SLinus Torvalds bool "Support extended precision" 2064bedf142bSLennert Buytenhek depends on FPE_NWFPE 20651da177e4SLinus Torvalds help 20661da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20671da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20681da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20691da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20701da177e4SLinus Torvalds floating point emulator without any good reason. 20711da177e4SLinus Torvalds 20721da177e4SLinus Torvalds You almost surely want to say N here. 20731da177e4SLinus Torvalds 20741da177e4SLinus Torvaldsconfig FPE_FASTFPE 20751da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2076d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20771da177e4SLinus Torvalds ---help--- 20781da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20791da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20801da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20811da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20821da177e4SLinus Torvalds 20831da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20841da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20851da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20861da177e4SLinus Torvalds choose NWFPE. 20871da177e4SLinus Torvalds 20881da177e4SLinus Torvaldsconfig VFP 20891da177e4SLinus Torvalds bool "VFP-format floating point maths" 2090e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20911da177e4SLinus Torvalds help 20921da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20931da177e4SLinus Torvalds if your hardware includes a VFP unit. 20941da177e4SLinus Torvalds 20951da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20961da177e4SLinus Torvalds release notes and additional status information. 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20991da177e4SLinus Torvalds 210025ebee02SCatalin Marinasconfig VFPv3 210125ebee02SCatalin Marinas bool 210225ebee02SCatalin Marinas depends on VFP 210325ebee02SCatalin Marinas default y if CPU_V7 210425ebee02SCatalin Marinas 2105b5872db4SCatalin Marinasconfig NEON 2106b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2107b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2108b5872db4SCatalin Marinas help 2109b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2110b5872db4SCatalin Marinas Extension. 2111b5872db4SCatalin Marinas 211273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 211373c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2114c4a30c3bSRussell King depends on NEON && AEABI 211573c132c1SArd Biesheuvel help 211673c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 211773c132c1SArd Biesheuvel 21181da177e4SLinus Torvaldsendmenu 21191da177e4SLinus Torvalds 21201da177e4SLinus Torvaldsmenu "Userspace binary formats" 21211da177e4SLinus Torvalds 21221da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvaldsendmenu 21251da177e4SLinus Torvalds 21261da177e4SLinus Torvaldsmenu "Power management options" 21271da177e4SLinus Torvalds 2128eceab4acSRussell Kingsource "kernel/power/Kconfig" 21291da177e4SLinus Torvalds 2130f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 213119a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2132f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2133f4cb5700SJohannes Berg def_bool y 2134f4cb5700SJohannes Berg 213515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 213615e0d9e3SArnd Bergmann def_bool PM_SLEEP 213715e0d9e3SArnd Bergmann 2138603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2139603fb42aSSebastian Capella bool 2140603fb42aSSebastian Capella depends on MMU 2141603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2142603fb42aSSebastian Capella 21431da177e4SLinus Torvaldsendmenu 21441da177e4SLinus Torvalds 2145d5950b43SSam Ravnborgsource "net/Kconfig" 2146d5950b43SSam Ravnborg 2147ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21481da177e4SLinus Torvalds 2149916f743dSKumar Galasource "drivers/firmware/Kconfig" 2150916f743dSKumar Gala 21511da177e4SLinus Torvaldssource "fs/Kconfig" 21521da177e4SLinus Torvalds 21531da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21541da177e4SLinus Torvalds 21551da177e4SLinus Torvaldssource "security/Kconfig" 21561da177e4SLinus Torvalds 21571da177e4SLinus Torvaldssource "crypto/Kconfig" 2158652ccae5SArd Biesheuvelif CRYPTO 2159652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2160652ccae5SArd Biesheuvelendif 21611da177e4SLinus Torvalds 21621da177e4SLinus Torvaldssource "lib/Kconfig" 2163749cf76cSChristoffer Dall 2164749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2165