xref: /linux/arch/arm/Kconfig (revision a66c51f9cc993748b8e9942382c52827d3902caa)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
51d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
6ec80eb46SArnd Bergmann	select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
7c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
821266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
92b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
10d2852a22SDaniel Borkmann	select ARCH_HAS_SET_MEMORY
11ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
12ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
13ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
143d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
15171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
16957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
17d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
18ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
19ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
204badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
21017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
220cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
23b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
24ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
25171b3f0dSRussell King	select CLONE_BACKWARDS
26b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
27dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
28002e6745SChristoph Hellwig	select DMA_DIRECT_OPS if !MMU
29b01aec9bSBorislav Petkov	select EDAC_SUPPORT
30b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
3136d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
322ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
334477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
34b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
35ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
362937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
37171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
38b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
39b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
407c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
41b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
4238ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
43b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
44b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
45b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
46a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
47b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
487a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
490b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
50437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
51437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
52e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
5391702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
5408626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
550693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
56b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
5739c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
5851aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
59171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
60b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
61b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
62b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
63b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
64437682eeSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
65620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
66dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
675f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
68b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
69b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
70b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
716b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
72b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
73b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
74b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
7587c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
76b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
77f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
78b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
79b1b3f49cSRussell King	select HAVE_KERNEL_LZO
80b1b3f49cSRussell King	select HAVE_KERNEL_XZ
81cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
829edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
83b1b3f49cSRussell King	select HAVE_MEMBLOCK
847d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
8542a0bb3fSPetr Mladek	select HAVE_NMI
86b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
870dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
887ada189fSJamie Iles	select HAVE_PERF_EVENTS
8949863894SWill Deacon	select HAVE_PERF_REGS
9049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
91a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
92e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
93b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
94af1839ebSCatalin Marinas	select HAVE_UID16
9531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
96da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
97171b3f0dSRussell King	select MODULES_USE_ELF_REL
9884f452b1SSantosh Shilimkar	select NO_BOOTMEM
99aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
100aa7d5f18SArnd Bergmann	select OF_RESERVED_MEM if OF
101171b3f0dSRussell King	select OLD_SIGACTION
102171b3f0dSRussell King	select OLD_SIGSUSPEND3
103b1b3f49cSRussell King	select PERF_USE_VMALLOC
104b26d07a0SJinbum Park	select REFCOUNT_FULL
105b1b3f49cSRussell King	select RTC_LIB
106b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
107171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
108171b3f0dSRussell King	# according to that.  Thanks.
1091da177e4SLinus Torvalds	help
1101da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
111f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1121da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1131da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1141da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1151da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1161da177e4SLinus Torvalds
11774facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
118308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
11974facffeSRussell King	bool
12074facffeSRussell King
1214ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
1224ce63fcdSMarek Szyprowski	bool
1234ce63fcdSMarek Szyprowski
1244ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1254ce63fcdSMarek Szyprowski	bool
126b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
127b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1284ce63fcdSMarek Szyprowski
12960460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
13060460abfSSeung-Woo Kim
13160460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
13260460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
13360460abfSSeung-Woo Kim	range 4 9
13460460abfSSeung-Woo Kim	default 8
13560460abfSSeung-Woo Kim	help
13660460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
13760460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
13860460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
13960460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
14060460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
14160460abfSSeung-Woo Kim	  virtual space with just a few allocations.
14260460abfSSeung-Woo Kim
14360460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
14460460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
14560460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
14660460abfSSeung-Woo Kim	  by the PAGE_SIZE.
14760460abfSSeung-Woo Kim
14860460abfSSeung-Woo Kimendif
14960460abfSSeung-Woo Kim
1500b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1510b05da72SHans Ulli Kroll	bool
1520b05da72SHans Ulli Kroll
15375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15475e7153aSRalf Baechle	bool
15575e7153aSRalf Baechle
156bc581770SLinus Walleijconfig HAVE_TCM
157bc581770SLinus Walleij	bool
158bc581770SLinus Walleij	select GENERIC_ALLOCATOR
159bc581770SLinus Walleij
160e119bfffSRussell Kingconfig HAVE_PROC_CPU
161e119bfffSRussell King	bool
162e119bfffSRussell King
163ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1645ea81769SAl Viro	bool
1655ea81769SAl Viro
1661da177e4SLinus Torvaldsconfig EISA
1671da177e4SLinus Torvalds	bool
1681da177e4SLinus Torvalds	---help---
1691da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1701da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1731da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1741da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1751da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1781da177e4SLinus Torvalds
1791da177e4SLinus Torvalds	  Otherwise, say N.
1801da177e4SLinus Torvalds
1811da177e4SLinus Torvaldsconfig SBUS
1821da177e4SLinus Torvalds	bool
1831da177e4SLinus Torvalds
184f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
185f16fb1ecSRussell King	bool
186f16fb1ecSRussell King	default y
187f16fb1ecSRussell King
188f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
189f16fb1ecSRussell King	bool
190f16fb1ecSRussell King	default y
191f16fb1ecSRussell King
1927ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1937ad1bcb2SRussell King	bool
194cb1293e2SArnd Bergmann	default !CPU_V7M
1957ad1bcb2SRussell King
1961da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1971da177e4SLinus Torvalds	bool
1988a87411bSWill Deacon	default y
1991da177e4SLinus Torvalds
200f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
201f0d1b0b3SDavid Howells	bool
202f0d1b0b3SDavid Howells
203f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
204f0d1b0b3SDavid Howells	bool
205f0d1b0b3SDavid Howells
2064a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
2074a1b5733SEduardo Valentin	bool
2084a1b5733SEduardo Valentin
209a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
210a5f4c561SStefan Agner	def_bool y if MMU
211a5f4c561SStefan Agner
212b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
213b89c3b16SAkinobu Mita	bool
214b89c3b16SAkinobu Mita	default y
215b89c3b16SAkinobu Mita
2161da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2171da177e4SLinus Torvalds	bool
2181da177e4SLinus Torvalds	default y
2191da177e4SLinus Torvalds
220a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
221a08b6b79Sviro@ZenIV.linux.org.uk	bool
222a08b6b79Sviro@ZenIV.linux.org.uk
2235ac6da66SChristoph Lameterconfig ZONE_DMA
2245ac6da66SChristoph Lameter	bool
2255ac6da66SChristoph Lameter
226ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
227ccd7ab7fSFUJITA Tomonori       def_bool y
228ccd7ab7fSFUJITA Tomonori
229c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
230c7edc9e3SDavid A. Long	def_bool y
231c7edc9e3SDavid A. Long
23258af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
23358af4a24SRob Herring	bool
23458af4a24SRob Herring
2351da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2361da177e4SLinus Torvalds	bool
2371da177e4SLinus Torvalds
2381da177e4SLinus Torvaldsconfig FIQ
2391da177e4SLinus Torvalds	bool
2401da177e4SLinus Torvalds
24113a5045dSRob Herringconfig NEED_RET_TO_USER
24213a5045dSRob Herring	bool
24313a5045dSRob Herring
244034d2f5aSAl Viroconfig ARCH_MTD_XIP
245034d2f5aSAl Viro	bool
246034d2f5aSAl Viro
247dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
248c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
249c1becedcSRussell King	default y
250b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
251dc21af99SRussell King	help
252111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
253111e9a5cSRussell King	  boot and module load time according to the position of the
254111e9a5cSRussell King	  kernel in system memory.
255dc21af99SRussell King
256111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
257daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
258dc21af99SRussell King
259c1becedcSRussell King	  Only disable this option if you know that you do not require
260c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
261c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
262c1becedcSRussell King
263c334bc15SRob Herringconfig NEED_MACH_IO_H
264c334bc15SRob Herring	bool
265c334bc15SRob Herring	help
266c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
267c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
268c334bc15SRob Herring	  be avoided when possible.
269c334bc15SRob Herring
2700cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2711b9f95f8SNicolas Pitre	bool
272111e9a5cSRussell King	help
2730cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2740cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2750cdc8b92SNicolas Pitre	  be avoided when possible.
2761b9f95f8SNicolas Pitre
2771b9f95f8SNicolas Pitreconfig PHYS_OFFSET
278974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
279c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
280974c0724SNicolas Pitre	default DRAM_BASE if !MMU
281c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
282c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
283c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
284c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
285c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2868f2c0062SLinus Walleij			ARCH_REALVIEW
287c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
288c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
289b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2901b9f95f8SNicolas Pitre	help
2911b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2921b9f95f8SNicolas Pitre	  location of main memory in your system.
293cada3c08SRussell King
29487e040b6SSimon Glassconfig GENERIC_BUG
29587e040b6SSimon Glass	def_bool y
29687e040b6SSimon Glass	depends on BUG
29787e040b6SSimon Glass
2981bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2991bcad26eSKirill A. Shutemov	int
3001bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
3011bcad26eSKirill A. Shutemov	default 2
3021bcad26eSKirill A. Shutemov
3031da177e4SLinus Torvaldssource "init/Kconfig"
3041da177e4SLinus Torvalds
305dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
306dc52ddc0SMatt Helsley
3071da177e4SLinus Torvaldsmenu "System Type"
3081da177e4SLinus Torvalds
3093c427975SHyok S. Choiconfig MMU
3103c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3113c427975SHyok S. Choi	default y
3123c427975SHyok S. Choi	help
3133c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3143c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3153c427975SHyok S. Choi
316e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
317e0c25d95SDaniel Cashman	default 8
318e0c25d95SDaniel Cashman
319e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
320e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
321e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
322e0c25d95SDaniel Cashman	default 16
323e0c25d95SDaniel Cashman
324ccf50e23SRussell King#
325ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
326ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
327ccf50e23SRussell King#
3281da177e4SLinus Torvaldschoice
3291da177e4SLinus Torvalds	prompt "ARM system type"
33070722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3311420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3321da177e4SLinus Torvalds
333387798b3SRob Herringconfig ARCH_MULTIPLATFORM
334387798b3SRob Herring	bool "Allow multiple platforms to be selected"
335b1b3f49cSRussell King	depends on MMU
33642dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
337387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
338387798b3SRob Herring	select AUTO_ZRELADDR
339bb0eb050SDaniel Lezcano	select TIMER_OF
34066314223SDinh Nguyen	select COMMON_CLK
341ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
34208d38bebSWill Deacon	select MIGHT_HAVE_PCI
343387798b3SRob Herring	select MULTI_IRQ_HANDLER
344e13688feSKishon Vijay Abraham I	select PCI_DOMAINS if PCI
34566314223SDinh Nguyen	select SPARSE_IRQ
34666314223SDinh Nguyen	select USE_OF
34766314223SDinh Nguyen
3489c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3499c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3509c77bc43SStefan Agner	depends on !MMU
3519c77bc43SStefan Agner	select ARM_NVIC
352499f1640SStefan Agner	select AUTO_ZRELADDR
353bb0eb050SDaniel Lezcano	select TIMER_OF
3549c77bc43SStefan Agner	select COMMON_CLK
3559c77bc43SStefan Agner	select CPU_V7M
3569c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3579c77bc43SStefan Agner	select NO_IOPORT_MAP
3589c77bc43SStefan Agner	select SPARSE_IRQ
3599c77bc43SStefan Agner	select USE_OF
3609c77bc43SStefan Agner
3611da177e4SLinus Torvaldsconfig ARCH_EBSA110
3621da177e4SLinus Torvalds	bool "EBSA-110"
363b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
364c750815eSRussell King	select CPU_SA110
365f7e68bbfSRussell King	select ISA
366c334bc15SRob Herring	select NEED_MACH_IO_H
3670cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
368ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3691da177e4SLinus Torvalds	help
3701da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
371f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3721da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3731da177e4SLinus Torvalds	  parallel port.
3741da177e4SLinus Torvalds
375e7736d47SLennert Buytenhekconfig ARCH_EP93XX
376e7736d47SLennert Buytenhek	bool "EP93xx-based"
37780320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
378e7736d47SLennert Buytenhek	select ARM_AMBA
379cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
380e7736d47SLennert Buytenhek	select ARM_VIC
381b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3826d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
383000bc178SLinus Walleij	select CLKSRC_MMIO
384b1b3f49cSRussell King	select CPU_ARM920T
385000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3865c34a4e8SLinus Walleij	select GPIOLIB
387e7736d47SLennert Buytenhek	help
388e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
389e7736d47SLennert Buytenhek
3901da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3911da177e4SLinus Torvalds	bool "FootBridge"
392c750815eSRussell King	select CPU_SA110
3931da177e4SLinus Torvalds	select FOOTBRIDGE
3944e8d7637SRussell King	select GENERIC_CLOCKEVENTS
395d0ee9f40SArnd Bergmann	select HAVE_IDE
3968ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3970cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
398f999b8bdSMartin Michlmayr	help
399f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
400f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4011da177e4SLinus Torvalds
4024af6fee1SDeepak Saxenaconfig ARCH_NETX
4034af6fee1SDeepak Saxena	bool "Hilscher NetX based"
404b1b3f49cSRussell King	select ARM_VIC
405234b6cedSRussell King	select CLKSRC_MMIO
406c750815eSRussell King	select CPU_ARM926T
4072fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
408f999b8bdSMartin Michlmayr	help
4094af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4104af6fee1SDeepak Saxena
4113b938be6SRussell Kingconfig ARCH_IOP13XX
4123b938be6SRussell King	bool "IOP13xx-based"
4133b938be6SRussell King	depends on MMU
414b1b3f49cSRussell King	select CPU_XSC3
4150cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
41613a5045dSRob Herring	select NEED_RET_TO_USER
417b1b3f49cSRussell King	select PCI
418b1b3f49cSRussell King	select PLAT_IOP
419b1b3f49cSRussell King	select VMSPLIT_1G
42037ebbcffSThomas Gleixner	select SPARSE_IRQ
4213b938be6SRussell King	help
4223b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4233b938be6SRussell King
4243f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4253f7e5815SLennert Buytenhek	bool "IOP32x-based"
426a4f7e763SRussell King	depends on MMU
427c750815eSRussell King	select CPU_XSCALE
428e9004f50SLinus Walleij	select GPIO_IOP
4295c34a4e8SLinus Walleij	select GPIOLIB
43013a5045dSRob Herring	select NEED_RET_TO_USER
431f7e68bbfSRussell King	select PCI
432b1b3f49cSRussell King	select PLAT_IOP
433f999b8bdSMartin Michlmayr	help
4343f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4353f7e5815SLennert Buytenhek	  processors.
4363f7e5815SLennert Buytenhek
4373f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4383f7e5815SLennert Buytenhek	bool "IOP33x-based"
4393f7e5815SLennert Buytenhek	depends on MMU
440c750815eSRussell King	select CPU_XSCALE
441e9004f50SLinus Walleij	select GPIO_IOP
4425c34a4e8SLinus Walleij	select GPIOLIB
44313a5045dSRob Herring	select NEED_RET_TO_USER
4443f7e5815SLennert Buytenhek	select PCI
445b1b3f49cSRussell King	select PLAT_IOP
4463f7e5815SLennert Buytenhek	help
4473f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4481da177e4SLinus Torvalds
4493b938be6SRussell Kingconfig ARCH_IXP4XX
4503b938be6SRussell King	bool "IXP4xx-based"
451a4f7e763SRussell King	depends on MMU
45258af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
45351aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
454234b6cedSRussell King	select CLKSRC_MMIO
455c750815eSRussell King	select CPU_XSCALE
456b1b3f49cSRussell King	select DMABOUNCE if PCI
4573b938be6SRussell King	select GENERIC_CLOCKEVENTS
4585c34a4e8SLinus Walleij	select GPIOLIB
4590b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
460c334bc15SRob Herring	select NEED_MACH_IO_H
4619296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
462171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
463c4713074SLennert Buytenhek	help
4643b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
465c4713074SLennert Buytenhek
466edabd38eSSaeed Bisharaconfig ARCH_DOVE
467edabd38eSSaeed Bishara	bool "Marvell Dove"
468756b2531SSebastian Hesselbarth	select CPU_PJ4
469edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4705c34a4e8SLinus Walleij	select GPIOLIB
4710f81bd43SRussell King	select MIGHT_HAVE_PCI
472b8cd337cSArnd Bergmann	select MULTI_IRQ_HANDLER
473171b3f0dSRussell King	select MVEBU_MBUS
4749139acd1SSebastian Hesselbarth	select PINCTRL
4759139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
476abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4775cdbe5d2SArnd Bergmann	select SPARSE_IRQ
478c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
479edabd38eSSaeed Bishara	help
480edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
481edabd38eSSaeed Bishara
482c53c9cf6SAndrew Victorconfig ARCH_KS8695
483c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
484c7e783d6SLinus Walleij	select CLKSRC_MMIO
485b1b3f49cSRussell King	select CPU_ARM922T
486c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4875c34a4e8SLinus Walleij	select GPIOLIB
488b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
489c53c9cf6SAndrew Victor	help
490c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
491c53c9cf6SAndrew Victor	  System-on-Chip devices.
492c53c9cf6SAndrew Victor
493788c9700SRussell Kingconfig ARCH_W90X900
494788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4956d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4966fa5d5f7SRussell King	select CLKSRC_MMIO
497b1b3f49cSRussell King	select CPU_ARM926T
49858b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
4995c34a4e8SLinus Walleij	select GPIOLIB
500777f9bebSLennert Buytenhek	help
501a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
502a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
503a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
504a8bc4eadSwanzongshun	  link address to know more.
505a8bc4eadSwanzongshun
506a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
507a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
508585cf175STzachi Perelstein
50993e22567SRussell Kingconfig ARCH_LPC32XX
51093e22567SRussell King	bool "NXP LPC32XX"
51193e22567SRussell King	select ARM_AMBA
5124073723aSRussell King	select CLKDEV_LOOKUP
513c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
514c227f127SVladimir Zapolskiy	select COMMON_CLK
51593e22567SRussell King	select CPU_ARM926T
51693e22567SRussell King	select GENERIC_CLOCKEVENTS
5175c34a4e8SLinus Walleij	select GPIOLIB
5188cb17b5eSVladimir Zapolskiy	select MULTI_IRQ_HANDLER
5198cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
52093e22567SRussell King	select USE_OF
52193e22567SRussell King	help
52293e22567SRussell King	  Support for the NXP LPC32XX family of processors
52393e22567SRussell King
5241da177e4SLinus Torvaldsconfig ARCH_PXA
5252c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
526a4f7e763SRussell King	depends on MMU
527b1b3f49cSRussell King	select ARCH_MTD_XIP
528b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
529b1b3f49cSRussell King	select AUTO_ZRELADDR
530a1c0a6adSRobert Jarzmik	select COMMON_CLK
5316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
532389d9b58SDaniel Lezcano	select CLKSRC_PXA
533234b6cedSRussell King	select CLKSRC_MMIO
534bb0eb050SDaniel Lezcano	select TIMER_OF
5352f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
536981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
537157d2644SHaojian Zhuang	select GPIO_PXA
5385c34a4e8SLinus Walleij	select GPIOLIB
539b1b3f49cSRussell King	select HAVE_IDE
540d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
541b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
542bd5ce433SEric Miao	select PLAT_PXA
5436ac6b817SHaojian Zhuang	select SPARSE_IRQ
544f999b8bdSMartin Michlmayr	help
5452c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5461da177e4SLinus Torvalds
5471da177e4SLinus Torvaldsconfig ARCH_RPC
5481da177e4SLinus Torvalds	bool "RiscPC"
549868e87ccSRussell King	depends on MMU
5501da177e4SLinus Torvalds	select ARCH_ACORN
551a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
55207f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5535cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
554fa04e209SArnd Bergmann	select CPU_SA110
555b1b3f49cSRussell King	select FIQ
556d0ee9f40SArnd Bergmann	select HAVE_IDE
557b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
558b1b3f49cSRussell King	select ISA_DMA_API
559c334bc15SRob Herring	select NEED_MACH_IO_H
5600cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
561ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5621da177e4SLinus Torvalds	help
5631da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5641da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5651da177e4SLinus Torvalds
5661da177e4SLinus Torvaldsconfig ARCH_SA1100
5671da177e4SLinus Torvalds	bool "SA1100-based"
568b1b3f49cSRussell King	select ARCH_MTD_XIP
569b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
570b1b3f49cSRussell King	select CLKDEV_LOOKUP
571b1b3f49cSRussell King	select CLKSRC_MMIO
572389d9b58SDaniel Lezcano	select CLKSRC_PXA
573bb0eb050SDaniel Lezcano	select TIMER_OF if OF
574b1b3f49cSRussell King	select CPU_FREQ
575b1b3f49cSRussell King	select CPU_SA1100
576b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5775c34a4e8SLinus Walleij	select GPIOLIB
578d0ee9f40SArnd Bergmann	select HAVE_IDE
5791eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
580b1b3f49cSRussell King	select ISA
581affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
5820cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
583375dec92SRussell King	select SPARSE_IRQ
584f999b8bdSMartin Michlmayr	help
585f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5861da177e4SLinus Torvalds
587b130d5c2SKukjin Kimconfig ARCH_S3C24XX
588b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
589335cce74SArnd Bergmann	select ATAGS
590b1b3f49cSRussell King	select CLKDEV_LOOKUP
5914280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5927f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
593880cf071STomasz Figa	select GPIO_SAMSUNG
5945c34a4e8SLinus Walleij	select GPIOLIB
59520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
596b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
597b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
59817453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
599c334bc15SRob Herring	select NEED_MACH_IO_H
600cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
601ea04d6b4SMasahiro Yamada	select USE_OF
6021da177e4SLinus Torvalds	help
603b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
604b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
605b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
606b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
60763b1f51bSBen Dooks
6087c6337e2SKevin Hilmanconfig ARCH_DAVINCI
6097c6337e2SKevin Hilman	bool "TI DaVinci"
610b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
6116d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
612ce32c5c5SArnd Bergmann	select CPU_ARM926T
61320e9969bSDavid Brownell	select GENERIC_ALLOCATOR
614b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
615dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
6165c34a4e8SLinus Walleij	select GPIOLIB
617b1b3f49cSRussell King	select HAVE_IDE
618689e331fSSekhar Nori	select USE_OF
619b1b3f49cSRussell King	select ZONE_DMA
6207c6337e2SKevin Hilman	help
6217c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6227c6337e2SKevin Hilman
623a0694861STony Lindgrenconfig ARCH_OMAP1
624a0694861STony Lindgren	bool "TI OMAP1"
62500a36698SArnd Bergmann	depends on MMU
626b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
627a0694861STony Lindgren	select ARCH_OMAP
628e9a91de7STony Prisk	select CLKDEV_LOOKUP
629cee37e50Sviresh kumar	select CLKSRC_MMIO
630b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
631a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6325c34a4e8SLinus Walleij	select GPIOLIB
633a0694861STony Lindgren	select HAVE_IDE
634a0694861STony Lindgren	select IRQ_DOMAIN
635b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
636a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
637a0694861STony Lindgren	select NEED_MACH_MEMORY_H
638685e2d08STony Lindgren	select SPARSE_IRQ
63921f47fbcSAlexey Charkov	help
640a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
64102c981c0SBinghua Duan
6421da177e4SLinus Torvaldsendchoice
6431da177e4SLinus Torvalds
644387798b3SRob Herringmenu "Multiple platform selection"
645387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
646387798b3SRob Herring
647387798b3SRob Herringcomment "CPU Core family selection"
648387798b3SRob Herring
649f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
650f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
651f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
652f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
653f8afae40SArnd Bergmann	select CPU_FA526
654f8afae40SArnd Bergmann
655387798b3SRob Herringconfig ARCH_MULTI_V4T
656387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
657387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
658b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
65924e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
66024e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
66124e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
662387798b3SRob Herring
663387798b3SRob Herringconfig ARCH_MULTI_V5
664387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
665387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
666b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
66712567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
66824e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
66924e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
670387798b3SRob Herring
671387798b3SRob Herringconfig ARCH_MULTI_V4_V5
672387798b3SRob Herring	bool
673387798b3SRob Herring
674387798b3SRob Herringconfig ARCH_MULTI_V6
6758dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
676387798b3SRob Herring	select ARCH_MULTI_V6_V7
67742f4754aSRob Herring	select CPU_V6K
678387798b3SRob Herring
679387798b3SRob Herringconfig ARCH_MULTI_V7
6808dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
681387798b3SRob Herring	default y
682387798b3SRob Herring	select ARCH_MULTI_V6_V7
683b1b3f49cSRussell King	select CPU_V7
68490bc8ac7SRob Herring	select HAVE_SMP
685387798b3SRob Herring
686387798b3SRob Herringconfig ARCH_MULTI_V6_V7
687387798b3SRob Herring	bool
6889352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
689387798b3SRob Herring
690387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
691387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
692387798b3SRob Herring	select ARCH_MULTI_V5
693387798b3SRob Herring
694387798b3SRob Herringendmenu
695387798b3SRob Herring
69605e2a3deSRob Herringconfig ARCH_VIRT
697e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
698e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
6994b8b5f25SRob Herring	select ARM_AMBA
70005e2a3deSRob Herring	select ARM_GIC
7013ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
7020b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
703bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
70405e2a3deSRob Herring	select ARM_PSCI
7054b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
70605e2a3deSRob Herring
707ccf50e23SRussell King#
708ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
709ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
710ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
711ccf50e23SRussell King#
7126bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
7136bb8536cSAndreas Färber
714445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
715445d9b30STsahee Zidenberg
716590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
717590b460cSLars Persson
718d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
719d9bfc86dSOleksij Rempel
720*a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
721*a66c51f9SAlexandre Belloni
72295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
72395b8f20fSRussell King
7241d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7251d22924eSAnders Berg
7268ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7278ac49e04SChristian Daudt
7281c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7291c37fa10SSebastian Hesselbarth
7301da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7311da177e4SLinus Torvalds
732d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
733d94f944eSAnton Vorontsov
73495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
73595b8f20fSRussell King
736df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
737df8d742eSBaruch Siach
73895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
73995b8f20fSRussell King
740e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
741e7736d47SLennert Buytenhek
742*a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
743*a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig"
744*a66c51f9SAlexandre Belloni
7451da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7461da177e4SLinus Torvalds
74759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
74859d3a193SPaulius Zaleckas
749387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
750387798b3SRob Herring
751389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
752389ee0c2SHaojian Zhuang
753*a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
754*a66c51f9SAlexandre Belloni
7551da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7561da177e4SLinus Torvalds
757*a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig"
758*a66c51f9SAlexandre Belloni
7593f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7603f7e5815SLennert Buytenhek
7613f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7621da177e4SLinus Torvalds
7631da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7641da177e4SLinus Torvalds
765828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
766828989adSSantosh Shilimkar
76795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
76895b8f20fSRussell King
769*a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
770*a66c51f9SAlexandre Belloni
7713b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7723b8f5030SCarlo Caione
773*a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
774*a66c51f9SAlexandre Belloni
77517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
77617723fd3SJonas Jensen
777794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
778794d15b2SStanislav Samsonov
779*a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
780f682a218SMatthias Brugger
7811d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7821d3f33d5SShawn Guo
78395b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
78449cbe786SEric Miao
78595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
78695b8f20fSRussell King
7877bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
7887bffa14cSBrendan Higgins
7899851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7909851ca57SDaniel Tang
791d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
792d48af15eSTony Lindgren
793d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7941da177e4SLinus Torvalds
7951dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7961dbae815STony Lindgren
7979dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
798585cf175STzachi Perelstein
799*a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
800*a66c51f9SAlexandre Belloni
801387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
802387798b3SRob Herring
803*a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
804*a66c51f9SAlexandre Belloni
80595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
80695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
8071da177e4SLinus Torvalds
8088fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
8098fc1b0f8SKumar Gala
81095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
81195b8f20fSRussell King
812d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
813d63dc051SHeiko Stuebner
814*a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig"
815*a66c51f9SAlexandre Belloni
816*a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig"
817*a66c51f9SAlexandre Belloni
818*a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
819*a66c51f9SAlexandre Belloni
82095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
821edabd38eSSaeed Bishara
822*a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
823*a66c51f9SAlexandre Belloni
824387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
825387798b3SRob Herring
826a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
827a21765a7SBen Dooks
82865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
82965ebcc11SSrinivas Kandagatla
830bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
831bcb84fb4SAlexandre TORGUE
8323b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8333b52634fSMaxime Ripard
834d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
835d6de5b02SMarc Gonzalez
836c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
837c5f80065SErik Gilling
83895b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8391da177e4SLinus Torvalds
840ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
841ba56a987SMasahiro Yamada
84295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8431da177e4SLinus Torvalds
8441da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8451da177e4SLinus Torvalds
846ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
847420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
848ceade897SRussell King
8496f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8506f35f9a9STony Prisk
8517ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8527ec80ddfSwanzongshun
853acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
854acede515SJun Nie
8559a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8569a45eb69SJosh Cartwright
857499f1640SStefan Agner# ARMv7-M architecture
858499f1640SStefan Agnerconfig ARCH_EFM32
859499f1640SStefan Agner	bool "Energy Micro efm32"
860499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8615c34a4e8SLinus Walleij	select GPIOLIB
862499f1640SStefan Agner	help
863499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
864499f1640SStefan Agner	  processors.
865499f1640SStefan Agner
866499f1640SStefan Agnerconfig ARCH_LPC18XX
867499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
868499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
869499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
870499f1640SStefan Agner	select ARM_AMBA
871499f1640SStefan Agner	select CLKSRC_LPC32XX
872499f1640SStefan Agner	select PINCTRL
873499f1640SStefan Agner	help
874499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
875499f1640SStefan Agner	  high performance microcontrollers.
876499f1640SStefan Agner
8771847119dSVladimir Murzinconfig ARCH_MPS2
87817bd274eSBaruch Siach	bool "ARM MPS2 platform"
8791847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8801847119dSVladimir Murzin	select ARM_AMBA
8811847119dSVladimir Murzin	select CLKSRC_MPS2
8821847119dSVladimir Murzin	help
8831847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8841847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8851847119dSVladimir Murzin
8861847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8871847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8881847119dSVladimir Murzin
8891da177e4SLinus Torvalds# Definitions to make life easier
8901da177e4SLinus Torvaldsconfig ARCH_ACORN
8911da177e4SLinus Torvalds	bool
8921da177e4SLinus Torvalds
8937ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8947ae1f7ecSLennert Buytenhek	bool
895469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8967ae1f7ecSLennert Buytenhek
89769b02f6aSLennert Buytenhekconfig PLAT_ORION
89869b02f6aSLennert Buytenhek	bool
899bfe45e0bSRussell King	select CLKSRC_MMIO
900b1b3f49cSRussell King	select COMMON_CLK
901dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
902278b45b0SAndrew Lunn	select IRQ_DOMAIN
90369b02f6aSLennert Buytenhek
904abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
905abcda1dcSThomas Petazzoni	bool
906abcda1dcSThomas Petazzoni	select PLAT_ORION
907abcda1dcSThomas Petazzoni
908bd5ce433SEric Miaoconfig PLAT_PXA
909bd5ce433SEric Miao	bool
910bd5ce433SEric Miao
911f4b8b319SRussell Kingconfig PLAT_VERSATILE
912f4b8b319SRussell King	bool
913f4b8b319SRussell King
914d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
915d9a1beaaSAlexandre Courbot
9161da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
9171da177e4SLinus Torvalds
918afe4b25eSLennert Buytenhekconfig IWMMXT
919d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
920d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
921d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
922afe4b25eSLennert Buytenhek	help
923afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
924afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
925afe4b25eSLennert Buytenhek
92652108641Seric miaoconfig MULTI_IRQ_HANDLER
92752108641Seric miao	bool
92852108641Seric miao	help
92952108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
93052108641Seric miao
9313b93e7b0SHyok S. Choiif !MMU
9323b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9333b93e7b0SHyok S. Choiendif
9343b93e7b0SHyok S. Choi
9353e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9363e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9373e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9383e0a07f8SGregory CLEMENT	default y
9393e0a07f8SGregory CLEMENT	help
9403e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9413e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9423e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9433e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9443e0a07f8SGregory CLEMENT	  Workaround:
9453e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9463e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9473e0a07f8SGregory CLEMENT	  instruction
9483e0a07f8SGregory CLEMENT
949f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
950f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
951f0c4b8d6SWill Deacon	depends on CPU_V6
952f0c4b8d6SWill Deacon	help
953f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
954f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
955f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
956f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
957f0c4b8d6SWill Deacon
9589cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9599cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
960e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9619cba3cccSCatalin Marinas	help
9629cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9639cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9649cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9659cba3cccSCatalin Marinas	  recommended workaround.
9669cba3cccSCatalin Marinas
9677ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9687ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9697ce236fcSCatalin Marinas	depends on CPU_V7
9707ce236fcSCatalin Marinas	help
9717ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
97279403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9737ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9747ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9757ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9767ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9777ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9787ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9797ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9807ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9817ce236fcSCatalin Marinas	  available in non-secure mode.
9827ce236fcSCatalin Marinas
983855c551fSCatalin Marinasconfig ARM_ERRATA_458693
984855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
985855c551fSCatalin Marinas	depends on CPU_V7
98662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
987855c551fSCatalin Marinas	help
988855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
989855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
990855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
991855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
992855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
993855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
994855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
995855c551fSCatalin Marinas	  register may not be available in non-secure mode.
996855c551fSCatalin Marinas
9970516e464SCatalin Marinasconfig ARM_ERRATA_460075
9980516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
9990516e464SCatalin Marinas	depends on CPU_V7
100062e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10010516e464SCatalin Marinas	help
10020516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
10030516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
10040516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
10050516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
10060516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
10070516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
10080516e464SCatalin Marinas	  may not be available in non-secure mode.
10090516e464SCatalin Marinas
10109f05027cSWill Deaconconfig ARM_ERRATA_742230
10119f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
10129f05027cSWill Deacon	depends on CPU_V7 && SMP
101362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10149f05027cSWill Deacon	help
10159f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
10169f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
10179f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
10189f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
10199f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
10209f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
10219f05027cSWill Deacon	  the two writes.
10229f05027cSWill Deacon
1023a672e99bSWill Deaconconfig ARM_ERRATA_742231
1024a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1025a672e99bSWill Deacon	depends on CPU_V7 && SMP
102662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1027a672e99bSWill Deacon	help
1028a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1029a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1030a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1031a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1032a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1033a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1034a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1035a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1036a672e99bSWill Deacon	  capabilities of the processor.
1037a672e99bSWill Deacon
103869155794SJon Medhurstconfig ARM_ERRATA_643719
103969155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
104069155794SJon Medhurst	depends on CPU_V7 && SMP
1041e5a5de44SRussell King	default y
104269155794SJon Medhurst	help
104369155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
104469155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
104569155794SJon Medhurst	  register returns zero when it should return one. The workaround
104669155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
104769155794SJon Medhurst	  it behave as intended and avoiding data corruption.
104869155794SJon Medhurst
1049cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1050cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1051e66dc745SDave Martin	depends on CPU_V7
1052cdf357f1SWill Deacon	help
1053cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1054cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1055cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1056cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1057cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1058cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1059cdf357f1SWill Deacon	  entries regardless of the ASID.
1060475d92fcSWill Deacon
1061475d92fcSWill Deaconconfig ARM_ERRATA_743622
1062475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1063475d92fcSWill Deacon	depends on CPU_V7
106462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1065475d92fcSWill Deacon	help
1066475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1067efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1068475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1069475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1070475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1071475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1072475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1073475d92fcSWill Deacon	  processor.
1074475d92fcSWill Deacon
10759a27c27cSWill Deaconconfig ARM_ERRATA_751472
10769a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1077ba90c516SDave Martin	depends on CPU_V7
107862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10799a27c27cSWill Deacon	help
10809a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10819a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10829a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10839a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10849a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10859a27c27cSWill Deacon
1086fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1087fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1088fcbdc5feSWill Deacon	depends on CPU_V7
1089fcbdc5feSWill Deacon	help
1090fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1091fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1092fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1093fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1094fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1095fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1096fcbdc5feSWill Deacon
10975dab26afSWill Deaconconfig ARM_ERRATA_754327
10985dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
10995dab26afSWill Deacon	depends on CPU_V7 && SMP
11005dab26afSWill Deacon	help
11015dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
11025dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
11035dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
11045dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
11055dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
11065dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
11075dab26afSWill Deacon
1108145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1109145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1110fd832478SFabio Estevam	depends on CPU_V6
1111145e10e1SCatalin Marinas	help
1112145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1113145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1114145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1115145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1116145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1117145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1118145e10e1SCatalin Marinas	  is not affected.
1119145e10e1SCatalin Marinas
1120f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1121f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1122f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1123f630c1bdSWill Deacon	help
1124f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1125f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1126f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1127f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1128f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1129f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1130f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1131f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1132f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1133f630c1bdSWill Deacon
11347253b85cSSimon Hormanconfig ARM_ERRATA_775420
11357253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11367253b85cSSimon Horman       depends on CPU_V7
11377253b85cSSimon Horman       help
11387253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11397253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11407253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11417253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11427253b85cSSimon Horman	 an abort may occur on cache maintenance.
11437253b85cSSimon Horman
114493dc6887SCatalin Marinasconfig ARM_ERRATA_798181
114593dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
114693dc6887SCatalin Marinas	depends on CPU_V7 && SMP
114793dc6887SCatalin Marinas	help
114893dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
114993dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
115093dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
115193dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
115293dc6887SCatalin Marinas	  as the one being invalidated.
115393dc6887SCatalin Marinas
115484b6504fSWill Deaconconfig ARM_ERRATA_773022
115584b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
115684b6504fSWill Deacon	depends on CPU_V7
115784b6504fSWill Deacon	help
115884b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
115984b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
116084b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
116184b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
116284b6504fSWill Deacon
116362c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
116462c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
116562c0f4a5SDoug Anderson	depends on CPU_V7
116662c0f4a5SDoug Anderson	help
116762c0f4a5SDoug Anderson	  This option enables the workaround for:
116862c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
116962c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
117062c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
117162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
117262c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
117362c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
117462c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
117562c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
117662c0f4a5SDoug Anderson
1177416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1178416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1179416bcf21SDoug Anderson	depends on CPU_V7
1180416bcf21SDoug Anderson	help
1181416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1182416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1183416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1184416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1185416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1186416bcf21SDoug Anderson
11879f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11889f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11899f6f9354SDoug Anderson	depends on CPU_V7
11909f6f9354SDoug Anderson	help
11919f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11929f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11939f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11949f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11959f6f9354SDoug Anderson
11969f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11979f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
11989f6f9354SDoug Anderson	depends on CPU_V7
11999f6f9354SDoug Anderson	help
12009f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
12019f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
12029f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
12039f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
12049f6f9354SDoug Anderson
120562c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
120662c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
120762c0f4a5SDoug Anderson	depends on CPU_V7
120862c0f4a5SDoug Anderson	help
120962c0f4a5SDoug Anderson	  This option enables the workaround for:
121062c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
121162c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
121262c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
121362c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
121462c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
121562c0f4a5SDoug Anderson	  for and handled.
121662c0f4a5SDoug Anderson
12171da177e4SLinus Torvaldsendmenu
12181da177e4SLinus Torvalds
12191da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12201da177e4SLinus Torvalds
12211da177e4SLinus Torvaldsmenu "Bus support"
12221da177e4SLinus Torvalds
12231da177e4SLinus Torvaldsconfig ISA
12241da177e4SLinus Torvalds	bool
12251da177e4SLinus Torvalds	help
12261da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12271da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12281da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12291da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12301da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12311da177e4SLinus Torvalds
1232065909b9SRussell King# Select ISA DMA controller support
12331da177e4SLinus Torvaldsconfig ISA_DMA
12341da177e4SLinus Torvalds	bool
1235065909b9SRussell King	select ISA_DMA_API
12361da177e4SLinus Torvalds
1237065909b9SRussell King# Select ISA DMA interface
12385cae841bSAl Viroconfig ISA_DMA_API
12395cae841bSAl Viro	bool
12405cae841bSAl Viro
12411da177e4SLinus Torvaldsconfig PCI
12420b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12431da177e4SLinus Torvalds	help
12441da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12451da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12461da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12471da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12481da177e4SLinus Torvalds
124952882173SAnton Vorontsovconfig PCI_DOMAINS
125052882173SAnton Vorontsov	bool
125152882173SAnton Vorontsov	depends on PCI
125252882173SAnton Vorontsov
12538c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12548c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
12558c7d1474SLorenzo Pieralisi
1256b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1257b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1258b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1259b080ac8aSMarcelo Roberto Jimenez	help
1260b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1261b080ac8aSMarcelo Roberto Jimenez
126236e23590SMatthew Wilcoxconfig PCI_SYSCALL
126336e23590SMatthew Wilcox	def_bool PCI
126436e23590SMatthew Wilcox
1265a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1266a0113a99SMike Rapoport	bool
1267a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1268a0113a99SMike Rapoport	default y
1269a0113a99SMike Rapoport	select DMABOUNCE
1270a0113a99SMike Rapoport
12711da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
12721da177e4SLinus Torvalds
12731da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
12741da177e4SLinus Torvalds
12751da177e4SLinus Torvaldsendmenu
12761da177e4SLinus Torvalds
12771da177e4SLinus Torvaldsmenu "Kernel Features"
12781da177e4SLinus Torvalds
12793b55658aSDave Martinconfig HAVE_SMP
12803b55658aSDave Martin	bool
12813b55658aSDave Martin	help
12823b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12833b55658aSDave Martin	  capable CPU.
12843b55658aSDave Martin
12853b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12863b55658aSDave Martin	  options available to the user for configuration.
12873b55658aSDave Martin
12881da177e4SLinus Torvaldsconfig SMP
1289bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1290fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1291bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12923b55658aSDave Martin	depends on HAVE_SMP
1293801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12940361748fSArnd Bergmann	select IRQ_WORK
12951da177e4SLinus Torvalds	help
12961da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12974a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
12984a474157SRobert Graffham	  than one CPU, say Y.
12991da177e4SLinus Torvalds
13004a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13011da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13024a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13034a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13044a474157SRobert Graffham	  will run faster if you say N here.
13051da177e4SLinus Torvalds
1306395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13071da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
130850a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13091da177e4SLinus Torvalds
13101da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13111da177e4SLinus Torvalds
1312f00ec48fSRussell Kingconfig SMP_ON_UP
13135744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1314801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1315f00ec48fSRussell King	default y
1316f00ec48fSRussell King	help
1317f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1318f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1319f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1320f00ec48fSRussell King	  savings.
1321f00ec48fSRussell King
1322f00ec48fSRussell King	  If you don't know what to do here, say Y.
1323f00ec48fSRussell King
1324c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1325c9018aabSVincent Guittot	bool "Support cpu topology definition"
1326c9018aabSVincent Guittot	depends on SMP && CPU_V7
1327c9018aabSVincent Guittot	default y
1328c9018aabSVincent Guittot	help
1329c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1330c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1331c9018aabSVincent Guittot	  topology of an ARM System.
1332c9018aabSVincent Guittot
1333c9018aabSVincent Guittotconfig SCHED_MC
1334c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1335c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1336c9018aabSVincent Guittot	help
1337c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1338c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1339c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1340c9018aabSVincent Guittot
1341c9018aabSVincent Guittotconfig SCHED_SMT
1342c9018aabSVincent Guittot	bool "SMT scheduler support"
1343c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1344c9018aabSVincent Guittot	help
1345c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1346c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1347c9018aabSVincent Guittot	  places. If unsure say N here.
1348c9018aabSVincent Guittot
1349a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1350a8cbcd92SRussell King	bool
1351a8cbcd92SRussell King	help
1352a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1353a8cbcd92SRussell King
13548a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1355022c03a2SMarc Zyngier	bool "Architected timer support"
1356022c03a2SMarc Zyngier	depends on CPU_V7
13578a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13580c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1359022c03a2SMarc Zyngier	help
1360022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1361022c03a2SMarc Zyngier
1362f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1363f32f4ce2SRussell King	bool
1364bb0eb050SDaniel Lezcano	select TIMER_OF if OF
1365f32f4ce2SRussell King	help
1366f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1367f32f4ce2SRussell King
1368e8db288eSNicolas Pitreconfig MCPM
1369e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1370e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1371e8db288eSNicolas Pitre	help
1372e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1373e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1374e8db288eSNicolas Pitre	  systems.
1375e8db288eSNicolas Pitre
1376ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1377ebf4a5c5SHaojian Zhuang	bool
1378ebf4a5c5SHaojian Zhuang	depends on MCPM
1379ebf4a5c5SHaojian Zhuang	help
1380ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1381ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1382ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1383ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1384ebf4a5c5SHaojian Zhuang
13851c33be57SNicolas Pitreconfig BIG_LITTLE
13861c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13871c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13881c33be57SNicolas Pitre	select MCPM
13891c33be57SNicolas Pitre	help
13901c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13911c33be57SNicolas Pitre	  system architecture.
13921c33be57SNicolas Pitre
13931c33be57SNicolas Pitreconfig BL_SWITCHER
13941c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13956c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
139651aaf81fSRussell King	select CPU_PM
13971c33be57SNicolas Pitre	help
13981c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
13991c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14001c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14011c33be57SNicolas Pitre
1402b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1403b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1404b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1405b22537c6SNicolas Pitre	help
1406b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1407b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1408b22537c6SNicolas Pitre	  debugging purposes only.
1409b22537c6SNicolas Pitre
14108d5796d2SLennert Buytenhekchoice
14118d5796d2SLennert Buytenhek	prompt "Memory split"
1412006fa259SRussell King	depends on MMU
14138d5796d2SLennert Buytenhek	default VMSPLIT_3G
14148d5796d2SLennert Buytenhek	help
14158d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14168d5796d2SLennert Buytenhek
14178d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14188d5796d2SLennert Buytenhek	  option alone!
14198d5796d2SLennert Buytenhek
14208d5796d2SLennert Buytenhek	config VMSPLIT_3G
14218d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
142263ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1423bbeedfdaSYisheng Xie		depends on !ARM_LPAE
142463ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
14258d5796d2SLennert Buytenhek	config VMSPLIT_2G
14268d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14278d5796d2SLennert Buytenhek	config VMSPLIT_1G
14288d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14298d5796d2SLennert Buytenhekendchoice
14308d5796d2SLennert Buytenhek
14318d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14328d5796d2SLennert Buytenhek	hex
1433006fa259SRussell King	default PHYS_OFFSET if !MMU
14348d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14358d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
143663ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
14378d5796d2SLennert Buytenhek	default 0xC0000000
14388d5796d2SLennert Buytenhek
14391da177e4SLinus Torvaldsconfig NR_CPUS
14401da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14411da177e4SLinus Torvalds	range 2 32
14421da177e4SLinus Torvalds	depends on SMP
14431da177e4SLinus Torvalds	default "4"
14441da177e4SLinus Torvalds
1445a054a811SRussell Kingconfig HOTPLUG_CPU
144600b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
144740b31360SStephen Rothwell	depends on SMP
1448a054a811SRussell King	help
1449a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1450a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1451a054a811SRussell King
14522bdd424fSWill Deaconconfig ARM_PSCI
14532bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1454e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1455be120397SMark Rutland	select ARM_PSCI_FW
14562bdd424fSWill Deacon	help
14572bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14582bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14592bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14602bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14612bdd424fSWill Deacon	  ARM processors").
14622bdd424fSWill Deacon
14632a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14642a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14652a6ad871SMaxime Ripard# selected platforms.
146644986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
146744986ab0SPeter De Schrijver (NVIDIA)	int
1468139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1469b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1470b35d2e56SGregory Fong		ARCH_ZYNQ
1471aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1472aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1473eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
147406b851e5SOlof Johansson	default 392 if ARCH_U8500
147501bb914cSTony Prisk	default 352 if ARCH_VT8500
14767b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14772a6ad871SMaxime Ripard	default 264 if MACH_H4700
147844986ab0SPeter De Schrijver (NVIDIA)	default 0
147944986ab0SPeter De Schrijver (NVIDIA)	help
148044986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
148144986ab0SPeter De Schrijver (NVIDIA)
148244986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
148344986ab0SPeter De Schrijver (NVIDIA)
1484d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
14851da177e4SLinus Torvalds
1486c9218b16SRussell Kingconfig HZ_FIXED
1487f8065813SRussell King	int
1488da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14891164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
149047d84682SRussell King	default 0
1491c9218b16SRussell King
1492c9218b16SRussell Kingchoice
149347d84682SRussell King	depends on HZ_FIXED = 0
1494c9218b16SRussell King	prompt "Timer frequency"
1495c9218b16SRussell King
1496c9218b16SRussell Kingconfig HZ_100
1497c9218b16SRussell King	bool "100 Hz"
1498c9218b16SRussell King
1499c9218b16SRussell Kingconfig HZ_200
1500c9218b16SRussell King	bool "200 Hz"
1501c9218b16SRussell King
1502c9218b16SRussell Kingconfig HZ_250
1503c9218b16SRussell King	bool "250 Hz"
1504c9218b16SRussell King
1505c9218b16SRussell Kingconfig HZ_300
1506c9218b16SRussell King	bool "300 Hz"
1507c9218b16SRussell King
1508c9218b16SRussell Kingconfig HZ_500
1509c9218b16SRussell King	bool "500 Hz"
1510c9218b16SRussell King
1511c9218b16SRussell Kingconfig HZ_1000
1512c9218b16SRussell King	bool "1000 Hz"
1513c9218b16SRussell King
1514c9218b16SRussell Kingendchoice
1515c9218b16SRussell King
1516c9218b16SRussell Kingconfig HZ
1517c9218b16SRussell King	int
151847d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1519c9218b16SRussell King	default 100 if HZ_100
1520c9218b16SRussell King	default 200 if HZ_200
1521c9218b16SRussell King	default 250 if HZ_250
1522c9218b16SRussell King	default 300 if HZ_300
1523c9218b16SRussell King	default 500 if HZ_500
1524c9218b16SRussell King	default 1000
1525c9218b16SRussell King
1526c9218b16SRussell Kingconfig SCHED_HRTICK
1527c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1528f8065813SRussell King
152916c79651SCatalin Marinasconfig THUMB2_KERNEL
1530bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15314477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1532bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
153389bace65SArnd Bergmann	select ARM_UNWIND
153416c79651SCatalin Marinas	help
153516c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
153675fea300SNicolas Pitre	  Thumb-2 mode.
153716c79651SCatalin Marinas
153816c79651SCatalin Marinas	  If unsure, say N.
153916c79651SCatalin Marinas
15406f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15416f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15426f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15436f685c5cSDave Martin	default y
15446f685c5cSDave Martin	help
15456f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15466f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15476f685c5cSDave Martin	  branch instructions.
15486f685c5cSDave Martin
15496f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15506f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15516f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15526f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15536f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15546f685c5cSDave Martin	  support.
15556f685c5cSDave Martin
15566f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15576f685c5cSDave Martin	  relocation" error when loading some modules.
15586f685c5cSDave Martin
15596f685c5cSDave Martin	  Until fixed tools are available, passing
15606f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15616f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15626f685c5cSDave Martin	  stack usage in some cases.
15636f685c5cSDave Martin
15646f685c5cSDave Martin	  The problem is described in more detail at:
15656f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15666f685c5cSDave Martin
15676f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15686f685c5cSDave Martin
15696f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15706f685c5cSDave Martin
157142f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
157242f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
157342f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
157442f25bddSNicolas Pitre	default y
157542f25bddSNicolas Pitre	help
157642f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
157742f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
157842f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
157942f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
158042f25bddSNicolas Pitre	  functions.
158142f25bddSNicolas Pitre
158242f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
158342f25bddSNicolas Pitre	  replace the first two instructions of these library functions
158442f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
158542f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
158642f25bddSNicolas Pitre	  and less power intensive than running the original library
158742f25bddSNicolas Pitre	  code to do integer division.
158842f25bddSNicolas Pitre
1589704bdda0SNicolas Pitreconfig AEABI
159049460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
159149460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1592704bdda0SNicolas Pitre	help
1593704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1594704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1595704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1596704bdda0SNicolas Pitre
1597704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1598704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1599704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1600704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1601704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1602704bdda0SNicolas Pitre
1603704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1604704bdda0SNicolas Pitre
16056c90c872SNicolas Pitreconfig OABI_COMPAT
1606a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1607d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16086c90c872SNicolas Pitre	help
16096c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16106c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16116c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16126c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16136c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16146c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
161591702175SKees Cook
161691702175SKees Cook	  The seccomp filter system will not be available when this is
161791702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
161891702175SKees Cook	  between calling conventions during filtering.
161991702175SKees Cook
16206c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16216c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16226c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16236c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1624b02f8467SKees Cook	  at all). If in doubt say N.
16256c90c872SNicolas Pitre
1626eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1627e80d6a24SMel Gorman	bool
1628e80d6a24SMel Gorman
162905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
163005944d74SRussell King	bool
163105944d74SRussell King
163207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
163307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
163407a2f737SRussell King
163505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1636be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1637c80d79d7SYasunori Goto
16387b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16397b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16407b7bf499SWill Deacon
1641e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP
1642b8cd51afSSteve Capper	def_bool y
1643b8cd51afSSteve Capper	depends on ARM_LPAE
1644b8cd51afSSteve Capper
1645053a96caSNicolas Pitreconfig HIGHMEM
1646e8db89a2SRussell King	bool "High Memory Support"
1647e8db89a2SRussell King	depends on MMU
1648053a96caSNicolas Pitre	help
1649053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1650053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1651053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1652053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1653053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1654053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1655053a96caSNicolas Pitre
1656053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1657053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1658053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1659053a96caSNicolas Pitre
1660053a96caSNicolas Pitre	  If unsure, say n.
1661053a96caSNicolas Pitre
166265cec8e3SRussell Kingconfig HIGHPTE
16639a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
166465cec8e3SRussell King	depends on HIGHMEM
16659a431bd5SRussell King	default y
1666b4d103d1SRussell King	help
1667b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1668b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1669b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1670b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1671b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
167265cec8e3SRussell King
1673a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1674a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1675a5e090acSRussell King	depends on MMU && !ARM_LPAE
16761b8873a0SJamie Iles	default y
16771b8873a0SJamie Iles	help
1678a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1679a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1680a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1681a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1682a5e090acSRussell King	  fault when dereferenced.
1683a5e090acSRussell King
1684a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1685a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1686a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
16871da177e4SLinus Torvalds
16881da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1689fa8ad788SMark Rutland	def_bool y
1690fa8ad788SMark Rutland	depends on ARM_PMU
16911b8873a0SJamie Iles
16921355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16931355e2a6SCatalin Marinas       def_bool y
16941355e2a6SCatalin Marinas       depends on ARM_LPAE
16951355e2a6SCatalin Marinas
16968d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16978d962507SCatalin Marinas       def_bool y
16988d962507SCatalin Marinas       depends on ARM_LPAE
16998d962507SCatalin Marinas
17004bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17014bfab203SSteven Capper	def_bool y
17024bfab203SSteven Capper
17037d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17047d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17057d485f64SArd Biesheuvel	depends on MODULES
17067d485f64SArd Biesheuvel	help
17077d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17087d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17097d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17107d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17117d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17127d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17137d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17147d485f64SArd Biesheuvel	  the same.
17157d485f64SArd Biesheuvel
17167d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17177d485f64SArd Biesheuvel
17181da177e4SLinus Torvaldssource "mm/Kconfig"
17191da177e4SLinus Torvalds
1720c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
172136d6c928SUlrich Hecht	int "Maximum zone order"
1722898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17236d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1724c1b2d970SMagnus Damm	default "11"
1725c1b2d970SMagnus Damm	help
1726c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1727c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1728c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1729c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1730c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1731c1b2d970SMagnus Damm	  increase this value.
1732c1b2d970SMagnus Damm
1733c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1734c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1735c1b2d970SMagnus Damm
17361da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17371da177e4SLinus Torvalds	bool
1738f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17391da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1740e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17411da177e4SLinus Torvalds	help
17421da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17431da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17441da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17451da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17461da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17471da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17481da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17491da177e4SLinus Torvalds
175039ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
175138ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
175238ef2ad5SLinus Walleij	depends on MMU
175339ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
175439ec58f3SLennert Buytenhek	help
175539ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
175639ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
175739ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
175839ec58f3SLennert Buytenhek
175939ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
176039ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
176139ec58f3SLennert Buytenhek	  such copy operations with large buffers.
176239ec58f3SLennert Buytenhek
176339ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
176439ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
176539ec58f3SLennert Buytenhek
176670c70d97SNicolas Pitreconfig SECCOMP
176770c70d97SNicolas Pitre	bool
176870c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
176970c70d97SNicolas Pitre	---help---
177070c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
177170c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
177270c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
177370c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
177470c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
177570c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
177670c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
177770c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
177870c70d97SNicolas Pitre	  defined by each seccomp mode.
177970c70d97SNicolas Pitre
178006e6295bSStefano Stabelliniconfig SWIOTLB
178106e6295bSStefano Stabellini	def_bool y
178206e6295bSStefano Stabellini
178306e6295bSStefano Stabelliniconfig IOMMU_HELPER
178406e6295bSStefano Stabellini	def_bool SWIOTLB
178506e6295bSStefano Stabellini
178602c2433bSStefano Stabelliniconfig PARAVIRT
178702c2433bSStefano Stabellini	bool "Enable paravirtualization code"
178802c2433bSStefano Stabellini	help
178902c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
179002c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
179102c2433bSStefano Stabellini	  over full virtualization.
179202c2433bSStefano Stabellini
179302c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
179402c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
179502c2433bSStefano Stabellini	select PARAVIRT
179602c2433bSStefano Stabellini	default n
179702c2433bSStefano Stabellini	help
179802c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
179902c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
180002c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
180102c2433bSStefano Stabellini	  that, there can be a small performance impact.
180202c2433bSStefano Stabellini
180302c2433bSStefano Stabellini	  If in doubt, say N here.
180402c2433bSStefano Stabellini
1805eff8d644SStefano Stabelliniconfig XEN_DOM0
1806eff8d644SStefano Stabellini	def_bool y
1807eff8d644SStefano Stabellini	depends on XEN
1808eff8d644SStefano Stabellini
1809eff8d644SStefano Stabelliniconfig XEN
1810c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
181185323a99SIan Campbell	depends on ARM && AEABI && OF
1812f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
181385323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18147693deccSUwe Kleine-König	depends on MMU
181551aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
181617b7ab80SStefano Stabellini	select ARM_PSCI
181783862ccfSStefano Stabellini	select SWIOTLB_XEN
181802c2433bSStefano Stabellini	select PARAVIRT
1819eff8d644SStefano Stabellini	help
1820eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1821eff8d644SStefano Stabellini
18221da177e4SLinus Torvaldsendmenu
18231da177e4SLinus Torvalds
18241da177e4SLinus Torvaldsmenu "Boot options"
18251da177e4SLinus Torvalds
18269eb8f674SGrant Likelyconfig USE_OF
18279eb8f674SGrant Likely	bool "Flattened Device Tree support"
1828b1b3f49cSRussell King	select IRQ_DOMAIN
18299eb8f674SGrant Likely	select OF
18309eb8f674SGrant Likely	help
18319eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18329eb8f674SGrant Likely
1833bd51e2f5SNicolas Pitreconfig ATAGS
1834bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1835bd51e2f5SNicolas Pitre	default y
1836bd51e2f5SNicolas Pitre	help
1837bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1838bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1839bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1840bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1841bd51e2f5SNicolas Pitre	  leave this to y.
1842bd51e2f5SNicolas Pitre
1843bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1844bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1845bd51e2f5SNicolas Pitre	depends on ATAGS
1846bd51e2f5SNicolas Pitre	help
1847bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1848bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1849bd51e2f5SNicolas Pitre
18501da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18511da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18521da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18531da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18541da177e4SLinus Torvalds	default "0"
18551da177e4SLinus Torvalds	help
18561da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18571da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18581da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18591da177e4SLinus Torvalds	  value in their defconfig file.
18601da177e4SLinus Torvalds
18611da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18621da177e4SLinus Torvalds
18631da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18641da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18651da177e4SLinus Torvalds	default "0"
18661da177e4SLinus Torvalds	help
1867f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1868f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1869f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1870f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1871f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1872f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18731da177e4SLinus Torvalds
18741da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18751da177e4SLinus Torvalds
18761da177e4SLinus Torvaldsconfig ZBOOT_ROM
18771da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18781da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
187910968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18801da177e4SLinus Torvalds	help
18811da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18821da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18831da177e4SLinus Torvalds
1884e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1885e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
188610968131SRussell King	depends on OF
1887e2a6a3aaSJohn Bonesio	help
1888e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1889e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1890e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1891e2a6a3aaSJohn Bonesio
1892e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1893e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1894e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1895e2a6a3aaSJohn Bonesio
1896e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1897e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1898e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1899e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1900e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1901e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1902e2a6a3aaSJohn Bonesio	  to this option.
1903e2a6a3aaSJohn Bonesio
1904b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1905b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1906b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1907b90b9a38SNicolas Pitre	help
1908b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1909b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1910b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1911b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1912b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1913b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1914b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1915b90b9a38SNicolas Pitre
1916d0f34a11SGenoud Richardchoice
1917d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1918d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1919d0f34a11SGenoud Richard
1920d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1921d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1922d0f34a11SGenoud Richard	help
1923d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1924d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1925d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1926d0f34a11SGenoud Richard
1927d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1928d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1929d0f34a11SGenoud Richard	help
1930d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1931d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1932d0f34a11SGenoud Richard
1933d0f34a11SGenoud Richardendchoice
1934d0f34a11SGenoud Richard
19351da177e4SLinus Torvaldsconfig CMDLINE
19361da177e4SLinus Torvalds	string "Default kernel command string"
19371da177e4SLinus Torvalds	default ""
19381da177e4SLinus Torvalds	help
19391da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19401da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19411da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19421da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19431da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19441da177e4SLinus Torvalds
19454394c124SVictor Boiviechoice
19464394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19474394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1948bd51e2f5SNicolas Pitre	depends on ATAGS
19494394c124SVictor Boivie
19504394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19514394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19524394c124SVictor Boivie	help
19534394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19544394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19554394c124SVictor Boivie	  string provided in CMDLINE will be used.
19564394c124SVictor Boivie
19574394c124SVictor Boivieconfig CMDLINE_EXTEND
19584394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19594394c124SVictor Boivie	help
19604394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19614394c124SVictor Boivie	  appended to the default kernel command string.
19624394c124SVictor Boivie
196392d2040dSAlexander Hollerconfig CMDLINE_FORCE
196492d2040dSAlexander Holler	bool "Always use the default kernel command string"
196592d2040dSAlexander Holler	help
196692d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
196792d2040dSAlexander Holler	  loader passes other arguments to the kernel.
196892d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
196992d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19704394c124SVictor Boivieendchoice
197192d2040dSAlexander Holler
19721da177e4SLinus Torvaldsconfig XIP_KERNEL
19731da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
197410968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19751da177e4SLinus Torvalds	help
19761da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19771da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19781da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19791da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19801da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19811da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19821da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19831da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19841da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19851da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19861da177e4SLinus Torvalds
19871da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19881da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19891da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19901da177e4SLinus Torvalds
19911da177e4SLinus Torvalds	  If unsure, say N.
19921da177e4SLinus Torvalds
19931da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19941da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19951da177e4SLinus Torvalds	depends on XIP_KERNEL
19961da177e4SLinus Torvalds	default "0x00080000"
19971da177e4SLinus Torvalds	help
19981da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19991da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20001da177e4SLinus Torvalds	  own flash usage.
20011da177e4SLinus Torvalds
2002ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
2003ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
2004ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
2005ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
2006ca8b5d97SNicolas Pitre	help
2007ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
2008ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
2009ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
2010ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
2011ca8b5d97SNicolas Pitre	  slightly longer boot delay.
2012ca8b5d97SNicolas Pitre
2013c587e4a6SRichard Purdieconfig KEXEC
2014c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
201519ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2016cb1293e2SArnd Bergmann	depends on !CPU_V7M
20172965faa5SDave Young	select KEXEC_CORE
2018c587e4a6SRichard Purdie	help
2019c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2020c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
202101dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2022c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2023c587e4a6SRichard Purdie
2024c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2025c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2026bf220695SGeert Uytterhoeven	  initially work for you.
2027c587e4a6SRichard Purdie
20284cd9d6f7SRichard Purdieconfig ATAGS_PROC
20294cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2030bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2031b98d7291SUli Luckas	default y
20324cd9d6f7SRichard Purdie	help
20334cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20344cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20354cd9d6f7SRichard Purdie
2036cb5d39b3SMika Westerbergconfig CRASH_DUMP
2037cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2038cb5d39b3SMika Westerberg	help
2039cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2040cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2041cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2042cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2043cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2044cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2045cb5d39b3SMika Westerberg
2046cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2047cb5d39b3SMika Westerberg
2048e69edc79SEric Miaoconfig AUTO_ZRELADDR
2049e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2050e69edc79SEric Miao	help
2051e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2052e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2053e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2054e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2055e69edc79SEric Miao	  from start of memory.
2056e69edc79SEric Miao
205781a0bc39SRoy Franzconfig EFI_STUB
205881a0bc39SRoy Franz	bool
205981a0bc39SRoy Franz
206081a0bc39SRoy Franzconfig EFI
206181a0bc39SRoy Franz	bool "UEFI runtime support"
206281a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
206381a0bc39SRoy Franz	select UCS2_STRING
206481a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
206581a0bc39SRoy Franz	select EFI_STUB
206681a0bc39SRoy Franz	select EFI_ARMSTUB
206781a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
206881a0bc39SRoy Franz	---help---
206981a0bc39SRoy Franz	  This option provides support for runtime services provided
207081a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
207181a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
207281a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
207381a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
207481a0bc39SRoy Franz	  UEFI firmware.
207581a0bc39SRoy Franz
2076bb817befSArd Biesheuvelconfig DMI
2077bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2078bb817befSArd Biesheuvel	depends on EFI
2079bb817befSArd Biesheuvel	default y
2080bb817befSArd Biesheuvel	help
2081bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2082bb817befSArd Biesheuvel
2083bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2084bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2085bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2086bb817befSArd Biesheuvel
2087bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2088bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2089bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2090bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2091bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2092bb817befSArd Biesheuvel
20931da177e4SLinus Torvaldsendmenu
20941da177e4SLinus Torvalds
2095ac9d7efcSRussell Kingmenu "CPU Power Management"
20961da177e4SLinus Torvalds
20971da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20981da177e4SLinus Torvalds
2099ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2100ac9d7efcSRussell King
2101ac9d7efcSRussell Kingendmenu
2102ac9d7efcSRussell King
21031da177e4SLinus Torvaldsmenu "Floating point emulation"
21041da177e4SLinus Torvalds
21051da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21061da177e4SLinus Torvalds
21071da177e4SLinus Torvaldsconfig FPE_NWFPE
21081da177e4SLinus Torvalds	bool "NWFPE math emulation"
2109593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21101da177e4SLinus Torvalds	---help---
21111da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21121da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21131da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21141da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21151da177e4SLinus Torvalds
21161da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21171da177e4SLinus Torvalds	  early in the bootup.
21181da177e4SLinus Torvalds
21191da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21201da177e4SLinus Torvalds	bool "Support extended precision"
2121bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21221da177e4SLinus Torvalds	help
21231da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21241da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21251da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21261da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21271da177e4SLinus Torvalds	  floating point emulator without any good reason.
21281da177e4SLinus Torvalds
21291da177e4SLinus Torvalds	  You almost surely want to say N here.
21301da177e4SLinus Torvalds
21311da177e4SLinus Torvaldsconfig FPE_FASTFPE
21321da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2133d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
21341da177e4SLinus Torvalds	---help---
21351da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21361da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21371da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21381da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21391da177e4SLinus Torvalds
21401da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21411da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21421da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21431da177e4SLinus Torvalds	  choose NWFPE.
21441da177e4SLinus Torvalds
21451da177e4SLinus Torvaldsconfig VFP
21461da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2147e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21481da177e4SLinus Torvalds	help
21491da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21501da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21511da177e4SLinus Torvalds
21521da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21531da177e4SLinus Torvalds	  release notes and additional status information.
21541da177e4SLinus Torvalds
21551da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21561da177e4SLinus Torvalds
215725ebee02SCatalin Marinasconfig VFPv3
215825ebee02SCatalin Marinas	bool
215925ebee02SCatalin Marinas	depends on VFP
216025ebee02SCatalin Marinas	default y if CPU_V7
216125ebee02SCatalin Marinas
2162b5872db4SCatalin Marinasconfig NEON
2163b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2164b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2165b5872db4SCatalin Marinas	help
2166b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2167b5872db4SCatalin Marinas	  Extension.
2168b5872db4SCatalin Marinas
216973c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
217073c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2171c4a30c3bSRussell King	depends on NEON && AEABI
217273c132c1SArd Biesheuvel	help
217373c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
217473c132c1SArd Biesheuvel
21751da177e4SLinus Torvaldsendmenu
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldsmenu "Userspace binary formats"
21781da177e4SLinus Torvalds
21791da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21801da177e4SLinus Torvalds
21811da177e4SLinus Torvaldsendmenu
21821da177e4SLinus Torvalds
21831da177e4SLinus Torvaldsmenu "Power management options"
21841da177e4SLinus Torvalds
2185eceab4acSRussell Kingsource "kernel/power/Kconfig"
21861da177e4SLinus Torvalds
2187f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
218819a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2189f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2190f4cb5700SJohannes Berg	def_bool y
2191f4cb5700SJohannes Berg
219215e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21938b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21941b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
219515e0d9e3SArnd Bergmann
2196603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2197603fb42aSSebastian Capella	bool
2198603fb42aSSebastian Capella	depends on MMU
2199603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2200603fb42aSSebastian Capella
22011da177e4SLinus Torvaldsendmenu
22021da177e4SLinus Torvalds
2203d5950b43SSam Ravnborgsource "net/Kconfig"
2204d5950b43SSam Ravnborg
2205ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22061da177e4SLinus Torvalds
2207916f743dSKumar Galasource "drivers/firmware/Kconfig"
2208916f743dSKumar Gala
22091da177e4SLinus Torvaldssource "fs/Kconfig"
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22121da177e4SLinus Torvalds
22131da177e4SLinus Torvaldssource "security/Kconfig"
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvaldssource "crypto/Kconfig"
2216652ccae5SArd Biesheuvelif CRYPTO
2217652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2218652ccae5SArd Biesheuvelendif
22191da177e4SLinus Torvalds
22201da177e4SLinus Torvaldssource "lib/Kconfig"
2221749cf76cSChristoffer Dall
2222749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2223