11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 18b01aec9bSBorislav Petkov select EDAC_SUPPORT 19b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 2036d0fd21SLaura Abbott select GENERIC_ALLOCATOR 214477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 22b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 23171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 24b1b3f49cSRussell King select GENERIC_IRQ_PROBE 25b1b3f49cSRussell King select GENERIC_IRQ_SHOW 267c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 27b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2838ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 29b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 30b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 31b1b3f49cSRussell King select GENERIC_STRNLEN_USER 32a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 33b1b3f49cSRussell King select HARDIRQS_SW_RESEND 347a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 350b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 36cfeec79eSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 37cfeec79eSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 3891702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 390693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 40b1b3f49cSRussell King select HAVE_BPF_JIT 4151aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 42171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 43b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 44b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 45b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 46b1b3f49cSRussell King select HAVE_DMA_ATTRS 47b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 48cfeec79eSArnd Bergmann select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 49dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 50b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 51b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 52b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 53b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 54b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 55b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5687c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 57b1b3f49cSRussell King select HAVE_KERNEL_GZIP 58f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 59b1b3f49cSRussell King select HAVE_KERNEL_LZMA 60b1b3f49cSRussell King select HAVE_KERNEL_LZO 61b1b3f49cSRussell King select HAVE_KERNEL_XZ 62cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 639edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 64b1b3f49cSRussell King select HAVE_MEMBLOCK 657d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 66b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 670dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 687ada189fSJamie Iles select HAVE_PERF_EVENTS 6949863894SWill Deacon select HAVE_PERF_REGS 7049863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 71a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 72e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 73b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 74af1839ebSCatalin Marinas select HAVE_UID16 7531c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 76da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 77171b3f0dSRussell King select MODULES_USE_ELF_REL 7884f452b1SSantosh Shilimkar select NO_BOOTMEM 79171b3f0dSRussell King select OLD_SIGACTION 80171b3f0dSRussell King select OLD_SIGSUSPEND3 81b1b3f49cSRussell King select PERF_USE_VMALLOC 82b1b3f49cSRussell King select RTC_LIB 83b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 84171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 85171b3f0dSRussell King # according to that. Thanks. 861da177e4SLinus Torvalds help 871da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 88f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 891da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 901da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 911da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 921da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 931da177e4SLinus Torvalds 9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 95308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9674facffeSRussell King bool 9774facffeSRussell King 984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 994ce63fcdSMarek Szyprowski bool 1004ce63fcdSMarek Szyprowski 1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1024ce63fcdSMarek Szyprowski bool 103b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 104b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1054ce63fcdSMarek Szyprowski 10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10760460abfSSeung-Woo Kim 10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 11060460abfSSeung-Woo Kim range 4 9 11160460abfSSeung-Woo Kim default 8 11260460abfSSeung-Woo Kim help 11360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11860460abfSSeung-Woo Kim virtual space with just a few allocations. 11960460abfSSeung-Woo Kim 12060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 12160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12360460abfSSeung-Woo Kim by the PAGE_SIZE. 12460460abfSSeung-Woo Kim 12560460abfSSeung-Woo Kimendif 12660460abfSSeung-Woo Kim 1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1280b05da72SHans Ulli Kroll bool 1290b05da72SHans Ulli Kroll 13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 13175e7153aSRalf Baechle bool 13275e7153aSRalf Baechle 133bc581770SLinus Walleijconfig HAVE_TCM 134bc581770SLinus Walleij bool 135bc581770SLinus Walleij select GENERIC_ALLOCATOR 136bc581770SLinus Walleij 137e119bfffSRussell Kingconfig HAVE_PROC_CPU 138e119bfffSRussell King bool 139e119bfffSRussell King 140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1415ea81769SAl Viro bool 1425ea81769SAl Viro 1431da177e4SLinus Torvaldsconfig EISA 1441da177e4SLinus Torvalds bool 1451da177e4SLinus Torvalds ---help--- 1461da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1471da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1481da177e4SLinus Torvalds 1491da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1501da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1511da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1521da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvalds Otherwise, say N. 1571da177e4SLinus Torvalds 1581da177e4SLinus Torvaldsconfig SBUS 1591da177e4SLinus Torvalds bool 1601da177e4SLinus Torvalds 161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 162f16fb1ecSRussell King bool 163f16fb1ecSRussell King default y 164f16fb1ecSRussell King 165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 166f76e9154SNicolas Pitre bool 167f76e9154SNicolas Pitre depends on !SMP 168f76e9154SNicolas Pitre default y 169f76e9154SNicolas Pitre 170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 171f16fb1ecSRussell King bool 172f16fb1ecSRussell King default y 173f16fb1ecSRussell King 1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1757ad1bcb2SRussell King bool 176cb1293e2SArnd Bergmann default !CPU_V7M 1777ad1bcb2SRussell King 1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1791da177e4SLinus Torvalds bool 1808a87411bSWill Deacon default y 1811da177e4SLinus Torvalds 182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 183f0d1b0b3SDavid Howells bool 184f0d1b0b3SDavid Howells 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1894a1b5733SEduardo Valentin bool 1904a1b5733SEduardo Valentin 191*a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 192*a5f4c561SStefan Agner def_bool y if MMU 193*a5f4c561SStefan Agner 194b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 195b89c3b16SAkinobu Mita bool 196b89c3b16SAkinobu Mita default y 197b89c3b16SAkinobu Mita 1981da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1991da177e4SLinus Torvalds bool 2001da177e4SLinus Torvalds default y 2011da177e4SLinus Torvalds 202a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 203a08b6b79Sviro@ZenIV.linux.org.uk bool 204a08b6b79Sviro@ZenIV.linux.org.uk 2055ac6da66SChristoph Lameterconfig ZONE_DMA 2065ac6da66SChristoph Lameter bool 2075ac6da66SChristoph Lameter 208ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 209ccd7ab7fSFUJITA Tomonori def_bool y 210ccd7ab7fSFUJITA Tomonori 211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 212c7edc9e3SDavid A. Long def_bool y 213c7edc9e3SDavid A. Long 21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21558af4a24SRob Herring bool 21658af4a24SRob Herring 2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvaldsconfig FIQ 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 22313a5045dSRob Herringconfig NEED_RET_TO_USER 22413a5045dSRob Herring bool 22513a5045dSRob Herring 226034d2f5aSAl Viroconfig ARCH_MTD_XIP 227034d2f5aSAl Viro bool 228034d2f5aSAl Viro 229c760fc19SHyok S. Choiconfig VECTORS_BASE 230c760fc19SHyok S. Choi hex 2316afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 232c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 233c760fc19SHyok S. Choi default 0x00000000 234c760fc19SHyok S. Choi help 23519accfd3SRussell King The base address of exception vectors. This must be two pages 23619accfd3SRussell King in size. 237c760fc19SHyok S. Choi 238dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 239c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 240c1becedcSRussell King default y 241b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 242dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 243dc21af99SRussell King help 244111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 245111e9a5cSRussell King boot and module load time according to the position of the 246111e9a5cSRussell King kernel in system memory. 247dc21af99SRussell King 248111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 249daece596SNicolas Pitre of physical memory is at a 16MB boundary. 250dc21af99SRussell King 251c1becedcSRussell King Only disable this option if you know that you do not require 252c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 253c1becedcSRussell King you need to shrink the kernel to the minimal size. 254c1becedcSRussell King 255c334bc15SRob Herringconfig NEED_MACH_IO_H 256c334bc15SRob Herring bool 257c334bc15SRob Herring help 258c334bc15SRob Herring Select this when mach/io.h is required to provide special 259c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 260c334bc15SRob Herring be avoided when possible. 261c334bc15SRob Herring 2620cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2631b9f95f8SNicolas Pitre bool 264111e9a5cSRussell King help 2650cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2660cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2670cdc8b92SNicolas Pitre be avoided when possible. 2681b9f95f8SNicolas Pitre 2691b9f95f8SNicolas Pitreconfig PHYS_OFFSET 270974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 271c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 272974c0724SNicolas Pitre default DRAM_BASE if !MMU 273c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 274c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 275c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 276c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 277c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 278c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 279c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 280c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 281c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 282c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 283c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 284c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 285c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 286c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2871b9f95f8SNicolas Pitre help 2881b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2891b9f95f8SNicolas Pitre location of main memory in your system. 290cada3c08SRussell King 29187e040b6SSimon Glassconfig GENERIC_BUG 29287e040b6SSimon Glass def_bool y 29387e040b6SSimon Glass depends on BUG 29487e040b6SSimon Glass 2951bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2961bcad26eSKirill A. Shutemov int 2971bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2981bcad26eSKirill A. Shutemov default 2 2991bcad26eSKirill A. Shutemov 3001da177e4SLinus Torvaldssource "init/Kconfig" 3011da177e4SLinus Torvalds 302dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 303dc52ddc0SMatt Helsley 3041da177e4SLinus Torvaldsmenu "System Type" 3051da177e4SLinus Torvalds 3063c427975SHyok S. Choiconfig MMU 3073c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3083c427975SHyok S. Choi default y 3093c427975SHyok S. Choi help 3103c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3113c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3123c427975SHyok S. Choi 313ccf50e23SRussell King# 314ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 315ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 316ccf50e23SRussell King# 3171da177e4SLinus Torvaldschoice 3181da177e4SLinus Torvalds prompt "ARM system type" 3191420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3201420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3211da177e4SLinus Torvalds 322387798b3SRob Herringconfig ARCH_MULTIPLATFORM 323387798b3SRob Herring bool "Allow multiple platforms to be selected" 324b1b3f49cSRussell King depends on MMU 325ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32642dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 327387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 328387798b3SRob Herring select AUTO_ZRELADDR 3296d0add40SRob Herring select CLKSRC_OF 33066314223SDinh Nguyen select COMMON_CLK 331ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 33208d38bebSWill Deacon select MIGHT_HAVE_PCI 333387798b3SRob Herring select MULTI_IRQ_HANDLER 33466314223SDinh Nguyen select SPARSE_IRQ 33566314223SDinh Nguyen select USE_OF 33666314223SDinh Nguyen 3379c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3389c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3399c77bc43SStefan Agner depends on !MMU 3409c77bc43SStefan Agner select ARCH_WANT_OPTIONAL_GPIOLIB 3419c77bc43SStefan Agner select ARM_NVIC 342499f1640SStefan Agner select AUTO_ZRELADDR 3439c77bc43SStefan Agner select CLKSRC_OF 3449c77bc43SStefan Agner select COMMON_CLK 3459c77bc43SStefan Agner select CPU_V7M 3469c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3479c77bc43SStefan Agner select NO_IOPORT_MAP 3489c77bc43SStefan Agner select SPARSE_IRQ 3499c77bc43SStefan Agner select USE_OF 3509c77bc43SStefan Agner 3514af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3524af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 353b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3544af6fee1SDeepak Saxena select ARM_AMBA 355b1b3f49cSRussell King select ARM_TIMER_SP804 356f9a6aa43SLinus Walleij select COMMON_CLK 357f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 358ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 359b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 360b1b3f49cSRussell King select ICST 361b1b3f49cSRussell King select NEED_MACH_MEMORY_H 362f4b8b319SRussell King select PLAT_VERSATILE 36381cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3644af6fee1SDeepak Saxena help 3654af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3664af6fee1SDeepak Saxena 3674af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3684af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 369b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3704af6fee1SDeepak Saxena select ARM_AMBA 371b1b3f49cSRussell King select ARM_TIMER_SP804 3724af6fee1SDeepak Saxena select ARM_VIC 3736d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 374b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 375aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 376c5a0adb5SRussell King select ICST 377f4b8b319SRussell King select PLAT_VERSATILE 378b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 37981cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3802389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3814af6fee1SDeepak Saxena help 3824af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3834af6fee1SDeepak Saxena 38493e22567SRussell Kingconfig ARCH_CLPS711X 38593e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 386a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 387ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 388c99f72adSAlexander Shiyan select CLKSRC_MMIO 38993e22567SRussell King select COMMON_CLK 39093e22567SRussell King select CPU_ARM720T 3914a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3926597619fSAlexander Shiyan select MFD_SYSCON 393e4e3a37dSAlexander Shiyan select SOC_BUS 39493e22567SRussell King help 39593e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 39693e22567SRussell King 397788c9700SRussell Kingconfig ARCH_GEMINI 398788c9700SRussell King bool "Cortina Systems Gemini" 399788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 400f3372c01SLinus Walleij select CLKSRC_MMIO 401b1b3f49cSRussell King select CPU_FA526 402f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 403788c9700SRussell King help 404788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 405788c9700SRussell King 4061da177e4SLinus Torvaldsconfig ARCH_EBSA110 4071da177e4SLinus Torvalds bool "EBSA-110" 408b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 409c750815eSRussell King select CPU_SA110 410f7e68bbfSRussell King select ISA 411c334bc15SRob Herring select NEED_MACH_IO_H 4120cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 413ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4141da177e4SLinus Torvalds help 4151da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 416f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4171da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4181da177e4SLinus Torvalds parallel port. 4191da177e4SLinus Torvalds 420e7736d47SLennert Buytenhekconfig ARCH_EP93XX 421e7736d47SLennert Buytenhek bool "EP93xx-based" 422b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 423b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 424b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 425e7736d47SLennert Buytenhek select ARM_AMBA 426e7736d47SLennert Buytenhek select ARM_VIC 4276d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 428b1b3f49cSRussell King select CPU_ARM920T 429e7736d47SLennert Buytenhek help 430e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 431e7736d47SLennert Buytenhek 4321da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4331da177e4SLinus Torvalds bool "FootBridge" 434c750815eSRussell King select CPU_SA110 4351da177e4SLinus Torvalds select FOOTBRIDGE 4364e8d7637SRussell King select GENERIC_CLOCKEVENTS 437d0ee9f40SArnd Bergmann select HAVE_IDE 4388ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4390cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 440f999b8bdSMartin Michlmayr help 441f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 442f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4431da177e4SLinus Torvalds 4444af6fee1SDeepak Saxenaconfig ARCH_NETX 4454af6fee1SDeepak Saxena bool "Hilscher NetX based" 446b1b3f49cSRussell King select ARM_VIC 447234b6cedSRussell King select CLKSRC_MMIO 448c750815eSRussell King select CPU_ARM926T 4492fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 450f999b8bdSMartin Michlmayr help 4514af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4524af6fee1SDeepak Saxena 4533b938be6SRussell Kingconfig ARCH_IOP13XX 4543b938be6SRussell King bool "IOP13xx-based" 4553b938be6SRussell King depends on MMU 456b1b3f49cSRussell King select CPU_XSC3 4570cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45813a5045dSRob Herring select NEED_RET_TO_USER 459b1b3f49cSRussell King select PCI 460b1b3f49cSRussell King select PLAT_IOP 461b1b3f49cSRussell King select VMSPLIT_1G 46237ebbcffSThomas Gleixner select SPARSE_IRQ 4633b938be6SRussell King help 4643b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4653b938be6SRussell King 4663f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4673f7e5815SLennert Buytenhek bool "IOP32x-based" 468a4f7e763SRussell King depends on MMU 469b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 470c750815eSRussell King select CPU_XSCALE 471e9004f50SLinus Walleij select GPIO_IOP 47213a5045dSRob Herring select NEED_RET_TO_USER 473f7e68bbfSRussell King select PCI 474b1b3f49cSRussell King select PLAT_IOP 475f999b8bdSMartin Michlmayr help 4763f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4773f7e5815SLennert Buytenhek processors. 4783f7e5815SLennert Buytenhek 4793f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4803f7e5815SLennert Buytenhek bool "IOP33x-based" 4813f7e5815SLennert Buytenhek depends on MMU 482b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 483c750815eSRussell King select CPU_XSCALE 484e9004f50SLinus Walleij select GPIO_IOP 48513a5045dSRob Herring select NEED_RET_TO_USER 4863f7e5815SLennert Buytenhek select PCI 487b1b3f49cSRussell King select PLAT_IOP 4883f7e5815SLennert Buytenhek help 4893f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4901da177e4SLinus Torvalds 4913b938be6SRussell Kingconfig ARCH_IXP4XX 4923b938be6SRussell King bool "IXP4xx-based" 493a4f7e763SRussell King depends on MMU 49458af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 495b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49651aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 497234b6cedSRussell King select CLKSRC_MMIO 498c750815eSRussell King select CPU_XSCALE 499b1b3f49cSRussell King select DMABOUNCE if PCI 5003b938be6SRussell King select GENERIC_CLOCKEVENTS 5010b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 502c334bc15SRob Herring select NEED_MACH_IO_H 5039296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 504171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 505c4713074SLennert Buytenhek help 5063b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 507c4713074SLennert Buytenhek 508edabd38eSSaeed Bisharaconfig ARCH_DOVE 509edabd38eSSaeed Bishara bool "Marvell Dove" 510edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 511756b2531SSebastian Hesselbarth select CPU_PJ4 512edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5130f81bd43SRussell King select MIGHT_HAVE_PCI 514171b3f0dSRussell King select MVEBU_MBUS 5159139acd1SSebastian Hesselbarth select PINCTRL 5169139acd1SSebastian Hesselbarth select PINCTRL_DOVE 517abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 518edabd38eSSaeed Bishara help 519edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 520edabd38eSSaeed Bishara 521788c9700SRussell Kingconfig ARCH_MV78XX0 522788c9700SRussell King bool "Marvell MV78xx0" 523a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 524b1b3f49cSRussell King select CPU_FEROCEON 525788c9700SRussell King select GENERIC_CLOCKEVENTS 526171b3f0dSRussell King select MVEBU_MBUS 527b1b3f49cSRussell King select PCI 528abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 529788c9700SRussell King help 530788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 531788c9700SRussell King MV781x0, MV782x0. 532788c9700SRussell King 533788c9700SRussell Kingconfig ARCH_ORION5X 534788c9700SRussell King bool "Marvell Orion" 535788c9700SRussell King depends on MMU 536a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 537b1b3f49cSRussell King select CPU_FEROCEON 538788c9700SRussell King select GENERIC_CLOCKEVENTS 539171b3f0dSRussell King select MVEBU_MBUS 540b1b3f49cSRussell King select PCI 541abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 542788c9700SRussell King help 543788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 544788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 545788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 546788c9700SRussell King 547788c9700SRussell Kingconfig ARCH_MMP 5482f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 549788c9700SRussell King depends on MMU 550788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5516d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 552b1b3f49cSRussell King select GENERIC_ALLOCATOR 553788c9700SRussell King select GENERIC_CLOCKEVENTS 554157d2644SHaojian Zhuang select GPIO_PXA 555c24b3114SHaojian Zhuang select IRQ_DOMAIN 5560f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5577c8f86a4SAxel Lin select PINCTRL 558788c9700SRussell King select PLAT_PXA 5590bd86961SHaojian Zhuang select SPARSE_IRQ 560788c9700SRussell King help 5612f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 562788c9700SRussell King 563c53c9cf6SAndrew Victorconfig ARCH_KS8695 564c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56572880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 566c7e783d6SLinus Walleij select CLKSRC_MMIO 567b1b3f49cSRussell King select CPU_ARM922T 568c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 569b1b3f49cSRussell King select NEED_MACH_MEMORY_H 570c53c9cf6SAndrew Victor help 571c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 572c53c9cf6SAndrew Victor System-on-Chip devices. 573c53c9cf6SAndrew Victor 574788c9700SRussell Kingconfig ARCH_W90X900 575788c9700SRussell King bool "Nuvoton W90X900 CPU" 576c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5776d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5786fa5d5f7SRussell King select CLKSRC_MMIO 579b1b3f49cSRussell King select CPU_ARM926T 58058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 581777f9bebSLennert Buytenhek help 582a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 583a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 584a8bc4eadSwanzongshun the ARM series product line, you can login the following 585a8bc4eadSwanzongshun link address to know more. 586a8bc4eadSwanzongshun 587a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 588a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 589585cf175STzachi Perelstein 59093e22567SRussell Kingconfig ARCH_LPC32XX 59193e22567SRussell King bool "NXP LPC32XX" 59293e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59393e22567SRussell King select ARM_AMBA 5944073723aSRussell King select CLKDEV_LOOKUP 595234b6cedSRussell King select CLKSRC_MMIO 59693e22567SRussell King select CPU_ARM926T 59793e22567SRussell King select GENERIC_CLOCKEVENTS 59893e22567SRussell King select HAVE_IDE 59993e22567SRussell King select USE_OF 60093e22567SRussell King help 60193e22567SRussell King Support for the NXP LPC32XX family of processors 60293e22567SRussell King 6031da177e4SLinus Torvaldsconfig ARCH_PXA 6042c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 605a4f7e763SRussell King depends on MMU 606b1b3f49cSRussell King select ARCH_MTD_XIP 607b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 608b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 609b1b3f49cSRussell King select AUTO_ZRELADDR 610a1c0a6adSRobert Jarzmik select COMMON_CLK 6116d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 612234b6cedSRussell King select CLKSRC_MMIO 6136f6caeaaSRobert Jarzmik select CLKSRC_OF 614981d0f39SEric Miao select GENERIC_CLOCKEVENTS 615157d2644SHaojian Zhuang select GPIO_PXA 616b1b3f49cSRussell King select HAVE_IDE 617d6cf30caSRobert Jarzmik select IRQ_DOMAIN 618b1b3f49cSRussell King select MULTI_IRQ_HANDLER 619bd5ce433SEric Miao select PLAT_PXA 6206ac6b817SHaojian Zhuang select SPARSE_IRQ 621f999b8bdSMartin Michlmayr help 6222c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6231da177e4SLinus Torvalds 624bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6250d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 626bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 62791942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6285e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6290ed82bc9SMagnus Damm select CPU_V7 630b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6314c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 632a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 6333b55658aSDave Martin select HAVE_SMP 634ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 63560f1435cSMagnus Damm select MULTI_IRQ_HANDLER 636ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6372cd3c927SLaurent Pinchart select PINCTRL 638b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6390cdc23dfSMagnus Damm select SH_CLK_CPG 640b1b3f49cSRussell King select SPARSE_IRQ 641c793c1b0SMagnus Damm help 6420d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6430d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6440d9fd616SLaurent Pinchart and RZ families. 645c793c1b0SMagnus Damm 6461da177e4SLinus Torvaldsconfig ARCH_RPC 6471da177e4SLinus Torvalds bool "RiscPC" 6481da177e4SLinus Torvalds select ARCH_ACORN 649a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 65007f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6515cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 652fa04e209SArnd Bergmann select CPU_SA110 653b1b3f49cSRussell King select FIQ 654d0ee9f40SArnd Bergmann select HAVE_IDE 655b1b3f49cSRussell King select HAVE_PATA_PLATFORM 656b1b3f49cSRussell King select ISA_DMA_API 657c334bc15SRob Herring select NEED_MACH_IO_H 6580cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 659ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 660b4811bacSArnd Bergmann select VIRT_TO_BUS 6611da177e4SLinus Torvalds help 6621da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6631da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6641da177e4SLinus Torvalds 6651da177e4SLinus Torvaldsconfig ARCH_SA1100 6661da177e4SLinus Torvalds bool "SA1100-based" 667b1b3f49cSRussell King select ARCH_MTD_XIP 6687444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 669b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 670b1b3f49cSRussell King select CLKDEV_LOOKUP 671b1b3f49cSRussell King select CLKSRC_MMIO 672b1b3f49cSRussell King select CPU_FREQ 673b1b3f49cSRussell King select CPU_SA1100 674b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 675d0ee9f40SArnd Bergmann select HAVE_IDE 6761eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 677b1b3f49cSRussell King select ISA 678affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6790cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 680375dec92SRussell King select SPARSE_IRQ 681f999b8bdSMartin Michlmayr help 682f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6831da177e4SLinus Torvalds 684b130d5c2SKukjin Kimconfig ARCH_S3C24XX 685b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 68653650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 687335cce74SArnd Bergmann select ATAGS 688b1b3f49cSRussell King select CLKDEV_LOOKUP 6894280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6907f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 691880cf071STomasz Figa select GPIO_SAMSUNG 69220676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 693b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 694b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 69517453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 696c334bc15SRob Herring select NEED_MACH_IO_H 697cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6981da177e4SLinus Torvalds help 699b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 700b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 701b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 702b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 70363b1f51bSBen Dooks 704a08ab637SBen Dooksconfig ARCH_S3C64XX 705a08ab637SBen Dooks bool "Samsung S3C64XX" 70689f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7071db0287aSTomasz Figa select ARM_AMBA 708b1b3f49cSRussell King select ARM_VIC 709335cce74SArnd Bergmann select ATAGS 710b1b3f49cSRussell King select CLKDEV_LOOKUP 7114280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 712ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 71370bacadbSTomasz Figa select CPU_V6K 71404a49b71SRomain Naour select GENERIC_CLOCKEVENTS 715880cf071STomasz Figa select GPIO_SAMSUNG 71620676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 717c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 718b1b3f49cSRussell King select HAVE_TCM 719ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 720b1b3f49cSRussell King select PLAT_SAMSUNG 7214ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 722b1b3f49cSRussell King select S3C_DEV_NAND 723b1b3f49cSRussell King select S3C_GPIO_TRACK 724cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7256e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 72688f59738STomasz Figa select SAMSUNG_WDT_RESET 727a08ab637SBen Dooks help 728a08ab637SBen Dooks Samsung S3C64XX series based systems 729a08ab637SBen Dooks 7307c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7317c6337e2SKevin Hilman bool "TI DaVinci" 732b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 733dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7346d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 73520e9969bSDavid Brownell select GENERIC_ALLOCATOR 736b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 737dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 738b1b3f49cSRussell King select HAVE_IDE 7393ad7a42dSMatt Porter select TI_PRIV_EDMA 740689e331fSSekhar Nori select USE_OF 741b1b3f49cSRussell King select ZONE_DMA 7427c6337e2SKevin Hilman help 7437c6337e2SKevin Hilman Support for TI's DaVinci platform. 7447c6337e2SKevin Hilman 745a0694861STony Lindgrenconfig ARCH_OMAP1 746a0694861STony Lindgren bool "TI OMAP1" 74700a36698SArnd Bergmann depends on MMU 748b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 749a0694861STony Lindgren select ARCH_OMAP 75021f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 751e9a91de7STony Prisk select CLKDEV_LOOKUP 752cee37e50Sviresh kumar select CLKSRC_MMIO 753b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 754a0694861STony Lindgren select GENERIC_IRQ_CHIP 755a0694861STony Lindgren select HAVE_IDE 756a0694861STony Lindgren select IRQ_DOMAIN 757b694331cSTony Lindgren select MULTI_IRQ_HANDLER 758a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 759a0694861STony Lindgren select NEED_MACH_MEMORY_H 760685e2d08STony Lindgren select SPARSE_IRQ 76121f47fbcSAlexey Charkov help 762a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 76302c981c0SBinghua Duan 7641da177e4SLinus Torvaldsendchoice 7651da177e4SLinus Torvalds 766387798b3SRob Herringmenu "Multiple platform selection" 767387798b3SRob Herring depends on ARCH_MULTIPLATFORM 768387798b3SRob Herring 769387798b3SRob Herringcomment "CPU Core family selection" 770387798b3SRob Herring 771f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 772f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 773f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 774f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 775f8afae40SArnd Bergmann select CPU_FA526 776f8afae40SArnd Bergmann 777387798b3SRob Herringconfig ARCH_MULTI_V4T 778387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 779387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 780b1b3f49cSRussell King select ARCH_MULTI_V4_V5 78124e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 78224e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 78324e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 784387798b3SRob Herring 785387798b3SRob Herringconfig ARCH_MULTI_V5 786387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 787387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 788b1b3f49cSRussell King select ARCH_MULTI_V4_V5 78912567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 79024e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 79124e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 792387798b3SRob Herring 793387798b3SRob Herringconfig ARCH_MULTI_V4_V5 794387798b3SRob Herring bool 795387798b3SRob Herring 796387798b3SRob Herringconfig ARCH_MULTI_V6 7978dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 798387798b3SRob Herring select ARCH_MULTI_V6_V7 79942f4754aSRob Herring select CPU_V6K 800387798b3SRob Herring 801387798b3SRob Herringconfig ARCH_MULTI_V7 8028dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 803387798b3SRob Herring default y 804387798b3SRob Herring select ARCH_MULTI_V6_V7 805b1b3f49cSRussell King select CPU_V7 80690bc8ac7SRob Herring select HAVE_SMP 807387798b3SRob Herring 808387798b3SRob Herringconfig ARCH_MULTI_V6_V7 809387798b3SRob Herring bool 8109352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 811387798b3SRob Herring 812387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 813387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 814387798b3SRob Herring select ARCH_MULTI_V5 815387798b3SRob Herring 816387798b3SRob Herringendmenu 817387798b3SRob Herring 81805e2a3deSRob Herringconfig ARCH_VIRT 81905e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8204b8b5f25SRob Herring select ARM_AMBA 82105e2a3deSRob Herring select ARM_GIC 82205e2a3deSRob Herring select ARM_PSCI 8234b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 82405e2a3deSRob Herring 825ccf50e23SRussell King# 826ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 827ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 828ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 829ccf50e23SRussell King# 8303e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8313e93a22bSGregory CLEMENT 832445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 833445d9b30STsahee Zidenberg 834d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 835d9bfc86dSOleksij Rempel 83695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 83795b8f20fSRussell King 8381d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8391d22924eSAnders Berg 8408ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8418ac49e04SChristian Daudt 8421c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8431c37fa10SSebastian Hesselbarth 8441da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8451da177e4SLinus Torvalds 846d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 847d94f944eSAnton Vorontsov 84895b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 84995b8f20fSRussell King 850df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 851df8d742eSBaruch Siach 85295b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 85395b8f20fSRussell King 854e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 855e7736d47SLennert Buytenhek 8561da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8571da177e4SLinus Torvalds 85859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 85959d3a193SPaulius Zaleckas 860387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 861387798b3SRob Herring 862389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 863389ee0c2SHaojian Zhuang 8641da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8651da177e4SLinus Torvalds 8663f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8673f7e5815SLennert Buytenhek 8683f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8691da177e4SLinus Torvalds 870285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 871285f5fa7SDan Williams 8721da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8731da177e4SLinus Torvalds 874828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 875828989adSSantosh Shilimkar 87695b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 87795b8f20fSRussell King 8783b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8793b8f5030SCarlo Caione 88017723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 88117723fd3SJonas Jensen 882794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 883794d15b2SStanislav Samsonov 8843995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 8851da177e4SLinus Torvalds 886f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 887f682a218SMatthias Brugger 8881d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 8891d3f33d5SShawn Guo 89095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 89149cbe786SEric Miao 89295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 89395b8f20fSRussell King 8949851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 8959851ca57SDaniel Tang 896d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 897d48af15eSTony Lindgren 898d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 8991da177e4SLinus Torvalds 9001dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9011dbae815STony Lindgren 9029dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 903585cf175STzachi Perelstein 904387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 905387798b3SRob Herring 90695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 90795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9081da177e4SLinus Torvalds 90995b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 91095b8f20fSRussell King 9118fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9128fc1b0f8SKumar Gala 91395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 91495b8f20fSRussell King 915d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 916d63dc051SHeiko Stuebner 91795b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 918edabd38eSSaeed Bishara 919387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 920387798b3SRob Herring 921a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 922a21765a7SBen Dooks 92365ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 92465ebcc11SSrinivas Kandagatla 92585fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9261da177e4SLinus Torvalds 927431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 928a08ab637SBen Dooks 929170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 930170f4e42SKukjin Kim 93183014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 932e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 933cc0e72b8SChanghwan Youn 934882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9351da177e4SLinus Torvalds 9363b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9373b52634fSMaxime Ripard 938156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 939156a0997SBarry Song 940c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 941c5f80065SErik Gilling 94295b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9431da177e4SLinus Torvalds 944ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 945ba56a987SMasahiro Yamada 94695b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9471da177e4SLinus Torvalds 9481da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9491da177e4SLinus Torvalds 950ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 951420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 952ceade897SRussell King 9536f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9546f35f9a9STony Prisk 9557ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9567ec80ddfSwanzongshun 957acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 958acede515SJun Nie 9599a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9609a45eb69SJosh Cartwright 961499f1640SStefan Agner# ARMv7-M architecture 962499f1640SStefan Agnerconfig ARCH_EFM32 963499f1640SStefan Agner bool "Energy Micro efm32" 964499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 965499f1640SStefan Agner select ARCH_REQUIRE_GPIOLIB 966499f1640SStefan Agner help 967499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 968499f1640SStefan Agner processors. 969499f1640SStefan Agner 970499f1640SStefan Agnerconfig ARCH_LPC18XX 971499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 972499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 973499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 974499f1640SStefan Agner select ARM_AMBA 975499f1640SStefan Agner select CLKSRC_LPC32XX 976499f1640SStefan Agner select PINCTRL 977499f1640SStefan Agner help 978499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 979499f1640SStefan Agner high performance microcontrollers. 980499f1640SStefan Agner 981499f1640SStefan Agnerconfig ARCH_STM32 982499f1640SStefan Agner bool "STMicrolectronics STM32" 983499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 984499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 985499f1640SStefan Agner select ARMV7M_SYSTICK 98625263186SMaxime Coquelin select CLKSRC_STM32 987499f1640SStefan Agner select RESET_CONTROLLER 988499f1640SStefan Agner help 989499f1640SStefan Agner Support for STMicroelectronics STM32 processors. 990499f1640SStefan Agner 9911da177e4SLinus Torvalds# Definitions to make life easier 9921da177e4SLinus Torvaldsconfig ARCH_ACORN 9931da177e4SLinus Torvalds bool 9941da177e4SLinus Torvalds 9957ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9967ae1f7ecSLennert Buytenhek bool 997469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9987ae1f7ecSLennert Buytenhek 99969b02f6aSLennert Buytenhekconfig PLAT_ORION 100069b02f6aSLennert Buytenhek bool 1001bfe45e0bSRussell King select CLKSRC_MMIO 1002b1b3f49cSRussell King select COMMON_CLK 1003dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 1004278b45b0SAndrew Lunn select IRQ_DOMAIN 100569b02f6aSLennert Buytenhek 1006abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 1007abcda1dcSThomas Petazzoni bool 1008abcda1dcSThomas Petazzoni select PLAT_ORION 1009abcda1dcSThomas Petazzoni 1010bd5ce433SEric Miaoconfig PLAT_PXA 1011bd5ce433SEric Miao bool 1012bd5ce433SEric Miao 1013f4b8b319SRussell Kingconfig PLAT_VERSATILE 1014f4b8b319SRussell King bool 1015f4b8b319SRussell King 1016d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1017d9a1beaaSAlexandre Courbot 10181da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10191da177e4SLinus Torvalds 1020afe4b25eSLennert Buytenhekconfig IWMMXT 1021d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1022d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1023d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1024afe4b25eSLennert Buytenhek help 1025afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1026afe4b25eSLennert Buytenhek running on a CPU that supports it. 1027afe4b25eSLennert Buytenhek 102852108641Seric miaoconfig MULTI_IRQ_HANDLER 102952108641Seric miao bool 103052108641Seric miao help 103152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 103252108641Seric miao 10333b93e7b0SHyok S. Choiif !MMU 10343b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10353b93e7b0SHyok S. Choiendif 10363b93e7b0SHyok S. Choi 10373e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10383e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10393e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10403e0a07f8SGregory CLEMENT default y 10413e0a07f8SGregory CLEMENT help 10423e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10433e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10443e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10453e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10463e0a07f8SGregory CLEMENT Workaround: 10473e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10483e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10493e0a07f8SGregory CLEMENT instruction 10503e0a07f8SGregory CLEMENT 1051f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1052f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1053f0c4b8d6SWill Deacon depends on CPU_V6 1054f0c4b8d6SWill Deacon help 1055f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1056f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1057f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1058f0c4b8d6SWill Deacon causing the faulting task to livelock. 1059f0c4b8d6SWill Deacon 10609cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10619cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1062e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10639cba3cccSCatalin Marinas help 10649cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10659cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10669cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10679cba3cccSCatalin Marinas recommended workaround. 10689cba3cccSCatalin Marinas 10697ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10707ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10717ce236fcSCatalin Marinas depends on CPU_V7 10727ce236fcSCatalin Marinas help 10737ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 107479403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10757ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10767ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10777ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10787ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10797ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10807ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10817ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10827ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10837ce236fcSCatalin Marinas available in non-secure mode. 10847ce236fcSCatalin Marinas 1085855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1086855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1087855c551fSCatalin Marinas depends on CPU_V7 108862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1089855c551fSCatalin Marinas help 1090855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1091855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1092855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1093855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1094855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1095855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1096855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1097855c551fSCatalin Marinas register may not be available in non-secure mode. 1098855c551fSCatalin Marinas 10990516e464SCatalin Marinasconfig ARM_ERRATA_460075 11000516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 11010516e464SCatalin Marinas depends on CPU_V7 110262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11030516e464SCatalin Marinas help 11040516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 11050516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 11060516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 11070516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 11080516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 11090516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 11100516e464SCatalin Marinas may not be available in non-secure mode. 11110516e464SCatalin Marinas 11129f05027cSWill Deaconconfig ARM_ERRATA_742230 11139f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11149f05027cSWill Deacon depends on CPU_V7 && SMP 111562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11169f05027cSWill Deacon help 11179f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11189f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11199f05027cSWill Deacon between two write operations may not ensure the correct visibility 11209f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11219f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11229f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11239f05027cSWill Deacon the two writes. 11249f05027cSWill Deacon 1125a672e99bSWill Deaconconfig ARM_ERRATA_742231 1126a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1127a672e99bSWill Deacon depends on CPU_V7 && SMP 112862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1129a672e99bSWill Deacon help 1130a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1131a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1132a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1133a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1134a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1135a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1136a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1137a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1138a672e99bSWill Deacon capabilities of the processor. 1139a672e99bSWill Deacon 114069155794SJon Medhurstconfig ARM_ERRATA_643719 114169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 114269155794SJon Medhurst depends on CPU_V7 && SMP 1143e5a5de44SRussell King default y 114469155794SJon Medhurst help 114569155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 114669155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 114769155794SJon Medhurst register returns zero when it should return one. The workaround 114869155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 114969155794SJon Medhurst it behave as intended and avoiding data corruption. 115069155794SJon Medhurst 1151cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1152cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1153e66dc745SDave Martin depends on CPU_V7 1154cdf357f1SWill Deacon help 1155cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1156cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1157cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1158cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1159cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1160cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1161cdf357f1SWill Deacon entries regardless of the ASID. 1162475d92fcSWill Deacon 1163475d92fcSWill Deaconconfig ARM_ERRATA_743622 1164475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1165475d92fcSWill Deacon depends on CPU_V7 116662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1167475d92fcSWill Deacon help 1168475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1169efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1170475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1171475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1172475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1173475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1174475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1175475d92fcSWill Deacon processor. 1176475d92fcSWill Deacon 11779a27c27cSWill Deaconconfig ARM_ERRATA_751472 11789a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1179ba90c516SDave Martin depends on CPU_V7 118062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11819a27c27cSWill Deacon help 11829a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11839a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11849a27c27cSWill Deacon completion of a following broadcasted operation if the second 11859a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11869a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11879a27c27cSWill Deacon 1188fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1189fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1190fcbdc5feSWill Deacon depends on CPU_V7 1191fcbdc5feSWill Deacon help 1192fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1193fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1194fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1195fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1196fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1197fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1198fcbdc5feSWill Deacon 11995dab26afSWill Deaconconfig ARM_ERRATA_754327 12005dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 12015dab26afSWill Deacon depends on CPU_V7 && SMP 12025dab26afSWill Deacon help 12035dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 12045dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 12055dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 12065dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 12075dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 12085dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 12095dab26afSWill Deacon 1210145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1211145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1212fd832478SFabio Estevam depends on CPU_V6 1213145e10e1SCatalin Marinas help 1214145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1215145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1216145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1217145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1218145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1219145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1220145e10e1SCatalin Marinas is not affected. 1221145e10e1SCatalin Marinas 1222f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1223f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1224f630c1bdSWill Deacon depends on CPU_V7 && SMP 1225f630c1bdSWill Deacon help 1226f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1227f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1228f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1229f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1230f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1231f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1232f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1233f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1234f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1235f630c1bdSWill Deacon 12367253b85cSSimon Hormanconfig ARM_ERRATA_775420 12377253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12387253b85cSSimon Horman depends on CPU_V7 12397253b85cSSimon Horman help 12407253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12417253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12427253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12437253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12447253b85cSSimon Horman an abort may occur on cache maintenance. 12457253b85cSSimon Horman 124693dc6887SCatalin Marinasconfig ARM_ERRATA_798181 124793dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 124893dc6887SCatalin Marinas depends on CPU_V7 && SMP 124993dc6887SCatalin Marinas help 125093dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 125193dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 125293dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 125393dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 125493dc6887SCatalin Marinas as the one being invalidated. 125593dc6887SCatalin Marinas 125684b6504fSWill Deaconconfig ARM_ERRATA_773022 125784b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 125884b6504fSWill Deacon depends on CPU_V7 125984b6504fSWill Deacon help 126084b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 126184b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 126284b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 126384b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 126484b6504fSWill Deacon 12651da177e4SLinus Torvaldsendmenu 12661da177e4SLinus Torvalds 12671da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12681da177e4SLinus Torvalds 12691da177e4SLinus Torvaldsmenu "Bus support" 12701da177e4SLinus Torvalds 12711da177e4SLinus Torvaldsconfig ISA 12721da177e4SLinus Torvalds bool 12731da177e4SLinus Torvalds help 12741da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12751da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12761da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12771da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12781da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12791da177e4SLinus Torvalds 1280065909b9SRussell King# Select ISA DMA controller support 12811da177e4SLinus Torvaldsconfig ISA_DMA 12821da177e4SLinus Torvalds bool 1283065909b9SRussell King select ISA_DMA_API 12841da177e4SLinus Torvalds 1285065909b9SRussell King# Select ISA DMA interface 12865cae841bSAl Viroconfig ISA_DMA_API 12875cae841bSAl Viro bool 12885cae841bSAl Viro 12891da177e4SLinus Torvaldsconfig PCI 12900b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12911da177e4SLinus Torvalds help 12921da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12931da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12941da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12951da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12961da177e4SLinus Torvalds 129752882173SAnton Vorontsovconfig PCI_DOMAINS 129852882173SAnton Vorontsov bool 129952882173SAnton Vorontsov depends on PCI 130052882173SAnton Vorontsov 13018c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 13028c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 13038c7d1474SLorenzo Pieralisi 1304b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1305b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1306b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1307b080ac8aSMarcelo Roberto Jimenez help 1308b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1309b080ac8aSMarcelo Roberto Jimenez 131036e23590SMatthew Wilcoxconfig PCI_SYSCALL 131136e23590SMatthew Wilcox def_bool PCI 131236e23590SMatthew Wilcox 1313a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1314a0113a99SMike Rapoport bool 1315a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1316a0113a99SMike Rapoport default y 1317a0113a99SMike Rapoport select DMABOUNCE 1318a0113a99SMike Rapoport 13191da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13203f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13211da177e4SLinus Torvalds 13221da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13231da177e4SLinus Torvalds 13241da177e4SLinus Torvaldsendmenu 13251da177e4SLinus Torvalds 13261da177e4SLinus Torvaldsmenu "Kernel Features" 13271da177e4SLinus Torvalds 13283b55658aSDave Martinconfig HAVE_SMP 13293b55658aSDave Martin bool 13303b55658aSDave Martin help 13313b55658aSDave Martin This option should be selected by machines which have an SMP- 13323b55658aSDave Martin capable CPU. 13333b55658aSDave Martin 13343b55658aSDave Martin The only effect of this option is to make the SMP-related 13353b55658aSDave Martin options available to the user for configuration. 13363b55658aSDave Martin 13371da177e4SLinus Torvaldsconfig SMP 1338bb2d8130SRussell King bool "Symmetric Multi-Processing" 1339fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1340bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13413b55658aSDave Martin depends on HAVE_SMP 1342801bb21cSJonathan Austin depends on MMU || ARM_MPU 13430361748fSArnd Bergmann select IRQ_WORK 13441da177e4SLinus Torvalds help 13451da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13464a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13474a474157SRobert Graffham than one CPU, say Y. 13481da177e4SLinus Torvalds 13494a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13501da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13514a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13524a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13534a474157SRobert Graffham will run faster if you say N here. 13541da177e4SLinus Torvalds 1355395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13561da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 135750a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13581da177e4SLinus Torvalds 13591da177e4SLinus Torvalds If you don't know what to do here, say N. 13601da177e4SLinus Torvalds 1361f00ec48fSRussell Kingconfig SMP_ON_UP 13625744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1363801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1364f00ec48fSRussell King default y 1365f00ec48fSRussell King help 1366f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1367f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1368f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1369f00ec48fSRussell King savings. 1370f00ec48fSRussell King 1371f00ec48fSRussell King If you don't know what to do here, say Y. 1372f00ec48fSRussell King 1373c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1374c9018aabSVincent Guittot bool "Support cpu topology definition" 1375c9018aabSVincent Guittot depends on SMP && CPU_V7 1376c9018aabSVincent Guittot default y 1377c9018aabSVincent Guittot help 1378c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1379c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1380c9018aabSVincent Guittot topology of an ARM System. 1381c9018aabSVincent Guittot 1382c9018aabSVincent Guittotconfig SCHED_MC 1383c9018aabSVincent Guittot bool "Multi-core scheduler support" 1384c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1385c9018aabSVincent Guittot help 1386c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1387c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1388c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1389c9018aabSVincent Guittot 1390c9018aabSVincent Guittotconfig SCHED_SMT 1391c9018aabSVincent Guittot bool "SMT scheduler support" 1392c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1393c9018aabSVincent Guittot help 1394c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1395c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1396c9018aabSVincent Guittot places. If unsure say N here. 1397c9018aabSVincent Guittot 1398a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1399a8cbcd92SRussell King bool 1400a8cbcd92SRussell King help 1401a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1402a8cbcd92SRussell King 14038a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1404022c03a2SMarc Zyngier bool "Architected timer support" 1405022c03a2SMarc Zyngier depends on CPU_V7 14068a4da6e3SMark Rutland select ARM_ARCH_TIMER 14070c403462SWill Deacon select GENERIC_CLOCKEVENTS 1408022c03a2SMarc Zyngier help 1409022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1410022c03a2SMarc Zyngier 1411f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1412f32f4ce2SRussell King bool 1413f32f4ce2SRussell King depends on SMP 1414da4a686aSRob Herring select CLKSRC_OF if OF 1415f32f4ce2SRussell King help 1416f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1417f32f4ce2SRussell King 1418e8db288eSNicolas Pitreconfig MCPM 1419e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1420e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1421e8db288eSNicolas Pitre help 1422e8db288eSNicolas Pitre This option provides the common power management infrastructure 1423e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1424e8db288eSNicolas Pitre systems. 1425e8db288eSNicolas Pitre 1426ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1427ebf4a5c5SHaojian Zhuang bool 1428ebf4a5c5SHaojian Zhuang depends on MCPM 1429ebf4a5c5SHaojian Zhuang help 1430ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1431ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1432ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1433ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1434ebf4a5c5SHaojian Zhuang 14351c33be57SNicolas Pitreconfig BIG_LITTLE 14361c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14371c33be57SNicolas Pitre depends on CPU_V7 && SMP 14381c33be57SNicolas Pitre select MCPM 14391c33be57SNicolas Pitre help 14401c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14411c33be57SNicolas Pitre system architecture. 14421c33be57SNicolas Pitre 14431c33be57SNicolas Pitreconfig BL_SWITCHER 14441c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14451c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14461c33be57SNicolas Pitre select ARM_CPU_SUSPEND 144751aaf81fSRussell King select CPU_PM 14481c33be57SNicolas Pitre help 14491c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14501c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14511c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14521c33be57SNicolas Pitre 1453b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1454b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1455b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1456b22537c6SNicolas Pitre help 1457b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1458b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1459b22537c6SNicolas Pitre debugging purposes only. 1460b22537c6SNicolas Pitre 14618d5796d2SLennert Buytenhekchoice 14628d5796d2SLennert Buytenhek prompt "Memory split" 1463006fa259SRussell King depends on MMU 14648d5796d2SLennert Buytenhek default VMSPLIT_3G 14658d5796d2SLennert Buytenhek help 14668d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14678d5796d2SLennert Buytenhek 14688d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14698d5796d2SLennert Buytenhek option alone! 14708d5796d2SLennert Buytenhek 14718d5796d2SLennert Buytenhek config VMSPLIT_3G 14728d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14738d5796d2SLennert Buytenhek config VMSPLIT_2G 14748d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14758d5796d2SLennert Buytenhek config VMSPLIT_1G 14768d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14778d5796d2SLennert Buytenhekendchoice 14788d5796d2SLennert Buytenhek 14798d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14808d5796d2SLennert Buytenhek hex 1481006fa259SRussell King default PHYS_OFFSET if !MMU 14828d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14838d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14848d5796d2SLennert Buytenhek default 0xC0000000 14858d5796d2SLennert Buytenhek 14861da177e4SLinus Torvaldsconfig NR_CPUS 14871da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14881da177e4SLinus Torvalds range 2 32 14891da177e4SLinus Torvalds depends on SMP 14901da177e4SLinus Torvalds default "4" 14911da177e4SLinus Torvalds 1492a054a811SRussell Kingconfig HOTPLUG_CPU 149300b7dedeSRussell King bool "Support for hot-pluggable CPUs" 149440b31360SStephen Rothwell depends on SMP 1495a054a811SRussell King help 1496a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1497a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1498a054a811SRussell King 14992bdd424fSWill Deaconconfig ARM_PSCI 15002bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 15012bdd424fSWill Deacon depends on CPU_V7 15022bdd424fSWill Deacon help 15032bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 15042bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 15052bdd424fSWill Deacon management operations described in ARM document number ARM DEN 15062bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 15072bdd424fSWill Deacon ARM processors"). 15082bdd424fSWill Deacon 15092a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 15102a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 15112a6ad871SMaxime Ripard# selected platforms. 151244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 151344986ab0SPeter De Schrijver (NVIDIA) int 1514b35d2e56SGregory Fong default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \ 1515b35d2e56SGregory Fong ARCH_ZYNQ 1516aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1517aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1518eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 151906b851e5SOlof Johansson default 392 if ARCH_U8500 152001bb914cSTony Prisk default 352 if ARCH_VT8500 15217b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15222a6ad871SMaxime Ripard default 264 if MACH_H4700 152344986ab0SPeter De Schrijver (NVIDIA) default 0 152444986ab0SPeter De Schrijver (NVIDIA) help 152544986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 152644986ab0SPeter De Schrijver (NVIDIA) 152744986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 152844986ab0SPeter De Schrijver (NVIDIA) 1529d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15301da177e4SLinus Torvalds 1531c9218b16SRussell Kingconfig HZ_FIXED 1532f8065813SRussell King int 1533070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1534a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15351164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 1536bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 153747d84682SRussell King default 0 1538c9218b16SRussell King 1539c9218b16SRussell Kingchoice 154047d84682SRussell King depends on HZ_FIXED = 0 1541c9218b16SRussell King prompt "Timer frequency" 1542c9218b16SRussell King 1543c9218b16SRussell Kingconfig HZ_100 1544c9218b16SRussell King bool "100 Hz" 1545c9218b16SRussell King 1546c9218b16SRussell Kingconfig HZ_200 1547c9218b16SRussell King bool "200 Hz" 1548c9218b16SRussell King 1549c9218b16SRussell Kingconfig HZ_250 1550c9218b16SRussell King bool "250 Hz" 1551c9218b16SRussell King 1552c9218b16SRussell Kingconfig HZ_300 1553c9218b16SRussell King bool "300 Hz" 1554c9218b16SRussell King 1555c9218b16SRussell Kingconfig HZ_500 1556c9218b16SRussell King bool "500 Hz" 1557c9218b16SRussell King 1558c9218b16SRussell Kingconfig HZ_1000 1559c9218b16SRussell King bool "1000 Hz" 1560c9218b16SRussell King 1561c9218b16SRussell Kingendchoice 1562c9218b16SRussell King 1563c9218b16SRussell Kingconfig HZ 1564c9218b16SRussell King int 156547d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1566c9218b16SRussell King default 100 if HZ_100 1567c9218b16SRussell King default 200 if HZ_200 1568c9218b16SRussell King default 250 if HZ_250 1569c9218b16SRussell King default 300 if HZ_300 1570c9218b16SRussell King default 500 if HZ_500 1571c9218b16SRussell King default 1000 1572c9218b16SRussell King 1573c9218b16SRussell Kingconfig SCHED_HRTICK 1574c9218b16SRussell King def_bool HIGH_RES_TIMERS 1575f8065813SRussell King 157616c79651SCatalin Marinasconfig THUMB2_KERNEL 1577bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15784477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1579bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 158016c79651SCatalin Marinas select AEABI 158116c79651SCatalin Marinas select ARM_ASM_UNIFIED 158289bace65SArnd Bergmann select ARM_UNWIND 158316c79651SCatalin Marinas help 158416c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 158516c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 158616c79651SCatalin Marinas ARM-Thumb syntax is needed. 158716c79651SCatalin Marinas 158816c79651SCatalin Marinas If unsure, say N. 158916c79651SCatalin Marinas 15906f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15916f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15926f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15936f685c5cSDave Martin default y 15946f685c5cSDave Martin help 15956f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15966f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15976f685c5cSDave Martin branch instructions. 15986f685c5cSDave Martin 15996f685c5cSDave Martin This is a problem, because there's no guarantee the final 16006f685c5cSDave Martin destination of the symbol, or any candidate locations for a 16016f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 16026f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 16036f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 16046f685c5cSDave Martin support. 16056f685c5cSDave Martin 16066f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 16076f685c5cSDave Martin relocation" error when loading some modules. 16086f685c5cSDave Martin 16096f685c5cSDave Martin Until fixed tools are available, passing 16106f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 16116f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 16126f685c5cSDave Martin stack usage in some cases. 16136f685c5cSDave Martin 16146f685c5cSDave Martin The problem is described in more detail at: 16156f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16166f685c5cSDave Martin 16176f685c5cSDave Martin Only Thumb-2 kernels are affected. 16186f685c5cSDave Martin 16196f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16206f685c5cSDave Martin 16210becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16220becb088SCatalin Marinas bool 16230becb088SCatalin Marinas 1624704bdda0SNicolas Pitreconfig AEABI 1625704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1626704bdda0SNicolas Pitre help 1627704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1628704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1629704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1630704bdda0SNicolas Pitre 1631704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1632704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1633704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1634704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1635704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1636704bdda0SNicolas Pitre 1637704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1638704bdda0SNicolas Pitre 16396c90c872SNicolas Pitreconfig OABI_COMPAT 1640a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1641d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16426c90c872SNicolas Pitre help 16436c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16446c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16456c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16466c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16476c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16486c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 164991702175SKees Cook 165091702175SKees Cook The seccomp filter system will not be available when this is 165191702175SKees Cook selected, since there is no way yet to sensibly distinguish 165291702175SKees Cook between calling conventions during filtering. 165391702175SKees Cook 16546c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16556c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16566c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16576c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1658b02f8467SKees Cook at all). If in doubt say N. 16596c90c872SNicolas Pitre 1660eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1661e80d6a24SMel Gorman bool 1662e80d6a24SMel Gorman 166305944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 166405944d74SRussell King bool 166505944d74SRussell King 166607a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 166707a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 166807a2f737SRussell King 166905944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1670be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1671c80d79d7SYasunori Goto 16727b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16737b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16747b7bf499SWill Deacon 1675b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1676b8cd51afSSteve Capper def_bool y 1677b8cd51afSSteve Capper depends on ARM_LPAE 1678b8cd51afSSteve Capper 1679053a96caSNicolas Pitreconfig HIGHMEM 1680e8db89a2SRussell King bool "High Memory Support" 1681e8db89a2SRussell King depends on MMU 1682053a96caSNicolas Pitre help 1683053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1684053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1685053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1686053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1687053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1688053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1689053a96caSNicolas Pitre 1690053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1691053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1692053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1693053a96caSNicolas Pitre 1694053a96caSNicolas Pitre If unsure, say n. 1695053a96caSNicolas Pitre 169665cec8e3SRussell Kingconfig HIGHPTE 169765cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 169865cec8e3SRussell King depends on HIGHMEM 169965cec8e3SRussell King 17001b8873a0SJamie Ilesconfig HW_PERF_EVENTS 17011b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1702f0d1bc47SWill Deacon depends on PERF_EVENTS 17031b8873a0SJamie Iles default y 17041b8873a0SJamie Iles help 17051b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 17061b8873a0SJamie Iles disabled, perf events will use software events only. 17071b8873a0SJamie Iles 17081355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 17091355e2a6SCatalin Marinas def_bool y 17101355e2a6SCatalin Marinas depends on ARM_LPAE 17111355e2a6SCatalin Marinas 17128d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 17138d962507SCatalin Marinas def_bool y 17148d962507SCatalin Marinas depends on ARM_LPAE 17158d962507SCatalin Marinas 17164bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17174bfab203SSteven Capper def_bool y 17184bfab203SSteven Capper 17197d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 17207d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 17217d485f64SArd Biesheuvel depends on MODULES 17227d485f64SArd Biesheuvel help 17237d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 17247d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 17257d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 17267d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 17277d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 17287d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 17297d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 17307d485f64SArd Biesheuvel the same. 17317d485f64SArd Biesheuvel 17327d485f64SArd Biesheuvel Say y if you are getting out of memory errors while loading modules 17337d485f64SArd Biesheuvel 17343f22ab27SDave Hansensource "mm/Kconfig" 17353f22ab27SDave Hansen 1736c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1737bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1738bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1739898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17406d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1741c1b2d970SMagnus Damm default "11" 1742c1b2d970SMagnus Damm help 1743c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1744c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1745c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1746c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1747c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1748c1b2d970SMagnus Damm increase this value. 1749c1b2d970SMagnus Damm 1750c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1751c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1752c1b2d970SMagnus Damm 17531da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17541da177e4SLinus Torvalds bool 1755f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17561da177e4SLinus Torvalds default y if !ARCH_EBSA110 1757e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17581da177e4SLinus Torvalds help 17591da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17601da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17611da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17621da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17631da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17641da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17651da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17661da177e4SLinus Torvalds 176739ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 176838ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 176938ef2ad5SLinus Walleij depends on MMU 177039ec58f3SLennert Buytenhek default y if CPU_FEROCEON 177139ec58f3SLennert Buytenhek help 177239ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 177339ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 177439ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 177539ec58f3SLennert Buytenhek 177639ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 177739ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 177839ec58f3SLennert Buytenhek such copy operations with large buffers. 177939ec58f3SLennert Buytenhek 178039ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 178139ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 178239ec58f3SLennert Buytenhek 178370c70d97SNicolas Pitreconfig SECCOMP 178470c70d97SNicolas Pitre bool 178570c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 178670c70d97SNicolas Pitre ---help--- 178770c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 178870c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 178970c70d97SNicolas Pitre execution. By using pipes or other transports made available to 179070c70d97SNicolas Pitre the process as file descriptors supporting the read/write 179170c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 179270c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 179370c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 179470c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 179570c70d97SNicolas Pitre defined by each seccomp mode. 179670c70d97SNicolas Pitre 179706e6295bSStefano Stabelliniconfig SWIOTLB 179806e6295bSStefano Stabellini def_bool y 179906e6295bSStefano Stabellini 180006e6295bSStefano Stabelliniconfig IOMMU_HELPER 180106e6295bSStefano Stabellini def_bool SWIOTLB 180206e6295bSStefano Stabellini 1803eff8d644SStefano Stabelliniconfig XEN_DOM0 1804eff8d644SStefano Stabellini def_bool y 1805eff8d644SStefano Stabellini depends on XEN 1806eff8d644SStefano Stabellini 1807eff8d644SStefano Stabelliniconfig XEN 1808c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 180985323a99SIan Campbell depends on ARM && AEABI && OF 1810f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 181185323a99SIan Campbell depends on !GENERIC_ATOMIC64 18127693deccSUwe Kleine-König depends on MMU 181351aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 181417b7ab80SStefano Stabellini select ARM_PSCI 181583862ccfSStefano Stabellini select SWIOTLB_XEN 1816eff8d644SStefano Stabellini help 1817eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1818eff8d644SStefano Stabellini 18191da177e4SLinus Torvaldsendmenu 18201da177e4SLinus Torvalds 18211da177e4SLinus Torvaldsmenu "Boot options" 18221da177e4SLinus Torvalds 18239eb8f674SGrant Likelyconfig USE_OF 18249eb8f674SGrant Likely bool "Flattened Device Tree support" 1825b1b3f49cSRussell King select IRQ_DOMAIN 18269eb8f674SGrant Likely select OF 18279eb8f674SGrant Likely select OF_EARLY_FLATTREE 1828bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18299eb8f674SGrant Likely help 18309eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18319eb8f674SGrant Likely 1832bd51e2f5SNicolas Pitreconfig ATAGS 1833bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1834bd51e2f5SNicolas Pitre default y 1835bd51e2f5SNicolas Pitre help 1836bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1837bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1838bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1839bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1840bd51e2f5SNicolas Pitre leave this to y. 1841bd51e2f5SNicolas Pitre 1842bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1843bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1844bd51e2f5SNicolas Pitre depends on ATAGS 1845bd51e2f5SNicolas Pitre help 1846bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1847bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1848bd51e2f5SNicolas Pitre 18491da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18501da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18511da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18521da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18531da177e4SLinus Torvalds default "0" 18541da177e4SLinus Torvalds help 18551da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18561da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18571da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18581da177e4SLinus Torvalds value in their defconfig file. 18591da177e4SLinus Torvalds 18601da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18611da177e4SLinus Torvalds 18621da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18631da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18641da177e4SLinus Torvalds default "0" 18651da177e4SLinus Torvalds help 1866f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1867f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1868f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1869f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1870f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1871f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18721da177e4SLinus Torvalds 18731da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18741da177e4SLinus Torvalds 18751da177e4SLinus Torvaldsconfig ZBOOT_ROM 18761da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18771da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 187810968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18791da177e4SLinus Torvalds help 18801da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18811da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18821da177e4SLinus Torvalds 1883e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1884e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 188510968131SRussell King depends on OF 1886e2a6a3aaSJohn Bonesio help 1887e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1888e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1889e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1890e2a6a3aaSJohn Bonesio 1891e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1892e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1893e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1894e2a6a3aaSJohn Bonesio 1895e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1896e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1897e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1898e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1899e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1900e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1901e2a6a3aaSJohn Bonesio to this option. 1902e2a6a3aaSJohn Bonesio 1903b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1904b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1905b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1906b90b9a38SNicolas Pitre help 1907b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1908b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1909b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1910b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1911b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1912b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1913b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1914b90b9a38SNicolas Pitre 1915d0f34a11SGenoud Richardchoice 1916d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1917d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1918d0f34a11SGenoud Richard 1919d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1920d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1921d0f34a11SGenoud Richard help 1922d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1923d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1924d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1925d0f34a11SGenoud Richard 1926d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1927d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1928d0f34a11SGenoud Richard help 1929d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1930d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1931d0f34a11SGenoud Richard 1932d0f34a11SGenoud Richardendchoice 1933d0f34a11SGenoud Richard 19341da177e4SLinus Torvaldsconfig CMDLINE 19351da177e4SLinus Torvalds string "Default kernel command string" 19361da177e4SLinus Torvalds default "" 19371da177e4SLinus Torvalds help 19381da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19391da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19401da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19411da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19421da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19431da177e4SLinus Torvalds 19444394c124SVictor Boiviechoice 19454394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19464394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1947bd51e2f5SNicolas Pitre depends on ATAGS 19484394c124SVictor Boivie 19494394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19504394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19514394c124SVictor Boivie help 19524394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19534394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19544394c124SVictor Boivie string provided in CMDLINE will be used. 19554394c124SVictor Boivie 19564394c124SVictor Boivieconfig CMDLINE_EXTEND 19574394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19584394c124SVictor Boivie help 19594394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19604394c124SVictor Boivie appended to the default kernel command string. 19614394c124SVictor Boivie 196292d2040dSAlexander Hollerconfig CMDLINE_FORCE 196392d2040dSAlexander Holler bool "Always use the default kernel command string" 196492d2040dSAlexander Holler help 196592d2040dSAlexander Holler Always use the default kernel command string, even if the boot 196692d2040dSAlexander Holler loader passes other arguments to the kernel. 196792d2040dSAlexander Holler This is useful if you cannot or don't want to change the 196892d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19694394c124SVictor Boivieendchoice 197092d2040dSAlexander Holler 19711da177e4SLinus Torvaldsconfig XIP_KERNEL 19721da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 197310968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19741da177e4SLinus Torvalds help 19751da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19761da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19771da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19781da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19791da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19801da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19811da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19821da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19831da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19841da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19851da177e4SLinus Torvalds 19861da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19871da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19881da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19891da177e4SLinus Torvalds 19901da177e4SLinus Torvalds If unsure, say N. 19911da177e4SLinus Torvalds 19921da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19931da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19941da177e4SLinus Torvalds depends on XIP_KERNEL 19951da177e4SLinus Torvalds default "0x00080000" 19961da177e4SLinus Torvalds help 19971da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19981da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19991da177e4SLinus Torvalds own flash usage. 20001da177e4SLinus Torvalds 2001c587e4a6SRichard Purdieconfig KEXEC 2002c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 200319ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2004cb1293e2SArnd Bergmann depends on !CPU_V7M 2005c587e4a6SRichard Purdie help 2006c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2007c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 200801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2009c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2010c587e4a6SRichard Purdie 2011c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2012c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2013bf220695SGeert Uytterhoeven initially work for you. 2014c587e4a6SRichard Purdie 20154cd9d6f7SRichard Purdieconfig ATAGS_PROC 20164cd9d6f7SRichard Purdie bool "Export atags in procfs" 2017bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2018b98d7291SUli Luckas default y 20194cd9d6f7SRichard Purdie help 20204cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20214cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20224cd9d6f7SRichard Purdie 2023cb5d39b3SMika Westerbergconfig CRASH_DUMP 2024cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2025cb5d39b3SMika Westerberg help 2026cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2027cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2028cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2029cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2030cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2031cb5d39b3SMika Westerberg memory address not used by the main kernel 2032cb5d39b3SMika Westerberg 2033cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2034cb5d39b3SMika Westerberg 2035e69edc79SEric Miaoconfig AUTO_ZRELADDR 2036e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2037e69edc79SEric Miao help 2038e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2039e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2040e69edc79SEric Miao will be determined at run-time by masking the current IP with 2041e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2042e69edc79SEric Miao from start of memory. 2043e69edc79SEric Miao 20441da177e4SLinus Torvaldsendmenu 20451da177e4SLinus Torvalds 2046ac9d7efcSRussell Kingmenu "CPU Power Management" 20471da177e4SLinus Torvalds 20481da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20491da177e4SLinus Torvalds 2050ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2051ac9d7efcSRussell King 2052ac9d7efcSRussell Kingendmenu 2053ac9d7efcSRussell King 20541da177e4SLinus Torvaldsmenu "Floating point emulation" 20551da177e4SLinus Torvalds 20561da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20571da177e4SLinus Torvalds 20581da177e4SLinus Torvaldsconfig FPE_NWFPE 20591da177e4SLinus Torvalds bool "NWFPE math emulation" 2060593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20611da177e4SLinus Torvalds ---help--- 20621da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20631da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20641da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20651da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20661da177e4SLinus Torvalds 20671da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20681da177e4SLinus Torvalds early in the bootup. 20691da177e4SLinus Torvalds 20701da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20711da177e4SLinus Torvalds bool "Support extended precision" 2072bedf142bSLennert Buytenhek depends on FPE_NWFPE 20731da177e4SLinus Torvalds help 20741da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20751da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20761da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20771da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20781da177e4SLinus Torvalds floating point emulator without any good reason. 20791da177e4SLinus Torvalds 20801da177e4SLinus Torvalds You almost surely want to say N here. 20811da177e4SLinus Torvalds 20821da177e4SLinus Torvaldsconfig FPE_FASTFPE 20831da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2084d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20851da177e4SLinus Torvalds ---help--- 20861da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20871da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20881da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20891da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20901da177e4SLinus Torvalds 20911da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20921da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20931da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20941da177e4SLinus Torvalds choose NWFPE. 20951da177e4SLinus Torvalds 20961da177e4SLinus Torvaldsconfig VFP 20971da177e4SLinus Torvalds bool "VFP-format floating point maths" 2098e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20991da177e4SLinus Torvalds help 21001da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21011da177e4SLinus Torvalds if your hardware includes a VFP unit. 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 21041da177e4SLinus Torvalds release notes and additional status information. 21051da177e4SLinus Torvalds 21061da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21071da177e4SLinus Torvalds 210825ebee02SCatalin Marinasconfig VFPv3 210925ebee02SCatalin Marinas bool 211025ebee02SCatalin Marinas depends on VFP 211125ebee02SCatalin Marinas default y if CPU_V7 211225ebee02SCatalin Marinas 2113b5872db4SCatalin Marinasconfig NEON 2114b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2115b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2116b5872db4SCatalin Marinas help 2117b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2118b5872db4SCatalin Marinas Extension. 2119b5872db4SCatalin Marinas 212073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 212173c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2122c4a30c3bSRussell King depends on NEON && AEABI 212373c132c1SArd Biesheuvel help 212473c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 212573c132c1SArd Biesheuvel 21261da177e4SLinus Torvaldsendmenu 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsmenu "Userspace binary formats" 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21311da177e4SLinus Torvalds 21321da177e4SLinus Torvaldsendmenu 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsmenu "Power management options" 21351da177e4SLinus Torvalds 2136eceab4acSRussell Kingsource "kernel/power/Kconfig" 21371da177e4SLinus Torvalds 2138f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 213919a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2140f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2141f4cb5700SJohannes Berg def_bool y 2142f4cb5700SJohannes Berg 214315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 214415e0d9e3SArnd Bergmann def_bool PM_SLEEP 214515e0d9e3SArnd Bergmann 2146603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2147603fb42aSSebastian Capella bool 2148603fb42aSSebastian Capella depends on MMU 2149603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2150603fb42aSSebastian Capella 21511da177e4SLinus Torvaldsendmenu 21521da177e4SLinus Torvalds 2153d5950b43SSam Ravnborgsource "net/Kconfig" 2154d5950b43SSam Ravnborg 2155ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21561da177e4SLinus Torvalds 2157916f743dSKumar Galasource "drivers/firmware/Kconfig" 2158916f743dSKumar Gala 21591da177e4SLinus Torvaldssource "fs/Kconfig" 21601da177e4SLinus Torvalds 21611da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21621da177e4SLinus Torvalds 21631da177e4SLinus Torvaldssource "security/Kconfig" 21641da177e4SLinus Torvalds 21651da177e4SLinus Torvaldssource "crypto/Kconfig" 2166652ccae5SArd Biesheuvelif CRYPTO 2167652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2168652ccae5SArd Biesheuvelendif 21691da177e4SLinus Torvalds 21701da177e4SLinus Torvaldssource "lib/Kconfig" 2171749cf76cSChristoffer Dall 2172749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2173