xref: /linux/arch/arm/Kconfig (revision a5e090acbf545c0a3b04080f8a488b17ec41fe02)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
52b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
63d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
8957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
9d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
104badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
11017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
120cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
13b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
14ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
15171b3f0dSRussell King	select CLONE_BACKWARDS
16b1b3f49cSRussell King	select CPU_PM if (SUSPEND || CPU_IDLE)
17dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18b01aec9bSBorislav Petkov	select EDAC_SUPPORT
19b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
2036d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
214477ca45SUwe Kleine-König	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
23171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
24b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
25b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
267c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
27b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
2838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
29b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
30b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
31b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
32a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
33b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
347a017721SAKASHI Takahiro	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
350b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
36cfeec79eSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37cfeec79eSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
3891702175SKees Cook	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
390693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
40b1b3f49cSRussell King	select HAVE_BPF_JIT
4151aaf81fSRussell King	select HAVE_CC_STACKPROTECTOR
42171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
43b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
44b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
45b1b3f49cSRussell King	select HAVE_DMA_API_DEBUG
46b1b3f49cSRussell King	select HAVE_DMA_ATTRS
47b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
48cfeec79eSArnd Bergmann	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
49dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50b1b3f49cSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51b1b3f49cSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52b1b3f49cSRussell King	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
54b1b3f49cSRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
5687c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
57b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
58f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
59b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
60b1b3f49cSRussell King	select HAVE_KERNEL_LZO
61b1b3f49cSRussell King	select HAVE_KERNEL_XZ
62cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
639edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
64b1b3f49cSRussell King	select HAVE_MEMBLOCK
657d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
66b1b3f49cSRussell King	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
670dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
687ada189fSJamie Iles	select HAVE_PERF_EVENTS
6949863894SWill Deacon	select HAVE_PERF_REGS
7049863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
71a0ad5496SSteve Capper	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
73b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
74af1839ebSCatalin Marinas	select HAVE_UID16
7531c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
77171b3f0dSRussell King	select MODULES_USE_ELF_REL
7884f452b1SSantosh Shilimkar	select NO_BOOTMEM
79171b3f0dSRussell King	select OLD_SIGACTION
80171b3f0dSRussell King	select OLD_SIGSUSPEND3
81b1b3f49cSRussell King	select PERF_USE_VMALLOC
82b1b3f49cSRussell King	select RTC_LIB
83b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
84171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
85171b3f0dSRussell King	# according to that.  Thanks.
861da177e4SLinus Torvalds	help
871da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
88f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
891da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
901da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
911da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
921da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
931da177e4SLinus Torvalds
9474facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
95308c09f1SLaura Abbott	select ARCH_HAS_SG_CHAIN
9674facffeSRussell King	bool
9774facffeSRussell King
984ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
994ce63fcdSMarek Szyprowski	bool
1004ce63fcdSMarek Szyprowski
1014ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1024ce63fcdSMarek Szyprowski	bool
103b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
104b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1054ce63fcdSMarek Szyprowski
10660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
10760460abfSSeung-Woo Kim
10860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
10960460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
11060460abfSSeung-Woo Kim	range 4 9
11160460abfSSeung-Woo Kim	default 8
11260460abfSSeung-Woo Kim	help
11360460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
11460460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
11560460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
11660460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
11760460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
11860460abfSSeung-Woo Kim	  virtual space with just a few allocations.
11960460abfSSeung-Woo Kim
12060460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
12160460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
12260460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
12360460abfSSeung-Woo Kim	  by the PAGE_SIZE.
12460460abfSSeung-Woo Kim
12560460abfSSeung-Woo Kimendif
12660460abfSSeung-Woo Kim
1270b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
1280b05da72SHans Ulli Kroll	bool
1290b05da72SHans Ulli Kroll
13075e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
13175e7153aSRalf Baechle	bool
13275e7153aSRalf Baechle
133bc581770SLinus Walleijconfig HAVE_TCM
134bc581770SLinus Walleij	bool
135bc581770SLinus Walleij	select GENERIC_ALLOCATOR
136bc581770SLinus Walleij
137e119bfffSRussell Kingconfig HAVE_PROC_CPU
138e119bfffSRussell King	bool
139e119bfffSRussell King
140ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1415ea81769SAl Viro	bool
1425ea81769SAl Viro
1431da177e4SLinus Torvaldsconfig EISA
1441da177e4SLinus Torvalds	bool
1451da177e4SLinus Torvalds	---help---
1461da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
1471da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
1481da177e4SLinus Torvalds
1491da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1501da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1511da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1521da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Otherwise, say N.
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvaldsconfig SBUS
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds
161f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
162f16fb1ecSRussell King	bool
163f16fb1ecSRussell King	default y
164f16fb1ecSRussell King
165f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
166f76e9154SNicolas Pitre	bool
167f76e9154SNicolas Pitre	depends on !SMP
168f76e9154SNicolas Pitre	default y
169f76e9154SNicolas Pitre
170f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
171f16fb1ecSRussell King	bool
172f16fb1ecSRussell King	default y
173f16fb1ecSRussell King
1747ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1757ad1bcb2SRussell King	bool
176cb1293e2SArnd Bergmann	default !CPU_V7M
1777ad1bcb2SRussell King
1781da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1791da177e4SLinus Torvalds	bool
1808a87411bSWill Deacon	default y
1811da177e4SLinus Torvalds
182f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
183f0d1b0b3SDavid Howells	bool
184f0d1b0b3SDavid Howells
185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
186f0d1b0b3SDavid Howells	bool
187f0d1b0b3SDavid Howells
1884a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1894a1b5733SEduardo Valentin	bool
1904a1b5733SEduardo Valentin
191b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
192b89c3b16SAkinobu Mita	bool
193b89c3b16SAkinobu Mita	default y
194b89c3b16SAkinobu Mita
1951da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1961da177e4SLinus Torvalds	bool
1971da177e4SLinus Torvalds	default y
1981da177e4SLinus Torvalds
199a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
200a08b6b79Sviro@ZenIV.linux.org.uk	bool
201a08b6b79Sviro@ZenIV.linux.org.uk
2025ac6da66SChristoph Lameterconfig ZONE_DMA
2035ac6da66SChristoph Lameter	bool
2045ac6da66SChristoph Lameter
205ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
206ccd7ab7fSFUJITA Tomonori       def_bool y
207ccd7ab7fSFUJITA Tomonori
208c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
209c7edc9e3SDavid A. Long	def_bool y
210c7edc9e3SDavid A. Long
21158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21258af4a24SRob Herring	bool
21358af4a24SRob Herring
2141da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2151da177e4SLinus Torvalds	bool
2161da177e4SLinus Torvalds
2171da177e4SLinus Torvaldsconfig FIQ
2181da177e4SLinus Torvalds	bool
2191da177e4SLinus Torvalds
22013a5045dSRob Herringconfig NEED_RET_TO_USER
22113a5045dSRob Herring	bool
22213a5045dSRob Herring
223034d2f5aSAl Viroconfig ARCH_MTD_XIP
224034d2f5aSAl Viro	bool
225034d2f5aSAl Viro
226c760fc19SHyok S. Choiconfig VECTORS_BASE
227c760fc19SHyok S. Choi	hex
2286afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
229c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
230c760fc19SHyok S. Choi	default 0x00000000
231c760fc19SHyok S. Choi	help
23219accfd3SRussell King	  The base address of exception vectors.  This must be two pages
23319accfd3SRussell King	  in size.
234c760fc19SHyok S. Choi
235dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
236c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
237c1becedcSRussell King	default y
238b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
239dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
240dc21af99SRussell King	help
241111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
242111e9a5cSRussell King	  boot and module load time according to the position of the
243111e9a5cSRussell King	  kernel in system memory.
244dc21af99SRussell King
245111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
246daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
247dc21af99SRussell King
248c1becedcSRussell King	  Only disable this option if you know that you do not require
249c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
250c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
251c1becedcSRussell King
252c334bc15SRob Herringconfig NEED_MACH_IO_H
253c334bc15SRob Herring	bool
254c334bc15SRob Herring	help
255c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
256c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
257c334bc15SRob Herring	  be avoided when possible.
258c334bc15SRob Herring
2590cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2601b9f95f8SNicolas Pitre	bool
261111e9a5cSRussell King	help
2620cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2630cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2640cdc8b92SNicolas Pitre	  be avoided when possible.
2651b9f95f8SNicolas Pitre
2661b9f95f8SNicolas Pitreconfig PHYS_OFFSET
267974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
268c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
269974c0724SNicolas Pitre	default DRAM_BASE if !MMU
270c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
271c6f54a9bSUwe Kleine-König			EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
272c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
273c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
274c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
275c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
276c6f54a9bSUwe Kleine-König			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
277c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
278c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
279c6f54a9bSUwe Kleine-König	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
280c6f54a9bSUwe Kleine-König	default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
281c6f54a9bSUwe Kleine-König	default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
282c6f54a9bSUwe Kleine-König	default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
283c6f54a9bSUwe Kleine-König	default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
2841b9f95f8SNicolas Pitre	help
2851b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2861b9f95f8SNicolas Pitre	  location of main memory in your system.
287cada3c08SRussell King
28887e040b6SSimon Glassconfig GENERIC_BUG
28987e040b6SSimon Glass	def_bool y
29087e040b6SSimon Glass	depends on BUG
29187e040b6SSimon Glass
2921bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2931bcad26eSKirill A. Shutemov	int
2941bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2951bcad26eSKirill A. Shutemov	default 2
2961bcad26eSKirill A. Shutemov
2971da177e4SLinus Torvaldssource "init/Kconfig"
2981da177e4SLinus Torvalds
299dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
300dc52ddc0SMatt Helsley
3011da177e4SLinus Torvaldsmenu "System Type"
3021da177e4SLinus Torvalds
3033c427975SHyok S. Choiconfig MMU
3043c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
3053c427975SHyok S. Choi	default y
3063c427975SHyok S. Choi	help
3073c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
3083c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
3093c427975SHyok S. Choi
310ccf50e23SRussell King#
311ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
312ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
313ccf50e23SRussell King#
3141da177e4SLinus Torvaldschoice
3151da177e4SLinus Torvalds	prompt "ARM system type"
3161420b22bSArnd Bergmann	default ARCH_VERSATILE if !MMU
3171420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3181da177e4SLinus Torvalds
319387798b3SRob Herringconfig ARCH_MULTIPLATFORM
320387798b3SRob Herring	bool "Allow multiple platforms to be selected"
321b1b3f49cSRussell King	depends on MMU
322ddb902ccSRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
32342dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
324387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
325387798b3SRob Herring	select AUTO_ZRELADDR
3266d0add40SRob Herring	select CLKSRC_OF
32766314223SDinh Nguyen	select COMMON_CLK
328ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
32908d38bebSWill Deacon	select MIGHT_HAVE_PCI
330387798b3SRob Herring	select MULTI_IRQ_HANDLER
33166314223SDinh Nguyen	select SPARSE_IRQ
33266314223SDinh Nguyen	select USE_OF
33366314223SDinh Nguyen
3349c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3359c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3369c77bc43SStefan Agner	depends on !MMU
3379c77bc43SStefan Agner	select ARCH_WANT_OPTIONAL_GPIOLIB
3389c77bc43SStefan Agner	select ARM_NVIC
339499f1640SStefan Agner	select AUTO_ZRELADDR
3409c77bc43SStefan Agner	select CLKSRC_OF
3419c77bc43SStefan Agner	select COMMON_CLK
3429c77bc43SStefan Agner	select CPU_V7M
3439c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3449c77bc43SStefan Agner	select NO_IOPORT_MAP
3459c77bc43SStefan Agner	select SPARSE_IRQ
3469c77bc43SStefan Agner	select USE_OF
3479c77bc43SStefan Agner
3484af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
3494af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
350b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3514af6fee1SDeepak Saxena	select ARM_AMBA
352b1b3f49cSRussell King	select ARM_TIMER_SP804
353f9a6aa43SLinus Walleij	select COMMON_CLK
354f9a6aa43SLinus Walleij	select COMMON_CLK_VERSATILE
355ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
356b1b3f49cSRussell King	select GPIO_PL061 if GPIOLIB
357b1b3f49cSRussell King	select ICST
358b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
359f4b8b319SRussell King	select PLAT_VERSATILE
36081cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3614af6fee1SDeepak Saxena	help
3624af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3634af6fee1SDeepak Saxena
3644af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3654af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
366b1b3f49cSRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3674af6fee1SDeepak Saxena	select ARM_AMBA
368b1b3f49cSRussell King	select ARM_TIMER_SP804
3694af6fee1SDeepak Saxena	select ARM_VIC
3706d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
371b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
372aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
373c5a0adb5SRussell King	select ICST
374f4b8b319SRussell King	select PLAT_VERSATILE
375b1b3f49cSRussell King	select PLAT_VERSATILE_CLOCK
37681cc3f86SPawel Moll	select PLAT_VERSATILE_SCHED_CLOCK
3772389d501SLinus Walleij	select VERSATILE_FPGA_IRQ
3784af6fee1SDeepak Saxena	help
3794af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3804af6fee1SDeepak Saxena
38193e22567SRussell Kingconfig ARCH_CLPS711X
38293e22567SRussell King	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
383a3b8d4a5SAlexander Shiyan	select ARCH_REQUIRE_GPIOLIB
384ea7d1bc9SAlexander Shiyan	select AUTO_ZRELADDR
385c99f72adSAlexander Shiyan	select CLKSRC_MMIO
38693e22567SRussell King	select COMMON_CLK
38793e22567SRussell King	select CPU_ARM720T
3884a8355c4SAlexander Shiyan	select GENERIC_CLOCKEVENTS
3896597619fSAlexander Shiyan	select MFD_SYSCON
390e4e3a37dSAlexander Shiyan	select SOC_BUS
39193e22567SRussell King	help
39293e22567SRussell King	  Support for Cirrus Logic 711x/721x/731x based boards.
39393e22567SRussell King
394788c9700SRussell Kingconfig ARCH_GEMINI
395788c9700SRussell King	bool "Cortina Systems Gemini"
396788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
397f3372c01SLinus Walleij	select CLKSRC_MMIO
398b1b3f49cSRussell King	select CPU_FA526
399f3372c01SLinus Walleij	select GENERIC_CLOCKEVENTS
400788c9700SRussell King	help
401788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
402788c9700SRussell King
4031da177e4SLinus Torvaldsconfig ARCH_EBSA110
4041da177e4SLinus Torvalds	bool "EBSA-110"
405b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
406c750815eSRussell King	select CPU_SA110
407f7e68bbfSRussell King	select ISA
408c334bc15SRob Herring	select NEED_MACH_IO_H
4090cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
410ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
4111da177e4SLinus Torvalds	help
4121da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
413f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4141da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4151da177e4SLinus Torvalds	  parallel port.
4161da177e4SLinus Torvalds
417e7736d47SLennert Buytenhekconfig ARCH_EP93XX
418e7736d47SLennert Buytenhek	bool "EP93xx-based"
419b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
420b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
421b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
422e7736d47SLennert Buytenhek	select ARM_AMBA
423e7736d47SLennert Buytenhek	select ARM_VIC
4246d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
425b1b3f49cSRussell King	select CPU_ARM920T
426e7736d47SLennert Buytenhek	help
427e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
428e7736d47SLennert Buytenhek
4291da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4301da177e4SLinus Torvalds	bool "FootBridge"
431c750815eSRussell King	select CPU_SA110
4321da177e4SLinus Torvalds	select FOOTBRIDGE
4334e8d7637SRussell King	select GENERIC_CLOCKEVENTS
434d0ee9f40SArnd Bergmann	select HAVE_IDE
4358ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4360cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
437f999b8bdSMartin Michlmayr	help
438f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
439f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4401da177e4SLinus Torvalds
4414af6fee1SDeepak Saxenaconfig ARCH_NETX
4424af6fee1SDeepak Saxena	bool "Hilscher NetX based"
443b1b3f49cSRussell King	select ARM_VIC
444234b6cedSRussell King	select CLKSRC_MMIO
445c750815eSRussell King	select CPU_ARM926T
4462fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
447f999b8bdSMartin Michlmayr	help
4484af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4494af6fee1SDeepak Saxena
4503b938be6SRussell Kingconfig ARCH_IOP13XX
4513b938be6SRussell King	bool "IOP13xx-based"
4523b938be6SRussell King	depends on MMU
453b1b3f49cSRussell King	select CPU_XSC3
4540cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
45513a5045dSRob Herring	select NEED_RET_TO_USER
456b1b3f49cSRussell King	select PCI
457b1b3f49cSRussell King	select PLAT_IOP
458b1b3f49cSRussell King	select VMSPLIT_1G
45937ebbcffSThomas Gleixner	select SPARSE_IRQ
4603b938be6SRussell King	help
4613b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4623b938be6SRussell King
4633f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4643f7e5815SLennert Buytenhek	bool "IOP32x-based"
465a4f7e763SRussell King	depends on MMU
466b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
467c750815eSRussell King	select CPU_XSCALE
468e9004f50SLinus Walleij	select GPIO_IOP
46913a5045dSRob Herring	select NEED_RET_TO_USER
470f7e68bbfSRussell King	select PCI
471b1b3f49cSRussell King	select PLAT_IOP
472f999b8bdSMartin Michlmayr	help
4733f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4743f7e5815SLennert Buytenhek	  processors.
4753f7e5815SLennert Buytenhek
4763f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4773f7e5815SLennert Buytenhek	bool "IOP33x-based"
4783f7e5815SLennert Buytenhek	depends on MMU
479b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
480c750815eSRussell King	select CPU_XSCALE
481e9004f50SLinus Walleij	select GPIO_IOP
48213a5045dSRob Herring	select NEED_RET_TO_USER
4833f7e5815SLennert Buytenhek	select PCI
484b1b3f49cSRussell King	select PLAT_IOP
4853f7e5815SLennert Buytenhek	help
4863f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4871da177e4SLinus Torvalds
4883b938be6SRussell Kingconfig ARCH_IXP4XX
4893b938be6SRussell King	bool "IXP4xx-based"
490a4f7e763SRussell King	depends on MMU
49158af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
492b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
49351aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
494234b6cedSRussell King	select CLKSRC_MMIO
495c750815eSRussell King	select CPU_XSCALE
496b1b3f49cSRussell King	select DMABOUNCE if PCI
4973b938be6SRussell King	select GENERIC_CLOCKEVENTS
4980b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
499c334bc15SRob Herring	select NEED_MACH_IO_H
5009296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
501171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
502c4713074SLennert Buytenhek	help
5033b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
504c4713074SLennert Buytenhek
505edabd38eSSaeed Bisharaconfig ARCH_DOVE
506edabd38eSSaeed Bishara	bool "Marvell Dove"
507edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
508756b2531SSebastian Hesselbarth	select CPU_PJ4
509edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
5100f81bd43SRussell King	select MIGHT_HAVE_PCI
511171b3f0dSRussell King	select MVEBU_MBUS
5129139acd1SSebastian Hesselbarth	select PINCTRL
5139139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
514abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
515edabd38eSSaeed Bishara	help
516edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
517edabd38eSSaeed Bishara
518788c9700SRussell Kingconfig ARCH_MV78XX0
519788c9700SRussell King	bool "Marvell MV78xx0"
520a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
521b1b3f49cSRussell King	select CPU_FEROCEON
522788c9700SRussell King	select GENERIC_CLOCKEVENTS
523171b3f0dSRussell King	select MVEBU_MBUS
524b1b3f49cSRussell King	select PCI
525abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
526788c9700SRussell King	help
527788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
528788c9700SRussell King	  MV781x0, MV782x0.
529788c9700SRussell King
530788c9700SRussell Kingconfig ARCH_ORION5X
531788c9700SRussell King	bool "Marvell Orion"
532788c9700SRussell King	depends on MMU
533a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
534b1b3f49cSRussell King	select CPU_FEROCEON
535788c9700SRussell King	select GENERIC_CLOCKEVENTS
536171b3f0dSRussell King	select MVEBU_MBUS
537b1b3f49cSRussell King	select PCI
538abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
539788c9700SRussell King	help
540788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
541788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
542788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
543788c9700SRussell King
544788c9700SRussell Kingconfig ARCH_MMP
5452f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
546788c9700SRussell King	depends on MMU
547788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
5486d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
549b1b3f49cSRussell King	select GENERIC_ALLOCATOR
550788c9700SRussell King	select GENERIC_CLOCKEVENTS
551157d2644SHaojian Zhuang	select GPIO_PXA
552c24b3114SHaojian Zhuang	select IRQ_DOMAIN
5530f374561SHaojian Zhuang	select MULTI_IRQ_HANDLER
5547c8f86a4SAxel Lin	select PINCTRL
555788c9700SRussell King	select PLAT_PXA
5560bd86961SHaojian Zhuang	select SPARSE_IRQ
557788c9700SRussell King	help
5582f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
559788c9700SRussell King
560c53c9cf6SAndrew Victorconfig ARCH_KS8695
561c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
56272880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
563c7e783d6SLinus Walleij	select CLKSRC_MMIO
564b1b3f49cSRussell King	select CPU_ARM922T
565c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
566b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
567c53c9cf6SAndrew Victor	help
568c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
569c53c9cf6SAndrew Victor	  System-on-Chip devices.
570c53c9cf6SAndrew Victor
571788c9700SRussell Kingconfig ARCH_W90X900
572788c9700SRussell King	bool "Nuvoton W90X900 CPU"
573c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
5746d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
5756fa5d5f7SRussell King	select CLKSRC_MMIO
576b1b3f49cSRussell King	select CPU_ARM926T
57758b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
578777f9bebSLennert Buytenhek	help
579a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
580a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
581a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
582a8bc4eadSwanzongshun	  link address to know more.
583a8bc4eadSwanzongshun
584a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
585a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
586585cf175STzachi Perelstein
58793e22567SRussell Kingconfig ARCH_LPC32XX
58893e22567SRussell King	bool "NXP LPC32XX"
58993e22567SRussell King	select ARCH_REQUIRE_GPIOLIB
59093e22567SRussell King	select ARM_AMBA
5914073723aSRussell King	select CLKDEV_LOOKUP
592234b6cedSRussell King	select CLKSRC_MMIO
59393e22567SRussell King	select CPU_ARM926T
59493e22567SRussell King	select GENERIC_CLOCKEVENTS
59593e22567SRussell King	select HAVE_IDE
59693e22567SRussell King	select USE_OF
59793e22567SRussell King	help
59893e22567SRussell King	  Support for the NXP LPC32XX family of processors
59993e22567SRussell King
6001da177e4SLinus Torvaldsconfig ARCH_PXA
6012c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
602a4f7e763SRussell King	depends on MMU
603b1b3f49cSRussell King	select ARCH_MTD_XIP
604b1b3f49cSRussell King	select ARCH_REQUIRE_GPIOLIB
605b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
606b1b3f49cSRussell King	select AUTO_ZRELADDR
607a1c0a6adSRobert Jarzmik	select COMMON_CLK
6086d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
609234b6cedSRussell King	select CLKSRC_MMIO
6106f6caeaaSRobert Jarzmik	select CLKSRC_OF
611981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
612157d2644SHaojian Zhuang	select GPIO_PXA
613b1b3f49cSRussell King	select HAVE_IDE
614d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
615b1b3f49cSRussell King	select MULTI_IRQ_HANDLER
616bd5ce433SEric Miao	select PLAT_PXA
6176ac6b817SHaojian Zhuang	select SPARSE_IRQ
618f999b8bdSMartin Michlmayr	help
6192c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6201da177e4SLinus Torvalds
621bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY
6220d9fd616SLaurent Pinchart	bool "Renesas ARM SoCs (non-multiplatform)"
623bf98c1eaSLaurent Pinchart	select ARCH_SHMOBILE
62491942d17SUwe Kleine-König	select ARM_PATCH_PHYS_VIRT if MMU
6255e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
6260ed82bc9SMagnus Damm	select CPU_V7
627b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
6284c3ffffdSStephen Boyd	select HAVE_ARM_SCU if SMP
629a894fcc2SStephen Boyd	select HAVE_ARM_TWD if SMP
6303b55658aSDave Martin	select HAVE_SMP
631ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
63260f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
633ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
6342cd3c927SLaurent Pinchart	select PINCTRL
635b1b3f49cSRussell King	select PM_GENERIC_DOMAINS if PM
6360cdc23dfSMagnus Damm	select SH_CLK_CPG
637b1b3f49cSRussell King	select SPARSE_IRQ
638c793c1b0SMagnus Damm	help
6390d9fd616SLaurent Pinchart	  Support for Renesas ARM SoC platforms using a non-multiplatform
6400d9fd616SLaurent Pinchart	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
6410d9fd616SLaurent Pinchart	  and RZ families.
642c793c1b0SMagnus Damm
6431da177e4SLinus Torvaldsconfig ARCH_RPC
6441da177e4SLinus Torvalds	bool "RiscPC"
6451da177e4SLinus Torvalds	select ARCH_ACORN
646a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
64707f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
6485cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
649fa04e209SArnd Bergmann	select CPU_SA110
650b1b3f49cSRussell King	select FIQ
651d0ee9f40SArnd Bergmann	select HAVE_IDE
652b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
653b1b3f49cSRussell King	select ISA_DMA_API
654c334bc15SRob Herring	select NEED_MACH_IO_H
6550cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
656ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
657b4811bacSArnd Bergmann	select VIRT_TO_BUS
6581da177e4SLinus Torvalds	help
6591da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
6601da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
6611da177e4SLinus Torvalds
6621da177e4SLinus Torvaldsconfig ARCH_SA1100
6631da177e4SLinus Torvalds	bool "SA1100-based"
664b1b3f49cSRussell King	select ARCH_MTD_XIP
6657444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
666b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
667b1b3f49cSRussell King	select CLKDEV_LOOKUP
668b1b3f49cSRussell King	select CLKSRC_MMIO
669b1b3f49cSRussell King	select CPU_FREQ
670b1b3f49cSRussell King	select CPU_SA1100
671b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
672d0ee9f40SArnd Bergmann	select HAVE_IDE
6731eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
674b1b3f49cSRussell King	select ISA
675affcab32SDmitry Eremin-Solenikov	select MULTI_IRQ_HANDLER
6760cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
677375dec92SRussell King	select SPARSE_IRQ
678f999b8bdSMartin Michlmayr	help
679f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
6801da177e4SLinus Torvalds
681b130d5c2SKukjin Kimconfig ARCH_S3C24XX
682b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
68353650430SKukjin Kim	select ARCH_REQUIRE_GPIOLIB
684335cce74SArnd Bergmann	select ATAGS
685b1b3f49cSRussell King	select CLKDEV_LOOKUP
6864280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
6877f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
688880cf071STomasz Figa	select GPIO_SAMSUNG
68920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
690b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
691b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
69217453dd2SHeiko Stuebner	select MULTI_IRQ_HANDLER
693c334bc15SRob Herring	select NEED_MACH_IO_H
694cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
6951da177e4SLinus Torvalds	help
696b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
697b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
698b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
699b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
70063b1f51bSBen Dooks
701a08ab637SBen Dooksconfig ARCH_S3C64XX
702a08ab637SBen Dooks	bool "Samsung S3C64XX"
70389f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
7041db0287aSTomasz Figa	select ARM_AMBA
705b1b3f49cSRussell King	select ARM_VIC
706335cce74SArnd Bergmann	select ATAGS
707b1b3f49cSRussell King	select CLKDEV_LOOKUP
7084280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
709ccecba3cSPankaj Dubey	select COMMON_CLK_SAMSUNG
71070bacadbSTomasz Figa	select CPU_V6K
71104a49b71SRomain Naour	select GENERIC_CLOCKEVENTS
712880cf071STomasz Figa	select GPIO_SAMSUNG
71320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
714c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
715b1b3f49cSRussell King	select HAVE_TCM
716ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
717b1b3f49cSRussell King	select PLAT_SAMSUNG
7184ab75a3fSArnd Bergmann	select PM_GENERIC_DOMAINS if PM
719b1b3f49cSRussell King	select S3C_DEV_NAND
720b1b3f49cSRussell King	select S3C_GPIO_TRACK
721cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
7226e2d9e93STomasz Figa	select SAMSUNG_WAKEMASK
72388f59738STomasz Figa	select SAMSUNG_WDT_RESET
724a08ab637SBen Dooks	help
725a08ab637SBen Dooks	  Samsung S3C64XX series based systems
726a08ab637SBen Dooks
7277c6337e2SKevin Hilmanconfig ARCH_DAVINCI
7287c6337e2SKevin Hilman	bool "TI DaVinci"
729b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
730dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
7316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
73220e9969bSDavid Brownell	select GENERIC_ALLOCATOR
733b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
734dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
735b1b3f49cSRussell King	select HAVE_IDE
7363ad7a42dSMatt Porter	select TI_PRIV_EDMA
737689e331fSSekhar Nori	select USE_OF
738b1b3f49cSRussell King	select ZONE_DMA
7397c6337e2SKevin Hilman	help
7407c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
7417c6337e2SKevin Hilman
742a0694861STony Lindgrenconfig ARCH_OMAP1
743a0694861STony Lindgren	bool "TI OMAP1"
74400a36698SArnd Bergmann	depends on MMU
745b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
746a0694861STony Lindgren	select ARCH_OMAP
74721f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
748e9a91de7STony Prisk	select CLKDEV_LOOKUP
749cee37e50Sviresh kumar	select CLKSRC_MMIO
750b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
751a0694861STony Lindgren	select GENERIC_IRQ_CHIP
752a0694861STony Lindgren	select HAVE_IDE
753a0694861STony Lindgren	select IRQ_DOMAIN
754b694331cSTony Lindgren	select MULTI_IRQ_HANDLER
755a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
756a0694861STony Lindgren	select NEED_MACH_MEMORY_H
757685e2d08STony Lindgren	select SPARSE_IRQ
75821f47fbcSAlexey Charkov	help
759a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
76002c981c0SBinghua Duan
7611da177e4SLinus Torvaldsendchoice
7621da177e4SLinus Torvalds
763387798b3SRob Herringmenu "Multiple platform selection"
764387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
765387798b3SRob Herring
766387798b3SRob Herringcomment "CPU Core family selection"
767387798b3SRob Herring
768f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
769f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
770f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
771f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
772f8afae40SArnd Bergmann	select CPU_FA526
773f8afae40SArnd Bergmann
774387798b3SRob Herringconfig ARCH_MULTI_V4T
775387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
776387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
777b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
77824e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
77924e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
78024e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
781387798b3SRob Herring
782387798b3SRob Herringconfig ARCH_MULTI_V5
783387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
784387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
785b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
78612567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
78724e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
78824e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
789387798b3SRob Herring
790387798b3SRob Herringconfig ARCH_MULTI_V4_V5
791387798b3SRob Herring	bool
792387798b3SRob Herring
793387798b3SRob Herringconfig ARCH_MULTI_V6
7948dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
795387798b3SRob Herring	select ARCH_MULTI_V6_V7
79642f4754aSRob Herring	select CPU_V6K
797387798b3SRob Herring
798387798b3SRob Herringconfig ARCH_MULTI_V7
7998dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
800387798b3SRob Herring	default y
801387798b3SRob Herring	select ARCH_MULTI_V6_V7
802b1b3f49cSRussell King	select CPU_V7
80390bc8ac7SRob Herring	select HAVE_SMP
804387798b3SRob Herring
805387798b3SRob Herringconfig ARCH_MULTI_V6_V7
806387798b3SRob Herring	bool
8079352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
808387798b3SRob Herring
809387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
810387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
811387798b3SRob Herring	select ARCH_MULTI_V5
812387798b3SRob Herring
813387798b3SRob Herringendmenu
814387798b3SRob Herring
81505e2a3deSRob Herringconfig ARCH_VIRT
81605e2a3deSRob Herring	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
8174b8b5f25SRob Herring	select ARM_AMBA
81805e2a3deSRob Herring	select ARM_GIC
81905e2a3deSRob Herring	select ARM_PSCI
8204b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
82105e2a3deSRob Herring
822ccf50e23SRussell King#
823ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
824ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
825ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
826ccf50e23SRussell King#
8273e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
8283e93a22bSGregory CLEMENT
829445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
830445d9b30STsahee Zidenberg
831d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
832d9bfc86dSOleksij Rempel
83395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
83495b8f20fSRussell King
8351d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
8361d22924eSAnders Berg
8378ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
8388ac49e04SChristian Daudt
8391c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
8401c37fa10SSebastian Hesselbarth
8411da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
8421da177e4SLinus Torvalds
843d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
844d94f944eSAnton Vorontsov
84595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
84695b8f20fSRussell King
847df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
848df8d742eSBaruch Siach
84995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
85095b8f20fSRussell King
851e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
852e7736d47SLennert Buytenhek
8531da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
8541da177e4SLinus Torvalds
85559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
85659d3a193SPaulius Zaleckas
857387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
858387798b3SRob Herring
859389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
860389ee0c2SHaojian Zhuang
8611da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
8621da177e4SLinus Torvalds
8633f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
8643f7e5815SLennert Buytenhek
8653f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
8661da177e4SLinus Torvalds
867285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
868285f5fa7SDan Williams
8691da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
8701da177e4SLinus Torvalds
871828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
872828989adSSantosh Shilimkar
87395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
87495b8f20fSRussell King
8753b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
8763b8f5030SCarlo Caione
87717723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
87817723fd3SJonas Jensen
879794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
880794d15b2SStanislav Samsonov
8813995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig"
8821da177e4SLinus Torvalds
883f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig"
884f682a218SMatthias Brugger
8851d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
8861d3f33d5SShawn Guo
88795b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
88849cbe786SEric Miao
88995b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
89095b8f20fSRussell King
8919851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
8929851ca57SDaniel Tang
893d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
894d48af15eSTony Lindgren
895d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
8961da177e4SLinus Torvalds
8971dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
8981dbae815STony Lindgren
8999dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
900585cf175STzachi Perelstein
901387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
902387798b3SRob Herring
90395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
90495b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
9051da177e4SLinus Torvalds
90695b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
90795b8f20fSRussell King
9088fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
9098fc1b0f8SKumar Gala
91095b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
91195b8f20fSRussell King
912d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
913d63dc051SHeiko Stuebner
91495b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
915edabd38eSSaeed Bishara
916387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
917387798b3SRob Herring
918a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
919a21765a7SBen Dooks
92065ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
92165ebcc11SSrinivas Kandagatla
92285fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
9231da177e4SLinus Torvalds
924431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
925a08ab637SBen Dooks
926170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
927170f4e42SKukjin Kim
92883014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
929e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig"
930cc0e72b8SChanghwan Youn
931882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
9321da177e4SLinus Torvalds
9333b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
9343b52634fSMaxime Ripard
935156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig"
936156a0997SBarry Song
937c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
938c5f80065SErik Gilling
93995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
9401da177e4SLinus Torvalds
941ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
942ba56a987SMasahiro Yamada
94395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
9441da177e4SLinus Torvalds
9451da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
9461da177e4SLinus Torvalds
947ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
948420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
949ceade897SRussell King
9506f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
9516f35f9a9STony Prisk
9527ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
9537ec80ddfSwanzongshun
954acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
955acede515SJun Nie
9569a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
9579a45eb69SJosh Cartwright
958499f1640SStefan Agner# ARMv7-M architecture
959499f1640SStefan Agnerconfig ARCH_EFM32
960499f1640SStefan Agner	bool "Energy Micro efm32"
961499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
962499f1640SStefan Agner	select ARCH_REQUIRE_GPIOLIB
963499f1640SStefan Agner	help
964499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
965499f1640SStefan Agner	  processors.
966499f1640SStefan Agner
967499f1640SStefan Agnerconfig ARCH_LPC18XX
968499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
969499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
970499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
971499f1640SStefan Agner	select ARM_AMBA
972499f1640SStefan Agner	select CLKSRC_LPC32XX
973499f1640SStefan Agner	select PINCTRL
974499f1640SStefan Agner	help
975499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
976499f1640SStefan Agner	  high performance microcontrollers.
977499f1640SStefan Agner
978499f1640SStefan Agnerconfig ARCH_STM32
979499f1640SStefan Agner	bool "STMicrolectronics STM32"
980499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
981499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
982499f1640SStefan Agner	select ARMV7M_SYSTICK
98325263186SMaxime Coquelin	select CLKSRC_STM32
984499f1640SStefan Agner	select RESET_CONTROLLER
985499f1640SStefan Agner	help
986499f1640SStefan Agner	  Support for STMicroelectronics STM32 processors.
987499f1640SStefan Agner
9881da177e4SLinus Torvalds# Definitions to make life easier
9891da177e4SLinus Torvaldsconfig ARCH_ACORN
9901da177e4SLinus Torvalds	bool
9911da177e4SLinus Torvalds
9927ae1f7ecSLennert Buytenhekconfig PLAT_IOP
9937ae1f7ecSLennert Buytenhek	bool
994469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
9957ae1f7ecSLennert Buytenhek
99669b02f6aSLennert Buytenhekconfig PLAT_ORION
99769b02f6aSLennert Buytenhek	bool
998bfe45e0bSRussell King	select CLKSRC_MMIO
999b1b3f49cSRussell King	select COMMON_CLK
1000dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1001278b45b0SAndrew Lunn	select IRQ_DOMAIN
100269b02f6aSLennert Buytenhek
1003abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
1004abcda1dcSThomas Petazzoni	bool
1005abcda1dcSThomas Petazzoni	select PLAT_ORION
1006abcda1dcSThomas Petazzoni
1007bd5ce433SEric Miaoconfig PLAT_PXA
1008bd5ce433SEric Miao	bool
1009bd5ce433SEric Miao
1010f4b8b319SRussell Kingconfig PLAT_VERSATILE
1011f4b8b319SRussell King	bool
1012f4b8b319SRussell King
1013d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
1014d9a1beaaSAlexandre Courbot
10151da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
10161da177e4SLinus Torvalds
1017afe4b25eSLennert Buytenhekconfig IWMMXT
1018d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
1019d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1020d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1021afe4b25eSLennert Buytenhek	help
1022afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1023afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1024afe4b25eSLennert Buytenhek
102552108641Seric miaoconfig MULTI_IRQ_HANDLER
102652108641Seric miao	bool
102752108641Seric miao	help
102852108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
102952108641Seric miao
10303b93e7b0SHyok S. Choiif !MMU
10313b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
10323b93e7b0SHyok S. Choiendif
10333b93e7b0SHyok S. Choi
10343e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
10353e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
10363e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
10373e0a07f8SGregory CLEMENT	default y
10383e0a07f8SGregory CLEMENT	help
10393e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
10403e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
10413e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
10423e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
10433e0a07f8SGregory CLEMENT	  Workaround:
10443e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
10453e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
10463e0a07f8SGregory CLEMENT	  instruction
10473e0a07f8SGregory CLEMENT
1048f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1049f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1050f0c4b8d6SWill Deacon	depends on CPU_V6
1051f0c4b8d6SWill Deacon	help
1052f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1053f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1054f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1055f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1056f0c4b8d6SWill Deacon
10579cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
10589cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1059e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
10609cba3cccSCatalin Marinas	help
10619cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
10629cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
10639cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
10649cba3cccSCatalin Marinas	  recommended workaround.
10659cba3cccSCatalin Marinas
10667ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
10677ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
10687ce236fcSCatalin Marinas	depends on CPU_V7
10697ce236fcSCatalin Marinas	help
10707ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
107179403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
10727ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
10737ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
10747ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
10757ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
10767ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
10777ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
10787ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
10797ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
10807ce236fcSCatalin Marinas	  available in non-secure mode.
10817ce236fcSCatalin Marinas
1082855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1083855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1084855c551fSCatalin Marinas	depends on CPU_V7
108562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1086855c551fSCatalin Marinas	help
1087855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1088855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1089855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1090855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1091855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1092855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1093855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1094855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1095855c551fSCatalin Marinas
10960516e464SCatalin Marinasconfig ARM_ERRATA_460075
10970516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
10980516e464SCatalin Marinas	depends on CPU_V7
109962e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11000516e464SCatalin Marinas	help
11010516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
11020516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
11030516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
11040516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
11050516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
11060516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
11070516e464SCatalin Marinas	  may not be available in non-secure mode.
11080516e464SCatalin Marinas
11099f05027cSWill Deaconconfig ARM_ERRATA_742230
11109f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
11119f05027cSWill Deacon	depends on CPU_V7 && SMP
111262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11139f05027cSWill Deacon	help
11149f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
11159f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
11169f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
11179f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
11189f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
11199f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
11209f05027cSWill Deacon	  the two writes.
11219f05027cSWill Deacon
1122a672e99bSWill Deaconconfig ARM_ERRATA_742231
1123a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1124a672e99bSWill Deacon	depends on CPU_V7 && SMP
112562e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1126a672e99bSWill Deacon	help
1127a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1128a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1129a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1130a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1131a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1132a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1133a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1134a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1135a672e99bSWill Deacon	  capabilities of the processor.
1136a672e99bSWill Deacon
113769155794SJon Medhurstconfig ARM_ERRATA_643719
113869155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
113969155794SJon Medhurst	depends on CPU_V7 && SMP
1140e5a5de44SRussell King	default y
114169155794SJon Medhurst	help
114269155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
114369155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
114469155794SJon Medhurst	  register returns zero when it should return one. The workaround
114569155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
114669155794SJon Medhurst	  it behave as intended and avoiding data corruption.
114769155794SJon Medhurst
1148cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1149cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1150e66dc745SDave Martin	depends on CPU_V7
1151cdf357f1SWill Deacon	help
1152cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1153cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1154cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1155cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1156cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1157cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1158cdf357f1SWill Deacon	  entries regardless of the ASID.
1159475d92fcSWill Deacon
1160475d92fcSWill Deaconconfig ARM_ERRATA_743622
1161475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1162475d92fcSWill Deacon	depends on CPU_V7
116362e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1164475d92fcSWill Deacon	help
1165475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1166efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1167475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1168475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1169475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1170475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1171475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1172475d92fcSWill Deacon	  processor.
1173475d92fcSWill Deacon
11749a27c27cSWill Deaconconfig ARM_ERRATA_751472
11759a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1176ba90c516SDave Martin	depends on CPU_V7
117762e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
11789a27c27cSWill Deacon	help
11799a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
11809a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
11819a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
11829a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
11839a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
11849a27c27cSWill Deacon
1185fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1186fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1187fcbdc5feSWill Deacon	depends on CPU_V7
1188fcbdc5feSWill Deacon	help
1189fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1190fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1191fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1192fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1193fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1194fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1195fcbdc5feSWill Deacon
11965dab26afSWill Deaconconfig ARM_ERRATA_754327
11975dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
11985dab26afSWill Deacon	depends on CPU_V7 && SMP
11995dab26afSWill Deacon	help
12005dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
12015dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
12025dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
12035dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
12045dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
12055dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
12065dab26afSWill Deacon
1207145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1208145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1209fd832478SFabio Estevam	depends on CPU_V6
1210145e10e1SCatalin Marinas	help
1211145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1212145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1213145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1214145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1215145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1216145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1217145e10e1SCatalin Marinas	  is not affected.
1218145e10e1SCatalin Marinas
1219f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1220f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1221f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1222f630c1bdSWill Deacon	help
1223f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1224f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1225f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1226f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1227f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1228f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1229f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1230f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1231f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1232f630c1bdSWill Deacon
12337253b85cSSimon Hormanconfig ARM_ERRATA_775420
12347253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
12357253b85cSSimon Horman       depends on CPU_V7
12367253b85cSSimon Horman       help
12377253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
12387253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
12397253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
12407253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
12417253b85cSSimon Horman	 an abort may occur on cache maintenance.
12427253b85cSSimon Horman
124393dc6887SCatalin Marinasconfig ARM_ERRATA_798181
124493dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
124593dc6887SCatalin Marinas	depends on CPU_V7 && SMP
124693dc6887SCatalin Marinas	help
124793dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
124893dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
124993dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
125093dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
125193dc6887SCatalin Marinas	  as the one being invalidated.
125293dc6887SCatalin Marinas
125384b6504fSWill Deaconconfig ARM_ERRATA_773022
125484b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
125584b6504fSWill Deacon	depends on CPU_V7
125684b6504fSWill Deacon	help
125784b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
125884b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
125984b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
126084b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
126184b6504fSWill Deacon
12621da177e4SLinus Torvaldsendmenu
12631da177e4SLinus Torvalds
12641da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
12651da177e4SLinus Torvalds
12661da177e4SLinus Torvaldsmenu "Bus support"
12671da177e4SLinus Torvalds
12681da177e4SLinus Torvaldsconfig ISA
12691da177e4SLinus Torvalds	bool
12701da177e4SLinus Torvalds	help
12711da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12721da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12731da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12741da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12751da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12761da177e4SLinus Torvalds
1277065909b9SRussell King# Select ISA DMA controller support
12781da177e4SLinus Torvaldsconfig ISA_DMA
12791da177e4SLinus Torvalds	bool
1280065909b9SRussell King	select ISA_DMA_API
12811da177e4SLinus Torvalds
1282065909b9SRussell King# Select ISA DMA interface
12835cae841bSAl Viroconfig ISA_DMA_API
12845cae841bSAl Viro	bool
12855cae841bSAl Viro
12861da177e4SLinus Torvaldsconfig PCI
12870b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
12881da177e4SLinus Torvalds	help
12891da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
12901da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
12911da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
12921da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
12931da177e4SLinus Torvalds
129452882173SAnton Vorontsovconfig PCI_DOMAINS
129552882173SAnton Vorontsov	bool
129652882173SAnton Vorontsov	depends on PCI
129752882173SAnton Vorontsov
12988c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC
12998c7d1474SLorenzo Pieralisi	def_bool PCI_DOMAINS
13008c7d1474SLorenzo Pieralisi
1301b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1302b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1303b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1304b080ac8aSMarcelo Roberto Jimenez	help
1305b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1306b080ac8aSMarcelo Roberto Jimenez
130736e23590SMatthew Wilcoxconfig PCI_SYSCALL
130836e23590SMatthew Wilcox	def_bool PCI
130936e23590SMatthew Wilcox
1310a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1311a0113a99SMike Rapoport	bool
1312a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1313a0113a99SMike Rapoport	default y
1314a0113a99SMike Rapoport	select DMABOUNCE
1315a0113a99SMike Rapoport
13161da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
13173f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig"
13181da177e4SLinus Torvalds
13191da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
13201da177e4SLinus Torvalds
13211da177e4SLinus Torvaldsendmenu
13221da177e4SLinus Torvalds
13231da177e4SLinus Torvaldsmenu "Kernel Features"
13241da177e4SLinus Torvalds
13253b55658aSDave Martinconfig HAVE_SMP
13263b55658aSDave Martin	bool
13273b55658aSDave Martin	help
13283b55658aSDave Martin	  This option should be selected by machines which have an SMP-
13293b55658aSDave Martin	  capable CPU.
13303b55658aSDave Martin
13313b55658aSDave Martin	  The only effect of this option is to make the SMP-related
13323b55658aSDave Martin	  options available to the user for configuration.
13333b55658aSDave Martin
13341da177e4SLinus Torvaldsconfig SMP
1335bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1336fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1337bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
13383b55658aSDave Martin	depends on HAVE_SMP
1339801bb21cSJonathan Austin	depends on MMU || ARM_MPU
13400361748fSArnd Bergmann	select IRQ_WORK
13411da177e4SLinus Torvalds	help
13421da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
13434a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
13444a474157SRobert Graffham	  than one CPU, say Y.
13451da177e4SLinus Torvalds
13464a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
13471da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
13484a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
13494a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
13504a474157SRobert Graffham	  will run faster if you say N here.
13511da177e4SLinus Torvalds
1352395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
13531da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
135450a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
13551da177e4SLinus Torvalds
13561da177e4SLinus Torvalds	  If you don't know what to do here, say N.
13571da177e4SLinus Torvalds
1358f00ec48fSRussell Kingconfig SMP_ON_UP
13595744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1360801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1361f00ec48fSRussell King	default y
1362f00ec48fSRussell King	help
1363f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1364f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1365f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1366f00ec48fSRussell King	  savings.
1367f00ec48fSRussell King
1368f00ec48fSRussell King	  If you don't know what to do here, say Y.
1369f00ec48fSRussell King
1370c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1371c9018aabSVincent Guittot	bool "Support cpu topology definition"
1372c9018aabSVincent Guittot	depends on SMP && CPU_V7
1373c9018aabSVincent Guittot	default y
1374c9018aabSVincent Guittot	help
1375c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1376c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1377c9018aabSVincent Guittot	  topology of an ARM System.
1378c9018aabSVincent Guittot
1379c9018aabSVincent Guittotconfig SCHED_MC
1380c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1381c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1382c9018aabSVincent Guittot	help
1383c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1384c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1385c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1386c9018aabSVincent Guittot
1387c9018aabSVincent Guittotconfig SCHED_SMT
1388c9018aabSVincent Guittot	bool "SMT scheduler support"
1389c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1390c9018aabSVincent Guittot	help
1391c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1392c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1393c9018aabSVincent Guittot	  places. If unsure say N here.
1394c9018aabSVincent Guittot
1395a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1396a8cbcd92SRussell King	bool
1397a8cbcd92SRussell King	help
1398a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1399a8cbcd92SRussell King
14008a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1401022c03a2SMarc Zyngier	bool "Architected timer support"
1402022c03a2SMarc Zyngier	depends on CPU_V7
14038a4da6e3SMark Rutland	select ARM_ARCH_TIMER
14040c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1405022c03a2SMarc Zyngier	help
1406022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1407022c03a2SMarc Zyngier
1408f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1409f32f4ce2SRussell King	bool
1410f32f4ce2SRussell King	depends on SMP
1411da4a686aSRob Herring	select CLKSRC_OF if OF
1412f32f4ce2SRussell King	help
1413f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1414f32f4ce2SRussell King
1415e8db288eSNicolas Pitreconfig MCPM
1416e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1417e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1418e8db288eSNicolas Pitre	help
1419e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1420e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1421e8db288eSNicolas Pitre	  systems.
1422e8db288eSNicolas Pitre
1423ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1424ebf4a5c5SHaojian Zhuang	bool
1425ebf4a5c5SHaojian Zhuang	depends on MCPM
1426ebf4a5c5SHaojian Zhuang	help
1427ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1428ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1429ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1430ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1431ebf4a5c5SHaojian Zhuang
14321c33be57SNicolas Pitreconfig BIG_LITTLE
14331c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
14341c33be57SNicolas Pitre	depends on CPU_V7 && SMP
14351c33be57SNicolas Pitre	select MCPM
14361c33be57SNicolas Pitre	help
14371c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
14381c33be57SNicolas Pitre	  system architecture.
14391c33be57SNicolas Pitre
14401c33be57SNicolas Pitreconfig BL_SWITCHER
14411c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
14421c33be57SNicolas Pitre	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
14431c33be57SNicolas Pitre	select ARM_CPU_SUSPEND
144451aaf81fSRussell King	select CPU_PM
14451c33be57SNicolas Pitre	help
14461c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
14471c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
14481c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
14491c33be57SNicolas Pitre
1450b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1451b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1452b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1453b22537c6SNicolas Pitre	help
1454b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1455b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1456b22537c6SNicolas Pitre	  debugging purposes only.
1457b22537c6SNicolas Pitre
14588d5796d2SLennert Buytenhekchoice
14598d5796d2SLennert Buytenhek	prompt "Memory split"
1460006fa259SRussell King	depends on MMU
14618d5796d2SLennert Buytenhek	default VMSPLIT_3G
14628d5796d2SLennert Buytenhek	help
14638d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
14648d5796d2SLennert Buytenhek
14658d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
14668d5796d2SLennert Buytenhek	  option alone!
14678d5796d2SLennert Buytenhek
14688d5796d2SLennert Buytenhek	config VMSPLIT_3G
14698d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
14708d5796d2SLennert Buytenhek	config VMSPLIT_2G
14718d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
14728d5796d2SLennert Buytenhek	config VMSPLIT_1G
14738d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
14748d5796d2SLennert Buytenhekendchoice
14758d5796d2SLennert Buytenhek
14768d5796d2SLennert Buytenhekconfig PAGE_OFFSET
14778d5796d2SLennert Buytenhek	hex
1478006fa259SRussell King	default PHYS_OFFSET if !MMU
14798d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
14808d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
14818d5796d2SLennert Buytenhek	default 0xC0000000
14828d5796d2SLennert Buytenhek
14831da177e4SLinus Torvaldsconfig NR_CPUS
14841da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
14851da177e4SLinus Torvalds	range 2 32
14861da177e4SLinus Torvalds	depends on SMP
14871da177e4SLinus Torvalds	default "4"
14881da177e4SLinus Torvalds
1489a054a811SRussell Kingconfig HOTPLUG_CPU
149000b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
149140b31360SStephen Rothwell	depends on SMP
1492a054a811SRussell King	help
1493a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1494a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1495a054a811SRussell King
14962bdd424fSWill Deaconconfig ARM_PSCI
14972bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
14982bdd424fSWill Deacon	depends on CPU_V7
14992bdd424fSWill Deacon	help
15002bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
15012bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
15022bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
15032bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
15042bdd424fSWill Deacon	  ARM processors").
15052bdd424fSWill Deacon
15062a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
15072a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
15082a6ad871SMaxime Ripard# selected platforms.
150944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
151044986ab0SPeter De Schrijver (NVIDIA)	int
1511b35d2e56SGregory Fong	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1512b35d2e56SGregory Fong		ARCH_ZYNQ
1513aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1514aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1515eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
151606b851e5SOlof Johansson	default 392 if ARCH_U8500
151701bb914cSTony Prisk	default 352 if ARCH_VT8500
15187b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
15192a6ad871SMaxime Ripard	default 264 if MACH_H4700
152044986ab0SPeter De Schrijver (NVIDIA)	default 0
152144986ab0SPeter De Schrijver (NVIDIA)	help
152244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
152344986ab0SPeter De Schrijver (NVIDIA)
152444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
152544986ab0SPeter De Schrijver (NVIDIA)
1526d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15271da177e4SLinus Torvalds
1528c9218b16SRussell Kingconfig HZ_FIXED
1529f8065813SRussell King	int
1530070b8b43SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
1531a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
15321164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
1533bf98c1eaSLaurent Pinchart	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
153447d84682SRussell King	default 0
1535c9218b16SRussell King
1536c9218b16SRussell Kingchoice
153747d84682SRussell King	depends on HZ_FIXED = 0
1538c9218b16SRussell King	prompt "Timer frequency"
1539c9218b16SRussell King
1540c9218b16SRussell Kingconfig HZ_100
1541c9218b16SRussell King	bool "100 Hz"
1542c9218b16SRussell King
1543c9218b16SRussell Kingconfig HZ_200
1544c9218b16SRussell King	bool "200 Hz"
1545c9218b16SRussell King
1546c9218b16SRussell Kingconfig HZ_250
1547c9218b16SRussell King	bool "250 Hz"
1548c9218b16SRussell King
1549c9218b16SRussell Kingconfig HZ_300
1550c9218b16SRussell King	bool "300 Hz"
1551c9218b16SRussell King
1552c9218b16SRussell Kingconfig HZ_500
1553c9218b16SRussell King	bool "500 Hz"
1554c9218b16SRussell King
1555c9218b16SRussell Kingconfig HZ_1000
1556c9218b16SRussell King	bool "1000 Hz"
1557c9218b16SRussell King
1558c9218b16SRussell Kingendchoice
1559c9218b16SRussell King
1560c9218b16SRussell Kingconfig HZ
1561c9218b16SRussell King	int
156247d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1563c9218b16SRussell King	default 100 if HZ_100
1564c9218b16SRussell King	default 200 if HZ_200
1565c9218b16SRussell King	default 250 if HZ_250
1566c9218b16SRussell King	default 300 if HZ_300
1567c9218b16SRussell King	default 500 if HZ_500
1568c9218b16SRussell King	default 1000
1569c9218b16SRussell King
1570c9218b16SRussell Kingconfig SCHED_HRTICK
1571c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1572f8065813SRussell King
157316c79651SCatalin Marinasconfig THUMB2_KERNEL
1574bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
15754477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1576bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
157716c79651SCatalin Marinas	select AEABI
157816c79651SCatalin Marinas	select ARM_ASM_UNIFIED
157989bace65SArnd Bergmann	select ARM_UNWIND
158016c79651SCatalin Marinas	help
158116c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
158216c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
158316c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
158416c79651SCatalin Marinas
158516c79651SCatalin Marinas	  If unsure, say N.
158616c79651SCatalin Marinas
15876f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
15886f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
15896f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
15906f685c5cSDave Martin	default y
15916f685c5cSDave Martin	help
15926f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15936f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15946f685c5cSDave Martin	  branch instructions.
15956f685c5cSDave Martin
15966f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15976f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15986f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15996f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16006f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16016f685c5cSDave Martin	  support.
16026f685c5cSDave Martin
16036f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16046f685c5cSDave Martin	  relocation" error when loading some modules.
16056f685c5cSDave Martin
16066f685c5cSDave Martin	  Until fixed tools are available, passing
16076f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16086f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16096f685c5cSDave Martin	  stack usage in some cases.
16106f685c5cSDave Martin
16116f685c5cSDave Martin	  The problem is described in more detail at:
16126f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16136f685c5cSDave Martin
16146f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16156f685c5cSDave Martin
16166f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16176f685c5cSDave Martin
16180becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16190becb088SCatalin Marinas	bool
16200becb088SCatalin Marinas
1621704bdda0SNicolas Pitreconfig AEABI
1622704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1623704bdda0SNicolas Pitre	help
1624704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1625704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1626704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1627704bdda0SNicolas Pitre
1628704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1629704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1630704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1631704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1632704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1633704bdda0SNicolas Pitre
1634704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1635704bdda0SNicolas Pitre
16366c90c872SNicolas Pitreconfig OABI_COMPAT
1637a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1638d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
16396c90c872SNicolas Pitre	help
16406c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16416c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16426c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16436c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16446c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16456c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
164691702175SKees Cook
164791702175SKees Cook	  The seccomp filter system will not be available when this is
164891702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
164991702175SKees Cook	  between calling conventions during filtering.
165091702175SKees Cook
16516c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16526c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16536c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16546c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1655b02f8467SKees Cook	  at all). If in doubt say N.
16566c90c872SNicolas Pitre
1657eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1658e80d6a24SMel Gorman	bool
1659e80d6a24SMel Gorman
166005944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
166105944d74SRussell King	bool
166205944d74SRussell King
166307a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
166407a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
166507a2f737SRussell King
166605944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1667be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1668c80d79d7SYasunori Goto
16697b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16707b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16717b7bf499SWill Deacon
1672b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP
1673b8cd51afSSteve Capper	def_bool y
1674b8cd51afSSteve Capper	depends on ARM_LPAE
1675b8cd51afSSteve Capper
1676053a96caSNicolas Pitreconfig HIGHMEM
1677e8db89a2SRussell King	bool "High Memory Support"
1678e8db89a2SRussell King	depends on MMU
1679053a96caSNicolas Pitre	help
1680053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1681053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1682053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1683053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1684053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1685053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1686053a96caSNicolas Pitre
1687053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1688053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1689053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1690053a96caSNicolas Pitre
1691053a96caSNicolas Pitre	  If unsure, say n.
1692053a96caSNicolas Pitre
169365cec8e3SRussell Kingconfig HIGHPTE
169465cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
169565cec8e3SRussell King	depends on HIGHMEM
169665cec8e3SRussell King
1697*a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1698*a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1699*a5e090acSRussell King	depends on MMU && !ARM_LPAE
1700*a5e090acSRussell King	default y
1701*a5e090acSRussell King	help
1702*a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1703*a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1704*a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1705*a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1706*a5e090acSRussell King	  fault when dereferenced.
1707*a5e090acSRussell King
1708*a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1709*a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1710*a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
1711*a5e090acSRussell King
17121b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17131b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1714f0d1bc47SWill Deacon	depends on PERF_EVENTS
17151b8873a0SJamie Iles	default y
17161b8873a0SJamie Iles	help
17171b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17181b8873a0SJamie Iles	  disabled, perf events will use software events only.
17191b8873a0SJamie Iles
17201355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
17211355e2a6SCatalin Marinas       def_bool y
17221355e2a6SCatalin Marinas       depends on ARM_LPAE
17231355e2a6SCatalin Marinas
17248d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
17258d962507SCatalin Marinas       def_bool y
17268d962507SCatalin Marinas       depends on ARM_LPAE
17278d962507SCatalin Marinas
17284bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
17294bfab203SSteven Capper	def_bool y
17304bfab203SSteven Capper
17317d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
17327d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
17337d485f64SArd Biesheuvel	depends on MODULES
17347d485f64SArd Biesheuvel	help
17357d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
17367d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
17377d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
17387d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
17397d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
17407d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
17417d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
17427d485f64SArd Biesheuvel	  the same.
17437d485f64SArd Biesheuvel
17447d485f64SArd Biesheuvel	  Say y if you are getting out of memory errors while loading modules
17457d485f64SArd Biesheuvel
17463f22ab27SDave Hansensource "mm/Kconfig"
17473f22ab27SDave Hansen
1748c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1749bf98c1eaSLaurent Pinchart	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1750bf98c1eaSLaurent Pinchart	range 11 64 if ARCH_SHMOBILE_LEGACY
1751898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
17526d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1753c1b2d970SMagnus Damm	default "11"
1754c1b2d970SMagnus Damm	help
1755c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1756c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1757c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1758c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1759c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1760c1b2d970SMagnus Damm	  increase this value.
1761c1b2d970SMagnus Damm
1762c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1763c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1764c1b2d970SMagnus Damm
17651da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17661da177e4SLinus Torvalds	bool
1767f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17681da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1769e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17701da177e4SLinus Torvalds	help
17711da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17721da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17731da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
17741da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17751da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17761da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17771da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17781da177e4SLinus Torvalds
177939ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
178038ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
178138ef2ad5SLinus Walleij	depends on MMU
178239ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
178339ec58f3SLennert Buytenhek	help
178439ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
178539ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
178639ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
178739ec58f3SLennert Buytenhek
178839ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
178939ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
179039ec58f3SLennert Buytenhek	  such copy operations with large buffers.
179139ec58f3SLennert Buytenhek
179239ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
179339ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
179439ec58f3SLennert Buytenhek
179570c70d97SNicolas Pitreconfig SECCOMP
179670c70d97SNicolas Pitre	bool
179770c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
179870c70d97SNicolas Pitre	---help---
179970c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
180070c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
180170c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
180270c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
180370c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
180470c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
180570c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
180670c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
180770c70d97SNicolas Pitre	  defined by each seccomp mode.
180870c70d97SNicolas Pitre
180906e6295bSStefano Stabelliniconfig SWIOTLB
181006e6295bSStefano Stabellini	def_bool y
181106e6295bSStefano Stabellini
181206e6295bSStefano Stabelliniconfig IOMMU_HELPER
181306e6295bSStefano Stabellini	def_bool SWIOTLB
181406e6295bSStefano Stabellini
1815eff8d644SStefano Stabelliniconfig XEN_DOM0
1816eff8d644SStefano Stabellini	def_bool y
1817eff8d644SStefano Stabellini	depends on XEN
1818eff8d644SStefano Stabellini
1819eff8d644SStefano Stabelliniconfig XEN
1820c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
182185323a99SIan Campbell	depends on ARM && AEABI && OF
1822f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
182385323a99SIan Campbell	depends on !GENERIC_ATOMIC64
18247693deccSUwe Kleine-König	depends on MMU
182551aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
182617b7ab80SStefano Stabellini	select ARM_PSCI
182783862ccfSStefano Stabellini	select SWIOTLB_XEN
1828eff8d644SStefano Stabellini	help
1829eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1830eff8d644SStefano Stabellini
18311da177e4SLinus Torvaldsendmenu
18321da177e4SLinus Torvalds
18331da177e4SLinus Torvaldsmenu "Boot options"
18341da177e4SLinus Torvalds
18359eb8f674SGrant Likelyconfig USE_OF
18369eb8f674SGrant Likely	bool "Flattened Device Tree support"
1837b1b3f49cSRussell King	select IRQ_DOMAIN
18389eb8f674SGrant Likely	select OF
18399eb8f674SGrant Likely	select OF_EARLY_FLATTREE
1840bcedb5f9SMarek Szyprowski	select OF_RESERVED_MEM
18419eb8f674SGrant Likely	help
18429eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18439eb8f674SGrant Likely
1844bd51e2f5SNicolas Pitreconfig ATAGS
1845bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1846bd51e2f5SNicolas Pitre	default y
1847bd51e2f5SNicolas Pitre	help
1848bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1849bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1850bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1851bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1852bd51e2f5SNicolas Pitre	  leave this to y.
1853bd51e2f5SNicolas Pitre
1854bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1855bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1856bd51e2f5SNicolas Pitre	depends on ATAGS
1857bd51e2f5SNicolas Pitre	help
1858bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1859bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1860bd51e2f5SNicolas Pitre
18611da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18621da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18631da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18641da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18651da177e4SLinus Torvalds	default "0"
18661da177e4SLinus Torvalds	help
18671da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18681da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18691da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18701da177e4SLinus Torvalds	  value in their defconfig file.
18711da177e4SLinus Torvalds
18721da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18731da177e4SLinus Torvalds
18741da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18751da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18761da177e4SLinus Torvalds	default "0"
18771da177e4SLinus Torvalds	help
1878f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1879f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1880f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1881f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1882f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1883f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18841da177e4SLinus Torvalds
18851da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18861da177e4SLinus Torvalds
18871da177e4SLinus Torvaldsconfig ZBOOT_ROM
18881da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18891da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
189010968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18911da177e4SLinus Torvalds	help
18921da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18931da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18941da177e4SLinus Torvalds
1895e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1896e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
189710968131SRussell King	depends on OF
1898e2a6a3aaSJohn Bonesio	help
1899e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1900e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1901e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1902e2a6a3aaSJohn Bonesio
1903e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1904e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1905e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1906e2a6a3aaSJohn Bonesio
1907e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1908e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1909e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1910e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1911e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1912e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1913e2a6a3aaSJohn Bonesio	  to this option.
1914e2a6a3aaSJohn Bonesio
1915b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1916b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1917b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1918b90b9a38SNicolas Pitre	help
1919b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1920b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1921b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1922b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1923b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1924b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1925b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1926b90b9a38SNicolas Pitre
1927d0f34a11SGenoud Richardchoice
1928d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1929d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1930d0f34a11SGenoud Richard
1931d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1932d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1933d0f34a11SGenoud Richard	help
1934d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1935d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1936d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1937d0f34a11SGenoud Richard
1938d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1939d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1940d0f34a11SGenoud Richard	help
1941d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1942d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1943d0f34a11SGenoud Richard
1944d0f34a11SGenoud Richardendchoice
1945d0f34a11SGenoud Richard
19461da177e4SLinus Torvaldsconfig CMDLINE
19471da177e4SLinus Torvalds	string "Default kernel command string"
19481da177e4SLinus Torvalds	default ""
19491da177e4SLinus Torvalds	help
19501da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19511da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19521da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19531da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19541da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19551da177e4SLinus Torvalds
19564394c124SVictor Boiviechoice
19574394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19584394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1959bd51e2f5SNicolas Pitre	depends on ATAGS
19604394c124SVictor Boivie
19614394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19624394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19634394c124SVictor Boivie	help
19644394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19654394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19664394c124SVictor Boivie	  string provided in CMDLINE will be used.
19674394c124SVictor Boivie
19684394c124SVictor Boivieconfig CMDLINE_EXTEND
19694394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19704394c124SVictor Boivie	help
19714394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19724394c124SVictor Boivie	  appended to the default kernel command string.
19734394c124SVictor Boivie
197492d2040dSAlexander Hollerconfig CMDLINE_FORCE
197592d2040dSAlexander Holler	bool "Always use the default kernel command string"
197692d2040dSAlexander Holler	help
197792d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
197892d2040dSAlexander Holler	  loader passes other arguments to the kernel.
197992d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
198092d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19814394c124SVictor Boivieendchoice
198292d2040dSAlexander Holler
19831da177e4SLinus Torvaldsconfig XIP_KERNEL
19841da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
198510968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19861da177e4SLinus Torvalds	help
19871da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19881da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19891da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19901da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19911da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19921da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19931da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19941da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19951da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19961da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19971da177e4SLinus Torvalds
19981da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19991da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20001da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20011da177e4SLinus Torvalds
20021da177e4SLinus Torvalds	  If unsure, say N.
20031da177e4SLinus Torvalds
20041da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20051da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20061da177e4SLinus Torvalds	depends on XIP_KERNEL
20071da177e4SLinus Torvalds	default "0x00080000"
20081da177e4SLinus Torvalds	help
20091da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20101da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20111da177e4SLinus Torvalds	  own flash usage.
20121da177e4SLinus Torvalds
2013c587e4a6SRichard Purdieconfig KEXEC
2014c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
201519ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
2016cb1293e2SArnd Bergmann	depends on !CPU_V7M
2017c587e4a6SRichard Purdie	help
2018c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2019c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
202001dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2021c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2022c587e4a6SRichard Purdie
2023c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2024c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2025bf220695SGeert Uytterhoeven	  initially work for you.
2026c587e4a6SRichard Purdie
20274cd9d6f7SRichard Purdieconfig ATAGS_PROC
20284cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2029bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
2030b98d7291SUli Luckas	default y
20314cd9d6f7SRichard Purdie	help
20324cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20334cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20344cd9d6f7SRichard Purdie
2035cb5d39b3SMika Westerbergconfig CRASH_DUMP
2036cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2037cb5d39b3SMika Westerberg	help
2038cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2039cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2040cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2041cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2042cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2043cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2044cb5d39b3SMika Westerberg
2045cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2046cb5d39b3SMika Westerberg
2047e69edc79SEric Miaoconfig AUTO_ZRELADDR
2048e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2049e69edc79SEric Miao	help
2050e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2051e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2052e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2053e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2054e69edc79SEric Miao	  from start of memory.
2055e69edc79SEric Miao
20561da177e4SLinus Torvaldsendmenu
20571da177e4SLinus Torvalds
2058ac9d7efcSRussell Kingmenu "CPU Power Management"
20591da177e4SLinus Torvalds
20601da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20611da177e4SLinus Torvalds
2062ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2063ac9d7efcSRussell King
2064ac9d7efcSRussell Kingendmenu
2065ac9d7efcSRussell King
20661da177e4SLinus Torvaldsmenu "Floating point emulation"
20671da177e4SLinus Torvalds
20681da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20691da177e4SLinus Torvalds
20701da177e4SLinus Torvaldsconfig FPE_NWFPE
20711da177e4SLinus Torvalds	bool "NWFPE math emulation"
2072593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20731da177e4SLinus Torvalds	---help---
20741da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20751da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20761da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20771da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20781da177e4SLinus Torvalds
20791da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20801da177e4SLinus Torvalds	  early in the bootup.
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20831da177e4SLinus Torvalds	bool "Support extended precision"
2084bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20851da177e4SLinus Torvalds	help
20861da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20871da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20881da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20891da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20901da177e4SLinus Torvalds	  floating point emulator without any good reason.
20911da177e4SLinus Torvalds
20921da177e4SLinus Torvalds	  You almost surely want to say N here.
20931da177e4SLinus Torvalds
20941da177e4SLinus Torvaldsconfig FPE_FASTFPE
20951da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2096d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20971da177e4SLinus Torvalds	---help---
20981da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20991da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21001da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21011da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21021da177e4SLinus Torvalds
21031da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21041da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21051da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21061da177e4SLinus Torvalds	  choose NWFPE.
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvaldsconfig VFP
21091da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2110e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21111da177e4SLinus Torvalds	help
21121da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21131da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21161da177e4SLinus Torvalds	  release notes and additional status information.
21171da177e4SLinus Torvalds
21181da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21191da177e4SLinus Torvalds
212025ebee02SCatalin Marinasconfig VFPv3
212125ebee02SCatalin Marinas	bool
212225ebee02SCatalin Marinas	depends on VFP
212325ebee02SCatalin Marinas	default y if CPU_V7
212425ebee02SCatalin Marinas
2125b5872db4SCatalin Marinasconfig NEON
2126b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2127b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2128b5872db4SCatalin Marinas	help
2129b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2130b5872db4SCatalin Marinas	  Extension.
2131b5872db4SCatalin Marinas
213273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
213373c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2134c4a30c3bSRussell King	depends on NEON && AEABI
213573c132c1SArd Biesheuvel	help
213673c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
213773c132c1SArd Biesheuvel
21381da177e4SLinus Torvaldsendmenu
21391da177e4SLinus Torvalds
21401da177e4SLinus Torvaldsmenu "Userspace binary formats"
21411da177e4SLinus Torvalds
21421da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
21431da177e4SLinus Torvalds
21441da177e4SLinus Torvaldsendmenu
21451da177e4SLinus Torvalds
21461da177e4SLinus Torvaldsmenu "Power management options"
21471da177e4SLinus Torvalds
2148eceab4acSRussell Kingsource "kernel/power/Kconfig"
21491da177e4SLinus Torvalds
2150f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
215119a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2152f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2153f4cb5700SJohannes Berg	def_bool y
2154f4cb5700SJohannes Berg
215515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
215615e0d9e3SArnd Bergmann	def_bool PM_SLEEP
215715e0d9e3SArnd Bergmann
2158603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2159603fb42aSSebastian Capella	bool
2160603fb42aSSebastian Capella	depends on MMU
2161603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2162603fb42aSSebastian Capella
21631da177e4SLinus Torvaldsendmenu
21641da177e4SLinus Torvalds
2165d5950b43SSam Ravnborgsource "net/Kconfig"
2166d5950b43SSam Ravnborg
2167ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
21681da177e4SLinus Torvalds
2169916f743dSKumar Galasource "drivers/firmware/Kconfig"
2170916f743dSKumar Gala
21711da177e4SLinus Torvaldssource "fs/Kconfig"
21721da177e4SLinus Torvalds
21731da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
21741da177e4SLinus Torvalds
21751da177e4SLinus Torvaldssource "security/Kconfig"
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldssource "crypto/Kconfig"
2178652ccae5SArd Biesheuvelif CRYPTO
2179652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2180652ccae5SArd Biesheuvelendif
21811da177e4SLinus Torvalds
21821da177e4SLinus Torvaldssource "lib/Kconfig"
2183749cf76cSChristoffer Dall
2184749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2185