xref: /linux/arch/arm/Kconfig (revision a4fe292fa75baaa9cfb1a7224614f31fcd0d9a7b)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
147463449bSCatalin Marinas	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
15fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1609f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
175cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
180693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
19856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
209edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
21606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2380be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
240e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
25e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
261fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
28e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
296e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
30a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
31e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
327ada189fSJamie Iles	select HAVE_PERF_EVENTS
337ada189fSJamie Iles	select PERF_USE_VMALLOC
34e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
35e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
36ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
37e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3837e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3937e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
4025a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
41d4aa8b15SThomas Gleixner	select GENERIC_IRQ_PROBE
42c1d7e01dSWill Deacon	select ARCH_WANT_IPC_PARSE_VERSION
43d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
441fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
45e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
46e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4784ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
483d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
493d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
508c56cc8bSWill Deacon	select GENERIC_STRNCPY_FROM_USER
518c56cc8bSWill Deacon	select GENERIC_STRNLEN_USER
52b9a50f74SWill Deacon	select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
531da177e4SLinus Torvalds	help
541da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
55f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
561da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
571da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
581da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
591da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
601da177e4SLinus Torvalds
6174facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
6274facffeSRussell King	bool
6374facffeSRussell King
644ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
654ce63fcdSMarek Szyprowski	bool
664ce63fcdSMarek Szyprowski
674ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
684ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
694ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
704ce63fcdSMarek Szyprowski	bool
714ce63fcdSMarek Szyprowski
721a189b97SRussell Kingconfig HAVE_PWM
731a189b97SRussell King	bool
741a189b97SRussell King
750b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
760b05da72SHans Ulli Kroll	bool
770b05da72SHans Ulli Kroll
7875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7975e7153aSRalf Baechle	bool
8075e7153aSRalf Baechle
810a938b97SDavid Brownellconfig GENERIC_GPIO
820a938b97SDavid Brownell	bool
830a938b97SDavid Brownell
84bc581770SLinus Walleijconfig HAVE_TCM
85bc581770SLinus Walleij	bool
86bc581770SLinus Walleij	select GENERIC_ALLOCATOR
87bc581770SLinus Walleij
88e119bfffSRussell Kingconfig HAVE_PROC_CPU
89e119bfffSRussell King	bool
90e119bfffSRussell King
915ea81769SAl Viroconfig NO_IOPORT
925ea81769SAl Viro	bool
935ea81769SAl Viro
941da177e4SLinus Torvaldsconfig EISA
951da177e4SLinus Torvalds	bool
961da177e4SLinus Torvalds	---help---
971da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
981da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
1011da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
1021da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
1031da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
1041da177e4SLinus Torvalds
1051da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1061da177e4SLinus Torvalds
1071da177e4SLinus Torvalds	  Otherwise, say N.
1081da177e4SLinus Torvalds
1091da177e4SLinus Torvaldsconfig SBUS
1101da177e4SLinus Torvalds	bool
1111da177e4SLinus Torvalds
112f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
113f16fb1ecSRussell King	bool
114f16fb1ecSRussell King	default y
115f16fb1ecSRussell King
116f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
117f76e9154SNicolas Pitre	bool
118f76e9154SNicolas Pitre	depends on !SMP
119f76e9154SNicolas Pitre	default y
120f76e9154SNicolas Pitre
121f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
122f16fb1ecSRussell King	bool
123f16fb1ecSRussell King	default y
124f16fb1ecSRussell King
1257ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1267ad1bcb2SRussell King	bool
1277ad1bcb2SRussell King	default y
1287ad1bcb2SRussell King
12995c354feSNick Pigginconfig GENERIC_LOCKBREAK
13095c354feSNick Piggin	bool
13195c354feSNick Piggin	default y
13295c354feSNick Piggin	depends on SMP && PREEMPT
13395c354feSNick Piggin
1341da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1351da177e4SLinus Torvalds	bool
1361da177e4SLinus Torvalds	default y
1371da177e4SLinus Torvalds
1381da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1391da177e4SLinus Torvalds	bool
1401da177e4SLinus Torvalds
141f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
142f0d1b0b3SDavid Howells	bool
143f0d1b0b3SDavid Howells
144f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
145f0d1b0b3SDavid Howells	bool
146f0d1b0b3SDavid Howells
14789c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14889c52ed4SBen Dooks	bool
14989c52ed4SBen Dooks	help
15089c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
15189c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
15289c52ed4SBen Dooks	  it.
15389c52ed4SBen Dooks
154b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
155b89c3b16SAkinobu Mita	bool
156b89c3b16SAkinobu Mita	default y
157b89c3b16SAkinobu Mita
1581da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1591da177e4SLinus Torvalds	bool
1601da177e4SLinus Torvalds	default y
1611da177e4SLinus Torvalds
162a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
163a08b6b79Sviro@ZenIV.linux.org.uk	bool
164a08b6b79Sviro@ZenIV.linux.org.uk
1655ac6da66SChristoph Lameterconfig ZONE_DMA
1665ac6da66SChristoph Lameter	bool
1675ac6da66SChristoph Lameter
168ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
169ccd7ab7fSFUJITA Tomonori       def_bool y
170ccd7ab7fSFUJITA Tomonori
17158af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
17258af4a24SRob Herring	bool
17358af4a24SRob Herring
1741da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1751da177e4SLinus Torvalds	bool
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvaldsconfig FIQ
1781da177e4SLinus Torvalds	bool
1791da177e4SLinus Torvalds
18013a5045dSRob Herringconfig NEED_RET_TO_USER
18113a5045dSRob Herring	bool
18213a5045dSRob Herring
183034d2f5aSAl Viroconfig ARCH_MTD_XIP
184034d2f5aSAl Viro	bool
185034d2f5aSAl Viro
186c760fc19SHyok S. Choiconfig VECTORS_BASE
187c760fc19SHyok S. Choi	hex
1886afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
189c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
190c760fc19SHyok S. Choi	default 0x00000000
191c760fc19SHyok S. Choi	help
192c760fc19SHyok S. Choi	  The base address of exception vectors.
193c760fc19SHyok S. Choi
194dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
195c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
196c1becedcSRussell King	default y
197b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
198dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
199dc21af99SRussell King	help
200111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
201111e9a5cSRussell King	  boot and module load time according to the position of the
202111e9a5cSRussell King	  kernel in system memory.
203dc21af99SRussell King
204111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
205daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
206dc21af99SRussell King
207c1becedcSRussell King	  Only disable this option if you know that you do not require
208c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
209c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
210c1becedcSRussell King
211c334bc15SRob Herringconfig NEED_MACH_IO_H
212c334bc15SRob Herring	bool
213c334bc15SRob Herring	help
214c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
215c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
216c334bc15SRob Herring	  be avoided when possible.
217c334bc15SRob Herring
2180cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2191b9f95f8SNicolas Pitre	bool
220111e9a5cSRussell King	help
2210cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2220cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2230cdc8b92SNicolas Pitre	  be avoided when possible.
2241b9f95f8SNicolas Pitre
2251b9f95f8SNicolas Pitreconfig PHYS_OFFSET
226974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2270cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
228974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2291b9f95f8SNicolas Pitre	help
2301b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2311b9f95f8SNicolas Pitre	  location of main memory in your system.
232cada3c08SRussell King
23387e040b6SSimon Glassconfig GENERIC_BUG
23487e040b6SSimon Glass	def_bool y
23587e040b6SSimon Glass	depends on BUG
23687e040b6SSimon Glass
2371da177e4SLinus Torvaldssource "init/Kconfig"
2381da177e4SLinus Torvalds
239dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
240dc52ddc0SMatt Helsley
2411da177e4SLinus Torvaldsmenu "System Type"
2421da177e4SLinus Torvalds
2433c427975SHyok S. Choiconfig MMU
2443c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2453c427975SHyok S. Choi	default y
2463c427975SHyok S. Choi	help
2473c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2483c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2493c427975SHyok S. Choi
250ccf50e23SRussell King#
251ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
252ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
253ccf50e23SRussell King#
2541da177e4SLinus Torvaldschoice
2551da177e4SLinus Torvalds	prompt "ARM system type"
2566a0e2430SCatalin Marinas	default ARCH_VERSATILE
2571da177e4SLinus Torvalds
25866314223SDinh Nguyenconfig ARCH_SOCFPGA
25966314223SDinh Nguyen	bool "Altera SOCFPGA family"
26066314223SDinh Nguyen	select ARCH_WANT_OPTIONAL_GPIOLIB
26166314223SDinh Nguyen	select ARM_AMBA
26266314223SDinh Nguyen	select ARM_GIC
26366314223SDinh Nguyen	select CACHE_L2X0
26466314223SDinh Nguyen	select CLKDEV_LOOKUP
26566314223SDinh Nguyen	select COMMON_CLK
26666314223SDinh Nguyen	select CPU_V7
26766314223SDinh Nguyen	select DW_APB_TIMER
26866314223SDinh Nguyen	select DW_APB_TIMER_OF
26966314223SDinh Nguyen	select GENERIC_CLOCKEVENTS
27066314223SDinh Nguyen	select GPIO_PL061 if GPIOLIB
27166314223SDinh Nguyen	select HAVE_ARM_SCU
27266314223SDinh Nguyen	select SPARSE_IRQ
27366314223SDinh Nguyen	select USE_OF
27466314223SDinh Nguyen	help
27566314223SDinh Nguyen	  This enables support for Altera SOCFPGA Cyclone V platform
27666314223SDinh Nguyen
2774af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2784af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2794af6fee1SDeepak Saxena	select ARM_AMBA
28089c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
281a613163dSLinus Walleij	select COMMON_CLK
282a613163dSLinus Walleij	select CLK_VERSATILE
2839904f793SLinus Walleij	select HAVE_TCM
284c5a0adb5SRussell King	select ICST
28513edd86dSRussell King	select GENERIC_CLOCKEVENTS
286f4b8b319SRussell King	select PLAT_VERSATILE
287c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
288c334bc15SRob Herring	select NEED_MACH_IO_H
2890cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
290695436e3SLinus Walleij	select SPARSE_IRQ
2913108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2924af6fee1SDeepak Saxena	help
2934af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2944af6fee1SDeepak Saxena
2954af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2964af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2974af6fee1SDeepak Saxena	select ARM_AMBA
2986d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
299aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
300c5a0adb5SRussell King	select ICST
301ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
302eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
303f4b8b319SRussell King	select PLAT_VERSATILE
30456a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3053cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
306e3887714SRussell King	select ARM_TIMER_SP804
307b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
3080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
3094af6fee1SDeepak Saxena	help
3104af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
3114af6fee1SDeepak Saxena
3124af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
3134af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
3144af6fee1SDeepak Saxena	select ARM_AMBA
3154af6fee1SDeepak Saxena	select ARM_VIC
3166d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
317aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
318c5a0adb5SRussell King	select ICST
31989df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
320bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
3219b0f7e39SArnd Bergmann	select NEED_MACH_IO_H if PCI
322f4b8b319SRussell King	select PLAT_VERSATILE
32356a34b03SPawel Moll	select PLAT_VERSATILE_CLOCK
3243414ba8cSRussell King	select PLAT_VERSATILE_CLCD
325c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
326e3887714SRussell King	select ARM_TIMER_SP804
3274af6fee1SDeepak Saxena	help
3284af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3294af6fee1SDeepak Saxena
330ceade897SRussell Kingconfig ARCH_VEXPRESS
331ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
332ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
333ceade897SRussell King	select ARM_AMBA
334ceade897SRussell King	select ARM_TIMER_SP804
3356d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
336d1b8a775SPawel Moll	select COMMON_CLK
337ceade897SRussell King	select GENERIC_CLOCKEVENTS
338ceade897SRussell King	select HAVE_CLK
33995c34f83SNick Bowler	select HAVE_PATA_PLATFORM
340ceade897SRussell King	select ICST
341ba81f502SRussell King	select NO_IOPORT
342ceade897SRussell King	select PLAT_VERSATILE
3430fb44b91SRussell King	select PLAT_VERSATILE_CLCD
344b2a54ff0SPawel Moll	select REGULATOR_FIXED_VOLTAGE if REGULATOR
345ceade897SRussell King	help
346ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
347ceade897SRussell King
3488fc5ffa0SAndrew Victorconfig ARCH_AT91
3498fc5ffa0SAndrew Victor	bool "Atmel AT91"
350f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
35193686ae8SDavid Brownell	select HAVE_CLK
352bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
353e261501dSNicolas Ferre	select IRQ_DOMAIN
3541ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3554af6fee1SDeepak Saxena	help
356929e994fSNicolas Ferre	  This enables support for systems based on Atmel
357929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3584af6fee1SDeepak Saxena
359ccf50e23SRussell Kingconfig ARCH_BCMRING
360ccf50e23SRussell King	bool "Broadcom BCMRING"
361ccf50e23SRussell King	depends on MMU
362ccf50e23SRussell King	select CPU_V6
363ccf50e23SRussell King	select ARM_AMBA
36482d63734SRussell King	select ARM_TIMER_SP804
3656d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
366ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
367ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
368ccf50e23SRussell King	help
369ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
370ccf50e23SRussell King
371220e6cf7SRob Herringconfig ARCH_HIGHBANK
372220e6cf7SRob Herring	bool "Calxeda Highbank-based"
373220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
374220e6cf7SRob Herring	select ARM_AMBA
375220e6cf7SRob Herring	select ARM_GIC
376220e6cf7SRob Herring	select ARM_TIMER_SP804
37722d80379SDave Martin	select CACHE_L2X0
378220e6cf7SRob Herring	select CLKDEV_LOOKUP
3798d4d9f52SRob Herring	select COMMON_CLK
380220e6cf7SRob Herring	select CPU_V7
381220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
382220e6cf7SRob Herring	select HAVE_ARM_SCU
3833b55658aSDave Martin	select HAVE_SMP
384fdfa64a4SRob Herring	select SPARSE_IRQ
385220e6cf7SRob Herring	select USE_OF
386220e6cf7SRob Herring	help
387220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
388220e6cf7SRob Herring
3891da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3900e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
391c750815eSRussell King	select CPU_ARM720T
3925cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3930cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
394f999b8bdSMartin Michlmayr	help
3950e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3961da177e4SLinus Torvalds
397d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
398d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
39900d2711dSImre Kaloz	select CPU_V6K
400d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
401d94f944eSAnton Vorontsov	select ARM_GIC
402ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
4030b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
4045f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
405d94f944eSAnton Vorontsov	help
406d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
407d94f944eSAnton Vorontsov
408788c9700SRussell Kingconfig ARCH_GEMINI
409788c9700SRussell King	bool "Cortina Systems Gemini"
410788c9700SRussell King	select CPU_FA526
411788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4125cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
413788c9700SRussell King	help
414788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
415788c9700SRussell King
4163a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
4173a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
4183a6cb8ceSArnd Bergmann	select CPU_V7
4193a6cb8ceSArnd Bergmann	select NO_IOPORT
420f6387092SArnd Bergmann	select ARCH_REQUIRE_GPIOLIB
4213a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
4223a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
4233a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
424ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
425cbd8d842SBarry Song	select PINCTRL
426cbd8d842SBarry Song	select PINCTRL_SIRF
4273a6cb8ceSArnd Bergmann	select USE_OF
4283a6cb8ceSArnd Bergmann	select ZONE_DMA
4293a6cb8ceSArnd Bergmann	help
4303a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4313a6cb8ceSArnd Bergmann
4321da177e4SLinus Torvaldsconfig ARCH_EBSA110
4331da177e4SLinus Torvalds	bool "EBSA-110"
434c750815eSRussell King	select CPU_SA110
435f7e68bbfSRussell King	select ISA
436c5eb2a2bSRussell King	select NO_IOPORT
4375cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
438c334bc15SRob Herring	select NEED_MACH_IO_H
4390cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4401da177e4SLinus Torvalds	help
4411da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
442f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4431da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4441da177e4SLinus Torvalds	  parallel port.
4451da177e4SLinus Torvalds
446e7736d47SLennert Buytenhekconfig ARCH_EP93XX
447e7736d47SLennert Buytenhek	bool "EP93xx-based"
448c750815eSRussell King	select CPU_ARM920T
449e7736d47SLennert Buytenhek	select ARM_AMBA
450e7736d47SLennert Buytenhek	select ARM_VIC
4516d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4527444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
453eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4545cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4555725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
456e7736d47SLennert Buytenhek	help
457e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
458e7736d47SLennert Buytenhek
4591da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4601da177e4SLinus Torvalds	bool "FootBridge"
461c750815eSRussell King	select CPU_SA110
4621da177e4SLinus Torvalds	select FOOTBRIDGE
4634e8d7637SRussell King	select GENERIC_CLOCKEVENTS
464d0ee9f40SArnd Bergmann	select HAVE_IDE
465c334bc15SRob Herring	select NEED_MACH_IO_H
4660cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
467f999b8bdSMartin Michlmayr	help
468f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
469f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4701da177e4SLinus Torvalds
471788c9700SRussell Kingconfig ARCH_MXC
472788c9700SRussell King	bool "Freescale MXC/iMX-based"
473788c9700SRussell King	select GENERIC_CLOCKEVENTS
474788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4756d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
476234b6cedSRussell King	select CLKSRC_MMIO
4778b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
478ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
4798842a9e2SShawn Guo	select SPARSE_IRQ
4803e62af82SUwe Kleine-König	select USE_OF
481788c9700SRussell King	help
482788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
483788c9700SRussell King
4841d3f33d5SShawn Guoconfig ARCH_MXS
4851d3f33d5SShawn Guo	bool "Freescale MXS-based"
4861d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4871d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
488b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4895c61ddcfSRussell King	select CLKSRC_MMIO
4902664681fSShawn Guo	select COMMON_CLK
4916abda3e1SShawn Guo	select HAVE_CLK_PREPARE
492a0f5e363SShawn Guo	select PINCTRL
4936c4d4efbSShawn Guo	select USE_OF
4941d3f33d5SShawn Guo	help
4951d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4961d3f33d5SShawn Guo
4974af6fee1SDeepak Saxenaconfig ARCH_NETX
4984af6fee1SDeepak Saxena	bool "Hilscher NetX based"
499234b6cedSRussell King	select CLKSRC_MMIO
500c750815eSRussell King	select CPU_ARM926T
5014af6fee1SDeepak Saxena	select ARM_VIC
5022fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
503f999b8bdSMartin Michlmayr	help
5044af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
5054af6fee1SDeepak Saxena
5064af6fee1SDeepak Saxenaconfig ARCH_H720X
5074af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
508c750815eSRussell King	select CPU_ARM720T
5094af6fee1SDeepak Saxena	select ISA_DMA_API
5105cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
5114af6fee1SDeepak Saxena	help
5124af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
5134af6fee1SDeepak Saxena
5143b938be6SRussell Kingconfig ARCH_IOP13XX
5153b938be6SRussell King	bool "IOP13xx-based"
5163b938be6SRussell King	depends on MMU
517c750815eSRussell King	select CPU_XSC3
5183b938be6SRussell King	select PLAT_IOP
5193b938be6SRussell King	select PCI
5203b938be6SRussell King	select ARCH_SUPPORTS_MSI
5218d5796d2SLennert Buytenhek	select VMSPLIT_1G
522c334bc15SRob Herring	select NEED_MACH_IO_H
5230cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
52413a5045dSRob Herring	select NEED_RET_TO_USER
5253b938be6SRussell King	help
5263b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
5273b938be6SRussell King
5283f7e5815SLennert Buytenhekconfig ARCH_IOP32X
5293f7e5815SLennert Buytenhek	bool "IOP32x-based"
530a4f7e763SRussell King	depends on MMU
531c750815eSRussell King	select CPU_XSCALE
532c334bc15SRob Herring	select NEED_MACH_IO_H
53313a5045dSRob Herring	select NEED_RET_TO_USER
5347ae1f7ecSLennert Buytenhek	select PLAT_IOP
535f7e68bbfSRussell King	select PCI
536bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
537f999b8bdSMartin Michlmayr	help
5383f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5393f7e5815SLennert Buytenhek	  processors.
5403f7e5815SLennert Buytenhek
5413f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5423f7e5815SLennert Buytenhek	bool "IOP33x-based"
5433f7e5815SLennert Buytenhek	depends on MMU
544c750815eSRussell King	select CPU_XSCALE
545c334bc15SRob Herring	select NEED_MACH_IO_H
54613a5045dSRob Herring	select NEED_RET_TO_USER
5477ae1f7ecSLennert Buytenhek	select PLAT_IOP
5483f7e5815SLennert Buytenhek	select PCI
549bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5503f7e5815SLennert Buytenhek	help
5513f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5521da177e4SLinus Torvalds
5533b938be6SRussell Kingconfig ARCH_IXP4XX
5543b938be6SRussell King	bool "IXP4xx-based"
555a4f7e763SRussell King	depends on MMU
55658af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
557234b6cedSRussell King	select CLKSRC_MMIO
558c750815eSRussell King	select CPU_XSCALE
5599dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5603b938be6SRussell King	select GENERIC_CLOCKEVENTS
5610b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
562c334bc15SRob Herring	select NEED_MACH_IO_H
563485bdde7SRussell King	select DMABOUNCE if PCI
564c4713074SLennert Buytenhek	help
5653b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
566c4713074SLennert Buytenhek
5673e93a22bSGregory CLEMENTconfig ARCH_MVEBU
5683e93a22bSGregory CLEMENT	bool "Marvell SOCs with Device Tree support"
5693e93a22bSGregory CLEMENT	select GENERIC_CLOCKEVENTS
5703e93a22bSGregory CLEMENT	select MULTI_IRQ_HANDLER
5713e93a22bSGregory CLEMENT	select SPARSE_IRQ
5723e93a22bSGregory CLEMENT	select CLKSRC_MMIO
5733e93a22bSGregory CLEMENT	select GENERIC_IRQ_CHIP
5743e93a22bSGregory CLEMENT	select IRQ_DOMAIN
5753e93a22bSGregory CLEMENT	select COMMON_CLK
5763e93a22bSGregory CLEMENT	help
5773e93a22bSGregory CLEMENT	  Support for the Marvell SoC Family with device tree support
5783e93a22bSGregory CLEMENT
579edabd38eSSaeed Bisharaconfig ARCH_DOVE
580edabd38eSSaeed Bishara	bool "Marvell Dove"
5817b769bb3SKonstantin Porotchkin	select CPU_V7
582edabd38eSSaeed Bishara	select PCI
583edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
584edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
585c334bc15SRob Herring	select NEED_MACH_IO_H
586edabd38eSSaeed Bishara	select PLAT_ORION
587edabd38eSSaeed Bishara	help
588edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
589edabd38eSSaeed Bishara
590651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
591651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
592c750815eSRussell King	select CPU_FEROCEON
593651c74c7SSaeed Bishara	select PCI
594a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
595651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
596c334bc15SRob Herring	select NEED_MACH_IO_H
597651c74c7SSaeed Bishara	select PLAT_ORION
598651c74c7SSaeed Bishara	help
599651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
600651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
601651c74c7SSaeed Bishara
60240805949SKevin Wellsconfig ARCH_LPC32XX
60340805949SKevin Wells	bool "NXP LPC32XX"
604234b6cedSRussell King	select CLKSRC_MMIO
60540805949SKevin Wells	select CPU_ARM926T
60640805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
60740805949SKevin Wells	select HAVE_IDE
60840805949SKevin Wells	select ARM_AMBA
60940805949SKevin Wells	select USB_ARCH_HAS_OHCI
6106d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
61140805949SKevin Wells	select GENERIC_CLOCKEVENTS
612f5c42271SRoland Stigge	select USE_OF
613c49a1830SAlexandre Pereira da Silva	select HAVE_PWM
61440805949SKevin Wells	help
61540805949SKevin Wells	  Support for the NXP LPC32XX family of processors
61640805949SKevin Wells
617788c9700SRussell Kingconfig ARCH_MV78XX0
618788c9700SRussell King	bool "Marvell MV78xx0"
619788c9700SRussell King	select CPU_FEROCEON
620788c9700SRussell King	select PCI
621a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
622788c9700SRussell King	select GENERIC_CLOCKEVENTS
623c334bc15SRob Herring	select NEED_MACH_IO_H
624788c9700SRussell King	select PLAT_ORION
625788c9700SRussell King	help
626788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
627788c9700SRussell King	  MV781x0, MV782x0.
628788c9700SRussell King
629788c9700SRussell Kingconfig ARCH_ORION5X
630788c9700SRussell King	bool "Marvell Orion"
631788c9700SRussell King	depends on MMU
632788c9700SRussell King	select CPU_FEROCEON
633788c9700SRussell King	select PCI
634a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
635788c9700SRussell King	select GENERIC_CLOCKEVENTS
636b5e12229SAndrew Lunn	select NEED_MACH_IO_H
637788c9700SRussell King	select PLAT_ORION
638788c9700SRussell King	help
639788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
640788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
641788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
642788c9700SRussell King
643788c9700SRussell Kingconfig ARCH_MMP
6442f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
645788c9700SRussell King	depends on MMU
646788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6476d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
648788c9700SRussell King	select GENERIC_CLOCKEVENTS
649157d2644SHaojian Zhuang	select GPIO_PXA
650c24b3114SHaojian Zhuang	select IRQ_DOMAIN
651788c9700SRussell King	select PLAT_PXA
6520bd86961SHaojian Zhuang	select SPARSE_IRQ
6533c7241bdSLeo Yan	select GENERIC_ALLOCATOR
654788c9700SRussell King	help
6552f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
656788c9700SRussell King
657c53c9cf6SAndrew Victorconfig ARCH_KS8695
658c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
659c750815eSRussell King	select CPU_ARM922T
66072880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6615cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6620cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
663c53c9cf6SAndrew Victor	help
664c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
665c53c9cf6SAndrew Victor	  System-on-Chip devices.
666c53c9cf6SAndrew Victor
667788c9700SRussell Kingconfig ARCH_W90X900
668788c9700SRussell King	bool "Nuvoton W90X900 CPU"
669788c9700SRussell King	select CPU_ARM926T
670c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6716d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6726fa5d5f7SRussell King	select CLKSRC_MMIO
67358b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
674777f9bebSLennert Buytenhek	help
675a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
676a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
677a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
678a8bc4eadSwanzongshun	  link address to know more.
679a8bc4eadSwanzongshun
680a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
681a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
682585cf175STzachi Perelstein
683c5f80065SErik Gillingconfig ARCH_TEGRA
684c5f80065SErik Gilling	bool "NVIDIA Tegra"
6854073723aSRussell King	select CLKDEV_LOOKUP
686234b6cedSRussell King	select CLKSRC_MMIO
687c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
688c5f80065SErik Gilling	select GENERIC_GPIO
689c5f80065SErik Gilling	select HAVE_CLK
6903b55658aSDave Martin	select HAVE_SMP
691ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
692c334bc15SRob Herring	select NEED_MACH_IO_H if PCI
6937056d423SColin Cross	select ARCH_HAS_CPUFREQ
6942c95b7e0SStephen Warren	select USE_OF
695c5f80065SErik Gilling	help
696c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
697c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
698c5f80065SErik Gilling
699af75655cSJamie Ilesconfig ARCH_PICOXCELL
700af75655cSJamie Iles	bool "Picochip picoXcell"
701af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
702af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
703af75655cSJamie Iles	select ARM_VIC
704af75655cSJamie Iles	select CPU_V6K
705af75655cSJamie Iles	select DW_APB_TIMER
706cfda5901SDinh Nguyen	select DW_APB_TIMER_OF
707af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
708af75655cSJamie Iles	select GENERIC_GPIO
709af75655cSJamie Iles	select HAVE_TCM
710af75655cSJamie Iles	select NO_IOPORT
71198e27a5cSJamie Iles	select SPARSE_IRQ
712af75655cSJamie Iles	select USE_OF
713af75655cSJamie Iles	help
714af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
715af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
716af75655cSJamie Iles	  for all boards.
717af75655cSJamie Iles
7184af6fee1SDeepak Saxenaconfig ARCH_PNX4008
7194af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
720c750815eSRussell King	select CPU_ARM926T
7216d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
7225cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
7234af6fee1SDeepak Saxena	help
7244af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
7254af6fee1SDeepak Saxena
7261da177e4SLinus Torvaldsconfig ARCH_PXA
7272c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
728a4f7e763SRussell King	depends on MMU
729034d2f5aSAl Viro	select ARCH_MTD_XIP
73089c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7316d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
732234b6cedSRussell King	select CLKSRC_MMIO
7337444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
734981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
735157d2644SHaojian Zhuang	select GPIO_PXA
736bd5ce433SEric Miao	select PLAT_PXA
7376ac6b817SHaojian Zhuang	select SPARSE_IRQ
7384e234cc0SEric Miao	select AUTO_ZRELADDR
7398a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
74015e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
741d0ee9f40SArnd Bergmann	select HAVE_IDE
742f999b8bdSMartin Michlmayr	help
7432c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
7441da177e4SLinus Torvalds
745788c9700SRussell Kingconfig ARCH_MSM
746788c9700SRussell King	bool "Qualcomm MSM"
7474b536b8dSSteve Muckle	select HAVE_CLK
74849cbe786SEric Miao	select GENERIC_CLOCKEVENTS
749923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
750bd32344aSStephen Boyd	select CLKDEV_LOOKUP
75149cbe786SEric Miao	help
7524b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7534b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7544b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7554b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7564b53eb4fSDaniel Walker	  (clock and power control, etc).
75749cbe786SEric Miao
758c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7596d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7606d72ad35SPaul Mundt	select HAVE_CLK
7615e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
762aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7633b55658aSDave Martin	select HAVE_SMP
7646d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
765ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7666d72ad35SPaul Mundt	select NO_IOPORT
7676d72ad35SPaul Mundt	select SPARSE_IRQ
76860f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
769e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7700cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
771c793c1b0SMagnus Damm	help
7726d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
773c793c1b0SMagnus Damm
7741da177e4SLinus Torvaldsconfig ARCH_RPC
7751da177e4SLinus Torvalds	bool "RiscPC"
7761da177e4SLinus Torvalds	select ARCH_ACORN
7771da177e4SLinus Torvalds	select FIQ
778a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
779341eb781SBen Dooks	select HAVE_PATA_PLATFORM
780065909b9SRussell King	select ISA_DMA_API
7815ea81769SAl Viro	select NO_IOPORT
78207f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7835cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
784d0ee9f40SArnd Bergmann	select HAVE_IDE
785c334bc15SRob Herring	select NEED_MACH_IO_H
7860cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7871da177e4SLinus Torvalds	help
7881da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7891da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7901da177e4SLinus Torvalds
7911da177e4SLinus Torvaldsconfig ARCH_SA1100
7921da177e4SLinus Torvalds	bool "SA1100-based"
793234b6cedSRussell King	select CLKSRC_MMIO
794c750815eSRussell King	select CPU_SA1100
795f7e68bbfSRussell King	select ISA
79605944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
797034d2f5aSAl Viro	select ARCH_MTD_XIP
79889c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7991937f5b9SRussell King	select CPU_FREQ
8003e238be2SRussell King	select GENERIC_CLOCKEVENTS
8014a8f8340SJett.Zhou	select CLKDEV_LOOKUP
8027444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
803d0ee9f40SArnd Bergmann	select HAVE_IDE
8040cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
805375dec92SRussell King	select SPARSE_IRQ
806f999b8bdSMartin Michlmayr	help
807f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
8081da177e4SLinus Torvalds
809b130d5c2SKukjin Kimconfig ARCH_S3C24XX
810b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
8110a938b97SDavid Brownell	select GENERIC_GPIO
8129d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
8139483a578SDavid Brownell	select HAVE_CLK
814e83626f2SThomas Abraham	select CLKDEV_LOOKUP
8155cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
81620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
817b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
818b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
819c334bc15SRob Herring	select NEED_MACH_IO_H
8201da177e4SLinus Torvalds	help
821b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
822b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
823b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
824b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
82563b1f51bSBen Dooks
826a08ab637SBen Dooksconfig ARCH_S3C64XX
827a08ab637SBen Dooks	bool "Samsung S3C64XX"
82889f1fa08SBen Dooks	select PLAT_SAMSUNG
82989f0ce72SBen Dooks	select CPU_V6
83089f0ce72SBen Dooks	select ARM_VIC
831a08ab637SBen Dooks	select HAVE_CLK
8326700397aSMark Brown	select HAVE_TCM
833226e85f4SThomas Abraham	select CLKDEV_LOOKUP
83489f0ce72SBen Dooks	select NO_IOPORT
8355cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
83689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
83789f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
83889f0ce72SBen Dooks	select SAMSUNG_CLKSRC
83989f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
84089f0ce72SBen Dooks	select S3C_GPIO_TRACK
84189f0ce72SBen Dooks	select S3C_DEV_NAND
84289f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
84389f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
84420676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
845c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
846a08ab637SBen Dooks	help
847a08ab637SBen Dooks	  Samsung S3C64XX series based systems
848a08ab637SBen Dooks
84949b7a491SKukjin Kimconfig ARCH_S5P64X0
85049b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
851c4ffccddSKukjin Kim	select CPU_V6
852c4ffccddSKukjin Kim	select GENERIC_GPIO
853c4ffccddSKukjin Kim	select HAVE_CLK
854d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8550665ccc4SChanwoo Choi	select CLKSRC_MMIO
856c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8579e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
85820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
859754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
860c4ffccddSKukjin Kim	help
86149b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
86249b7a491SKukjin Kim	  SMDK6450.
863c4ffccddSKukjin Kim
864acc84707SMarek Szyprowskiconfig ARCH_S5PC100
865acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8665a7652f2SByungho Min	select GENERIC_GPIO
8675a7652f2SByungho Min	select HAVE_CLK
86829e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8695a7652f2SByungho Min	select CPU_V7
870925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
87120676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
872754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
873c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8745a7652f2SByungho Min	help
875acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8765a7652f2SByungho Min
877170f4e42SKukjin Kimconfig ARCH_S5PV210
878170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
879170f4e42SKukjin Kim	select CPU_V7
880eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8810f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
882170f4e42SKukjin Kim	select GENERIC_GPIO
883170f4e42SKukjin Kim	select HAVE_CLK
884b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8850665ccc4SChanwoo Choi	select CLKSRC_MMIO
886d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8879e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
88820676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
889754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
890c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8910cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
892170f4e42SKukjin Kim	help
893170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
894170f4e42SKukjin Kim
89583014579SKukjin Kimconfig ARCH_EXYNOS
89683014579SKukjin Kim	bool "SAMSUNG EXYNOS"
897cc0e72b8SChanghwan Youn	select CPU_V7
898f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8990f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
900cc0e72b8SChanghwan Youn	select GENERIC_GPIO
901cc0e72b8SChanghwan Youn	select HAVE_CLK
902badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
903b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
904cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
905754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
90620676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
907c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
9080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
909cc0e72b8SChanghwan Youn	help
91083014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
911cc0e72b8SChanghwan Youn
9121da177e4SLinus Torvaldsconfig ARCH_SHARK
9131da177e4SLinus Torvalds	bool "Shark"
914c750815eSRussell King	select CPU_SA110
915f7e68bbfSRussell King	select ISA
916f7e68bbfSRussell King	select ISA_DMA
9173bca103aSNicolas Pitre	select ZONE_DMA
918f7e68bbfSRussell King	select PCI
9195cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
9200cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
921c334bc15SRob Herring	select NEED_MACH_IO_H
922f999b8bdSMartin Michlmayr	help
923f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
924f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
9251da177e4SLinus Torvalds
926d98aac75SLinus Walleijconfig ARCH_U300
927d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
928d98aac75SLinus Walleij	depends on MMU
929234b6cedSRussell King	select CLKSRC_MMIO
930d98aac75SLinus Walleij	select CPU_ARM926T
931bc581770SLinus Walleij	select HAVE_TCM
932d98aac75SLinus Walleij	select ARM_AMBA
9335485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
934d98aac75SLinus Walleij	select ARM_VIC
935d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
9366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
93750667d63SLinus Walleij	select COMMON_CLK
938d98aac75SLinus Walleij	select GENERIC_GPIO
939cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
940*a4fe292fSLinus Walleij	select SPARSE_IRQ
941d98aac75SLinus Walleij	help
942d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
943d98aac75SLinus Walleij
944ccf50e23SRussell Kingconfig ARCH_U8500
945ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
94667ae14fcSArnd Bergmann	depends on MMU
947ccf50e23SRussell King	select CPU_V7
948ccf50e23SRussell King	select ARM_AMBA
949ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9506d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
95194bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9527c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9533b55658aSDave Martin	select HAVE_SMP
954ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
955ccf50e23SRussell King	help
956ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
957ccf50e23SRussell King
958ccf50e23SRussell Kingconfig ARCH_NOMADIK
959ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
960ccf50e23SRussell King	select ARM_AMBA
961ccf50e23SRussell King	select ARM_VIC
962ccf50e23SRussell King	select CPU_ARM926T
9634a31bd28SLinus Walleij	select COMMON_CLK
964ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9650fa7be40SArnd Bergmann	select PINCTRL
966ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
967ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
968ccf50e23SRussell King	help
969ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
970ccf50e23SRussell King
9717c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9727c6337e2SKevin Hilman	bool "TI DaVinci"
9737c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
974dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9753bca103aSNicolas Pitre	select ZONE_DMA
9769232fcc9SKevin Hilman	select HAVE_IDE
9776d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
97820e9969bSDavid Brownell	select GENERIC_ALLOCATOR
979dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
980ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9817c6337e2SKevin Hilman	help
9827c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9837c6337e2SKevin Hilman
9843b938be6SRussell Kingconfig ARCH_OMAP
9853b938be6SRussell King	bool "TI OMAP"
98600a36698SArnd Bergmann	depends on MMU
9879483a578SDavid Brownell	select HAVE_CLK
9887444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
98989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
990354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
99106cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9929af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9933b938be6SRussell King	help
9946e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9953b938be6SRussell King
996cee37e50Sviresh kumarconfig PLAT_SPEAR
997cee37e50Sviresh kumar	bool "ST SPEAr"
998cee37e50Sviresh kumar	select ARM_AMBA
999cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
10006d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
10015df33a62SViresh Kumar	select COMMON_CLK
1002d6e15d78SRussell King	select CLKSRC_MMIO
1003cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
1004cee37e50Sviresh kumar	select HAVE_CLK
1005cee37e50Sviresh kumar	help
1006cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1007cee37e50Sviresh kumar
100821f47fbcSAlexey Charkovconfig ARCH_VT8500
100921f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
101021f47fbcSAlexey Charkov	select CPU_ARM926T
101121f47fbcSAlexey Charkov	select GENERIC_GPIO
101221f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
101321f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
101421f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
101521f47fbcSAlexey Charkov	help
101621f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
101702c981c0SBinghua Duan
1018b85a3ef4SJohn Linnconfig ARCH_ZYNQ
1019b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
102002c981c0SBinghua Duan	select CPU_V7
102102c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
102202c981c0SBinghua Duan	select CLKDEV_LOOKUP
1023b85a3ef4SJohn Linn	select ARM_GIC
1024b85a3ef4SJohn Linn	select ARM_AMBA
1025b85a3ef4SJohn Linn	select ICST
1026ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
102702c981c0SBinghua Duan	select USE_OF
102802c981c0SBinghua Duan	help
1029b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
10301da177e4SLinus Torvaldsendchoice
10311da177e4SLinus Torvalds
1032ccf50e23SRussell King#
1033ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
1034ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
1035ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
1036ccf50e23SRussell King#
10373e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig"
10383e93a22bSGregory CLEMENT
103995b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
104095b8f20fSRussell King
104195b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
104295b8f20fSRussell King
10431da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
10441da177e4SLinus Torvalds
1045d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
1046d94f944eSAnton Vorontsov
104795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
104895b8f20fSRussell King
104995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
105095b8f20fSRussell King
1051e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
1052e7736d47SLennert Buytenhek
10531da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10541da177e4SLinus Torvalds
105559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
105659d3a193SPaulius Zaleckas
105795b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
105895b8f20fSRussell King
10591da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10601da177e4SLinus Torvalds
10613f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10623f7e5815SLennert Buytenhek
10633f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10641da177e4SLinus Torvalds
1065285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1066285f5fa7SDan Williams
10671da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10681da177e4SLinus Torvalds
106995b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
107095b8f20fSRussell King
107195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
107295b8f20fSRussell King
107395b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
107495b8f20fSRussell King
1075794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1076794d15b2SStanislav Samsonov
107795b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10781da177e4SLinus Torvalds
10791d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10801d3f33d5SShawn Guo
108195b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
108249cbe786SEric Miao
108395b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
108495b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
108595b8f20fSRussell King
1086d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1087d48af15eSTony Lindgren
1088d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10891da177e4SLinus Torvalds
10901dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10911dbae815STony Lindgren
10929dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1093585cf175STzachi Perelstein
109495b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
109595b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10961da177e4SLinus Torvalds
109795b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
109895b8f20fSRussell King
109995b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
110095b8f20fSRussell King
110195b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1102edabd38eSSaeed Bishara
1103cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1104a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1105a21765a7SBen Dooks
1106cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1107a21765a7SBen Dooks
110885fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1109b130d5c2SKukjin Kimif ARCH_S3C24XX
1110a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1111a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1112a21765a7SBen Dooksendif
11131da177e4SLinus Torvalds
1114a08ab637SBen Dooksif ARCH_S3C64XX
1115431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1116a08ab637SBen Dooksendif
1117a08ab637SBen Dooks
111849b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1119c4ffccddSKukjin Kim
11205a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
11215a7652f2SByungho Min
1122170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1123170f4e42SKukjin Kim
112483014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1125cc0e72b8SChanghwan Youn
1126882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
11271da177e4SLinus Torvalds
1128c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1129c5f80065SErik Gilling
113095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
11311da177e4SLinus Torvalds
113295b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
11331da177e4SLinus Torvalds
11341da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
11351da177e4SLinus Torvalds
1136ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1137420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1138ceade897SRussell King
113921f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
114021f47fbcSAlexey Charkov
11417ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
11427ec80ddfSwanzongshun
11431da177e4SLinus Torvalds# Definitions to make life easier
11441da177e4SLinus Torvaldsconfig ARCH_ACORN
11451da177e4SLinus Torvalds	bool
11461da177e4SLinus Torvalds
11477ae1f7ecSLennert Buytenhekconfig PLAT_IOP
11487ae1f7ecSLennert Buytenhek	bool
1149469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
11507ae1f7ecSLennert Buytenhek
115169b02f6aSLennert Buytenhekconfig PLAT_ORION
115269b02f6aSLennert Buytenhek	bool
1153bfe45e0bSRussell King	select CLKSRC_MMIO
1154dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
1155278b45b0SAndrew Lunn	select IRQ_DOMAIN
11562f129bf4SAndrew Lunn	select COMMON_CLK
115769b02f6aSLennert Buytenhek
1158bd5ce433SEric Miaoconfig PLAT_PXA
1159bd5ce433SEric Miao	bool
1160bd5ce433SEric Miao
1161f4b8b319SRussell Kingconfig PLAT_VERSATILE
1162f4b8b319SRussell King	bool
1163f4b8b319SRussell King
1164e3887714SRussell Kingconfig ARM_TIMER_SP804
1165e3887714SRussell King	bool
1166bfe45e0bSRussell King	select CLKSRC_MMIO
1167a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1168e3887714SRussell King
11691da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11701da177e4SLinus Torvalds
1171958cab0fSRussell Kingconfig ARM_NR_BANKS
1172958cab0fSRussell King	int
1173958cab0fSRussell King	default 16 if ARCH_EP93XX
1174958cab0fSRussell King	default 8
1175958cab0fSRussell King
1176afe4b25eSLennert Buytenhekconfig IWMMXT
1177afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1178ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1179ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1180afe4b25eSLennert Buytenhek	help
1181afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1182afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1183afe4b25eSLennert Buytenhek
11841da177e4SLinus Torvaldsconfig XSCALE_PMU
11851da177e4SLinus Torvalds	bool
1186bfc994b5SPaul Bolle	depends on CPU_XSCALE
11871da177e4SLinus Torvalds	default y
11881da177e4SLinus Torvalds
11890f4f0672SJamie Ilesconfig CPU_HAS_PMU
1190e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11918954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11920f4f0672SJamie Iles	default y
11930f4f0672SJamie Iles	bool
11940f4f0672SJamie Iles
119552108641Seric miaoconfig MULTI_IRQ_HANDLER
119652108641Seric miao	bool
119752108641Seric miao	help
119852108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
119952108641Seric miao
12003b93e7b0SHyok S. Choiif !MMU
12013b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
12023b93e7b0SHyok S. Choiendif
12033b93e7b0SHyok S. Choi
1204f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1205f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1206f0c4b8d6SWill Deacon	depends on CPU_V6
1207f0c4b8d6SWill Deacon	help
1208f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1209f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1210f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1211f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1212f0c4b8d6SWill Deacon
12139cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
12149cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1215e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
12169cba3cccSCatalin Marinas	help
12179cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
12189cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
12199cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
12209cba3cccSCatalin Marinas	  recommended workaround.
12219cba3cccSCatalin Marinas
12227ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
12237ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
12247ce236fcSCatalin Marinas	depends on CPU_V7
12257ce236fcSCatalin Marinas	help
12267ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
12277ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
12287ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
12297ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
12307ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
12317ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
12327ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
12337ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
12347ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
12357ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
12367ce236fcSCatalin Marinas	  available in non-secure mode.
12377ce236fcSCatalin Marinas
1238855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1239855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1240855c551fSCatalin Marinas	depends on CPU_V7
1241855c551fSCatalin Marinas	help
1242855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1243855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1244855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1245855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1246855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1247855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1248855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1249855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1250855c551fSCatalin Marinas
12510516e464SCatalin Marinasconfig ARM_ERRATA_460075
12520516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12530516e464SCatalin Marinas	depends on CPU_V7
12540516e464SCatalin Marinas	help
12550516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12560516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12570516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12580516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12590516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12600516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12610516e464SCatalin Marinas	  may not be available in non-secure mode.
12620516e464SCatalin Marinas
12639f05027cSWill Deaconconfig ARM_ERRATA_742230
12649f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12659f05027cSWill Deacon	depends on CPU_V7 && SMP
12669f05027cSWill Deacon	help
12679f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12689f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12699f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12709f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12719f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12729f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12739f05027cSWill Deacon	  the two writes.
12749f05027cSWill Deacon
1275a672e99bSWill Deaconconfig ARM_ERRATA_742231
1276a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1277a672e99bSWill Deacon	depends on CPU_V7 && SMP
1278a672e99bSWill Deacon	help
1279a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1280a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1281a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1282a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1283a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1284a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1285a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1286a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1287a672e99bSWill Deacon	  capabilities of the processor.
1288a672e99bSWill Deacon
12899e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1290fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12912839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12929e65582aSSantosh Shilimkar	help
12939e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12949e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12959e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12969e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12979e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12989e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12999e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
13002839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1301cdf357f1SWill Deacon
1302cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1303cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1304e66dc745SDave Martin	depends on CPU_V7
1305cdf357f1SWill Deacon	help
1306cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1307cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1308cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1309cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1310cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1311cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1312cdf357f1SWill Deacon	  entries regardless of the ASID.
1313475d92fcSWill Deacon
13141f0090a1SRussell Kingconfig PL310_ERRATA_727915
1315fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
13161f0090a1SRussell King	depends on CACHE_L2X0
13171f0090a1SRussell King	help
13181f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
13191f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
13201f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
13211f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
13221f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
13231f0090a1SRussell King	  Invalidate by Way operation.
13241f0090a1SRussell King
1325475d92fcSWill Deaconconfig ARM_ERRATA_743622
1326475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1327475d92fcSWill Deacon	depends on CPU_V7
1328475d92fcSWill Deacon	help
1329475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1330efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1331475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1332475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1333475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1334475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1335475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1336475d92fcSWill Deacon	  processor.
1337475d92fcSWill Deacon
13389a27c27cSWill Deaconconfig ARM_ERRATA_751472
13399a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1340ba90c516SDave Martin	depends on CPU_V7
13419a27c27cSWill Deacon	help
13429a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
13439a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
13449a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
13459a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
13469a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
13479a27c27cSWill Deacon
1348fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1349fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1350885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1351885028e4SSrinidhi Kasagar	help
1352885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1353885028e4SSrinidhi Kasagar
1354885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1355885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1356885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1357885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1358885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1359885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1360885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1361885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1362885028e4SSrinidhi Kasagar
1363fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1364fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1365fcbdc5feSWill Deacon	depends on CPU_V7
1366fcbdc5feSWill Deacon	help
1367fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1368fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1369fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1370fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1371fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1372fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1373fcbdc5feSWill Deacon
13745dab26afSWill Deaconconfig ARM_ERRATA_754327
13755dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13765dab26afSWill Deacon	depends on CPU_V7 && SMP
13775dab26afSWill Deacon	help
13785dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13795dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13805dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13815dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13825dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13835dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13845dab26afSWill Deacon
1385145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1386145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1387145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1388145e10e1SCatalin Marinas	help
1389145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1390145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1391145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1392145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1393145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1394145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1395145e10e1SCatalin Marinas	  is not affected.
1396145e10e1SCatalin Marinas
1397f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1398f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1399f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1400f630c1bdSWill Deacon	help
1401f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1402f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1403f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1404f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1405f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1406f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1407f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1408f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1409f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1410f630c1bdSWill Deacon
141111ed0ba1SWill Deaconconfig PL310_ERRATA_769419
141211ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
141311ed0ba1SWill Deacon	depends on CACHE_L2X0
141411ed0ba1SWill Deacon	help
141511ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
141611ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
141711ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
141811ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
141911ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
142011ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
142111ed0ba1SWill Deacon	  explicitly.
142211ed0ba1SWill Deacon
14231da177e4SLinus Torvaldsendmenu
14241da177e4SLinus Torvalds
14251da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
14261da177e4SLinus Torvalds
14271da177e4SLinus Torvaldsmenu "Bus support"
14281da177e4SLinus Torvalds
14291da177e4SLinus Torvaldsconfig ARM_AMBA
14301da177e4SLinus Torvalds	bool
14311da177e4SLinus Torvalds
14321da177e4SLinus Torvaldsconfig ISA
14331da177e4SLinus Torvalds	bool
14341da177e4SLinus Torvalds	help
14351da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
14361da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
14371da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
14381da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
14391da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
14401da177e4SLinus Torvalds
1441065909b9SRussell King# Select ISA DMA controller support
14421da177e4SLinus Torvaldsconfig ISA_DMA
14431da177e4SLinus Torvalds	bool
1444065909b9SRussell King	select ISA_DMA_API
14451da177e4SLinus Torvalds
1446065909b9SRussell King# Select ISA DMA interface
14475cae841bSAl Viroconfig ISA_DMA_API
14485cae841bSAl Viro	bool
14495cae841bSAl Viro
14501da177e4SLinus Torvaldsconfig PCI
14510b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14521da177e4SLinus Torvalds	help
14531da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14541da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14551da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14561da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14571da177e4SLinus Torvalds
145852882173SAnton Vorontsovconfig PCI_DOMAINS
145952882173SAnton Vorontsov	bool
146052882173SAnton Vorontsov	depends on PCI
146152882173SAnton Vorontsov
1462b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1463b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1464b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1465b080ac8aSMarcelo Roberto Jimenez	help
1466b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1467b080ac8aSMarcelo Roberto Jimenez
146836e23590SMatthew Wilcoxconfig PCI_SYSCALL
146936e23590SMatthew Wilcox	def_bool PCI
147036e23590SMatthew Wilcox
14711da177e4SLinus Torvalds# Select the host bridge type
14721da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14731da177e4SLinus Torvalds	bool
14741da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14751da177e4SLinus Torvalds	default y
14761da177e4SLinus Torvalds
1477a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1478a0113a99SMike Rapoport	bool
1479a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1480a0113a99SMike Rapoport	default y
1481a0113a99SMike Rapoport	select DMABOUNCE
1482a0113a99SMike Rapoport
14831da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14841da177e4SLinus Torvalds
14851da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14861da177e4SLinus Torvalds
14871da177e4SLinus Torvaldsendmenu
14881da177e4SLinus Torvalds
14891da177e4SLinus Torvaldsmenu "Kernel Features"
14901da177e4SLinus Torvalds
14913b55658aSDave Martinconfig HAVE_SMP
14923b55658aSDave Martin	bool
14933b55658aSDave Martin	help
14943b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14953b55658aSDave Martin	  capable CPU.
14963b55658aSDave Martin
14973b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14983b55658aSDave Martin	  options available to the user for configuration.
14993b55658aSDave Martin
15001da177e4SLinus Torvaldsconfig SMP
1501bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1502fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1503bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
15043b55658aSDave Martin	depends on HAVE_SMP
15059934ebb8SArnd Bergmann	depends on MMU
1506f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
150789c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
15081da177e4SLinus Torvalds	help
15091da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
15101da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
15111da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
15121da177e4SLinus Torvalds
15131da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
15141da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
15151da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
15161da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
15171da177e4SLinus Torvalds	  run faster if you say N here.
15181da177e4SLinus Torvalds
1519395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
15201da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
152150a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
15221da177e4SLinus Torvalds
15231da177e4SLinus Torvalds	  If you don't know what to do here, say N.
15241da177e4SLinus Torvalds
1525f00ec48fSRussell Kingconfig SMP_ON_UP
1526f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1527f00ec48fSRussell King	depends on EXPERIMENTAL
15284d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1529f00ec48fSRussell King	default y
1530f00ec48fSRussell King	help
1531f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1532f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1533f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1534f00ec48fSRussell King	  savings.
1535f00ec48fSRussell King
1536f00ec48fSRussell King	  If you don't know what to do here, say Y.
1537f00ec48fSRussell King
1538c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1539c9018aabSVincent Guittot	bool "Support cpu topology definition"
1540c9018aabSVincent Guittot	depends on SMP && CPU_V7
1541c9018aabSVincent Guittot	default y
1542c9018aabSVincent Guittot	help
1543c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1544c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1545c9018aabSVincent Guittot	  topology of an ARM System.
1546c9018aabSVincent Guittot
1547c9018aabSVincent Guittotconfig SCHED_MC
1548c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1549c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1550c9018aabSVincent Guittot	help
1551c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1552c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1553c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1554c9018aabSVincent Guittot
1555c9018aabSVincent Guittotconfig SCHED_SMT
1556c9018aabSVincent Guittot	bool "SMT scheduler support"
1557c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1558c9018aabSVincent Guittot	help
1559c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1560c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1561c9018aabSVincent Guittot	  places. If unsure say N here.
1562c9018aabSVincent Guittot
1563a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1564a8cbcd92SRussell King	bool
1565a8cbcd92SRussell King	help
1566a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1567a8cbcd92SRussell King
1568022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1569022c03a2SMarc Zyngier	bool "Architected timer support"
1570022c03a2SMarc Zyngier	depends on CPU_V7
1571022c03a2SMarc Zyngier	help
1572022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1573022c03a2SMarc Zyngier
1574f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1575f32f4ce2SRussell King	bool
1576f32f4ce2SRussell King	depends on SMP
1577f32f4ce2SRussell King	help
1578f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1579f32f4ce2SRussell King
15808d5796d2SLennert Buytenhekchoice
15818d5796d2SLennert Buytenhek	prompt "Memory split"
15828d5796d2SLennert Buytenhek	default VMSPLIT_3G
15838d5796d2SLennert Buytenhek	help
15848d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15858d5796d2SLennert Buytenhek
15868d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15878d5796d2SLennert Buytenhek	  option alone!
15888d5796d2SLennert Buytenhek
15898d5796d2SLennert Buytenhek	config VMSPLIT_3G
15908d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15918d5796d2SLennert Buytenhek	config VMSPLIT_2G
15928d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15938d5796d2SLennert Buytenhek	config VMSPLIT_1G
15948d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15958d5796d2SLennert Buytenhekendchoice
15968d5796d2SLennert Buytenhek
15978d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15988d5796d2SLennert Buytenhek	hex
15998d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
16008d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
16018d5796d2SLennert Buytenhek	default 0xC0000000
16028d5796d2SLennert Buytenhek
16031da177e4SLinus Torvaldsconfig NR_CPUS
16041da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
16051da177e4SLinus Torvalds	range 2 32
16061da177e4SLinus Torvalds	depends on SMP
16071da177e4SLinus Torvalds	default "4"
16081da177e4SLinus Torvalds
1609a054a811SRussell Kingconfig HOTPLUG_CPU
1610a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1611a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1612a054a811SRussell King	help
1613a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1614a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1615a054a811SRussell King
161637ee16aeSRussell Kingconfig LOCAL_TIMERS
161737ee16aeSRussell King	bool "Use local timer interrupts"
1618971acb9bSRussell King	depends on SMP
161937ee16aeSRussell King	default y
162030d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
162137ee16aeSRussell King	help
162237ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
162337ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
162437ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
162537ee16aeSRussell King	  "thundering herd" at every timer tick.
162637ee16aeSRussell King
162744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
162844986ab0SPeter De Schrijver (NVIDIA)	int
16293dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
163070227a45SPhilippe Langlais	default 355 if ARCH_U8500
16319a01ec30SPaul Parsons	default 264 if MACH_H4700
163239f47d9fSTarun Kanti DebBarma	default 512 if SOC_OMAP5
163344986ab0SPeter De Schrijver (NVIDIA)	default 0
163444986ab0SPeter De Schrijver (NVIDIA)	help
163544986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
163644986ab0SPeter De Schrijver (NVIDIA)
163744986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
163844986ab0SPeter De Schrijver (NVIDIA)
1639d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
16401da177e4SLinus Torvalds
1641f8065813SRussell Kingconfig HZ
1642f8065813SRussell King	int
1643b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1644a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1645bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
16465248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
16475da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1648f8065813SRussell King	default 100
1649f8065813SRussell King
165016c79651SCatalin Marinasconfig THUMB2_KERNEL
16514a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1652e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
165316c79651SCatalin Marinas	select AEABI
165416c79651SCatalin Marinas	select ARM_ASM_UNIFIED
165589bace65SArnd Bergmann	select ARM_UNWIND
165616c79651SCatalin Marinas	help
165716c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
165816c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
165916c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
166016c79651SCatalin Marinas
166116c79651SCatalin Marinas	  If unsure, say N.
166216c79651SCatalin Marinas
16636f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16646f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16656f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16666f685c5cSDave Martin	default y
16676f685c5cSDave Martin	help
16686f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16696f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16706f685c5cSDave Martin	  branch instructions.
16716f685c5cSDave Martin
16726f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16736f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16746f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16756f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16766f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16776f685c5cSDave Martin	  support.
16786f685c5cSDave Martin
16796f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16806f685c5cSDave Martin	  relocation" error when loading some modules.
16816f685c5cSDave Martin
16826f685c5cSDave Martin	  Until fixed tools are available, passing
16836f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16846f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16856f685c5cSDave Martin	  stack usage in some cases.
16866f685c5cSDave Martin
16876f685c5cSDave Martin	  The problem is described in more detail at:
16886f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16896f685c5cSDave Martin
16906f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16916f685c5cSDave Martin
16926f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16936f685c5cSDave Martin
16940becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16950becb088SCatalin Marinas	bool
16960becb088SCatalin Marinas
1697704bdda0SNicolas Pitreconfig AEABI
1698704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1699704bdda0SNicolas Pitre	help
1700704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1701704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1702704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1703704bdda0SNicolas Pitre
1704704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1705704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1706704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1707704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1708704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1709704bdda0SNicolas Pitre
1710704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1711704bdda0SNicolas Pitre
17126c90c872SNicolas Pitreconfig OABI_COMPAT
1713a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
17149bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
17156c90c872SNicolas Pitre	default y
17166c90c872SNicolas Pitre	help
17176c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
17186c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
17196c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
17206c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
17216c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
17226c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
17236c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
17246c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
17256c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
17266c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
17276c90c872SNicolas Pitre	  at all). If in doubt say Y.
17286c90c872SNicolas Pitre
1729eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1730e80d6a24SMel Gorman	bool
1731e80d6a24SMel Gorman
173205944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
173305944d74SRussell King	bool
173405944d74SRussell King
173507a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
173607a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
173707a2f737SRussell King
173805944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1739be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1740c80d79d7SYasunori Goto
17417b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
17427b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
17437b7bf499SWill Deacon
1744053a96caSNicolas Pitreconfig HIGHMEM
1745e8db89a2SRussell King	bool "High Memory Support"
1746e8db89a2SRussell King	depends on MMU
1747053a96caSNicolas Pitre	help
1748053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1749053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1750053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1751053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1752053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1753053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1754053a96caSNicolas Pitre
1755053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1756053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1757053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1758053a96caSNicolas Pitre
1759053a96caSNicolas Pitre	  If unsure, say n.
1760053a96caSNicolas Pitre
176165cec8e3SRussell Kingconfig HIGHPTE
176265cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
176365cec8e3SRussell King	depends on HIGHMEM
176465cec8e3SRussell King
17651b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17661b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1767fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17681b8873a0SJamie Iles	default y
17691b8873a0SJamie Iles	help
17701b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17711b8873a0SJamie Iles	  disabled, perf events will use software events only.
17721b8873a0SJamie Iles
17733f22ab27SDave Hansensource "mm/Kconfig"
17743f22ab27SDave Hansen
1775c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1776c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1777c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1778c1b2d970SMagnus Damm	default "9" if SA1111
1779c1b2d970SMagnus Damm	default "11"
1780c1b2d970SMagnus Damm	help
1781c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1782c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1783c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1784c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1785c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1786c1b2d970SMagnus Damm	  increase this value.
1787c1b2d970SMagnus Damm
1788c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1789c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1790c1b2d970SMagnus Damm
17911da177e4SLinus Torvaldsconfig LEDS
17921da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1793e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17948c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17951da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17961da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
179773a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
179825329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1799ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
18001da177e4SLinus Torvalds	help
18011da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
18021da177e4SLinus Torvalds	  to provide useful information about your current system status.
18031da177e4SLinus Torvalds
18041da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
18051da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
18061da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
18071da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
18081da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
18091da177e4SLinus Torvalds	  system, but the driver will do nothing.
18101da177e4SLinus Torvalds
18111da177e4SLinus Torvaldsconfig LEDS_TIMER
18121da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1813eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1814eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
18151da177e4SLinus Torvalds	depends on LEDS
18160567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
18171da177e4SLinus Torvalds	default y if ARCH_EBSA110
18181da177e4SLinus Torvalds	help
18191da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
18201da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
18211da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
18221da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
18231da177e4SLinus Torvalds	  debugging unstable kernels.
18241da177e4SLinus Torvalds
18251da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18261da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18271da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18281da177e4SLinus Torvalds
18291da177e4SLinus Torvaldsconfig LEDS_CPU
18301da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1831eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1832eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1833eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
18341da177e4SLinus Torvalds	depends on LEDS
18351da177e4SLinus Torvalds	help
18361da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
18371da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
18381da177e4SLinus Torvalds	  is not currently executing.
18391da177e4SLinus Torvalds
18401da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
18411da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
18421da177e4SLinus Torvalds	  will overrule the CPU usage LED.
18431da177e4SLinus Torvalds
18441da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
18451da177e4SLinus Torvalds	bool
1846f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
18471da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1848e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
18491da177e4SLinus Torvalds	help
18501da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
18511da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
18521da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18531da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18541da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18551da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18561da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18571da177e4SLinus Torvalds
185839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
185939ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
186039ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
186139ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
186239ec58f3SLennert Buytenhek	help
186339ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
186439ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
186539ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
186639ec58f3SLennert Buytenhek
186739ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
186839ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
186939ec58f3SLennert Buytenhek	  such copy operations with large buffers.
187039ec58f3SLennert Buytenhek
187139ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
187239ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
187339ec58f3SLennert Buytenhek
187470c70d97SNicolas Pitreconfig SECCOMP
187570c70d97SNicolas Pitre	bool
187670c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
187770c70d97SNicolas Pitre	---help---
187870c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
187970c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
188070c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
188170c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
188270c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
188370c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
188470c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
188570c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
188670c70d97SNicolas Pitre	  defined by each seccomp mode.
188770c70d97SNicolas Pitre
1888c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1889c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18904a50bfe3SRussell King	depends on EXPERIMENTAL
1891c743f380SNicolas Pitre	help
1892c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1893c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1894c743f380SNicolas Pitre	  the stack just before the return address, and validates
1895c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1896c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1897c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1898c743f380SNicolas Pitre	  neutralized via a kernel panic.
1899c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1900c743f380SNicolas Pitre
190173a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
190273a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
190373a65b3fSUwe Kleine-König	help
190473a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
190573a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
190673a65b3fSUwe Kleine-König
19071da177e4SLinus Torvaldsendmenu
19081da177e4SLinus Torvalds
19091da177e4SLinus Torvaldsmenu "Boot options"
19101da177e4SLinus Torvalds
19119eb8f674SGrant Likelyconfig USE_OF
19129eb8f674SGrant Likely	bool "Flattened Device Tree support"
19139eb8f674SGrant Likely	select OF
19149eb8f674SGrant Likely	select OF_EARLY_FLATTREE
191508a543adSGrant Likely	select IRQ_DOMAIN
19169eb8f674SGrant Likely	help
19179eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
19189eb8f674SGrant Likely
19191da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
19201da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
19211da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
19221da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
19231da177e4SLinus Torvalds	default "0"
19241da177e4SLinus Torvalds	help
19251da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
19261da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
19271da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
19281da177e4SLinus Torvalds	  value in their defconfig file.
19291da177e4SLinus Torvalds
19301da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19311da177e4SLinus Torvalds
19321da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
19331da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
19341da177e4SLinus Torvalds	default "0"
19351da177e4SLinus Torvalds	help
1936f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1937f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1938f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1939f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1940f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1941f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
19421da177e4SLinus Torvalds
19431da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
19441da177e4SLinus Torvalds
19451da177e4SLinus Torvaldsconfig ZBOOT_ROM
19461da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
19471da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
19481da177e4SLinus Torvalds	help
19491da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
19501da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
19511da177e4SLinus Torvalds
1952090ab3ffSSimon Hormanchoice
1953090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1954090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1955090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1956090ab3ffSSimon Horman	help
1957090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
195859bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1959090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1960090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
196159bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1962090ab3ffSSimon Horman	  rest the kernel image to RAM.
1963090ab3ffSSimon Horman
1964090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1965090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1966090ab3ffSSimon Horman	help
1967090ab3ffSSimon Horman	  Do not load image from SD or MMC
1968090ab3ffSSimon Horman
1969f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1970f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1971f45b1149SSimon Horman	help
1972090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1973090ab3ffSSimon Horman
1974090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1975090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1976090ab3ffSSimon Horman	help
1977090ab3ffSSimon Horman	  Load image from SDHI hardware block
1978090ab3ffSSimon Horman
1979090ab3ffSSimon Hormanendchoice
1980f45b1149SSimon Horman
1981e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1982e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1983e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1984e2a6a3aaSJohn Bonesio	help
1985e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1986e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1987e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1988e2a6a3aaSJohn Bonesio
1989e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1990e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1991e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1992e2a6a3aaSJohn Bonesio
1993e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1994e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1995e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1996e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1997e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1998e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1999e2a6a3aaSJohn Bonesio	  to this option.
2000e2a6a3aaSJohn Bonesio
2001b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
2002b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
2003b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
2004b90b9a38SNicolas Pitre	help
2005b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
2006b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
2007b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
2008b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
2009b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
2010b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
2011b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
2012b90b9a38SNicolas Pitre
2013d0f34a11SGenoud Richardchoice
2014d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2015d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2016d0f34a11SGenoud Richard
2017d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2018d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
2019d0f34a11SGenoud Richard	help
2020d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
2021d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
2022d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
2023d0f34a11SGenoud Richard
2024d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2025d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
2026d0f34a11SGenoud Richard	help
2027d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
2028d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
2029d0f34a11SGenoud Richard
2030d0f34a11SGenoud Richardendchoice
2031d0f34a11SGenoud Richard
20321da177e4SLinus Torvaldsconfig CMDLINE
20331da177e4SLinus Torvalds	string "Default kernel command string"
20341da177e4SLinus Torvalds	default ""
20351da177e4SLinus Torvalds	help
20361da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
20371da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
20381da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
20391da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
20401da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
20411da177e4SLinus Torvalds
20424394c124SVictor Boiviechoice
20434394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
20444394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
20454394c124SVictor Boivie
20464394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
20474394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
20484394c124SVictor Boivie	help
20494394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
20504394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
20514394c124SVictor Boivie	  string provided in CMDLINE will be used.
20524394c124SVictor Boivie
20534394c124SVictor Boivieconfig CMDLINE_EXTEND
20544394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
20554394c124SVictor Boivie	help
20564394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
20574394c124SVictor Boivie	  appended to the default kernel command string.
20584394c124SVictor Boivie
205992d2040dSAlexander Hollerconfig CMDLINE_FORCE
206092d2040dSAlexander Holler	bool "Always use the default kernel command string"
206192d2040dSAlexander Holler	help
206292d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
206392d2040dSAlexander Holler	  loader passes other arguments to the kernel.
206492d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
206592d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
20664394c124SVictor Boivieendchoice
206792d2040dSAlexander Holler
20681da177e4SLinus Torvaldsconfig XIP_KERNEL
20691da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
2070497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
20711da177e4SLinus Torvalds	help
20721da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20731da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20741da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20751da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20761da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20771da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20781da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20791da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20801da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20811da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20821da177e4SLinus Torvalds
20831da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20841da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20851da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20861da177e4SLinus Torvalds
20871da177e4SLinus Torvalds	  If unsure, say N.
20881da177e4SLinus Torvalds
20891da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20901da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20911da177e4SLinus Torvalds	depends on XIP_KERNEL
20921da177e4SLinus Torvalds	default "0x00080000"
20931da177e4SLinus Torvalds	help
20941da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20951da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20961da177e4SLinus Torvalds	  own flash usage.
20971da177e4SLinus Torvalds
2098c587e4a6SRichard Purdieconfig KEXEC
2099c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
210002b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2101c587e4a6SRichard Purdie	help
2102c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2103c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
210401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2105c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2106c587e4a6SRichard Purdie
2107c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2108c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2109c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2110c587e4a6SRichard Purdie	  support.
2111c587e4a6SRichard Purdie
21124cd9d6f7SRichard Purdieconfig ATAGS_PROC
21134cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2114b98d7291SUli Luckas	depends on KEXEC
2115b98d7291SUli Luckas	default y
21164cd9d6f7SRichard Purdie	help
21174cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
21184cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
21194cd9d6f7SRichard Purdie
2120cb5d39b3SMika Westerbergconfig CRASH_DUMP
2121cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2122cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2123cb5d39b3SMika Westerberg	help
2124cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2125cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2126cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2127cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2128cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2129cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2130cb5d39b3SMika Westerberg
2131cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2132cb5d39b3SMika Westerberg
2133e69edc79SEric Miaoconfig AUTO_ZRELADDR
2134e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2135e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2136e69edc79SEric Miao	help
2137e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2138e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2139e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2140e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2141e69edc79SEric Miao	  from start of memory.
2142e69edc79SEric Miao
21431da177e4SLinus Torvaldsendmenu
21441da177e4SLinus Torvalds
2145ac9d7efcSRussell Kingmenu "CPU Power Management"
21461da177e4SLinus Torvalds
214789c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
21481da177e4SLinus Torvalds
21491da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
21501da177e4SLinus Torvalds
215164f102b6SYong Shenconfig CPU_FREQ_IMX
215264f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
215364f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
215464f102b6SYong Shen	help
215564f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
215664f102b6SYong Shen
21571da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
21581da177e4SLinus Torvalds	bool
21591da177e4SLinus Torvalds
21601da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
21611da177e4SLinus Torvalds	bool
21621da177e4SLinus Torvalds
21631da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
21641da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
21651da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
21661da177e4SLinus Torvalds	default y
21671da177e4SLinus Torvalds	help
21681da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
21691da177e4SLinus Torvalds
21701da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
21711da177e4SLinus Torvalds
21721da177e4SLinus Torvalds	  If in doubt, say Y.
21731da177e4SLinus Torvalds
21749e2697ffSRussell Kingconfig CPU_FREQ_PXA
21759e2697ffSRussell King	bool
21769e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21779e2697ffSRussell King	default y
2178ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21799e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21809e2697ffSRussell King
21819d56c02aSBen Dooksconfig CPU_FREQ_S3C
21829d56c02aSBen Dooks	bool
21839d56c02aSBen Dooks	help
21849d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21859d56c02aSBen Dooks
21869d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21874a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2188b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21899d56c02aSBen Dooks	select CPU_FREQ_S3C
21909d56c02aSBen Dooks	help
21919d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21929d56c02aSBen Dooks	  of CPUs.
21939d56c02aSBen Dooks
21949d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21959d56c02aSBen Dooks
21969d56c02aSBen Dooks	  If in doubt, say N.
21979d56c02aSBen Dooks
21989d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21994a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
22009d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
22019d56c02aSBen Dooks	help
22029d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
22039d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
22049d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
22059d56c02aSBen Dooks
22069d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
22079d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
22089d56c02aSBen Dooks
22099d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
22109d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
22119d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22129d56c02aSBen Dooks	help
22139d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
22149d56c02aSBen Dooks
22159d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
22169d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
22179d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
22189d56c02aSBen Dooks	help
22199d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
22209d56c02aSBen Dooks
2221e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2222e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2223e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2224e6d197a6SBen Dooks	help
2225e6d197a6SBen Dooks	  Export status information via debugfs.
2226e6d197a6SBen Dooks
22271da177e4SLinus Torvaldsendif
22281da177e4SLinus Torvalds
2229ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2230ac9d7efcSRussell King
2231ac9d7efcSRussell Kingendmenu
2232ac9d7efcSRussell King
22331da177e4SLinus Torvaldsmenu "Floating point emulation"
22341da177e4SLinus Torvalds
22351da177e4SLinus Torvaldscomment "At least one emulation must be selected"
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsconfig FPE_NWFPE
22381da177e4SLinus Torvalds	bool "NWFPE math emulation"
2239593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
22401da177e4SLinus Torvalds	---help---
22411da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
22421da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
22431da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
22441da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
22451da177e4SLinus Torvalds
22461da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
22471da177e4SLinus Torvalds	  early in the bootup.
22481da177e4SLinus Torvalds
22491da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
22501da177e4SLinus Torvalds	bool "Support extended precision"
2251bedf142bSLennert Buytenhek	depends on FPE_NWFPE
22521da177e4SLinus Torvalds	help
22531da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
22541da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
22551da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
22561da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
22571da177e4SLinus Torvalds	  floating point emulator without any good reason.
22581da177e4SLinus Torvalds
22591da177e4SLinus Torvalds	  You almost surely want to say N here.
22601da177e4SLinus Torvalds
22611da177e4SLinus Torvaldsconfig FPE_FASTFPE
22621da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
22638993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
22641da177e4SLinus Torvalds	---help---
22651da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
22661da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
22671da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
22681da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
22691da177e4SLinus Torvalds
22701da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
22711da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22721da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22731da177e4SLinus Torvalds	  choose NWFPE.
22741da177e4SLinus Torvalds
22751da177e4SLinus Torvaldsconfig VFP
22761da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2277e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22781da177e4SLinus Torvalds	help
22791da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22801da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22811da177e4SLinus Torvalds
22821da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22831da177e4SLinus Torvalds	  release notes and additional status information.
22841da177e4SLinus Torvalds
22851da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22861da177e4SLinus Torvalds
228725ebee02SCatalin Marinasconfig VFPv3
228825ebee02SCatalin Marinas	bool
228925ebee02SCatalin Marinas	depends on VFP
229025ebee02SCatalin Marinas	default y if CPU_V7
229125ebee02SCatalin Marinas
2292b5872db4SCatalin Marinasconfig NEON
2293b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2294b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2295b5872db4SCatalin Marinas	help
2296b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2297b5872db4SCatalin Marinas	  Extension.
2298b5872db4SCatalin Marinas
22991da177e4SLinus Torvaldsendmenu
23001da177e4SLinus Torvalds
23011da177e4SLinus Torvaldsmenu "Userspace binary formats"
23021da177e4SLinus Torvalds
23031da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
23041da177e4SLinus Torvalds
23051da177e4SLinus Torvaldsconfig ARTHUR
23061da177e4SLinus Torvalds	tristate "RISC OS personality"
2307704bdda0SNicolas Pitre	depends on !AEABI
23081da177e4SLinus Torvalds	help
23091da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
23101da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
23111da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
23121da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
23131da177e4SLinus Torvalds	  will be called arthur).
23141da177e4SLinus Torvalds
23151da177e4SLinus Torvaldsendmenu
23161da177e4SLinus Torvalds
23171da177e4SLinus Torvaldsmenu "Power management options"
23181da177e4SLinus Torvalds
2319eceab4acSRussell Kingsource "kernel/power/Kconfig"
23201da177e4SLinus Torvalds
2321f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
23223d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
23236a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
23243f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2325f4cb5700SJohannes Berg	def_bool y
2326f4cb5700SJohannes Berg
232715e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
232815e0d9e3SArnd Bergmann	def_bool PM_SLEEP
232915e0d9e3SArnd Bergmann
23301da177e4SLinus Torvaldsendmenu
23311da177e4SLinus Torvalds
2332d5950b43SSam Ravnborgsource "net/Kconfig"
2333d5950b43SSam Ravnborg
2334ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
23351da177e4SLinus Torvalds
23361da177e4SLinus Torvaldssource "fs/Kconfig"
23371da177e4SLinus Torvalds
23381da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
23391da177e4SLinus Torvalds
23401da177e4SLinus Torvaldssource "security/Kconfig"
23411da177e4SLinus Torvalds
23421da177e4SLinus Torvaldssource "crypto/Kconfig"
23431da177e4SLinus Torvalds
23441da177e4SLinus Torvaldssource "lib/Kconfig"
2345