1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig ARM 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T 61d8f51d4SScott Wood select ARCH_CLOCKSOURCE_DATA 7aef0f78eSChristoph Hellwig select ARCH_HAS_BINFMT_FLAT 8c7780ab5SVladimir Murzin select ARCH_HAS_DEBUG_VIRTUAL if MMU 921266be9SDan Williams select ARCH_HAS_DEVMEM_IS_ALLOWED 102b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 11ee333554SJinbum Park select ARCH_HAS_FORTIFY_SOURCE 12d8ae8a37SChristoph Hellwig select ARCH_HAS_KEEPINITRD 1375851720SDmitry Vyukov select ARCH_HAS_KCOV 14e69244d2SWill Deacon select ARCH_HAS_MEMBARRIER_SYNC_CORE 153010a5eaSLaurent Dufour select ARCH_HAS_PTE_SPECIAL if ARM_LPAE 16ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 1875851720SDmitry Vyukov select ARCH_HAS_SET_MEMORY 19ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL 20ad21fc4fSLaura Abbott select ARCH_HAS_STRICT_MODULE_RWX if MMU 21dc2acdedSChristoph Hellwig select ARCH_HAS_TEARDOWN_DMA_OPS if MMU 223d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 23171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 24957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 25350e88baSMike Rapoport select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC 26d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 277c703e54SChristoph Hellwig select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN 28ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX 29ad21fc4fSLaura Abbott select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 304badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 31017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 320cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 33b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 34bdd15a28SChristoph Hellwig select BINFMT_FLAT_ARGVP_ENVP_ON_STACK 35ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 36171b3f0dSRussell King select CLONE_BACKWARDS 37f00790aaSRussell King select CPU_PM if SUSPEND || CPU_IDLE 38dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 39ff4c25f2SChristoph Hellwig select DMA_DECLARE_COHERENT 40f0edfea8SChristoph Hellwig select DMA_REMAP if MMU 41b01aec9bSBorislav Petkov select EDAC_SUPPORT 42b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 4336d0fd21SLaura Abbott select GENERIC_ALLOCATOR 442ef7a295SJuri Lelli select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY 45f00790aaSRussell King select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI 46b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 47ea2d9a96SArd Biesheuvel select GENERIC_CPU_AUTOPROBE 482937367bSArd Biesheuvel select GENERIC_EARLY_IOREMAP 49171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 50b1b3f49cSRussell King select GENERIC_IRQ_PROBE 51b1b3f49cSRussell King select GENERIC_IRQ_SHOW 527c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 53b1b3f49cSRussell King select GENERIC_PCI_IOMAP 5438ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 55b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 56b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 57b1b3f49cSRussell King select GENERIC_STRNLEN_USER 58a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 59b1b3f49cSRussell King select HARDIRQS_SW_RESEND 60f00790aaSRussell King select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT 610b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 62437682eeSArnd Bergmann select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 63437682eeSArnd Bergmann select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU 64e0c25d95SDaniel Cashman select HAVE_ARCH_MMAP_RND_BITS if MMU 65f00790aaSRussell King select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT 6608626a60SKees Cook select HAVE_ARCH_THREAD_STRUCT_WHITELIST 670693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 68b329f95dSJens Wiklander select HAVE_ARM_SMCCC if CPU_V7 6939c13c20SShubham Bansal select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 70171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 71b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 72b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 73b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 74f00790aaSRussell King select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU 75620176f3SAbel Vesa select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE 76dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 775f56a5dfSJiri Slaby select HAVE_EXIT_THREAD 7867a929e0SChristoph Hellwig select HAVE_FAST_GUP if ARM_LPAE 79f00790aaSRussell King select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL 8050362162SRussell King select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG 81f00790aaSRussell King select HAVE_FUNCTION_TRACER if !XIP_KERNEL 826b90bd4bSEmese Revfy select HAVE_GCC_PLUGINS 83f00790aaSRussell King select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) 84b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 8587c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 86b1b3f49cSRussell King select HAVE_KERNEL_GZIP 87f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 88b1b3f49cSRussell King select HAVE_KERNEL_LZMA 89b1b3f49cSRussell King select HAVE_KERNEL_LZO 90b1b3f49cSRussell King select HAVE_KERNEL_XZ 91cb1293e2SArnd Bergmann select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M 92f00790aaSRussell King select HAVE_KRETPROBES if HAVE_KPROBES 937d485f64SArd Biesheuvel select HAVE_MOD_ARCH_SPECIFIC 9442a0bb3fSPetr Mladek select HAVE_NMI 95f00790aaSRussell King select HAVE_OPROFILE if HAVE_PERF_EVENTS 960dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 977ada189fSJamie Iles select HAVE_PERF_EVENTS 9849863894SWill Deacon select HAVE_PERF_REGS 9949863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 100f00790aaSRussell King select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE 101e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 1029800b9dcSMathieu Desnoyers select HAVE_RSEQ 103d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 104b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 105af1839ebSCatalin Marinas select HAVE_UID16 10631c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 107da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 108171b3f0dSRussell King select MODULES_USE_ELF_REL 109f616ab59SChristoph Hellwig select NEED_DMA_MAP_STATE 110aa7d5f18SArnd Bergmann select OF_EARLY_FLATTREE if OF 111171b3f0dSRussell King select OLD_SIGACTION 112171b3f0dSRussell King select OLD_SIGSUSPEND3 11320f1b79dSChristoph Hellwig select PCI_SYSCALL if PCI 114b1b3f49cSRussell King select PERF_USE_VMALLOC 115b26d07a0SJinbum Park select REFCOUNT_FULL 116b1b3f49cSRussell King select RTC_LIB 117b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 118171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 119171b3f0dSRussell King # according to that. Thanks. 1201da177e4SLinus Torvalds help 1211da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 122f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 1231da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 1241da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 1251da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 1261da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 1271da177e4SLinus Torvalds 12874facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 12974facffeSRussell King bool 13074facffeSRussell King 1314ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1324ce63fcdSMarek Szyprowski bool 133b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 134b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1354ce63fcdSMarek Szyprowski 13660460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 13760460abfSSeung-Woo Kim 13860460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 13960460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 14060460abfSSeung-Woo Kim range 4 9 14160460abfSSeung-Woo Kim default 8 14260460abfSSeung-Woo Kim help 14360460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 14460460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 14560460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 14660460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 14760460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 14860460abfSSeung-Woo Kim virtual space with just a few allocations. 14960460abfSSeung-Woo Kim 15060460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 15160460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 15260460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 15360460abfSSeung-Woo Kim by the PAGE_SIZE. 15460460abfSSeung-Woo Kim 15560460abfSSeung-Woo Kimendif 15660460abfSSeung-Woo Kim 15775e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 15875e7153aSRalf Baechle bool 15975e7153aSRalf Baechle 160bc581770SLinus Walleijconfig HAVE_TCM 161bc581770SLinus Walleij bool 162bc581770SLinus Walleij select GENERIC_ALLOCATOR 163bc581770SLinus Walleij 164e119bfffSRussell Kingconfig HAVE_PROC_CPU 165e119bfffSRussell King bool 166e119bfffSRussell King 167ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1685ea81769SAl Viro bool 1695ea81769SAl Viro 1701da177e4SLinus Torvaldsconfig SBUS 1711da177e4SLinus Torvalds bool 1721da177e4SLinus Torvalds 173f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 174f16fb1ecSRussell King bool 175f16fb1ecSRussell King default y 176f16fb1ecSRussell King 177f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 178f16fb1ecSRussell King bool 179f16fb1ecSRussell King default y 180f16fb1ecSRussell King 1817ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1827ad1bcb2SRussell King bool 183cb1293e2SArnd Bergmann default !CPU_V7M 1847ad1bcb2SRussell King 185f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 186f0d1b0b3SDavid Howells bool 187f0d1b0b3SDavid Howells 188f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 189f0d1b0b3SDavid Howells bool 190f0d1b0b3SDavid Howells 1914a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1924a1b5733SEduardo Valentin bool 1934a1b5733SEduardo Valentin 194a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM 195a5f4c561SStefan Agner def_bool y if MMU 196a5f4c561SStefan Agner 197b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 198b89c3b16SAkinobu Mita bool 199b89c3b16SAkinobu Mita default y 200b89c3b16SAkinobu Mita 2011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 2021da177e4SLinus Torvalds bool 2031da177e4SLinus Torvalds default y 2041da177e4SLinus Torvalds 205a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 206a08b6b79Sviro@ZenIV.linux.org.uk bool 207a08b6b79Sviro@ZenIV.linux.org.uk 2085ac6da66SChristoph Lameterconfig ZONE_DMA 2095ac6da66SChristoph Lameter bool 2105ac6da66SChristoph Lameter 211c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 212c7edc9e3SDavid A. Long def_bool y 213c7edc9e3SDavid A. Long 21458af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21558af4a24SRob Herring bool 21658af4a24SRob Herring 2171da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2181da177e4SLinus Torvalds bool 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvaldsconfig FIQ 2211da177e4SLinus Torvalds bool 2221da177e4SLinus Torvalds 22313a5045dSRob Herringconfig NEED_RET_TO_USER 22413a5045dSRob Herring bool 22513a5045dSRob Herring 226034d2f5aSAl Viroconfig ARCH_MTD_XIP 227034d2f5aSAl Viro bool 228034d2f5aSAl Viro 229dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 230c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 231c1becedcSRussell King default y 232b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 233dc21af99SRussell King help 234111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 235111e9a5cSRussell King boot and module load time according to the position of the 236111e9a5cSRussell King kernel in system memory. 237dc21af99SRussell King 238111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 239daece596SNicolas Pitre of physical memory is at a 16MB boundary. 240dc21af99SRussell King 241c1becedcSRussell King Only disable this option if you know that you do not require 242c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 243c1becedcSRussell King you need to shrink the kernel to the minimal size. 244c1becedcSRussell King 245c334bc15SRob Herringconfig NEED_MACH_IO_H 246c334bc15SRob Herring bool 247c334bc15SRob Herring help 248c334bc15SRob Herring Select this when mach/io.h is required to provide special 249c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 250c334bc15SRob Herring be avoided when possible. 251c334bc15SRob Herring 2520cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2531b9f95f8SNicolas Pitre bool 254111e9a5cSRussell King help 2550cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2560cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2570cdc8b92SNicolas Pitre be avoided when possible. 2581b9f95f8SNicolas Pitre 2591b9f95f8SNicolas Pitreconfig PHYS_OFFSET 260974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 261c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 262974c0724SNicolas Pitre default DRAM_BASE if !MMU 263c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 264c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 265c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 266c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 267c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 2688f2c0062SLinus Walleij ARCH_REALVIEW 269c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 270c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 271b8824c9aSH Hartley Sweeten default 0xc0000000 if ARCH_SA1100 2721b9f95f8SNicolas Pitre help 2731b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2741b9f95f8SNicolas Pitre location of main memory in your system. 275cada3c08SRussell King 27687e040b6SSimon Glassconfig GENERIC_BUG 27787e040b6SSimon Glass def_bool y 27887e040b6SSimon Glass depends on BUG 27987e040b6SSimon Glass 2801bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2811bcad26eSKirill A. Shutemov int 2821bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2831bcad26eSKirill A. Shutemov default 2 2841bcad26eSKirill A. Shutemov 2851da177e4SLinus Torvaldsmenu "System Type" 2861da177e4SLinus Torvalds 2873c427975SHyok S. Choiconfig MMU 2883c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2893c427975SHyok S. Choi default y 2903c427975SHyok S. Choi help 2913c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2923c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2933c427975SHyok S. Choi 294e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN 295e0c25d95SDaniel Cashman default 8 296e0c25d95SDaniel Cashman 297e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX 298e0c25d95SDaniel Cashman default 14 if PAGE_OFFSET=0x40000000 299e0c25d95SDaniel Cashman default 15 if PAGE_OFFSET=0x80000000 300e0c25d95SDaniel Cashman default 16 301e0c25d95SDaniel Cashman 302ccf50e23SRussell King# 303ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 304ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 305ccf50e23SRussell King# 3061da177e4SLinus Torvaldschoice 3071da177e4SLinus Torvalds prompt "ARM system type" 30870722803SArnd Bergmann default ARM_SINGLE_ARMV7M if !MMU 3091420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3101da177e4SLinus Torvalds 311387798b3SRob Herringconfig ARCH_MULTIPLATFORM 312387798b3SRob Herring bool "Allow multiple platforms to be selected" 313b1b3f49cSRussell King depends on MMU 31442dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 315387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 316387798b3SRob Herring select AUTO_ZRELADDR 317bb0eb050SDaniel Lezcano select TIMER_OF 31866314223SDinh Nguyen select COMMON_CLK 319ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 3204c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 321eb01d42aSChristoph Hellwig select HAVE_PCI 3222eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 32366314223SDinh Nguyen select SPARSE_IRQ 32466314223SDinh Nguyen select USE_OF 32566314223SDinh Nguyen 3269c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M 3279c77bc43SStefan Agner bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" 3289c77bc43SStefan Agner depends on !MMU 3299c77bc43SStefan Agner select ARM_NVIC 330499f1640SStefan Agner select AUTO_ZRELADDR 331bb0eb050SDaniel Lezcano select TIMER_OF 3329c77bc43SStefan Agner select COMMON_CLK 3339c77bc43SStefan Agner select CPU_V7M 3349c77bc43SStefan Agner select GENERIC_CLOCKEVENTS 3359c77bc43SStefan Agner select NO_IOPORT_MAP 3369c77bc43SStefan Agner select SPARSE_IRQ 3379c77bc43SStefan Agner select USE_OF 3389c77bc43SStefan Agner 3391da177e4SLinus Torvaldsconfig ARCH_EBSA110 3401da177e4SLinus Torvalds bool "EBSA-110" 341b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 342c750815eSRussell King select CPU_SA110 343f7e68bbfSRussell King select ISA 344c334bc15SRob Herring select NEED_MACH_IO_H 3450cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 346ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3471da177e4SLinus Torvalds help 3481da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 349f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3501da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3511da177e4SLinus Torvalds parallel port. 3521da177e4SLinus Torvalds 353e7736d47SLennert Buytenhekconfig ARCH_EP93XX 354e7736d47SLennert Buytenhek bool "EP93xx-based" 35580320927SH Hartley Sweeten select ARCH_SPARSEMEM_ENABLE 356e7736d47SLennert Buytenhek select ARM_AMBA 357cd5bad41SArnd Bergmann imply ARM_PATCH_PHYS_VIRT 358e7736d47SLennert Buytenhek select ARM_VIC 359b8824c9aSH Hartley Sweeten select AUTO_ZRELADDR 3606d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 361000bc178SLinus Walleij select CLKSRC_MMIO 362b1b3f49cSRussell King select CPU_ARM920T 363000bc178SLinus Walleij select GENERIC_CLOCKEVENTS 3645c34a4e8SLinus Walleij select GPIOLIB 365e7736d47SLennert Buytenhek help 366e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 367e7736d47SLennert Buytenhek 3681da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 3691da177e4SLinus Torvalds bool "FootBridge" 370c750815eSRussell King select CPU_SA110 3711da177e4SLinus Torvalds select FOOTBRIDGE 3724e8d7637SRussell King select GENERIC_CLOCKEVENTS 373d0ee9f40SArnd Bergmann select HAVE_IDE 3748ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 3750cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 376f999b8bdSMartin Michlmayr help 377f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 378f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 3791da177e4SLinus Torvalds 3803b938be6SRussell Kingconfig ARCH_IOP13XX 3813b938be6SRussell King bool "IOP13xx-based" 3823b938be6SRussell King depends on MMU 383b1b3f49cSRussell King select CPU_XSC3 3840cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 38513a5045dSRob Herring select NEED_RET_TO_USER 386eb01d42aSChristoph Hellwig select FORCE_PCI 387b1b3f49cSRussell King select PLAT_IOP 388b1b3f49cSRussell King select VMSPLIT_1G 38937ebbcffSThomas Gleixner select SPARSE_IRQ 3903b938be6SRussell King help 3913b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 3923b938be6SRussell King 3933f7e5815SLennert Buytenhekconfig ARCH_IOP32X 3943f7e5815SLennert Buytenhek bool "IOP32x-based" 395a4f7e763SRussell King depends on MMU 396c750815eSRussell King select CPU_XSCALE 397e9004f50SLinus Walleij select GPIO_IOP 3985c34a4e8SLinus Walleij select GPIOLIB 39913a5045dSRob Herring select NEED_RET_TO_USER 400eb01d42aSChristoph Hellwig select FORCE_PCI 401b1b3f49cSRussell King select PLAT_IOP 402f999b8bdSMartin Michlmayr help 4033f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4043f7e5815SLennert Buytenhek processors. 4053f7e5815SLennert Buytenhek 4063f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4073f7e5815SLennert Buytenhek bool "IOP33x-based" 4083f7e5815SLennert Buytenhek depends on MMU 409c750815eSRussell King select CPU_XSCALE 410e9004f50SLinus Walleij select GPIO_IOP 4115c34a4e8SLinus Walleij select GPIOLIB 41213a5045dSRob Herring select NEED_RET_TO_USER 413eb01d42aSChristoph Hellwig select FORCE_PCI 414b1b3f49cSRussell King select PLAT_IOP 4153f7e5815SLennert Buytenhek help 4163f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4171da177e4SLinus Torvalds 4183b938be6SRussell Kingconfig ARCH_IXP4XX 4193b938be6SRussell King bool "IXP4xx-based" 420a4f7e763SRussell King depends on MMU 42158af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 42251aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 423c750815eSRussell King select CPU_XSCALE 424b1b3f49cSRussell King select DMABOUNCE if PCI 4253b938be6SRussell King select GENERIC_CLOCKEVENTS 42698ac0cc2SLinus Walleij select GENERIC_IRQ_MULTI_HANDLER 42755ec465eSLinus Walleij select GPIO_IXP4XX 4285c34a4e8SLinus Walleij select GPIOLIB 429eb01d42aSChristoph Hellwig select HAVE_PCI 43055ec465eSLinus Walleij select IXP4XX_IRQ 43165af6667SLinus Walleij select IXP4XX_TIMER 432c334bc15SRob Herring select NEED_MACH_IO_H 4339296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 434171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 435c4713074SLennert Buytenhek help 4363b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 437c4713074SLennert Buytenhek 438edabd38eSSaeed Bisharaconfig ARCH_DOVE 439edabd38eSSaeed Bishara bool "Marvell Dove" 440756b2531SSebastian Hesselbarth select CPU_PJ4 441edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 4424c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4435c34a4e8SLinus Walleij select GPIOLIB 444eb01d42aSChristoph Hellwig select HAVE_PCI 445171b3f0dSRussell King select MVEBU_MBUS 4469139acd1SSebastian Hesselbarth select PINCTRL 4479139acd1SSebastian Hesselbarth select PINCTRL_DOVE 448abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 4495cdbe5d2SArnd Bergmann select SPARSE_IRQ 450c5d431e8SRussell King select PM_GENERIC_DOMAINS if PM 451edabd38eSSaeed Bishara help 452edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 453edabd38eSSaeed Bishara 454c53c9cf6SAndrew Victorconfig ARCH_KS8695 455c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 456c7e783d6SLinus Walleij select CLKSRC_MMIO 457b1b3f49cSRussell King select CPU_ARM922T 458c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 4595c34a4e8SLinus Walleij select GPIOLIB 460b1b3f49cSRussell King select NEED_MACH_MEMORY_H 461c53c9cf6SAndrew Victor help 462c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 463c53c9cf6SAndrew Victor System-on-Chip devices. 464c53c9cf6SAndrew Victor 465788c9700SRussell Kingconfig ARCH_W90X900 466788c9700SRussell King bool "Nuvoton W90X900 CPU" 4676d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 4686fa5d5f7SRussell King select CLKSRC_MMIO 469b1b3f49cSRussell King select CPU_ARM926T 47058b5369eSwanzongshun select GENERIC_CLOCKEVENTS 4715c34a4e8SLinus Walleij select GPIOLIB 472777f9bebSLennert Buytenhek help 473a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 474a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 475a8bc4eadSwanzongshun the ARM series product line, you can login the following 476a8bc4eadSwanzongshun link address to know more. 477a8bc4eadSwanzongshun 478a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 479a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 480585cf175STzachi Perelstein 48193e22567SRussell Kingconfig ARCH_LPC32XX 48293e22567SRussell King bool "NXP LPC32XX" 48393e22567SRussell King select ARM_AMBA 4844073723aSRussell King select CLKDEV_LOOKUP 485c227f127SVladimir Zapolskiy select CLKSRC_LPC32XX 486c227f127SVladimir Zapolskiy select COMMON_CLK 48793e22567SRussell King select CPU_ARM926T 48893e22567SRussell King select GENERIC_CLOCKEVENTS 4894c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 4905c34a4e8SLinus Walleij select GPIOLIB 4918cb17b5eSVladimir Zapolskiy select SPARSE_IRQ 49293e22567SRussell King select USE_OF 49393e22567SRussell King help 49493e22567SRussell King Support for the NXP LPC32XX family of processors 49593e22567SRussell King 4961da177e4SLinus Torvaldsconfig ARCH_PXA 4972c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 498a4f7e763SRussell King depends on MMU 499b1b3f49cSRussell King select ARCH_MTD_XIP 500b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 501b1b3f49cSRussell King select AUTO_ZRELADDR 502a1c0a6adSRobert Jarzmik select COMMON_CLK 5036d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 504389d9b58SDaniel Lezcano select CLKSRC_PXA 505234b6cedSRussell King select CLKSRC_MMIO 506bb0eb050SDaniel Lezcano select TIMER_OF 5072f202861SArnd Bergmann select CPU_XSCALE if !CPU_XSC3 508981d0f39SEric Miao select GENERIC_CLOCKEVENTS 5094c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 510157d2644SHaojian Zhuang select GPIO_PXA 5115c34a4e8SLinus Walleij select GPIOLIB 512b1b3f49cSRussell King select HAVE_IDE 513d6cf30caSRobert Jarzmik select IRQ_DOMAIN 514bd5ce433SEric Miao select PLAT_PXA 5156ac6b817SHaojian Zhuang select SPARSE_IRQ 516f999b8bdSMartin Michlmayr help 5172c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 5181da177e4SLinus Torvalds 5191da177e4SLinus Torvaldsconfig ARCH_RPC 5201da177e4SLinus Torvalds bool "RiscPC" 521868e87ccSRussell King depends on MMU 5221da177e4SLinus Torvalds select ARCH_ACORN 523a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 52407f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 5250b40deeeSRussell King select ARM_HAS_SG_CHAIN 526fa04e209SArnd Bergmann select CPU_SA110 527b1b3f49cSRussell King select FIQ 528d0ee9f40SArnd Bergmann select HAVE_IDE 529b1b3f49cSRussell King select HAVE_PATA_PLATFORM 530b1b3f49cSRussell King select ISA_DMA_API 531c334bc15SRob Herring select NEED_MACH_IO_H 5320cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 533ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 5341da177e4SLinus Torvalds help 5351da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 5361da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 5371da177e4SLinus Torvalds 5381da177e4SLinus Torvaldsconfig ARCH_SA1100 5391da177e4SLinus Torvalds bool "SA1100-based" 540b1b3f49cSRussell King select ARCH_MTD_XIP 541b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 542b1b3f49cSRussell King select CLKDEV_LOOKUP 543b1b3f49cSRussell King select CLKSRC_MMIO 544389d9b58SDaniel Lezcano select CLKSRC_PXA 545bb0eb050SDaniel Lezcano select TIMER_OF if OF 546d6c82046SRussell King select COMMON_CLK 547b1b3f49cSRussell King select CPU_FREQ 548b1b3f49cSRussell King select CPU_SA1100 549b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 5504c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 5515c34a4e8SLinus Walleij select GPIOLIB 552d0ee9f40SArnd Bergmann select HAVE_IDE 5531eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 554b1b3f49cSRussell King select ISA 5550cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 556375dec92SRussell King select SPARSE_IRQ 557f999b8bdSMartin Michlmayr help 558f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 5591da177e4SLinus Torvalds 560b130d5c2SKukjin Kimconfig ARCH_S3C24XX 561b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 562335cce74SArnd Bergmann select ATAGS 563b1b3f49cSRussell King select CLKDEV_LOOKUP 5644280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 5657f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 566880cf071STomasz Figa select GPIO_SAMSUNG 5675c34a4e8SLinus Walleij select GPIOLIB 5684c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 56920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 570b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 571b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 572c334bc15SRob Herring select NEED_MACH_IO_H 573cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 574ea04d6b4SMasahiro Yamada select USE_OF 5751da177e4SLinus Torvalds help 576b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 577b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 578b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 579b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 58063b1f51bSBen Dooks 5817c6337e2SKevin Hilmanconfig ARCH_DAVINCI 5827c6337e2SKevin Hilman bool "TI DaVinci" 583b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 58427823278SDavid Lechner select COMMON_CLK 585ce32c5c5SArnd Bergmann select CPU_ARM926T 58620e9969bSDavid Brownell select GENERIC_ALLOCATOR 587b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 588dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 589d0064594SBartosz Golaszewski select GENERIC_IRQ_MULTI_HANDLER 5905c34a4e8SLinus Walleij select GPIOLIB 591b1b3f49cSRussell King select HAVE_IDE 59227823278SDavid Lechner select PM_GENERIC_DOMAINS if PM 59327823278SDavid Lechner select PM_GENERIC_DOMAINS_OF if PM && OF 5942dbed152SSekhar Nori select REGMAP_MMIO 59527823278SDavid Lechner select RESET_CONTROLLER 596e87addecSBartosz Golaszewski select SPARSE_IRQ 597689e331fSSekhar Nori select USE_OF 598b1b3f49cSRussell King select ZONE_DMA 5997c6337e2SKevin Hilman help 6007c6337e2SKevin Hilman Support for TI's DaVinci platform. 6017c6337e2SKevin Hilman 602a0694861STony Lindgrenconfig ARCH_OMAP1 603a0694861STony Lindgren bool "TI OMAP1" 60400a36698SArnd Bergmann depends on MMU 605b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 606a0694861STony Lindgren select ARCH_OMAP 607e9a91de7STony Prisk select CLKDEV_LOOKUP 608cee37e50Sviresh kumar select CLKSRC_MMIO 609b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 610a0694861STony Lindgren select GENERIC_IRQ_CHIP 6114c301f9bSPalmer Dabbelt select GENERIC_IRQ_MULTI_HANDLER 6125c34a4e8SLinus Walleij select GPIOLIB 613a0694861STony Lindgren select HAVE_IDE 614a0694861STony Lindgren select IRQ_DOMAIN 615a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 616a0694861STony Lindgren select NEED_MACH_MEMORY_H 617685e2d08STony Lindgren select SPARSE_IRQ 61821f47fbcSAlexey Charkov help 619a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 62002c981c0SBinghua Duan 6211da177e4SLinus Torvaldsendchoice 6221da177e4SLinus Torvalds 623387798b3SRob Herringmenu "Multiple platform selection" 624387798b3SRob Herring depends on ARCH_MULTIPLATFORM 625387798b3SRob Herring 626387798b3SRob Herringcomment "CPU Core family selection" 627387798b3SRob Herring 628f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 629f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 630f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 631f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 632f8afae40SArnd Bergmann select CPU_FA526 633f8afae40SArnd Bergmann 634387798b3SRob Herringconfig ARCH_MULTI_V4T 635387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 636387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 637b1b3f49cSRussell King select ARCH_MULTI_V4_V5 63824e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 63924e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 64024e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 641387798b3SRob Herring 642387798b3SRob Herringconfig ARCH_MULTI_V5 643387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 644387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 645b1b3f49cSRussell King select ARCH_MULTI_V4_V5 64612567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 64724e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 64824e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 649387798b3SRob Herring 650387798b3SRob Herringconfig ARCH_MULTI_V4_V5 651387798b3SRob Herring bool 652387798b3SRob Herring 653387798b3SRob Herringconfig ARCH_MULTI_V6 6548dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 655387798b3SRob Herring select ARCH_MULTI_V6_V7 65642f4754aSRob Herring select CPU_V6K 657387798b3SRob Herring 658387798b3SRob Herringconfig ARCH_MULTI_V7 6598dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 660387798b3SRob Herring default y 661387798b3SRob Herring select ARCH_MULTI_V6_V7 662b1b3f49cSRussell King select CPU_V7 66390bc8ac7SRob Herring select HAVE_SMP 664387798b3SRob Herring 665387798b3SRob Herringconfig ARCH_MULTI_V6_V7 666387798b3SRob Herring bool 6679352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 668387798b3SRob Herring 669387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 670387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 671387798b3SRob Herring select ARCH_MULTI_V5 672387798b3SRob Herring 673387798b3SRob Herringendmenu 674387798b3SRob Herring 67505e2a3deSRob Herringconfig ARCH_VIRT 676e3246542SMasahiro Yamada bool "Dummy Virtual Machine" 677e3246542SMasahiro Yamada depends on ARCH_MULTI_V7 6784b8b5f25SRob Herring select ARM_AMBA 67905e2a3deSRob Herring select ARM_GIC 6803ee80364SArnd Bergmann select ARM_GIC_V2M if PCI 6810b28f1dbSJean-Philippe Brucker select ARM_GIC_V3 682bb29cecbSVladimir Murzin select ARM_GIC_V3_ITS if PCI 68305e2a3deSRob Herring select ARM_PSCI 6844b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 6858e2649d0SJason A. Donenfeld select ARCH_SUPPORTS_BIG_ENDIAN 68605e2a3deSRob Herring 687ccf50e23SRussell King# 688ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 689ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 690ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 691ccf50e23SRussell King# 6926bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig" 6936bb8536cSAndreas Färber 694445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 695445d9b30STsahee Zidenberg 696590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig" 697590b460cSLars Persson 698d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 699d9bfc86dSOleksij Rempel 700a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig" 701a66c51f9SAlexandre Belloni 70295b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 70395b8f20fSRussell King 7041d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 7051d22924eSAnders Berg 7068ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 7078ac49e04SChristian Daudt 7081c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 7091c37fa10SSebastian Hesselbarth 7101da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 7111da177e4SLinus Torvalds 712d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 713d94f944eSAnton Vorontsov 71495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 71595b8f20fSRussell King 716df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 717df8d742eSBaruch Siach 71895b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 71995b8f20fSRussell King 720e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 721e7736d47SLennert Buytenhek 722a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig" 723a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig" 724a66c51f9SAlexandre Belloni 7251da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 7261da177e4SLinus Torvalds 72759d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 72859d3a193SPaulius Zaleckas 729387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 730387798b3SRob Herring 731389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 732389ee0c2SHaojian Zhuang 733a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig" 734a66c51f9SAlexandre Belloni 7351da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 7361da177e4SLinus Torvalds 737a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig" 738a66c51f9SAlexandre Belloni 7393f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 7403f7e5815SLennert Buytenhek 7413f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 7421da177e4SLinus Torvalds 7431da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 7441da177e4SLinus Torvalds 745828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 746828989adSSantosh Shilimkar 74795b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 74895b8f20fSRussell King 749a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig" 750a66c51f9SAlexandre Belloni 7513b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 7523b8f5030SCarlo Caione 7539fb29c73SSugaya Taichisource "arch/arm/mach-milbeaut/Kconfig" 7549fb29c73SSugaya Taichi 755a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig" 756a66c51f9SAlexandre Belloni 75717723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 75817723fd3SJonas Jensen 759794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 760794d15b2SStanislav Samsonov 761a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig" 762f682a218SMatthias Brugger 7631d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 7641d3f33d5SShawn Guo 76595b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 76695b8f20fSRussell King 7677bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig" 7687bffa14cSBrendan Higgins 7699851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 7709851ca57SDaniel Tang 771d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 772d48af15eSTony Lindgren 773d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 7741da177e4SLinus Torvalds 7751dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 7761dbae815STony Lindgren 7779dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 778585cf175STzachi Perelstein 779a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig" 780a66c51f9SAlexandre Belloni 781387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 782387798b3SRob Herring 783a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig" 784a66c51f9SAlexandre Belloni 78595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 78695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 7871da177e4SLinus Torvalds 7888fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 7898fc1b0f8SKumar Gala 79078e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig" 79178e3dbc1SAndreas Färber 79295b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 79395b8f20fSRussell King 794d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 795d63dc051SHeiko Stuebner 796a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig" 797a66c51f9SAlexandre Belloni 798a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig" 799a66c51f9SAlexandre Belloni 800a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig" 801a66c51f9SAlexandre Belloni 80295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 803edabd38eSSaeed Bishara 804a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig" 805a66c51f9SAlexandre Belloni 806387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 807387798b3SRob Herring 808a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 809a21765a7SBen Dooks 81065ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 81165ebcc11SSrinivas Kandagatla 812bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig" 813bcb84fb4SAlexandre TORGUE 8143b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 8153b52634fSMaxime Ripard 816d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig" 817d6de5b02SMarc Gonzalez 818c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 819c5f80065SErik Gilling 82095b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 8211da177e4SLinus Torvalds 822ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 823ba56a987SMasahiro Yamada 82495b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 8251da177e4SLinus Torvalds 8261da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 8271da177e4SLinus Torvalds 828ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 829420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 830ceade897SRussell King 8316f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 8326f35f9a9STony Prisk 8337ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 8347ec80ddfSwanzongshun 835acede515SJun Niesource "arch/arm/mach-zx/Kconfig" 836acede515SJun Nie 8379a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 8389a45eb69SJosh Cartwright 839499f1640SStefan Agner# ARMv7-M architecture 840499f1640SStefan Agnerconfig ARCH_EFM32 841499f1640SStefan Agner bool "Energy Micro efm32" 842499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 8435c34a4e8SLinus Walleij select GPIOLIB 844499f1640SStefan Agner help 845499f1640SStefan Agner Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 846499f1640SStefan Agner processors. 847499f1640SStefan Agner 848499f1640SStefan Agnerconfig ARCH_LPC18XX 849499f1640SStefan Agner bool "NXP LPC18xx/LPC43xx" 850499f1640SStefan Agner depends on ARM_SINGLE_ARMV7M 851499f1640SStefan Agner select ARCH_HAS_RESET_CONTROLLER 852499f1640SStefan Agner select ARM_AMBA 853499f1640SStefan Agner select CLKSRC_LPC32XX 854499f1640SStefan Agner select PINCTRL 855499f1640SStefan Agner help 856499f1640SStefan Agner Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 857499f1640SStefan Agner high performance microcontrollers. 858499f1640SStefan Agner 8591847119dSVladimir Murzinconfig ARCH_MPS2 86017bd274eSBaruch Siach bool "ARM MPS2 platform" 8611847119dSVladimir Murzin depends on ARM_SINGLE_ARMV7M 8621847119dSVladimir Murzin select ARM_AMBA 8631847119dSVladimir Murzin select CLKSRC_MPS2 8641847119dSVladimir Murzin help 8651847119dSVladimir Murzin Support for Cortex-M Prototyping System (or V2M-MPS2) which comes 8661847119dSVladimir Murzin with a range of available cores like Cortex-M3/M4/M7. 8671847119dSVladimir Murzin 8681847119dSVladimir Murzin Please, note that depends which Application Note is used memory map 8691847119dSVladimir Murzin for the platform may vary, so adjustment of RAM base might be needed. 8701847119dSVladimir Murzin 8711da177e4SLinus Torvalds# Definitions to make life easier 8721da177e4SLinus Torvaldsconfig ARCH_ACORN 8731da177e4SLinus Torvalds bool 8741da177e4SLinus Torvalds 8757ae1f7ecSLennert Buytenhekconfig PLAT_IOP 8767ae1f7ecSLennert Buytenhek bool 877469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 8787ae1f7ecSLennert Buytenhek 87969b02f6aSLennert Buytenhekconfig PLAT_ORION 88069b02f6aSLennert Buytenhek bool 881bfe45e0bSRussell King select CLKSRC_MMIO 882b1b3f49cSRussell King select COMMON_CLK 883dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 884278b45b0SAndrew Lunn select IRQ_DOMAIN 88569b02f6aSLennert Buytenhek 886abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 887abcda1dcSThomas Petazzoni bool 888abcda1dcSThomas Petazzoni select PLAT_ORION 889abcda1dcSThomas Petazzoni 890bd5ce433SEric Miaoconfig PLAT_PXA 891bd5ce433SEric Miao bool 892bd5ce433SEric Miao 893f4b8b319SRussell Kingconfig PLAT_VERSATILE 894f4b8b319SRussell King bool 895f4b8b319SRussell King 8968636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig" 8971da177e4SLinus Torvalds 898afe4b25eSLennert Buytenhekconfig IWMMXT 899d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 900d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 901d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 902afe4b25eSLennert Buytenhek help 903afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 904afe4b25eSLennert Buytenhek running on a CPU that supports it. 905afe4b25eSLennert Buytenhek 9063b93e7b0SHyok S. Choiif !MMU 9073b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 9083b93e7b0SHyok S. Choiendif 9093b93e7b0SHyok S. Choi 9103e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 9113e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 9123e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 9133e0a07f8SGregory CLEMENT default y 9143e0a07f8SGregory CLEMENT help 9153e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 9163e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 9173e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 9183e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 9193e0a07f8SGregory CLEMENT Workaround: 9203e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 9213e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 9223e0a07f8SGregory CLEMENT instruction 9233e0a07f8SGregory CLEMENT 924f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 925f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 926f0c4b8d6SWill Deacon depends on CPU_V6 927f0c4b8d6SWill Deacon help 928f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 929f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 930f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 931f0c4b8d6SWill Deacon causing the faulting task to livelock. 932f0c4b8d6SWill Deacon 9339cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 9349cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 935e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 9369cba3cccSCatalin Marinas help 9379cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 9389cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 9399cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 9409cba3cccSCatalin Marinas recommended workaround. 9419cba3cccSCatalin Marinas 9427ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 9437ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 9447ce236fcSCatalin Marinas depends on CPU_V7 9457ce236fcSCatalin Marinas help 9467ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 94779403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 9487ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 9497ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 9507ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 9517ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 9527ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 9537ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 9547ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 9557ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 9567ce236fcSCatalin Marinas available in non-secure mode. 9577ce236fcSCatalin Marinas 958855c551fSCatalin Marinasconfig ARM_ERRATA_458693 959855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 960855c551fSCatalin Marinas depends on CPU_V7 96162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 962855c551fSCatalin Marinas help 963855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 964855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 965855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 966855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 967855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 968855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 969855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 970855c551fSCatalin Marinas register may not be available in non-secure mode. 971855c551fSCatalin Marinas 9720516e464SCatalin Marinasconfig ARM_ERRATA_460075 9730516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 9740516e464SCatalin Marinas depends on CPU_V7 97562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9760516e464SCatalin Marinas help 9770516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 9780516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 9790516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 9800516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 9810516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 9820516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 9830516e464SCatalin Marinas may not be available in non-secure mode. 9840516e464SCatalin Marinas 9859f05027cSWill Deaconconfig ARM_ERRATA_742230 9869f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 9879f05027cSWill Deacon depends on CPU_V7 && SMP 98862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 9899f05027cSWill Deacon help 9909f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 9919f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 9929f05027cSWill Deacon between two write operations may not ensure the correct visibility 9939f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 9949f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 9959f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 9969f05027cSWill Deacon the two writes. 9979f05027cSWill Deacon 998a672e99bSWill Deaconconfig ARM_ERRATA_742231 999a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1000a672e99bSWill Deacon depends on CPU_V7 && SMP 100162e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1002a672e99bSWill Deacon help 1003a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1004a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1005a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1006a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1007a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1008a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1009a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1010a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1011a672e99bSWill Deacon capabilities of the processor. 1012a672e99bSWill Deacon 101369155794SJon Medhurstconfig ARM_ERRATA_643719 101469155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 101569155794SJon Medhurst depends on CPU_V7 && SMP 1016e5a5de44SRussell King default y 101769155794SJon Medhurst help 101869155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 101969155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 102069155794SJon Medhurst register returns zero when it should return one. The workaround 102169155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 102269155794SJon Medhurst it behave as intended and avoiding data corruption. 102369155794SJon Medhurst 1024cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1025cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1026e66dc745SDave Martin depends on CPU_V7 1027cdf357f1SWill Deacon help 1028cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1029cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1030cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1031cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1032cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1033cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1034cdf357f1SWill Deacon entries regardless of the ASID. 1035475d92fcSWill Deacon 1036475d92fcSWill Deaconconfig ARM_ERRATA_743622 1037475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1038475d92fcSWill Deacon depends on CPU_V7 103962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1040475d92fcSWill Deacon help 1041475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1042efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1043475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1044475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1045475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1046475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1047475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1048475d92fcSWill Deacon processor. 1049475d92fcSWill Deacon 10509a27c27cSWill Deaconconfig ARM_ERRATA_751472 10519a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1052ba90c516SDave Martin depends on CPU_V7 105362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10549a27c27cSWill Deacon help 10559a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 10569a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 10579a27c27cSWill Deacon completion of a following broadcasted operation if the second 10589a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 10599a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 10609a27c27cSWill Deacon 1061fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1062fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1063fcbdc5feSWill Deacon depends on CPU_V7 1064fcbdc5feSWill Deacon help 1065fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1066fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1067fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1068fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1069fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1070fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1071fcbdc5feSWill Deacon 10725dab26afSWill Deaconconfig ARM_ERRATA_754327 10735dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 10745dab26afSWill Deacon depends on CPU_V7 && SMP 10755dab26afSWill Deacon help 10765dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 10775dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 10785dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 10795dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 10805dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 10815dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 10825dab26afSWill Deacon 1083145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1084145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1085fd832478SFabio Estevam depends on CPU_V6 1086145e10e1SCatalin Marinas help 1087145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1088145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1089145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1090145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1091145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1092145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1093145e10e1SCatalin Marinas is not affected. 1094145e10e1SCatalin Marinas 1095f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1096f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1097f630c1bdSWill Deacon depends on CPU_V7 && SMP 1098f630c1bdSWill Deacon help 1099f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1100f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1101f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1102f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1103f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1104f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1105f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1106f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1107f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1108f630c1bdSWill Deacon 11097253b85cSSimon Hormanconfig ARM_ERRATA_775420 11107253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 11117253b85cSSimon Horman depends on CPU_V7 11127253b85cSSimon Horman help 11137253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 11147253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 11157253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 11167253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 11177253b85cSSimon Horman an abort may occur on cache maintenance. 11187253b85cSSimon Horman 111993dc6887SCatalin Marinasconfig ARM_ERRATA_798181 112093dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 112193dc6887SCatalin Marinas depends on CPU_V7 && SMP 112293dc6887SCatalin Marinas help 112393dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 112493dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 112593dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 112693dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 112793dc6887SCatalin Marinas as the one being invalidated. 112893dc6887SCatalin Marinas 112984b6504fSWill Deaconconfig ARM_ERRATA_773022 113084b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 113184b6504fSWill Deacon depends on CPU_V7 113284b6504fSWill Deacon help 113384b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 113484b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 113584b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 113684b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 113784b6504fSWill Deacon 113862c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422 113962c0f4a5SDoug Anderson bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" 114062c0f4a5SDoug Anderson depends on CPU_V7 114162c0f4a5SDoug Anderson help 114262c0f4a5SDoug Anderson This option enables the workaround for: 114362c0f4a5SDoug Anderson - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM 114462c0f4a5SDoug Anderson instruction might deadlock. Fixed in r0p1. 114562c0f4a5SDoug Anderson - Cortex-A12 852422: Execution of a sequence of instructions might 114662c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 114762c0f4a5SDoug Anderson any Cortex-A12 cores yet. 114862c0f4a5SDoug Anderson This workaround for all both errata involves setting bit[12] of the 114962c0f4a5SDoug Anderson Feature Register. This bit disables an optimisation applied to a 115062c0f4a5SDoug Anderson sequence of 2 instructions that use opposing condition codes. 115162c0f4a5SDoug Anderson 1152416bcf21SDoug Andersonconfig ARM_ERRATA_821420 1153416bcf21SDoug Anderson bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" 1154416bcf21SDoug Anderson depends on CPU_V7 1155416bcf21SDoug Anderson help 1156416bcf21SDoug Anderson This option enables the workaround for the 821420 Cortex-A12 1157416bcf21SDoug Anderson (all revs) erratum. In very rare timing conditions, a sequence 1158416bcf21SDoug Anderson of VMOV to Core registers instructions, for which the second 1159416bcf21SDoug Anderson one is in the shadow of a branch or abort, can lead to a 1160416bcf21SDoug Anderson deadlock when the VMOV instructions are issued out-of-order. 1161416bcf21SDoug Anderson 11629f6f9354SDoug Andersonconfig ARM_ERRATA_825619 11639f6f9354SDoug Anderson bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" 11649f6f9354SDoug Anderson depends on CPU_V7 11659f6f9354SDoug Anderson help 11669f6f9354SDoug Anderson This option enables the workaround for the 825619 Cortex-A12 11679f6f9354SDoug Anderson (all revs) erratum. Within rare timing constraints, executing a 11689f6f9354SDoug Anderson DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable 11699f6f9354SDoug Anderson and Device/Strongly-Ordered loads and stores might cause deadlock 11709f6f9354SDoug Anderson 1171304009a1SDoug Andersonconfig ARM_ERRATA_857271 1172304009a1SDoug Anderson bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" 1173304009a1SDoug Anderson depends on CPU_V7 1174304009a1SDoug Anderson help 1175304009a1SDoug Anderson This option enables the workaround for the 857271 Cortex-A12 1176304009a1SDoug Anderson (all revs) erratum. Under very rare timing conditions, the CPU might 1177304009a1SDoug Anderson hang. The workaround is expected to have a < 1% performance impact. 1178304009a1SDoug Anderson 11799f6f9354SDoug Andersonconfig ARM_ERRATA_852421 11809f6f9354SDoug Anderson bool "ARM errata: A17: DMB ST might fail to create order between stores" 11819f6f9354SDoug Anderson depends on CPU_V7 11829f6f9354SDoug Anderson help 11839f6f9354SDoug Anderson This option enables the workaround for the 852421 Cortex-A17 11849f6f9354SDoug Anderson (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, 11859f6f9354SDoug Anderson execution of a DMB ST instruction might fail to properly order 11869f6f9354SDoug Anderson stores from GroupA and stores from GroupB. 11879f6f9354SDoug Anderson 118862c0f4a5SDoug Andersonconfig ARM_ERRATA_852423 118962c0f4a5SDoug Anderson bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" 119062c0f4a5SDoug Anderson depends on CPU_V7 119162c0f4a5SDoug Anderson help 119262c0f4a5SDoug Anderson This option enables the workaround for: 119362c0f4a5SDoug Anderson - Cortex-A17 852423: Execution of a sequence of instructions might 119462c0f4a5SDoug Anderson lead to either a data corruption or a CPU deadlock. Not fixed in 119562c0f4a5SDoug Anderson any Cortex-A17 cores yet. 119662c0f4a5SDoug Anderson This is identical to Cortex-A12 erratum 852422. It is a separate 119762c0f4a5SDoug Anderson config option from the A12 erratum due to the way errata are checked 119862c0f4a5SDoug Anderson for and handled. 119962c0f4a5SDoug Anderson 1200304009a1SDoug Andersonconfig ARM_ERRATA_857272 1201304009a1SDoug Anderson bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" 1202304009a1SDoug Anderson depends on CPU_V7 1203304009a1SDoug Anderson help 1204304009a1SDoug Anderson This option enables the workaround for the 857272 Cortex-A17 erratum. 1205304009a1SDoug Anderson This erratum is not known to be fixed in any A17 revision. 1206304009a1SDoug Anderson This is identical to Cortex-A12 erratum 857271. It is a separate 1207304009a1SDoug Anderson config option from the A12 erratum due to the way errata are checked 1208304009a1SDoug Anderson for and handled. 1209304009a1SDoug Anderson 12101da177e4SLinus Torvaldsendmenu 12111da177e4SLinus Torvalds 12121da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12131da177e4SLinus Torvalds 12141da177e4SLinus Torvaldsmenu "Bus support" 12151da177e4SLinus Torvalds 12161da177e4SLinus Torvaldsconfig ISA 12171da177e4SLinus Torvalds bool 12181da177e4SLinus Torvalds help 12191da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12201da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12211da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12221da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12231da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12241da177e4SLinus Torvalds 1225065909b9SRussell King# Select ISA DMA controller support 12261da177e4SLinus Torvaldsconfig ISA_DMA 12271da177e4SLinus Torvalds bool 1228065909b9SRussell King select ISA_DMA_API 12291da177e4SLinus Torvalds 1230065909b9SRussell King# Select ISA DMA interface 12315cae841bSAl Viroconfig ISA_DMA_API 12325cae841bSAl Viro bool 12335cae841bSAl Viro 1234b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1235b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1236b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1237b080ac8aSMarcelo Roberto Jimenez help 1238b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1239b080ac8aSMarcelo Roberto Jimenez 1240a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1241a0113a99SMike Rapoport bool 1242a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1243a0113a99SMike Rapoport default y 1244a0113a99SMike Rapoport select DMABOUNCE 1245a0113a99SMike Rapoport 1246779eb41cSBenjamin Gaignardconfig ARM_ERRATA_814220 1247779eb41cSBenjamin Gaignard bool "ARM errata: Cache maintenance by set/way operations can execute out of order" 1248779eb41cSBenjamin Gaignard depends on CPU_V7 1249779eb41cSBenjamin Gaignard help 1250779eb41cSBenjamin Gaignard The v7 ARM states that all cache and branch predictor maintenance 1251779eb41cSBenjamin Gaignard operations that do not specify an address execute, relative to 1252779eb41cSBenjamin Gaignard each other, in program order. 1253779eb41cSBenjamin Gaignard However, because of this erratum, an L2 set/way cache maintenance 1254779eb41cSBenjamin Gaignard operation can overtake an L1 set/way cache maintenance operation. 1255779eb41cSBenjamin Gaignard This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, 1256779eb41cSBenjamin Gaignard r0p4, r0p5. 1257779eb41cSBenjamin Gaignard 12581da177e4SLinus Torvaldsendmenu 12591da177e4SLinus Torvalds 12601da177e4SLinus Torvaldsmenu "Kernel Features" 12611da177e4SLinus Torvalds 12623b55658aSDave Martinconfig HAVE_SMP 12633b55658aSDave Martin bool 12643b55658aSDave Martin help 12653b55658aSDave Martin This option should be selected by machines which have an SMP- 12663b55658aSDave Martin capable CPU. 12673b55658aSDave Martin 12683b55658aSDave Martin The only effect of this option is to make the SMP-related 12693b55658aSDave Martin options available to the user for configuration. 12703b55658aSDave Martin 12711da177e4SLinus Torvaldsconfig SMP 1272bb2d8130SRussell King bool "Symmetric Multi-Processing" 1273fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1274bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 12753b55658aSDave Martin depends on HAVE_SMP 1276801bb21cSJonathan Austin depends on MMU || ARM_MPU 12770361748fSArnd Bergmann select IRQ_WORK 12781da177e4SLinus Torvalds help 12791da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 12804a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 12814a474157SRobert Graffham than one CPU, say Y. 12821da177e4SLinus Torvalds 12834a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 12841da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 12854a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 12864a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 12874a474157SRobert Graffham will run faster if you say N here. 12881da177e4SLinus Torvalds 1289cb1aaebeSMauro Carvalho Chehab See also <file:Documentation/x86/i386/IO-APIC.rst>, 12904f4cfa6cSMauro Carvalho Chehab <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at 129150a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 12921da177e4SLinus Torvalds 12931da177e4SLinus Torvalds If you don't know what to do here, say N. 12941da177e4SLinus Torvalds 1295f00ec48fSRussell Kingconfig SMP_ON_UP 12965744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1297801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1298f00ec48fSRussell King default y 1299f00ec48fSRussell King help 1300f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1301f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1302f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1303f00ec48fSRussell King savings. 1304f00ec48fSRussell King 1305f00ec48fSRussell King If you don't know what to do here, say Y. 1306f00ec48fSRussell King 1307c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1308c9018aabSVincent Guittot bool "Support cpu topology definition" 1309c9018aabSVincent Guittot depends on SMP && CPU_V7 1310c9018aabSVincent Guittot default y 1311c9018aabSVincent Guittot help 1312c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1313c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1314c9018aabSVincent Guittot topology of an ARM System. 1315c9018aabSVincent Guittot 1316c9018aabSVincent Guittotconfig SCHED_MC 1317c9018aabSVincent Guittot bool "Multi-core scheduler support" 1318c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1319c9018aabSVincent Guittot help 1320c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1321c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1322c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1323c9018aabSVincent Guittot 1324c9018aabSVincent Guittotconfig SCHED_SMT 1325c9018aabSVincent Guittot bool "SMT scheduler support" 1326c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1327c9018aabSVincent Guittot help 1328c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1329c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1330c9018aabSVincent Guittot places. If unsure say N here. 1331c9018aabSVincent Guittot 1332a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1333a8cbcd92SRussell King bool 1334a8cbcd92SRussell King help 13358f433ec4SGeert Uytterhoeven This option enables support for the ARM snoop control unit 1336a8cbcd92SRussell King 13378a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1338022c03a2SMarc Zyngier bool "Architected timer support" 1339022c03a2SMarc Zyngier depends on CPU_V7 13408a4da6e3SMark Rutland select ARM_ARCH_TIMER 13410c403462SWill Deacon select GENERIC_CLOCKEVENTS 1342022c03a2SMarc Zyngier help 1343022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1344022c03a2SMarc Zyngier 1345f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1346f32f4ce2SRussell King bool 1347f32f4ce2SRussell King help 1348f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1349f32f4ce2SRussell King 1350e8db288eSNicolas Pitreconfig MCPM 1351e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1352e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1353e8db288eSNicolas Pitre help 1354e8db288eSNicolas Pitre This option provides the common power management infrastructure 1355e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1356e8db288eSNicolas Pitre systems. 1357e8db288eSNicolas Pitre 1358ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1359ebf4a5c5SHaojian Zhuang bool 1360ebf4a5c5SHaojian Zhuang depends on MCPM 1361ebf4a5c5SHaojian Zhuang help 1362ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1363ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1364ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1365ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1366ebf4a5c5SHaojian Zhuang 13671c33be57SNicolas Pitreconfig BIG_LITTLE 13681c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 13691c33be57SNicolas Pitre depends on CPU_V7 && SMP 13701c33be57SNicolas Pitre select MCPM 13711c33be57SNicolas Pitre help 13721c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 13731c33be57SNicolas Pitre system architecture. 13741c33be57SNicolas Pitre 13751c33be57SNicolas Pitreconfig BL_SWITCHER 13761c33be57SNicolas Pitre bool "big.LITTLE switcher support" 13776c044fecSArnd Bergmann depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC 137851aaf81fSRussell King select CPU_PM 13791c33be57SNicolas Pitre help 13801c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 13811c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 13821c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 13831c33be57SNicolas Pitre 1384b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1385b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1386b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1387b22537c6SNicolas Pitre help 1388b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1389b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1390b22537c6SNicolas Pitre debugging purposes only. 1391b22537c6SNicolas Pitre 13928d5796d2SLennert Buytenhekchoice 13938d5796d2SLennert Buytenhek prompt "Memory split" 1394006fa259SRussell King depends on MMU 13958d5796d2SLennert Buytenhek default VMSPLIT_3G 13968d5796d2SLennert Buytenhek help 13978d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 13988d5796d2SLennert Buytenhek 13998d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14008d5796d2SLennert Buytenhek option alone! 14018d5796d2SLennert Buytenhek 14028d5796d2SLennert Buytenhek config VMSPLIT_3G 14038d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 140463ce446cSNicolas Pitre config VMSPLIT_3G_OPT 1405bbeedfdaSYisheng Xie depends on !ARM_LPAE 140663ce446cSNicolas Pitre bool "3G/1G user/kernel split (for full 1G low memory)" 14078d5796d2SLennert Buytenhek config VMSPLIT_2G 14088d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14098d5796d2SLennert Buytenhek config VMSPLIT_1G 14108d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14118d5796d2SLennert Buytenhekendchoice 14128d5796d2SLennert Buytenhek 14138d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14148d5796d2SLennert Buytenhek hex 1415006fa259SRussell King default PHYS_OFFSET if !MMU 14168d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14178d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 141863ce446cSNicolas Pitre default 0xB0000000 if VMSPLIT_3G_OPT 14198d5796d2SLennert Buytenhek default 0xC0000000 14208d5796d2SLennert Buytenhek 14211da177e4SLinus Torvaldsconfig NR_CPUS 14221da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14231da177e4SLinus Torvalds range 2 32 14241da177e4SLinus Torvalds depends on SMP 14251da177e4SLinus Torvalds default "4" 14261da177e4SLinus Torvalds 1427a054a811SRussell Kingconfig HOTPLUG_CPU 142800b7dedeSRussell King bool "Support for hot-pluggable CPUs" 142940b31360SStephen Rothwell depends on SMP 14301b5ba350SDietmar Eggemann select GENERIC_IRQ_MIGRATION 1431a054a811SRussell King help 1432a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1433a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1434a054a811SRussell King 14352bdd424fSWill Deaconconfig ARM_PSCI 14362bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 1437e679660dSJens Wiklander depends on HAVE_ARM_SMCCC 1438be120397SMark Rutland select ARM_PSCI_FW 14392bdd424fSWill Deacon help 14402bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14412bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14422bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14432bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14442bdd424fSWill Deacon ARM processors"). 14452bdd424fSWill Deacon 14462a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14472a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14482a6ad871SMaxime Ripard# selected platforms. 144944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 145044986ab0SPeter De Schrijver (NVIDIA) int 1451139358beSMarek Vasut default 2048 if ARCH_SOCFPGA 1452d9be9cebSGeert Uytterhoeven default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ 1453b35d2e56SGregory Fong ARCH_ZYNQ 1454aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1455aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1456eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 145706b851e5SOlof Johansson default 392 if ARCH_U8500 145801bb914cSTony Prisk default 352 if ARCH_VT8500 14597b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14602a6ad871SMaxime Ripard default 264 if MACH_H4700 146144986ab0SPeter De Schrijver (NVIDIA) default 0 146244986ab0SPeter De Schrijver (NVIDIA) help 146344986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 146444986ab0SPeter De Schrijver (NVIDIA) 146544986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 146644986ab0SPeter De Schrijver (NVIDIA) 1467c9218b16SRussell Kingconfig HZ_FIXED 1468f8065813SRussell King int 1469da6b21e9SKrzysztof Kozlowski default 200 if ARCH_EBSA110 14701164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 147147d84682SRussell King default 0 1472c9218b16SRussell King 1473c9218b16SRussell Kingchoice 147447d84682SRussell King depends on HZ_FIXED = 0 1475c9218b16SRussell King prompt "Timer frequency" 1476c9218b16SRussell King 1477c9218b16SRussell Kingconfig HZ_100 1478c9218b16SRussell King bool "100 Hz" 1479c9218b16SRussell King 1480c9218b16SRussell Kingconfig HZ_200 1481c9218b16SRussell King bool "200 Hz" 1482c9218b16SRussell King 1483c9218b16SRussell Kingconfig HZ_250 1484c9218b16SRussell King bool "250 Hz" 1485c9218b16SRussell King 1486c9218b16SRussell Kingconfig HZ_300 1487c9218b16SRussell King bool "300 Hz" 1488c9218b16SRussell King 1489c9218b16SRussell Kingconfig HZ_500 1490c9218b16SRussell King bool "500 Hz" 1491c9218b16SRussell King 1492c9218b16SRussell Kingconfig HZ_1000 1493c9218b16SRussell King bool "1000 Hz" 1494c9218b16SRussell King 1495c9218b16SRussell Kingendchoice 1496c9218b16SRussell King 1497c9218b16SRussell Kingconfig HZ 1498c9218b16SRussell King int 149947d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1500c9218b16SRussell King default 100 if HZ_100 1501c9218b16SRussell King default 200 if HZ_200 1502c9218b16SRussell King default 250 if HZ_250 1503c9218b16SRussell King default 300 if HZ_300 1504c9218b16SRussell King default 500 if HZ_500 1505c9218b16SRussell King default 1000 1506c9218b16SRussell King 1507c9218b16SRussell Kingconfig SCHED_HRTICK 1508c9218b16SRussell King def_bool HIGH_RES_TIMERS 1509f8065813SRussell King 151016c79651SCatalin Marinasconfig THUMB2_KERNEL 1511bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15124477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1513bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 151489bace65SArnd Bergmann select ARM_UNWIND 151516c79651SCatalin Marinas help 151616c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 151775fea300SNicolas Pitre Thumb-2 mode. 151816c79651SCatalin Marinas 151916c79651SCatalin Marinas If unsure, say N. 152016c79651SCatalin Marinas 15216f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15226f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15236f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15246f685c5cSDave Martin default y 15256f685c5cSDave Martin help 15266f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15276f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15286f685c5cSDave Martin branch instructions. 15296f685c5cSDave Martin 15306f685c5cSDave Martin This is a problem, because there's no guarantee the final 15316f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15326f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15336f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15346f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15356f685c5cSDave Martin support. 15366f685c5cSDave Martin 15376f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15386f685c5cSDave Martin relocation" error when loading some modules. 15396f685c5cSDave Martin 15406f685c5cSDave Martin Until fixed tools are available, passing 15416f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15426f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15436f685c5cSDave Martin stack usage in some cases. 15446f685c5cSDave Martin 15456f685c5cSDave Martin The problem is described in more detail at: 15466f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15476f685c5cSDave Martin 15486f685c5cSDave Martin Only Thumb-2 kernels are affected. 15496f685c5cSDave Martin 15506f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15516f685c5cSDave Martin 155242f25bddSNicolas Pitreconfig ARM_PATCH_IDIV 155342f25bddSNicolas Pitre bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" 155442f25bddSNicolas Pitre depends on CPU_32v7 && !XIP_KERNEL 155542f25bddSNicolas Pitre default y 155642f25bddSNicolas Pitre help 155742f25bddSNicolas Pitre The ARM compiler inserts calls to __aeabi_idiv() and 155842f25bddSNicolas Pitre __aeabi_uidiv() when it needs to perform division on signed 155942f25bddSNicolas Pitre and unsigned integers. Some v7 CPUs have support for the sdiv 156042f25bddSNicolas Pitre and udiv instructions that can be used to implement those 156142f25bddSNicolas Pitre functions. 156242f25bddSNicolas Pitre 156342f25bddSNicolas Pitre Enabling this option allows the kernel to modify itself to 156442f25bddSNicolas Pitre replace the first two instructions of these library functions 156542f25bddSNicolas Pitre with the sdiv or udiv plus "bx lr" instructions when the CPU 156642f25bddSNicolas Pitre it is running on supports them. Typically this will be faster 156742f25bddSNicolas Pitre and less power intensive than running the original library 156842f25bddSNicolas Pitre code to do integer division. 156942f25bddSNicolas Pitre 1570704bdda0SNicolas Pitreconfig AEABI 1571*a05b9608SNick Desaulniers bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ 1572*a05b9608SNick Desaulniers !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG 1573*a05b9608SNick Desaulniers default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG 1574704bdda0SNicolas Pitre help 1575704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1576704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1577704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1578704bdda0SNicolas Pitre 1579704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1580704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1581704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1582704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1583704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1584704bdda0SNicolas Pitre 1585704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1586704bdda0SNicolas Pitre 15876c90c872SNicolas Pitreconfig OABI_COMPAT 1588a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1589d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 15906c90c872SNicolas Pitre help 15916c90c872SNicolas Pitre This option preserves the old syscall interface along with the 15926c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 15936c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 15946c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 15956c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 15966c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 159791702175SKees Cook 159891702175SKees Cook The seccomp filter system will not be available when this is 159991702175SKees Cook selected, since there is no way yet to sensibly distinguish 160091702175SKees Cook between calling conventions during filtering. 160191702175SKees Cook 16026c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16036c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16046c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16056c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1606b02f8467SKees Cook at all). If in doubt say N. 16076c90c872SNicolas Pitre 1608eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1609e80d6a24SMel Gorman bool 1610e80d6a24SMel Gorman 161105944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 161205944d74SRussell King bool 161305944d74SRussell King 161407a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 161507a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 161607a2f737SRussell King 16177b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16187b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16197b7bf499SWill Deacon 1620053a96caSNicolas Pitreconfig HIGHMEM 1621e8db89a2SRussell King bool "High Memory Support" 1622e8db89a2SRussell King depends on MMU 1623053a96caSNicolas Pitre help 1624053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1625053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1626053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1627053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1628053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1629053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1630053a96caSNicolas Pitre 1631053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1632053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1633053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1634053a96caSNicolas Pitre 1635053a96caSNicolas Pitre If unsure, say n. 1636053a96caSNicolas Pitre 163765cec8e3SRussell Kingconfig HIGHPTE 16389a431bd5SRussell King bool "Allocate 2nd-level pagetables from highmem" if EXPERT 163965cec8e3SRussell King depends on HIGHMEM 16409a431bd5SRussell King default y 1641b4d103d1SRussell King help 1642b4d103d1SRussell King The VM uses one page of physical memory for each page table. 1643b4d103d1SRussell King For systems with a lot of processes, this can use a lot of 1644b4d103d1SRussell King precious low memory, eventually leading to low memory being 1645b4d103d1SRussell King consumed by page tables. Setting this option will allow 1646b4d103d1SRussell King user-space 2nd level page tables to reside in high memory. 164765cec8e3SRussell King 1648a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN 1649a5e090acSRussell King bool "Enable use of CPU domains to implement privileged no-access" 1650a5e090acSRussell King depends on MMU && !ARM_LPAE 16511b8873a0SJamie Iles default y 16521b8873a0SJamie Iles help 1653a5e090acSRussell King Increase kernel security by ensuring that normal kernel accesses 1654a5e090acSRussell King are unable to access userspace addresses. This can help prevent 1655a5e090acSRussell King use-after-free bugs becoming an exploitable privilege escalation 1656a5e090acSRussell King by ensuring that magic values (such as LIST_POISON) will always 1657a5e090acSRussell King fault when dereferenced. 1658a5e090acSRussell King 1659a5e090acSRussell King CPUs with low-vector mappings use a best-efforts implementation. 1660a5e090acSRussell King Their lower 1MB needs to remain accessible for the vectors, but 1661a5e090acSRussell King the remainder of userspace will become appropriately inaccessible. 1662c80d79d7SYasunori Goto 1663c80d79d7SYasunori Gotoconfig HW_PERF_EVENTS 1664fa8ad788SMark Rutland def_bool y 1665fa8ad788SMark Rutland depends on ARM_PMU 16661b8873a0SJamie Iles 16671355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16681355e2a6SCatalin Marinas def_bool y 16691355e2a6SCatalin Marinas depends on ARM_LPAE 16701355e2a6SCatalin Marinas 16718d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16728d962507SCatalin Marinas def_bool y 16738d962507SCatalin Marinas depends on ARM_LPAE 16748d962507SCatalin Marinas 16754bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16764bfab203SSteven Capper def_bool y 16774bfab203SSteven Capper 16787d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS 16797d485f64SArd Biesheuvel bool "Use PLTs to allow module memory to spill over into vmalloc area" 16807d485f64SArd Biesheuvel depends on MODULES 1681e7229f7dSAnders Roxell default y 16827d485f64SArd Biesheuvel help 16837d485f64SArd Biesheuvel Allocate PLTs when loading modules so that jumps and calls whose 16847d485f64SArd Biesheuvel targets are too far away for their relative offsets to be encoded 16857d485f64SArd Biesheuvel in the instructions themselves can be bounced via veneers in the 16867d485f64SArd Biesheuvel module's PLT. This allows modules to be allocated in the generic 16877d485f64SArd Biesheuvel vmalloc area after the dedicated module memory area has been 16887d485f64SArd Biesheuvel exhausted. The modules will use slightly more memory, but after 16897d485f64SArd Biesheuvel rounding up to page size, the actual memory footprint is usually 16907d485f64SArd Biesheuvel the same. 16917d485f64SArd Biesheuvel 1692e7229f7dSAnders Roxell Disabling this is usually safe for small single-platform 1693e7229f7dSAnders Roxell configurations. If unsure, say y. 16947d485f64SArd Biesheuvel 1695c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 169636d6c928SUlrich Hecht int "Maximum zone order" 1697898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16986d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1699c1b2d970SMagnus Damm default "11" 1700c1b2d970SMagnus Damm help 1701c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1702c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1703c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1704c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1705c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1706c1b2d970SMagnus Damm increase this value. 1707c1b2d970SMagnus Damm 1708c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1709c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1710c1b2d970SMagnus Damm 17111da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17121da177e4SLinus Torvalds bool 1713f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17141da177e4SLinus Torvalds default y if !ARCH_EBSA110 1715e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17161da177e4SLinus Torvalds help 17171da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17181da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17191da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17201da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17211da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17221da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17231da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17241da177e4SLinus Torvalds 172539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 172638ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172738ef2ad5SLinus Walleij depends on MMU 172839ec58f3SLennert Buytenhek default y if CPU_FEROCEON 172939ec58f3SLennert Buytenhek help 173039ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 173139ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 173239ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 173339ec58f3SLennert Buytenhek 173439ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 173539ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 173639ec58f3SLennert Buytenhek such copy operations with large buffers. 173739ec58f3SLennert Buytenhek 173839ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 173939ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 174039ec58f3SLennert Buytenhek 174170c70d97SNicolas Pitreconfig SECCOMP 174270c70d97SNicolas Pitre bool 174370c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 174470c70d97SNicolas Pitre ---help--- 174570c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 174670c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174770c70d97SNicolas Pitre execution. By using pipes or other transports made available to 174870c70d97SNicolas Pitre the process as file descriptors supporting the read/write 174970c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 175070c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 175170c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 175270c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 175370c70d97SNicolas Pitre defined by each seccomp mode. 175470c70d97SNicolas Pitre 175502c2433bSStefano Stabelliniconfig PARAVIRT 175602c2433bSStefano Stabellini bool "Enable paravirtualization code" 175702c2433bSStefano Stabellini help 175802c2433bSStefano Stabellini This changes the kernel so it can modify itself when it is run 175902c2433bSStefano Stabellini under a hypervisor, potentially improving performance significantly 176002c2433bSStefano Stabellini over full virtualization. 176102c2433bSStefano Stabellini 176202c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING 176302c2433bSStefano Stabellini bool "Paravirtual steal time accounting" 176402c2433bSStefano Stabellini select PARAVIRT 176502c2433bSStefano Stabellini help 176602c2433bSStefano Stabellini Select this option to enable fine granularity task steal time 176702c2433bSStefano Stabellini accounting. Time spent executing other tasks in parallel with 176802c2433bSStefano Stabellini the current vCPU is discounted from the vCPU power. To account for 176902c2433bSStefano Stabellini that, there can be a small performance impact. 177002c2433bSStefano Stabellini 177102c2433bSStefano Stabellini If in doubt, say N here. 177202c2433bSStefano Stabellini 1773eff8d644SStefano Stabelliniconfig XEN_DOM0 1774eff8d644SStefano Stabellini def_bool y 1775eff8d644SStefano Stabellini depends on XEN 1776eff8d644SStefano Stabellini 1777eff8d644SStefano Stabelliniconfig XEN 1778c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 177985323a99SIan Campbell depends on ARM && AEABI && OF 1780f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 178185323a99SIan Campbell depends on !GENERIC_ATOMIC64 17827693deccSUwe Kleine-König depends on MMU 178351aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 178417b7ab80SStefano Stabellini select ARM_PSCI 1785f21254cdSChristoph Hellwig select SWIOTLB 178683862ccfSStefano Stabellini select SWIOTLB_XEN 178702c2433bSStefano Stabellini select PARAVIRT 1788eff8d644SStefano Stabellini help 1789eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1790eff8d644SStefano Stabellini 1791189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK 1792189af465SArd Biesheuvel bool "Use a unique stack canary value for each task" 1793189af465SArd Biesheuvel depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA 1794189af465SArd Biesheuvel select GCC_PLUGIN_ARM_SSP_PER_TASK 1795189af465SArd Biesheuvel default y 1796189af465SArd Biesheuvel help 1797189af465SArd Biesheuvel Due to the fact that GCC uses an ordinary symbol reference from 1798189af465SArd Biesheuvel which to load the value of the stack canary, this value can only 1799189af465SArd Biesheuvel change at reboot time on SMP systems, and all tasks running in the 1800189af465SArd Biesheuvel kernel's address space are forced to use the same canary value for 1801189af465SArd Biesheuvel the entire duration that the system is up. 1802189af465SArd Biesheuvel 1803189af465SArd Biesheuvel Enable this option to switch to a different method that uses a 1804189af465SArd Biesheuvel different canary value for each task. 1805189af465SArd Biesheuvel 18061da177e4SLinus Torvaldsendmenu 18071da177e4SLinus Torvalds 18081da177e4SLinus Torvaldsmenu "Boot options" 18091da177e4SLinus Torvalds 18109eb8f674SGrant Likelyconfig USE_OF 18119eb8f674SGrant Likely bool "Flattened Device Tree support" 1812b1b3f49cSRussell King select IRQ_DOMAIN 18139eb8f674SGrant Likely select OF 18149eb8f674SGrant Likely help 18159eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18169eb8f674SGrant Likely 1817bd51e2f5SNicolas Pitreconfig ATAGS 1818bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1819bd51e2f5SNicolas Pitre default y 1820bd51e2f5SNicolas Pitre help 1821bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1822bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1823bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1824bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1825bd51e2f5SNicolas Pitre leave this to y. 1826bd51e2f5SNicolas Pitre 1827bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1828bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1829bd51e2f5SNicolas Pitre depends on ATAGS 1830bd51e2f5SNicolas Pitre help 1831bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1832bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1833bd51e2f5SNicolas Pitre 18341da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18351da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18361da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18371da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18381da177e4SLinus Torvalds default "0" 18391da177e4SLinus Torvalds help 18401da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18411da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18421da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18431da177e4SLinus Torvalds value in their defconfig file. 18441da177e4SLinus Torvalds 18451da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18461da177e4SLinus Torvalds 18471da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18481da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18491da177e4SLinus Torvalds default "0" 18501da177e4SLinus Torvalds help 1851f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1852f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1853f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1854f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1855f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1856f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18571da177e4SLinus Torvalds 18581da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18591da177e4SLinus Torvalds 18601da177e4SLinus Torvaldsconfig ZBOOT_ROM 18611da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18621da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 186310968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18641da177e4SLinus Torvalds help 18651da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18661da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18671da177e4SLinus Torvalds 1868e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1869e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 187010968131SRussell King depends on OF 1871e2a6a3aaSJohn Bonesio help 1872e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1873e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1874e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1875e2a6a3aaSJohn Bonesio 1876e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1877e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1878e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1879e2a6a3aaSJohn Bonesio 1880e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1881e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1882e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1883e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1884e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1885e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1886e2a6a3aaSJohn Bonesio to this option. 1887e2a6a3aaSJohn Bonesio 1888b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1889b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1890b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1891b90b9a38SNicolas Pitre help 1892b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1893b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1894b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1895b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1896b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1897b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1898b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1899b90b9a38SNicolas Pitre 1900d0f34a11SGenoud Richardchoice 1901d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1902d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1903d0f34a11SGenoud Richard 1904d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1905d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1906d0f34a11SGenoud Richard help 1907d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1908d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1909d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1910d0f34a11SGenoud Richard 1911d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1912d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1913d0f34a11SGenoud Richard help 1914d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1915d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1916d0f34a11SGenoud Richard 1917d0f34a11SGenoud Richardendchoice 1918d0f34a11SGenoud Richard 19191da177e4SLinus Torvaldsconfig CMDLINE 19201da177e4SLinus Torvalds string "Default kernel command string" 19211da177e4SLinus Torvalds default "" 19221da177e4SLinus Torvalds help 19231da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19241da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19251da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19261da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19271da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19281da177e4SLinus Torvalds 19294394c124SVictor Boiviechoice 19304394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19314394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1932bd51e2f5SNicolas Pitre depends on ATAGS 19334394c124SVictor Boivie 19344394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19354394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19364394c124SVictor Boivie help 19374394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19384394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19394394c124SVictor Boivie string provided in CMDLINE will be used. 19404394c124SVictor Boivie 19414394c124SVictor Boivieconfig CMDLINE_EXTEND 19424394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19434394c124SVictor Boivie help 19444394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19454394c124SVictor Boivie appended to the default kernel command string. 19464394c124SVictor Boivie 194792d2040dSAlexander Hollerconfig CMDLINE_FORCE 194892d2040dSAlexander Holler bool "Always use the default kernel command string" 194992d2040dSAlexander Holler help 195092d2040dSAlexander Holler Always use the default kernel command string, even if the boot 195192d2040dSAlexander Holler loader passes other arguments to the kernel. 195292d2040dSAlexander Holler This is useful if you cannot or don't want to change the 195392d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19544394c124SVictor Boivieendchoice 195592d2040dSAlexander Holler 19561da177e4SLinus Torvaldsconfig XIP_KERNEL 19571da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 195810968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19591da177e4SLinus Torvalds help 19601da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19611da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19621da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19631da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19641da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19651da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19661da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19671da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19681da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19691da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19701da177e4SLinus Torvalds 19711da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19721da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19731da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19741da177e4SLinus Torvalds 19751da177e4SLinus Torvalds If unsure, say N. 19761da177e4SLinus Torvalds 19771da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19781da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19791da177e4SLinus Torvalds depends on XIP_KERNEL 19801da177e4SLinus Torvalds default "0x00080000" 19811da177e4SLinus Torvalds help 19821da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19831da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19841da177e4SLinus Torvalds own flash usage. 19851da177e4SLinus Torvalds 1986ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA 1987ca8b5d97SNicolas Pitre bool "Store kernel .data section compressed in ROM" 1988ca8b5d97SNicolas Pitre depends on XIP_KERNEL 1989ca8b5d97SNicolas Pitre select ZLIB_INFLATE 1990ca8b5d97SNicolas Pitre help 1991ca8b5d97SNicolas Pitre Before the kernel is actually executed, its .data section has to be 1992ca8b5d97SNicolas Pitre copied to RAM from ROM. This option allows for storing that data 1993ca8b5d97SNicolas Pitre in compressed form and decompressed to RAM rather than merely being 1994ca8b5d97SNicolas Pitre copied, saving some precious ROM space. A possible drawback is a 1995ca8b5d97SNicolas Pitre slightly longer boot delay. 1996ca8b5d97SNicolas Pitre 1997c587e4a6SRichard Purdieconfig KEXEC 1998c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 199919ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 2000cb1293e2SArnd Bergmann depends on !CPU_V7M 20012965faa5SDave Young select KEXEC_CORE 2002c587e4a6SRichard Purdie help 2003c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 2004c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 200501dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 2006c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 2007c587e4a6SRichard Purdie 2008c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 2009c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2010bf220695SGeert Uytterhoeven initially work for you. 2011c587e4a6SRichard Purdie 20124cd9d6f7SRichard Purdieconfig ATAGS_PROC 20134cd9d6f7SRichard Purdie bool "Export atags in procfs" 2014bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2015b98d7291SUli Luckas default y 20164cd9d6f7SRichard Purdie help 20174cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20184cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20194cd9d6f7SRichard Purdie 2020cb5d39b3SMika Westerbergconfig CRASH_DUMP 2021cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2022cb5d39b3SMika Westerberg help 2023cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2024cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2025cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2026cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2027cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2028cb5d39b3SMika Westerberg memory address not used by the main kernel 2029cb5d39b3SMika Westerberg 2030330d4810SMauro Carvalho Chehab For more details see Documentation/admin-guide/kdump/kdump.rst 2031cb5d39b3SMika Westerberg 2032e69edc79SEric Miaoconfig AUTO_ZRELADDR 2033e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2034e69edc79SEric Miao help 2035e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2036e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2037e69edc79SEric Miao will be determined at run-time by masking the current IP with 2038e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2039e69edc79SEric Miao from start of memory. 2040e69edc79SEric Miao 204181a0bc39SRoy Franzconfig EFI_STUB 204281a0bc39SRoy Franz bool 204381a0bc39SRoy Franz 204481a0bc39SRoy Franzconfig EFI 204581a0bc39SRoy Franz bool "UEFI runtime support" 204681a0bc39SRoy Franz depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL 204781a0bc39SRoy Franz select UCS2_STRING 204881a0bc39SRoy Franz select EFI_PARAMS_FROM_FDT 204981a0bc39SRoy Franz select EFI_STUB 205081a0bc39SRoy Franz select EFI_ARMSTUB 205181a0bc39SRoy Franz select EFI_RUNTIME_WRAPPERS 205281a0bc39SRoy Franz ---help--- 205381a0bc39SRoy Franz This option provides support for runtime services provided 205481a0bc39SRoy Franz by UEFI firmware (such as non-volatile variables, realtime 205581a0bc39SRoy Franz clock, and platform reset). A UEFI stub is also provided to 205681a0bc39SRoy Franz allow the kernel to be booted as an EFI application. This 205781a0bc39SRoy Franz is only useful for kernels that may run on systems that have 205881a0bc39SRoy Franz UEFI firmware. 205981a0bc39SRoy Franz 2060bb817befSArd Biesheuvelconfig DMI 2061bb817befSArd Biesheuvel bool "Enable support for SMBIOS (DMI) tables" 2062bb817befSArd Biesheuvel depends on EFI 2063bb817befSArd Biesheuvel default y 2064bb817befSArd Biesheuvel help 2065bb817befSArd Biesheuvel This enables SMBIOS/DMI feature for systems. 2066bb817befSArd Biesheuvel 2067bb817befSArd Biesheuvel This option is only useful on systems that have UEFI firmware. 2068bb817befSArd Biesheuvel However, even with this option, the resultant kernel should 2069bb817befSArd Biesheuvel continue to boot on existing non-UEFI platforms. 2070bb817befSArd Biesheuvel 2071bb817befSArd Biesheuvel NOTE: This does *NOT* enable or encourage the use of DMI quirks, 2072bb817befSArd Biesheuvel i.e., the the practice of identifying the platform via DMI to 2073bb817befSArd Biesheuvel decide whether certain workarounds for buggy hardware and/or 2074bb817befSArd Biesheuvel firmware need to be enabled. This would require the DMI subsystem 2075bb817befSArd Biesheuvel to be enabled much earlier than we do on ARM, which is non-trivial. 2076bb817befSArd Biesheuvel 20771da177e4SLinus Torvaldsendmenu 20781da177e4SLinus Torvalds 2079ac9d7efcSRussell Kingmenu "CPU Power Management" 20801da177e4SLinus Torvalds 20811da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20821da177e4SLinus Torvalds 2083ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2084ac9d7efcSRussell King 2085ac9d7efcSRussell Kingendmenu 2086ac9d7efcSRussell King 20871da177e4SLinus Torvaldsmenu "Floating point emulation" 20881da177e4SLinus Torvalds 20891da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20901da177e4SLinus Torvalds 20911da177e4SLinus Torvaldsconfig FPE_NWFPE 20921da177e4SLinus Torvalds bool "NWFPE math emulation" 2093593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20941da177e4SLinus Torvalds ---help--- 20951da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20961da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20971da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20981da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20991da177e4SLinus Torvalds 21001da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 21011da177e4SLinus Torvalds early in the bootup. 21021da177e4SLinus Torvalds 21031da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 21041da177e4SLinus Torvalds bool "Support extended precision" 2105bedf142bSLennert Buytenhek depends on FPE_NWFPE 21061da177e4SLinus Torvalds help 21071da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 21081da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 21091da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 21101da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 21111da177e4SLinus Torvalds floating point emulator without any good reason. 21121da177e4SLinus Torvalds 21131da177e4SLinus Torvalds You almost surely want to say N here. 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsconfig FPE_FASTFPE 21161da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2117d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 21181da177e4SLinus Torvalds ---help--- 21191da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 21201da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 21211da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 21221da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 21251da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 21261da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 21271da177e4SLinus Torvalds choose NWFPE. 21281da177e4SLinus Torvalds 21291da177e4SLinus Torvaldsconfig VFP 21301da177e4SLinus Torvalds bool "VFP-format floating point maths" 2131e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 21321da177e4SLinus Torvalds help 21331da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 21341da177e4SLinus Torvalds if your hardware includes a VFP unit. 21351da177e4SLinus Torvalds 2136dc7a12bdSMauro Carvalho Chehab Please see <file:Documentation/arm/vfp/release-notes.rst> for 21371da177e4SLinus Torvalds release notes and additional status information. 21381da177e4SLinus Torvalds 21391da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 21401da177e4SLinus Torvalds 214125ebee02SCatalin Marinasconfig VFPv3 214225ebee02SCatalin Marinas bool 214325ebee02SCatalin Marinas depends on VFP 214425ebee02SCatalin Marinas default y if CPU_V7 214525ebee02SCatalin Marinas 2146b5872db4SCatalin Marinasconfig NEON 2147b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2148b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2149b5872db4SCatalin Marinas help 2150b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2151b5872db4SCatalin Marinas Extension. 2152b5872db4SCatalin Marinas 215373c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 215473c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2155c4a30c3bSRussell King depends on NEON && AEABI 215673c132c1SArd Biesheuvel help 215773c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 215873c132c1SArd Biesheuvel 21591da177e4SLinus Torvaldsendmenu 21601da177e4SLinus Torvalds 21611da177e4SLinus Torvaldsmenu "Power management options" 21621da177e4SLinus Torvalds 2163eceab4acSRussell Kingsource "kernel/power/Kconfig" 21641da177e4SLinus Torvalds 2165f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 216619a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2167f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2168f4cb5700SJohannes Berg def_bool y 2169f4cb5700SJohannes Berg 217015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 21718b6f2499SLorenzo Pieralisi def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW 21721b9bdf5cSLorenzo Pieralisi depends on ARCH_SUSPEND_POSSIBLE 217315e0d9e3SArnd Bergmann 2174603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2175603fb42aSSebastian Capella bool 2176603fb42aSSebastian Capella depends on MMU 2177603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2178603fb42aSSebastian Capella 21791da177e4SLinus Torvaldsendmenu 21801da177e4SLinus Torvalds 2181916f743dSKumar Galasource "drivers/firmware/Kconfig" 2182916f743dSKumar Gala 2183652ccae5SArd Biesheuvelif CRYPTO 2184652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2185652ccae5SArd Biesheuvelendif 21861da177e4SLinus Torvalds 2187749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2188