11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 47463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 52b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 1836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 194477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 20b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 21171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 22b1b3f49cSRussell King select GENERIC_IRQ_PROBE 23b1b3f49cSRussell King select GENERIC_IRQ_SHOW 247c07005eSGeert Uytterhoeven select GENERIC_IRQ_SHOW_LEVEL 25b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2638ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 27b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 28b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 29b1b3f49cSRussell King select GENERIC_STRNLEN_USER 30a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 31b1b3f49cSRussell King select HARDIRQS_SW_RESEND 327a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 330b7857dbSYalin Wang select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 3409f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 355cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3691702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 370693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 38b1b3f49cSRussell King select HAVE_BPF_JIT 3951aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 40171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 41b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 42b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 43b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 44b1b3f49cSRussell King select HAVE_DMA_ATTRS 45b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 46b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 47dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 48b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 49b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 50b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 51b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 52b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 53b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5487c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 55b1b3f49cSRussell King select HAVE_KERNEL_GZIP 56f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 57b1b3f49cSRussell King select HAVE_KERNEL_LZMA 58b1b3f49cSRussell King select HAVE_KERNEL_LZO 59b1b3f49cSRussell King select HAVE_KERNEL_XZ 60856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 619edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 62b1b3f49cSRussell King select HAVE_MEMBLOCK 63171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 64b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 650dc016dbSWang Nan select HAVE_OPTPROBES if !THUMB2_KERNEL 667ada189fSJamie Iles select HAVE_PERF_EVENTS 6749863894SWill Deacon select HAVE_PERF_REGS 6849863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 69a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 70e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 71b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 72af1839ebSCatalin Marinas select HAVE_UID16 7331c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 74da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 75171b3f0dSRussell King select MODULES_USE_ELF_REL 7684f452b1SSantosh Shilimkar select NO_BOOTMEM 77171b3f0dSRussell King select OLD_SIGACTION 78171b3f0dSRussell King select OLD_SIGSUSPEND3 79b1b3f49cSRussell King select PERF_USE_VMALLOC 80b1b3f49cSRussell King select RTC_LIB 81b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 82171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 83171b3f0dSRussell King # according to that. Thanks. 841da177e4SLinus Torvalds help 851da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 86f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 871da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 881da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 891da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 901da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 911da177e4SLinus Torvalds 9274facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 93308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9474facffeSRussell King bool 9574facffeSRussell King 964ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 974ce63fcdSMarek Szyprowski bool 984ce63fcdSMarek Szyprowski 994ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 1004ce63fcdSMarek Szyprowski bool 101b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 102b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1034ce63fcdSMarek Szyprowski 10460460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10560460abfSSeung-Woo Kim 10660460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10760460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10860460abfSSeung-Woo Kim range 4 9 10960460abfSSeung-Woo Kim default 8 11060460abfSSeung-Woo Kim help 11160460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 11260460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11360460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11460460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11560460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11660460abfSSeung-Woo Kim virtual space with just a few allocations. 11760460abfSSeung-Woo Kim 11860460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11960460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 12060460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 12160460abfSSeung-Woo Kim by the PAGE_SIZE. 12260460abfSSeung-Woo Kim 12360460abfSSeung-Woo Kimendif 12460460abfSSeung-Woo Kim 1250b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1260b05da72SHans Ulli Kroll bool 1270b05da72SHans Ulli Kroll 12875e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12975e7153aSRalf Baechle bool 13075e7153aSRalf Baechle 131bc581770SLinus Walleijconfig HAVE_TCM 132bc581770SLinus Walleij bool 133bc581770SLinus Walleij select GENERIC_ALLOCATOR 134bc581770SLinus Walleij 135e119bfffSRussell Kingconfig HAVE_PROC_CPU 136e119bfffSRussell King bool 137e119bfffSRussell King 138ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1395ea81769SAl Viro bool 1405ea81769SAl Viro 1411da177e4SLinus Torvaldsconfig EISA 1421da177e4SLinus Torvalds bool 1431da177e4SLinus Torvalds ---help--- 1441da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1451da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1481da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1491da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1501da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1531da177e4SLinus Torvalds 1541da177e4SLinus Torvalds Otherwise, say N. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvaldsconfig SBUS 1571da177e4SLinus Torvalds bool 1581da177e4SLinus Torvalds 159f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 160f16fb1ecSRussell King bool 161f16fb1ecSRussell King default y 162f16fb1ecSRussell King 163f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 164f76e9154SNicolas Pitre bool 165f76e9154SNicolas Pitre depends on !SMP 166f76e9154SNicolas Pitre default y 167f76e9154SNicolas Pitre 168f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 169f16fb1ecSRussell King bool 170f16fb1ecSRussell King default y 171f16fb1ecSRussell King 1727ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1737ad1bcb2SRussell King bool 1747ad1bcb2SRussell King default y 1757ad1bcb2SRussell King 1761da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1771da177e4SLinus Torvalds bool 1788a87411bSWill Deacon default y 1791da177e4SLinus Torvalds 180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 181f0d1b0b3SDavid Howells bool 182f0d1b0b3SDavid Howells 183f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 184f0d1b0b3SDavid Howells bool 185f0d1b0b3SDavid Howells 1864a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1874a1b5733SEduardo Valentin bool 1884a1b5733SEduardo Valentin 189b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 190b89c3b16SAkinobu Mita bool 191b89c3b16SAkinobu Mita default y 192b89c3b16SAkinobu Mita 1931da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1941da177e4SLinus Torvalds bool 1951da177e4SLinus Torvalds default y 1961da177e4SLinus Torvalds 197a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 198a08b6b79Sviro@ZenIV.linux.org.uk bool 199a08b6b79Sviro@ZenIV.linux.org.uk 2005ac6da66SChristoph Lameterconfig ZONE_DMA 2015ac6da66SChristoph Lameter bool 2025ac6da66SChristoph Lameter 203ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 204ccd7ab7fSFUJITA Tomonori def_bool y 205ccd7ab7fSFUJITA Tomonori 206c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 207c7edc9e3SDavid A. Long def_bool y 208c7edc9e3SDavid A. Long 20958af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 21058af4a24SRob Herring bool 21158af4a24SRob Herring 2121da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds 2151da177e4SLinus Torvaldsconfig FIQ 2161da177e4SLinus Torvalds bool 2171da177e4SLinus Torvalds 21813a5045dSRob Herringconfig NEED_RET_TO_USER 21913a5045dSRob Herring bool 22013a5045dSRob Herring 221034d2f5aSAl Viroconfig ARCH_MTD_XIP 222034d2f5aSAl Viro bool 223034d2f5aSAl Viro 224c760fc19SHyok S. Choiconfig VECTORS_BASE 225c760fc19SHyok S. Choi hex 2266afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 227c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 228c760fc19SHyok S. Choi default 0x00000000 229c760fc19SHyok S. Choi help 23019accfd3SRussell King The base address of exception vectors. This must be two pages 23119accfd3SRussell King in size. 232c760fc19SHyok S. Choi 233dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 234c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 235c1becedcSRussell King default y 236b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 237dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 238dc21af99SRussell King help 239111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 240111e9a5cSRussell King boot and module load time according to the position of the 241111e9a5cSRussell King kernel in system memory. 242dc21af99SRussell King 243111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 244daece596SNicolas Pitre of physical memory is at a 16MB boundary. 245dc21af99SRussell King 246c1becedcSRussell King Only disable this option if you know that you do not require 247c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 248c1becedcSRussell King you need to shrink the kernel to the minimal size. 249c1becedcSRussell King 250c334bc15SRob Herringconfig NEED_MACH_IO_H 251c334bc15SRob Herring bool 252c334bc15SRob Herring help 253c334bc15SRob Herring Select this when mach/io.h is required to provide special 254c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 255c334bc15SRob Herring be avoided when possible. 256c334bc15SRob Herring 2570cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2581b9f95f8SNicolas Pitre bool 259111e9a5cSRussell King help 2600cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2610cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2620cdc8b92SNicolas Pitre be avoided when possible. 2631b9f95f8SNicolas Pitre 2641b9f95f8SNicolas Pitreconfig PHYS_OFFSET 265974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 266c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 267974c0724SNicolas Pitre default DRAM_BASE if !MMU 268c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 269c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 270c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 271c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 272c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 273c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 274c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 275c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 276c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 277c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 278c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 279c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 280c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 281c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2821b9f95f8SNicolas Pitre help 2831b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2841b9f95f8SNicolas Pitre location of main memory in your system. 285cada3c08SRussell King 28687e040b6SSimon Glassconfig GENERIC_BUG 28787e040b6SSimon Glass def_bool y 28887e040b6SSimon Glass depends on BUG 28987e040b6SSimon Glass 2901bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS 2911bcad26eSKirill A. Shutemov int 2921bcad26eSKirill A. Shutemov default 3 if ARM_LPAE 2931bcad26eSKirill A. Shutemov default 2 2941bcad26eSKirill A. Shutemov 2951da177e4SLinus Torvaldssource "init/Kconfig" 2961da177e4SLinus Torvalds 297dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 298dc52ddc0SMatt Helsley 2991da177e4SLinus Torvaldsmenu "System Type" 3001da177e4SLinus Torvalds 3013c427975SHyok S. Choiconfig MMU 3023c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 3033c427975SHyok S. Choi default y 3043c427975SHyok S. Choi help 3053c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 3063c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 3073c427975SHyok S. Choi 308ccf50e23SRussell King# 309ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 310ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 311ccf50e23SRussell King# 3121da177e4SLinus Torvaldschoice 3131da177e4SLinus Torvalds prompt "ARM system type" 3141420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3151420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3161da177e4SLinus Torvalds 317387798b3SRob Herringconfig ARCH_MULTIPLATFORM 318387798b3SRob Herring bool "Allow multiple platforms to be selected" 319b1b3f49cSRussell King depends on MMU 320ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 32142dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 322387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 323387798b3SRob Herring select AUTO_ZRELADDR 3246d0add40SRob Herring select CLKSRC_OF 32566314223SDinh Nguyen select COMMON_CLK 326ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 32708d38bebSWill Deacon select MIGHT_HAVE_PCI 328387798b3SRob Herring select MULTI_IRQ_HANDLER 32966314223SDinh Nguyen select SPARSE_IRQ 33066314223SDinh Nguyen select USE_OF 33166314223SDinh Nguyen 3324af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3334af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 334b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3354af6fee1SDeepak Saxena select ARM_AMBA 336b1b3f49cSRussell King select ARM_TIMER_SP804 337f9a6aa43SLinus Walleij select COMMON_CLK 338f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 339ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 340b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 341b1b3f49cSRussell King select ICST 342b1b3f49cSRussell King select NEED_MACH_MEMORY_H 343f4b8b319SRussell King select PLAT_VERSATILE 34481cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3454af6fee1SDeepak Saxena help 3464af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3474af6fee1SDeepak Saxena 3484af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3494af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 350b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3514af6fee1SDeepak Saxena select ARM_AMBA 352b1b3f49cSRussell King select ARM_TIMER_SP804 3534af6fee1SDeepak Saxena select ARM_VIC 3546d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 355b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 356aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 357c5a0adb5SRussell King select ICST 358f4b8b319SRussell King select PLAT_VERSATILE 359b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 36081cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3612389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3624af6fee1SDeepak Saxena help 3634af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3644af6fee1SDeepak Saxena 36593e22567SRussell Kingconfig ARCH_CLPS711X 36693e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 367a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 368ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 369c99f72adSAlexander Shiyan select CLKSRC_MMIO 37093e22567SRussell King select COMMON_CLK 37193e22567SRussell King select CPU_ARM720T 3724a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3736597619fSAlexander Shiyan select MFD_SYSCON 374e4e3a37dSAlexander Shiyan select SOC_BUS 37593e22567SRussell King help 37693e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 37793e22567SRussell King 378788c9700SRussell Kingconfig ARCH_GEMINI 379788c9700SRussell King bool "Cortina Systems Gemini" 380788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 381f3372c01SLinus Walleij select CLKSRC_MMIO 382b1b3f49cSRussell King select CPU_FA526 383f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 384788c9700SRussell King help 385788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 386788c9700SRussell King 3871da177e4SLinus Torvaldsconfig ARCH_EBSA110 3881da177e4SLinus Torvalds bool "EBSA-110" 389b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 390c750815eSRussell King select CPU_SA110 391f7e68bbfSRussell King select ISA 392c334bc15SRob Herring select NEED_MACH_IO_H 3930cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 394ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 3951da177e4SLinus Torvalds help 3961da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 397f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 3981da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 3991da177e4SLinus Torvalds parallel port. 4001da177e4SLinus Torvalds 4016d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4026d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4036d85e2b0SUwe Kleine-König depends on !MMU 4046d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4056d85e2b0SUwe Kleine-König select ARM_NVIC 40651aaf81fSRussell King select AUTO_ZRELADDR 4076d85e2b0SUwe Kleine-König select CLKSRC_OF 4086d85e2b0SUwe Kleine-König select COMMON_CLK 4096d85e2b0SUwe Kleine-König select CPU_V7M 4106d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4116d85e2b0SUwe Kleine-König select NO_DMA 412ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4136d85e2b0SUwe Kleine-König select SPARSE_IRQ 4146d85e2b0SUwe Kleine-König select USE_OF 4156d85e2b0SUwe Kleine-König help 4166d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4176d85e2b0SUwe Kleine-König processors. 4186d85e2b0SUwe Kleine-König 419e7736d47SLennert Buytenhekconfig ARCH_EP93XX 420e7736d47SLennert Buytenhek bool "EP93xx-based" 421b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 422b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 423b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 424e7736d47SLennert Buytenhek select ARM_AMBA 425e7736d47SLennert Buytenhek select ARM_VIC 4266d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 427b1b3f49cSRussell King select CPU_ARM920T 428e7736d47SLennert Buytenhek help 429e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 430e7736d47SLennert Buytenhek 4311da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4321da177e4SLinus Torvalds bool "FootBridge" 433c750815eSRussell King select CPU_SA110 4341da177e4SLinus Torvalds select FOOTBRIDGE 4354e8d7637SRussell King select GENERIC_CLOCKEVENTS 436d0ee9f40SArnd Bergmann select HAVE_IDE 4378ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4380cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 439f999b8bdSMartin Michlmayr help 440f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 441f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4421da177e4SLinus Torvalds 4434af6fee1SDeepak Saxenaconfig ARCH_NETX 4444af6fee1SDeepak Saxena bool "Hilscher NetX based" 445b1b3f49cSRussell King select ARM_VIC 446234b6cedSRussell King select CLKSRC_MMIO 447c750815eSRussell King select CPU_ARM926T 4482fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 449f999b8bdSMartin Michlmayr help 4504af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4514af6fee1SDeepak Saxena 4523b938be6SRussell Kingconfig ARCH_IOP13XX 4533b938be6SRussell King bool "IOP13xx-based" 4543b938be6SRussell King depends on MMU 455b1b3f49cSRussell King select CPU_XSC3 4560cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 45713a5045dSRob Herring select NEED_RET_TO_USER 458b1b3f49cSRussell King select PCI 459b1b3f49cSRussell King select PLAT_IOP 460b1b3f49cSRussell King select VMSPLIT_1G 46137ebbcffSThomas Gleixner select SPARSE_IRQ 4623b938be6SRussell King help 4633b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4643b938be6SRussell King 4653f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4663f7e5815SLennert Buytenhek bool "IOP32x-based" 467a4f7e763SRussell King depends on MMU 468b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 469c750815eSRussell King select CPU_XSCALE 470e9004f50SLinus Walleij select GPIO_IOP 47113a5045dSRob Herring select NEED_RET_TO_USER 472f7e68bbfSRussell King select PCI 473b1b3f49cSRussell King select PLAT_IOP 474f999b8bdSMartin Michlmayr help 4753f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4763f7e5815SLennert Buytenhek processors. 4773f7e5815SLennert Buytenhek 4783f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4793f7e5815SLennert Buytenhek bool "IOP33x-based" 4803f7e5815SLennert Buytenhek depends on MMU 481b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 482c750815eSRussell King select CPU_XSCALE 483e9004f50SLinus Walleij select GPIO_IOP 48413a5045dSRob Herring select NEED_RET_TO_USER 4853f7e5815SLennert Buytenhek select PCI 486b1b3f49cSRussell King select PLAT_IOP 4873f7e5815SLennert Buytenhek help 4883f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4891da177e4SLinus Torvalds 4903b938be6SRussell Kingconfig ARCH_IXP4XX 4913b938be6SRussell King bool "IXP4xx-based" 492a4f7e763SRussell King depends on MMU 49358af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 494b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 49551aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 496234b6cedSRussell King select CLKSRC_MMIO 497c750815eSRussell King select CPU_XSCALE 498b1b3f49cSRussell King select DMABOUNCE if PCI 4993b938be6SRussell King select GENERIC_CLOCKEVENTS 5000b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 501c334bc15SRob Herring select NEED_MACH_IO_H 5029296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 503171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 504c4713074SLennert Buytenhek help 5053b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 506c4713074SLennert Buytenhek 507edabd38eSSaeed Bisharaconfig ARCH_DOVE 508edabd38eSSaeed Bishara bool "Marvell Dove" 509edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 510756b2531SSebastian Hesselbarth select CPU_PJ4 511edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5120f81bd43SRussell King select MIGHT_HAVE_PCI 513171b3f0dSRussell King select MVEBU_MBUS 5149139acd1SSebastian Hesselbarth select PINCTRL 5159139acd1SSebastian Hesselbarth select PINCTRL_DOVE 516abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 517edabd38eSSaeed Bishara help 518edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 519edabd38eSSaeed Bishara 520788c9700SRussell Kingconfig ARCH_MV78XX0 521788c9700SRussell King bool "Marvell MV78xx0" 522a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 523b1b3f49cSRussell King select CPU_FEROCEON 524788c9700SRussell King select GENERIC_CLOCKEVENTS 525171b3f0dSRussell King select MVEBU_MBUS 526b1b3f49cSRussell King select PCI 527abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 528788c9700SRussell King help 529788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 530788c9700SRussell King MV781x0, MV782x0. 531788c9700SRussell King 532788c9700SRussell Kingconfig ARCH_ORION5X 533788c9700SRussell King bool "Marvell Orion" 534788c9700SRussell King depends on MMU 535a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 536b1b3f49cSRussell King select CPU_FEROCEON 537788c9700SRussell King select GENERIC_CLOCKEVENTS 538171b3f0dSRussell King select MVEBU_MBUS 539b1b3f49cSRussell King select PCI 540abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 541788c9700SRussell King help 542788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 543788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 544788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 545788c9700SRussell King 546788c9700SRussell Kingconfig ARCH_MMP 5472f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 548788c9700SRussell King depends on MMU 549788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5506d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 551b1b3f49cSRussell King select GENERIC_ALLOCATOR 552788c9700SRussell King select GENERIC_CLOCKEVENTS 553157d2644SHaojian Zhuang select GPIO_PXA 554c24b3114SHaojian Zhuang select IRQ_DOMAIN 5550f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5567c8f86a4SAxel Lin select PINCTRL 557788c9700SRussell King select PLAT_PXA 5580bd86961SHaojian Zhuang select SPARSE_IRQ 559788c9700SRussell King help 5602f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 561788c9700SRussell King 562c53c9cf6SAndrew Victorconfig ARCH_KS8695 563c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56472880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 565c7e783d6SLinus Walleij select CLKSRC_MMIO 566b1b3f49cSRussell King select CPU_ARM922T 567c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 568b1b3f49cSRussell King select NEED_MACH_MEMORY_H 569c53c9cf6SAndrew Victor help 570c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 571c53c9cf6SAndrew Victor System-on-Chip devices. 572c53c9cf6SAndrew Victor 573788c9700SRussell Kingconfig ARCH_W90X900 574788c9700SRussell King bool "Nuvoton W90X900 CPU" 575c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5766d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5776fa5d5f7SRussell King select CLKSRC_MMIO 578b1b3f49cSRussell King select CPU_ARM926T 57958b5369eSwanzongshun select GENERIC_CLOCKEVENTS 580777f9bebSLennert Buytenhek help 581a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 582a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 583a8bc4eadSwanzongshun the ARM series product line, you can login the following 584a8bc4eadSwanzongshun link address to know more. 585a8bc4eadSwanzongshun 586a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 587a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 588585cf175STzachi Perelstein 58993e22567SRussell Kingconfig ARCH_LPC32XX 59093e22567SRussell King bool "NXP LPC32XX" 59193e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59293e22567SRussell King select ARM_AMBA 5934073723aSRussell King select CLKDEV_LOOKUP 594234b6cedSRussell King select CLKSRC_MMIO 59593e22567SRussell King select CPU_ARM926T 59693e22567SRussell King select GENERIC_CLOCKEVENTS 59793e22567SRussell King select HAVE_IDE 59893e22567SRussell King select USE_OF 59993e22567SRussell King help 60093e22567SRussell King Support for the NXP LPC32XX family of processors 60193e22567SRussell King 6021da177e4SLinus Torvaldsconfig ARCH_PXA 6032c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 604a4f7e763SRussell King depends on MMU 605b1b3f49cSRussell King select ARCH_MTD_XIP 606b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 607b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 608b1b3f49cSRussell King select AUTO_ZRELADDR 609a1c0a6adSRobert Jarzmik select COMMON_CLK 6106d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 611234b6cedSRussell King select CLKSRC_MMIO 6126f6caeaaSRobert Jarzmik select CLKSRC_OF 613981d0f39SEric Miao select GENERIC_CLOCKEVENTS 614157d2644SHaojian Zhuang select GPIO_PXA 615b1b3f49cSRussell King select HAVE_IDE 616d6cf30caSRobert Jarzmik select IRQ_DOMAIN 617b1b3f49cSRussell King select MULTI_IRQ_HANDLER 618bd5ce433SEric Miao select PLAT_PXA 6196ac6b817SHaojian Zhuang select SPARSE_IRQ 620f999b8bdSMartin Michlmayr help 6212c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6221da177e4SLinus Torvalds 623bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6240d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 625bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 62691942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6275e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6280ed82bc9SMagnus Damm select CPU_V7 629b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6304c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 631a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 6323b55658aSDave Martin select HAVE_SMP 633ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 63460f1435cSMagnus Damm select MULTI_IRQ_HANDLER 635ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6362cd3c927SLaurent Pinchart select PINCTRL 637b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6380cdc23dfSMagnus Damm select SH_CLK_CPG 639b1b3f49cSRussell King select SPARSE_IRQ 640c793c1b0SMagnus Damm help 6410d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6420d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6430d9fd616SLaurent Pinchart and RZ families. 644c793c1b0SMagnus Damm 6451da177e4SLinus Torvaldsconfig ARCH_RPC 6461da177e4SLinus Torvalds bool "RiscPC" 6471da177e4SLinus Torvalds select ARCH_ACORN 648a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 64907f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6505cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 651fa04e209SArnd Bergmann select CPU_SA110 652b1b3f49cSRussell King select FIQ 653d0ee9f40SArnd Bergmann select HAVE_IDE 654b1b3f49cSRussell King select HAVE_PATA_PLATFORM 655b1b3f49cSRussell King select ISA_DMA_API 656c334bc15SRob Herring select NEED_MACH_IO_H 6570cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 658ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 659b4811bacSArnd Bergmann select VIRT_TO_BUS 6601da177e4SLinus Torvalds help 6611da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6621da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6631da177e4SLinus Torvalds 6641da177e4SLinus Torvaldsconfig ARCH_SA1100 6651da177e4SLinus Torvalds bool "SA1100-based" 666b1b3f49cSRussell King select ARCH_MTD_XIP 6677444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 668b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 669b1b3f49cSRussell King select CLKDEV_LOOKUP 670b1b3f49cSRussell King select CLKSRC_MMIO 671b1b3f49cSRussell King select CPU_FREQ 672b1b3f49cSRussell King select CPU_SA1100 673b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 674d0ee9f40SArnd Bergmann select HAVE_IDE 6751eca42b4SDmitry Eremin-Solenikov select IRQ_DOMAIN 676b1b3f49cSRussell King select ISA 677affcab32SDmitry Eremin-Solenikov select MULTI_IRQ_HANDLER 6780cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 679375dec92SRussell King select SPARSE_IRQ 680f999b8bdSMartin Michlmayr help 681f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6821da177e4SLinus Torvalds 683b130d5c2SKukjin Kimconfig ARCH_S3C24XX 684b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 68553650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 686335cce74SArnd Bergmann select ATAGS 687b1b3f49cSRussell King select CLKDEV_LOOKUP 6884280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 6897f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 690880cf071STomasz Figa select GPIO_SAMSUNG 69120676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 692b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 693b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 69417453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 695c334bc15SRob Herring select NEED_MACH_IO_H 696cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 6971da177e4SLinus Torvalds help 698b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 699b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 700b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 701b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 70263b1f51bSBen Dooks 703a08ab637SBen Dooksconfig ARCH_S3C64XX 704a08ab637SBen Dooks bool "Samsung S3C64XX" 70589f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7061db0287aSTomasz Figa select ARM_AMBA 707b1b3f49cSRussell King select ARM_VIC 708335cce74SArnd Bergmann select ATAGS 709b1b3f49cSRussell King select CLKDEV_LOOKUP 7104280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 711ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 71270bacadbSTomasz Figa select CPU_V6K 71304a49b71SRomain Naour select GENERIC_CLOCKEVENTS 714880cf071STomasz Figa select GPIO_SAMSUNG 71520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 716c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 717b1b3f49cSRussell King select HAVE_TCM 718ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 719b1b3f49cSRussell King select PLAT_SAMSUNG 7204ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 721b1b3f49cSRussell King select S3C_DEV_NAND 722b1b3f49cSRussell King select S3C_GPIO_TRACK 723cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7246e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 72588f59738STomasz Figa select SAMSUNG_WDT_RESET 726a08ab637SBen Dooks help 727a08ab637SBen Dooks Samsung S3C64XX series based systems 728a08ab637SBen Dooks 7297c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7307c6337e2SKevin Hilman bool "TI DaVinci" 731b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 732dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7336d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 73420e9969bSDavid Brownell select GENERIC_ALLOCATOR 735b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 736dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 737b1b3f49cSRussell King select HAVE_IDE 7383ad7a42dSMatt Porter select TI_PRIV_EDMA 739689e331fSSekhar Nori select USE_OF 740b1b3f49cSRussell King select ZONE_DMA 7417c6337e2SKevin Hilman help 7427c6337e2SKevin Hilman Support for TI's DaVinci platform. 7437c6337e2SKevin Hilman 744a0694861STony Lindgrenconfig ARCH_OMAP1 745a0694861STony Lindgren bool "TI OMAP1" 74600a36698SArnd Bergmann depends on MMU 747b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 748a0694861STony Lindgren select ARCH_OMAP 74921f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 750e9a91de7STony Prisk select CLKDEV_LOOKUP 751cee37e50Sviresh kumar select CLKSRC_MMIO 752b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 753a0694861STony Lindgren select GENERIC_IRQ_CHIP 754a0694861STony Lindgren select HAVE_IDE 755a0694861STony Lindgren select IRQ_DOMAIN 756a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 757a0694861STony Lindgren select NEED_MACH_MEMORY_H 75821f47fbcSAlexey Charkov help 759a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 76002c981c0SBinghua Duan 761*9b799b78SMaxime Coquelinconfig ARCH_STM32 762*9b799b78SMaxime Coquelin bool "STMicrolectronics STM32" 763*9b799b78SMaxime Coquelin depends on !MMU 764*9b799b78SMaxime Coquelin select ARCH_HAS_RESET_CONTROLLER 765*9b799b78SMaxime Coquelin select ARM_NVIC 766*9b799b78SMaxime Coquelin select ARMV7M_SYSTICK 767*9b799b78SMaxime Coquelin select AUTO_ZRELADDR 768*9b799b78SMaxime Coquelin select CLKSRC_OF 769*9b799b78SMaxime Coquelin select COMMON_CLK 770*9b799b78SMaxime Coquelin select CPU_V7M 771*9b799b78SMaxime Coquelin select GENERIC_CLOCKEVENTS 772*9b799b78SMaxime Coquelin select NO_IOPORT_MAP 773*9b799b78SMaxime Coquelin select RESET_CONTROLLER 774*9b799b78SMaxime Coquelin select SPARSE_IRQ 775*9b799b78SMaxime Coquelin select USE_OF 776*9b799b78SMaxime Coquelin help 777*9b799b78SMaxime Coquelin Support for STMicroelectronics STM32 processors. 778*9b799b78SMaxime Coquelin 7791da177e4SLinus Torvaldsendchoice 7801da177e4SLinus Torvalds 781387798b3SRob Herringmenu "Multiple platform selection" 782387798b3SRob Herring depends on ARCH_MULTIPLATFORM 783387798b3SRob Herring 784387798b3SRob Herringcomment "CPU Core family selection" 785387798b3SRob Herring 786f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 787f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 788f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 789f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 790f8afae40SArnd Bergmann select CPU_FA526 791f8afae40SArnd Bergmann 792387798b3SRob Herringconfig ARCH_MULTI_V4T 793387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 794387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 795b1b3f49cSRussell King select ARCH_MULTI_V4_V5 79624e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 79724e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 79824e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 799387798b3SRob Herring 800387798b3SRob Herringconfig ARCH_MULTI_V5 801387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 802387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 803b1b3f49cSRussell King select ARCH_MULTI_V4_V5 80412567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 80524e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 80624e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 807387798b3SRob Herring 808387798b3SRob Herringconfig ARCH_MULTI_V4_V5 809387798b3SRob Herring bool 810387798b3SRob Herring 811387798b3SRob Herringconfig ARCH_MULTI_V6 8128dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 813387798b3SRob Herring select ARCH_MULTI_V6_V7 81442f4754aSRob Herring select CPU_V6K 815387798b3SRob Herring 816387798b3SRob Herringconfig ARCH_MULTI_V7 8178dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 818387798b3SRob Herring default y 819387798b3SRob Herring select ARCH_MULTI_V6_V7 820b1b3f49cSRussell King select CPU_V7 82190bc8ac7SRob Herring select HAVE_SMP 822387798b3SRob Herring 823387798b3SRob Herringconfig ARCH_MULTI_V6_V7 824387798b3SRob Herring bool 8259352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 826387798b3SRob Herring 827387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 828387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 829387798b3SRob Herring select ARCH_MULTI_V5 830387798b3SRob Herring 831387798b3SRob Herringendmenu 832387798b3SRob Herring 83305e2a3deSRob Herringconfig ARCH_VIRT 83405e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8354b8b5f25SRob Herring select ARM_AMBA 83605e2a3deSRob Herring select ARM_GIC 83705e2a3deSRob Herring select ARM_PSCI 8384b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 83905e2a3deSRob Herring 840ccf50e23SRussell King# 841ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 842ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 843ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 844ccf50e23SRussell King# 8453e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8463e93a22bSGregory CLEMENT 847445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig" 848445d9b30STsahee Zidenberg 849d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 850d9bfc86dSOleksij Rempel 85195b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 85295b8f20fSRussell King 8531d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8541d22924eSAnders Berg 8558ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8568ac49e04SChristian Daudt 8571c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8581c37fa10SSebastian Hesselbarth 8591da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8601da177e4SLinus Torvalds 861d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 862d94f944eSAnton Vorontsov 86395b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 86495b8f20fSRussell King 865df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig" 866df8d742eSBaruch Siach 86795b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 86895b8f20fSRussell King 869e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 870e7736d47SLennert Buytenhek 8711da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8721da177e4SLinus Torvalds 87359d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 87459d3a193SPaulius Zaleckas 875387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 876387798b3SRob Herring 877389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 878389ee0c2SHaojian Zhuang 8791da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8801da177e4SLinus Torvalds 8813f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8823f7e5815SLennert Buytenhek 8833f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8841da177e4SLinus Torvalds 885285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 886285f5fa7SDan Williams 8871da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8881da177e4SLinus Torvalds 889828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 890828989adSSantosh Shilimkar 89195b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 89295b8f20fSRussell King 8933b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8943b8f5030SCarlo Caione 89517723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 89617723fd3SJonas Jensen 897794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 898794d15b2SStanislav Samsonov 8993995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 9001da177e4SLinus Torvalds 901f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 902f682a218SMatthias Brugger 9031d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 9041d3f33d5SShawn Guo 90595b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 90649cbe786SEric Miao 90795b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 90895b8f20fSRussell King 9099851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9109851ca57SDaniel Tang 911d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 912d48af15eSTony Lindgren 913d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9141da177e4SLinus Torvalds 9151dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9161dbae815STony Lindgren 9179dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 918585cf175STzachi Perelstein 919387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 920387798b3SRob Herring 92195b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 92295b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9231da177e4SLinus Torvalds 92495b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 92595b8f20fSRussell King 9268fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9278fc1b0f8SKumar Gala 92895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 92995b8f20fSRussell King 930d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 931d63dc051SHeiko Stuebner 93295b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 933edabd38eSSaeed Bishara 934387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 935387798b3SRob Herring 936a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 937a21765a7SBen Dooks 93865ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 93965ebcc11SSrinivas Kandagatla 94085fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9411da177e4SLinus Torvalds 942431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 943a08ab637SBen Dooks 944170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 945170f4e42SKukjin Kim 94683014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 947e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 948cc0e72b8SChanghwan Youn 949882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9501da177e4SLinus Torvalds 9513b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9523b52634fSMaxime Ripard 953156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 954156a0997SBarry Song 955c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 956c5f80065SErik Gilling 95795b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9581da177e4SLinus Torvalds 959ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig" 960ba56a987SMasahiro Yamada 96195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9621da177e4SLinus Torvalds 9631da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9641da177e4SLinus Torvalds 965ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 966420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 967ceade897SRussell King 9686f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9696f35f9a9STony Prisk 9707ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9717ec80ddfSwanzongshun 9729a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9739a45eb69SJosh Cartwright 9741da177e4SLinus Torvalds# Definitions to make life easier 9751da177e4SLinus Torvaldsconfig ARCH_ACORN 9761da177e4SLinus Torvalds bool 9771da177e4SLinus Torvalds 9787ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9797ae1f7ecSLennert Buytenhek bool 980469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9817ae1f7ecSLennert Buytenhek 98269b02f6aSLennert Buytenhekconfig PLAT_ORION 98369b02f6aSLennert Buytenhek bool 984bfe45e0bSRussell King select CLKSRC_MMIO 985b1b3f49cSRussell King select COMMON_CLK 986dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 987278b45b0SAndrew Lunn select IRQ_DOMAIN 98869b02f6aSLennert Buytenhek 989abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 990abcda1dcSThomas Petazzoni bool 991abcda1dcSThomas Petazzoni select PLAT_ORION 992abcda1dcSThomas Petazzoni 993bd5ce433SEric Miaoconfig PLAT_PXA 994bd5ce433SEric Miao bool 995bd5ce433SEric Miao 996f4b8b319SRussell Kingconfig PLAT_VERSATILE 997f4b8b319SRussell King bool 998f4b8b319SRussell King 999e3887714SRussell Kingconfig ARM_TIMER_SP804 1000e3887714SRussell King bool 1001bfe45e0bSRussell King select CLKSRC_MMIO 10027a0eca71SRob Herring select CLKSRC_OF if OF 1003e3887714SRussell King 1004d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 1005d9a1beaaSAlexandre Courbot 10061da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 10071da177e4SLinus Torvalds 1008afe4b25eSLennert Buytenhekconfig IWMMXT 1009d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1010d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1011d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1012afe4b25eSLennert Buytenhek help 1013afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1014afe4b25eSLennert Buytenhek running on a CPU that supports it. 1015afe4b25eSLennert Buytenhek 101652108641Seric miaoconfig MULTI_IRQ_HANDLER 101752108641Seric miao bool 101852108641Seric miao help 101952108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 102052108641Seric miao 10213b93e7b0SHyok S. Choiif !MMU 10223b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10233b93e7b0SHyok S. Choiendif 10243b93e7b0SHyok S. Choi 10253e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10263e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10273e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10283e0a07f8SGregory CLEMENT default y 10293e0a07f8SGregory CLEMENT help 10303e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10313e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10323e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10333e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10343e0a07f8SGregory CLEMENT Workaround: 10353e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10363e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10373e0a07f8SGregory CLEMENT instruction 10383e0a07f8SGregory CLEMENT 1039f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1040f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1041f0c4b8d6SWill Deacon depends on CPU_V6 1042f0c4b8d6SWill Deacon help 1043f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1044f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1045f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1046f0c4b8d6SWill Deacon causing the faulting task to livelock. 1047f0c4b8d6SWill Deacon 10489cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10499cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1050e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10519cba3cccSCatalin Marinas help 10529cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10539cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10549cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10559cba3cccSCatalin Marinas recommended workaround. 10569cba3cccSCatalin Marinas 10577ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10587ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10597ce236fcSCatalin Marinas depends on CPU_V7 10607ce236fcSCatalin Marinas help 10617ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 106279403cdaSRussell King r1p* erratum. If a code sequence containing an ARM/Thumb 10637ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10647ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10657ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10667ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10677ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10687ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10697ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10707ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10717ce236fcSCatalin Marinas available in non-secure mode. 10727ce236fcSCatalin Marinas 1073855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1074855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1075855c551fSCatalin Marinas depends on CPU_V7 107662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1077855c551fSCatalin Marinas help 1078855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1079855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1080855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1081855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1082855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1083855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1084855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1085855c551fSCatalin Marinas register may not be available in non-secure mode. 1086855c551fSCatalin Marinas 10870516e464SCatalin Marinasconfig ARM_ERRATA_460075 10880516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10890516e464SCatalin Marinas depends on CPU_V7 109062e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10910516e464SCatalin Marinas help 10920516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10930516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10940516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10950516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10960516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10970516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10980516e464SCatalin Marinas may not be available in non-secure mode. 10990516e464SCatalin Marinas 11009f05027cSWill Deaconconfig ARM_ERRATA_742230 11019f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 11029f05027cSWill Deacon depends on CPU_V7 && SMP 110362e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11049f05027cSWill Deacon help 11059f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 11069f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 11079f05027cSWill Deacon between two write operations may not ensure the correct visibility 11089f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11099f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11109f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11119f05027cSWill Deacon the two writes. 11129f05027cSWill Deacon 1113a672e99bSWill Deaconconfig ARM_ERRATA_742231 1114a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1115a672e99bSWill Deacon depends on CPU_V7 && SMP 111662e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1117a672e99bSWill Deacon help 1118a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1119a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1120a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1121a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1122a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1123a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1124a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1125a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1126a672e99bSWill Deacon capabilities of the processor. 1127a672e99bSWill Deacon 112869155794SJon Medhurstconfig ARM_ERRATA_643719 112969155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 113069155794SJon Medhurst depends on CPU_V7 && SMP 1131e5a5de44SRussell King default y 113269155794SJon Medhurst help 113369155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 113469155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 113569155794SJon Medhurst register returns zero when it should return one. The workaround 113669155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 113769155794SJon Medhurst it behave as intended and avoiding data corruption. 113869155794SJon Medhurst 1139cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1140cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1141e66dc745SDave Martin depends on CPU_V7 1142cdf357f1SWill Deacon help 1143cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1144cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1145cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1146cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1147cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1148cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1149cdf357f1SWill Deacon entries regardless of the ASID. 1150475d92fcSWill Deacon 1151475d92fcSWill Deaconconfig ARM_ERRATA_743622 1152475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1153475d92fcSWill Deacon depends on CPU_V7 115462e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1155475d92fcSWill Deacon help 1156475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1157efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1158475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1159475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1160475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1161475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1162475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1163475d92fcSWill Deacon processor. 1164475d92fcSWill Deacon 11659a27c27cSWill Deaconconfig ARM_ERRATA_751472 11669a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1167ba90c516SDave Martin depends on CPU_V7 116862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11699a27c27cSWill Deacon help 11709a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11719a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11729a27c27cSWill Deacon completion of a following broadcasted operation if the second 11739a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11749a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11759a27c27cSWill Deacon 1176fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1177fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1178fcbdc5feSWill Deacon depends on CPU_V7 1179fcbdc5feSWill Deacon help 1180fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1181fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1182fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1183fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1184fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1185fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1186fcbdc5feSWill Deacon 11875dab26afSWill Deaconconfig ARM_ERRATA_754327 11885dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11895dab26afSWill Deacon depends on CPU_V7 && SMP 11905dab26afSWill Deacon help 11915dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11925dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11935dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11945dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11955dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11965dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11975dab26afSWill Deacon 1198145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1199145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1200fd832478SFabio Estevam depends on CPU_V6 1201145e10e1SCatalin Marinas help 1202145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1203145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1204145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1205145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1206145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1207145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1208145e10e1SCatalin Marinas is not affected. 1209145e10e1SCatalin Marinas 1210f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1211f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1212f630c1bdSWill Deacon depends on CPU_V7 && SMP 1213f630c1bdSWill Deacon help 1214f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1215f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1216f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1217f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1218f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1219f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1220f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1221f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1222f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1223f630c1bdSWill Deacon 12247253b85cSSimon Hormanconfig ARM_ERRATA_775420 12257253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12267253b85cSSimon Horman depends on CPU_V7 12277253b85cSSimon Horman help 12287253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12297253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12307253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12317253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12327253b85cSSimon Horman an abort may occur on cache maintenance. 12337253b85cSSimon Horman 123493dc6887SCatalin Marinasconfig ARM_ERRATA_798181 123593dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 123693dc6887SCatalin Marinas depends on CPU_V7 && SMP 123793dc6887SCatalin Marinas help 123893dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 123993dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 124093dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 124193dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 124293dc6887SCatalin Marinas as the one being invalidated. 124393dc6887SCatalin Marinas 124484b6504fSWill Deaconconfig ARM_ERRATA_773022 124584b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 124684b6504fSWill Deacon depends on CPU_V7 124784b6504fSWill Deacon help 124884b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 124984b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 125084b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 125184b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 125284b6504fSWill Deacon 12531da177e4SLinus Torvaldsendmenu 12541da177e4SLinus Torvalds 12551da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12561da177e4SLinus Torvalds 12571da177e4SLinus Torvaldsmenu "Bus support" 12581da177e4SLinus Torvalds 12591da177e4SLinus Torvaldsconfig ISA 12601da177e4SLinus Torvalds bool 12611da177e4SLinus Torvalds help 12621da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12631da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12641da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12651da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12661da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12671da177e4SLinus Torvalds 1268065909b9SRussell King# Select ISA DMA controller support 12691da177e4SLinus Torvaldsconfig ISA_DMA 12701da177e4SLinus Torvalds bool 1271065909b9SRussell King select ISA_DMA_API 12721da177e4SLinus Torvalds 1273065909b9SRussell King# Select ISA DMA interface 12745cae841bSAl Viroconfig ISA_DMA_API 12755cae841bSAl Viro bool 12765cae841bSAl Viro 12771da177e4SLinus Torvaldsconfig PCI 12780b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12791da177e4SLinus Torvalds help 12801da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12811da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12821da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12831da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12841da177e4SLinus Torvalds 128552882173SAnton Vorontsovconfig PCI_DOMAINS 128652882173SAnton Vorontsov bool 128752882173SAnton Vorontsov depends on PCI 128852882173SAnton Vorontsov 12898c7d1474SLorenzo Pieralisiconfig PCI_DOMAINS_GENERIC 12908c7d1474SLorenzo Pieralisi def_bool PCI_DOMAINS 12918c7d1474SLorenzo Pieralisi 1292b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1293b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1294b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1295b080ac8aSMarcelo Roberto Jimenez help 1296b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1297b080ac8aSMarcelo Roberto Jimenez 129836e23590SMatthew Wilcoxconfig PCI_SYSCALL 129936e23590SMatthew Wilcox def_bool PCI 130036e23590SMatthew Wilcox 1301a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1302a0113a99SMike Rapoport bool 1303a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1304a0113a99SMike Rapoport default y 1305a0113a99SMike Rapoport select DMABOUNCE 1306a0113a99SMike Rapoport 13071da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 13083f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 13091da177e4SLinus Torvalds 13101da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 13111da177e4SLinus Torvalds 13121da177e4SLinus Torvaldsendmenu 13131da177e4SLinus Torvalds 13141da177e4SLinus Torvaldsmenu "Kernel Features" 13151da177e4SLinus Torvalds 13163b55658aSDave Martinconfig HAVE_SMP 13173b55658aSDave Martin bool 13183b55658aSDave Martin help 13193b55658aSDave Martin This option should be selected by machines which have an SMP- 13203b55658aSDave Martin capable CPU. 13213b55658aSDave Martin 13223b55658aSDave Martin The only effect of this option is to make the SMP-related 13233b55658aSDave Martin options available to the user for configuration. 13243b55658aSDave Martin 13251da177e4SLinus Torvaldsconfig SMP 1326bb2d8130SRussell King bool "Symmetric Multi-Processing" 1327fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1328bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13293b55658aSDave Martin depends on HAVE_SMP 1330801bb21cSJonathan Austin depends on MMU || ARM_MPU 13311da177e4SLinus Torvalds help 13321da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13334a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13344a474157SRobert Graffham than one CPU, say Y. 13351da177e4SLinus Torvalds 13364a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13371da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13384a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13394a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13404a474157SRobert Graffham will run faster if you say N here. 13411da177e4SLinus Torvalds 1342395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13431da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 134450a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13451da177e4SLinus Torvalds 13461da177e4SLinus Torvalds If you don't know what to do here, say N. 13471da177e4SLinus Torvalds 1348f00ec48fSRussell Kingconfig SMP_ON_UP 13495744ff43SRussell King bool "Allow booting SMP kernel on uniprocessor systems" 1350801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1351f00ec48fSRussell King default y 1352f00ec48fSRussell King help 1353f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1354f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1355f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1356f00ec48fSRussell King savings. 1357f00ec48fSRussell King 1358f00ec48fSRussell King If you don't know what to do here, say Y. 1359f00ec48fSRussell King 1360c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1361c9018aabSVincent Guittot bool "Support cpu topology definition" 1362c9018aabSVincent Guittot depends on SMP && CPU_V7 1363c9018aabSVincent Guittot default y 1364c9018aabSVincent Guittot help 1365c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1366c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1367c9018aabSVincent Guittot topology of an ARM System. 1368c9018aabSVincent Guittot 1369c9018aabSVincent Guittotconfig SCHED_MC 1370c9018aabSVincent Guittot bool "Multi-core scheduler support" 1371c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1372c9018aabSVincent Guittot help 1373c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1374c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1375c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1376c9018aabSVincent Guittot 1377c9018aabSVincent Guittotconfig SCHED_SMT 1378c9018aabSVincent Guittot bool "SMT scheduler support" 1379c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1380c9018aabSVincent Guittot help 1381c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1382c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1383c9018aabSVincent Guittot places. If unsure say N here. 1384c9018aabSVincent Guittot 1385a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1386a8cbcd92SRussell King bool 1387a8cbcd92SRussell King help 1388a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1389a8cbcd92SRussell King 13908a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1391022c03a2SMarc Zyngier bool "Architected timer support" 1392022c03a2SMarc Zyngier depends on CPU_V7 13938a4da6e3SMark Rutland select ARM_ARCH_TIMER 13940c403462SWill Deacon select GENERIC_CLOCKEVENTS 1395022c03a2SMarc Zyngier help 1396022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1397022c03a2SMarc Zyngier 1398f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1399f32f4ce2SRussell King bool 1400f32f4ce2SRussell King depends on SMP 1401da4a686aSRob Herring select CLKSRC_OF if OF 1402f32f4ce2SRussell King help 1403f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1404f32f4ce2SRussell King 1405e8db288eSNicolas Pitreconfig MCPM 1406e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1407e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1408e8db288eSNicolas Pitre help 1409e8db288eSNicolas Pitre This option provides the common power management infrastructure 1410e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1411e8db288eSNicolas Pitre systems. 1412e8db288eSNicolas Pitre 1413ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1414ebf4a5c5SHaojian Zhuang bool 1415ebf4a5c5SHaojian Zhuang depends on MCPM 1416ebf4a5c5SHaojian Zhuang help 1417ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1418ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1419ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1420ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1421ebf4a5c5SHaojian Zhuang 14221c33be57SNicolas Pitreconfig BIG_LITTLE 14231c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14241c33be57SNicolas Pitre depends on CPU_V7 && SMP 14251c33be57SNicolas Pitre select MCPM 14261c33be57SNicolas Pitre help 14271c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14281c33be57SNicolas Pitre system architecture. 14291c33be57SNicolas Pitre 14301c33be57SNicolas Pitreconfig BL_SWITCHER 14311c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14321c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14331c33be57SNicolas Pitre select ARM_CPU_SUSPEND 143451aaf81fSRussell King select CPU_PM 14351c33be57SNicolas Pitre help 14361c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14371c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14381c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14391c33be57SNicolas Pitre 1440b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1441b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1442b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1443b22537c6SNicolas Pitre help 1444b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1445b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1446b22537c6SNicolas Pitre debugging purposes only. 1447b22537c6SNicolas Pitre 14488d5796d2SLennert Buytenhekchoice 14498d5796d2SLennert Buytenhek prompt "Memory split" 1450006fa259SRussell King depends on MMU 14518d5796d2SLennert Buytenhek default VMSPLIT_3G 14528d5796d2SLennert Buytenhek help 14538d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14548d5796d2SLennert Buytenhek 14558d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14568d5796d2SLennert Buytenhek option alone! 14578d5796d2SLennert Buytenhek 14588d5796d2SLennert Buytenhek config VMSPLIT_3G 14598d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14608d5796d2SLennert Buytenhek config VMSPLIT_2G 14618d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14628d5796d2SLennert Buytenhek config VMSPLIT_1G 14638d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14648d5796d2SLennert Buytenhekendchoice 14658d5796d2SLennert Buytenhek 14668d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14678d5796d2SLennert Buytenhek hex 1468006fa259SRussell King default PHYS_OFFSET if !MMU 14698d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14708d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14718d5796d2SLennert Buytenhek default 0xC0000000 14728d5796d2SLennert Buytenhek 14731da177e4SLinus Torvaldsconfig NR_CPUS 14741da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14751da177e4SLinus Torvalds range 2 32 14761da177e4SLinus Torvalds depends on SMP 14771da177e4SLinus Torvalds default "4" 14781da177e4SLinus Torvalds 1479a054a811SRussell Kingconfig HOTPLUG_CPU 148000b7dedeSRussell King bool "Support for hot-pluggable CPUs" 148140b31360SStephen Rothwell depends on SMP 1482a054a811SRussell King help 1483a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1484a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1485a054a811SRussell King 14862bdd424fSWill Deaconconfig ARM_PSCI 14872bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 14882bdd424fSWill Deacon depends on CPU_V7 14892bdd424fSWill Deacon help 14902bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14912bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14922bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14932bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14942bdd424fSWill Deacon ARM processors"). 14952bdd424fSWill Deacon 14962a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14972a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14982a6ad871SMaxime Ripard# selected platforms. 149944986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 150044986ab0SPeter De Schrijver (NVIDIA) int 15016a4d8f36SMichal Simek default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ 1502aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1503aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1504eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 150506b851e5SOlof Johansson default 392 if ARCH_U8500 150601bb914cSTony Prisk default 352 if ARCH_VT8500 15077b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 15082a6ad871SMaxime Ripard default 264 if MACH_H4700 150944986ab0SPeter De Schrijver (NVIDIA) default 0 151044986ab0SPeter De Schrijver (NVIDIA) help 151144986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 151244986ab0SPeter De Schrijver (NVIDIA) 151344986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 151444986ab0SPeter De Schrijver (NVIDIA) 1515d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15161da177e4SLinus Torvalds 1517c9218b16SRussell Kingconfig HZ_FIXED 1518f8065813SRussell King int 1519070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1520a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15211164f672SAlexandre Belloni default 128 if SOC_AT91RM9200 1522bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 152347d84682SRussell King default 0 1524c9218b16SRussell King 1525c9218b16SRussell Kingchoice 152647d84682SRussell King depends on HZ_FIXED = 0 1527c9218b16SRussell King prompt "Timer frequency" 1528c9218b16SRussell King 1529c9218b16SRussell Kingconfig HZ_100 1530c9218b16SRussell King bool "100 Hz" 1531c9218b16SRussell King 1532c9218b16SRussell Kingconfig HZ_200 1533c9218b16SRussell King bool "200 Hz" 1534c9218b16SRussell King 1535c9218b16SRussell Kingconfig HZ_250 1536c9218b16SRussell King bool "250 Hz" 1537c9218b16SRussell King 1538c9218b16SRussell Kingconfig HZ_300 1539c9218b16SRussell King bool "300 Hz" 1540c9218b16SRussell King 1541c9218b16SRussell Kingconfig HZ_500 1542c9218b16SRussell King bool "500 Hz" 1543c9218b16SRussell King 1544c9218b16SRussell Kingconfig HZ_1000 1545c9218b16SRussell King bool "1000 Hz" 1546c9218b16SRussell King 1547c9218b16SRussell Kingendchoice 1548c9218b16SRussell King 1549c9218b16SRussell Kingconfig HZ 1550c9218b16SRussell King int 155147d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1552c9218b16SRussell King default 100 if HZ_100 1553c9218b16SRussell King default 200 if HZ_200 1554c9218b16SRussell King default 250 if HZ_250 1555c9218b16SRussell King default 300 if HZ_300 1556c9218b16SRussell King default 500 if HZ_500 1557c9218b16SRussell King default 1000 1558c9218b16SRussell King 1559c9218b16SRussell Kingconfig SCHED_HRTICK 1560c9218b16SRussell King def_bool HIGH_RES_TIMERS 1561f8065813SRussell King 156216c79651SCatalin Marinasconfig THUMB2_KERNEL 1563bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15644477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1565bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 156616c79651SCatalin Marinas select AEABI 156716c79651SCatalin Marinas select ARM_ASM_UNIFIED 156889bace65SArnd Bergmann select ARM_UNWIND 156916c79651SCatalin Marinas help 157016c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 157116c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 157216c79651SCatalin Marinas ARM-Thumb syntax is needed. 157316c79651SCatalin Marinas 157416c79651SCatalin Marinas If unsure, say N. 157516c79651SCatalin Marinas 15766f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15776f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15786f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15796f685c5cSDave Martin default y 15806f685c5cSDave Martin help 15816f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15826f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15836f685c5cSDave Martin branch instructions. 15846f685c5cSDave Martin 15856f685c5cSDave Martin This is a problem, because there's no guarantee the final 15866f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15876f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15886f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15896f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15906f685c5cSDave Martin support. 15916f685c5cSDave Martin 15926f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15936f685c5cSDave Martin relocation" error when loading some modules. 15946f685c5cSDave Martin 15956f685c5cSDave Martin Until fixed tools are available, passing 15966f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15976f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15986f685c5cSDave Martin stack usage in some cases. 15996f685c5cSDave Martin 16006f685c5cSDave Martin The problem is described in more detail at: 16016f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 16026f685c5cSDave Martin 16036f685c5cSDave Martin Only Thumb-2 kernels are affected. 16046f685c5cSDave Martin 16056f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 16066f685c5cSDave Martin 16070becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 16080becb088SCatalin Marinas bool 16090becb088SCatalin Marinas 1610704bdda0SNicolas Pitreconfig AEABI 1611704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1612704bdda0SNicolas Pitre help 1613704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1614704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1615704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1616704bdda0SNicolas Pitre 1617704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1618704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1619704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1620704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1621704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1622704bdda0SNicolas Pitre 1623704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1624704bdda0SNicolas Pitre 16256c90c872SNicolas Pitreconfig OABI_COMPAT 1626a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1627d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16286c90c872SNicolas Pitre help 16296c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16306c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16316c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16326c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16336c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16346c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 163591702175SKees Cook 163691702175SKees Cook The seccomp filter system will not be available when this is 163791702175SKees Cook selected, since there is no way yet to sensibly distinguish 163891702175SKees Cook between calling conventions during filtering. 163991702175SKees Cook 16406c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16416c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16426c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16436c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1644b02f8467SKees Cook at all). If in doubt say N. 16456c90c872SNicolas Pitre 1646eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1647e80d6a24SMel Gorman bool 1648e80d6a24SMel Gorman 164905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 165005944d74SRussell King bool 165105944d74SRussell King 165207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 165307a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 165407a2f737SRussell King 165505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1656be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1657c80d79d7SYasunori Goto 16587b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16597b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16607b7bf499SWill Deacon 1661b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1662b8cd51afSSteve Capper def_bool y 1663b8cd51afSSteve Capper depends on ARM_LPAE 1664b8cd51afSSteve Capper 1665053a96caSNicolas Pitreconfig HIGHMEM 1666e8db89a2SRussell King bool "High Memory Support" 1667e8db89a2SRussell King depends on MMU 1668053a96caSNicolas Pitre help 1669053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1670053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1671053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1672053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1673053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1674053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1675053a96caSNicolas Pitre 1676053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1677053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1678053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1679053a96caSNicolas Pitre 1680053a96caSNicolas Pitre If unsure, say n. 1681053a96caSNicolas Pitre 168265cec8e3SRussell Kingconfig HIGHPTE 168365cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 168465cec8e3SRussell King depends on HIGHMEM 168565cec8e3SRussell King 16861b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16871b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1688f0d1bc47SWill Deacon depends on PERF_EVENTS 16891b8873a0SJamie Iles default y 16901b8873a0SJamie Iles help 16911b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 16921b8873a0SJamie Iles disabled, perf events will use software events only. 16931b8873a0SJamie Iles 16941355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16951355e2a6SCatalin Marinas def_bool y 16961355e2a6SCatalin Marinas depends on ARM_LPAE 16971355e2a6SCatalin Marinas 16988d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16998d962507SCatalin Marinas def_bool y 17008d962507SCatalin Marinas depends on ARM_LPAE 17018d962507SCatalin Marinas 17024bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 17034bfab203SSteven Capper def_bool y 17044bfab203SSteven Capper 17053f22ab27SDave Hansensource "mm/Kconfig" 17063f22ab27SDave Hansen 1707c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1708bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1709bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1710898f08e1SYegor Yefremov default "12" if SOC_AM33XX 17116d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1712c1b2d970SMagnus Damm default "11" 1713c1b2d970SMagnus Damm help 1714c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1715c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1716c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1717c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1718c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1719c1b2d970SMagnus Damm increase this value. 1720c1b2d970SMagnus Damm 1721c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1722c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1723c1b2d970SMagnus Damm 17241da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17251da177e4SLinus Torvalds bool 1726f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17271da177e4SLinus Torvalds default y if !ARCH_EBSA110 1728e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17291da177e4SLinus Torvalds help 17301da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17311da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17321da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17331da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17341da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17351da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17361da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17371da177e4SLinus Torvalds 173839ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 173938ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 174038ef2ad5SLinus Walleij depends on MMU 174139ec58f3SLennert Buytenhek default y if CPU_FEROCEON 174239ec58f3SLennert Buytenhek help 174339ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 174439ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 174539ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 174639ec58f3SLennert Buytenhek 174739ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 174839ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 174939ec58f3SLennert Buytenhek such copy operations with large buffers. 175039ec58f3SLennert Buytenhek 175139ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 175239ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 175339ec58f3SLennert Buytenhek 175470c70d97SNicolas Pitreconfig SECCOMP 175570c70d97SNicolas Pitre bool 175670c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 175770c70d97SNicolas Pitre ---help--- 175870c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 175970c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 176070c70d97SNicolas Pitre execution. By using pipes or other transports made available to 176170c70d97SNicolas Pitre the process as file descriptors supporting the read/write 176270c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 176370c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 176470c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 176570c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 176670c70d97SNicolas Pitre defined by each seccomp mode. 176770c70d97SNicolas Pitre 176806e6295bSStefano Stabelliniconfig SWIOTLB 176906e6295bSStefano Stabellini def_bool y 177006e6295bSStefano Stabellini 177106e6295bSStefano Stabelliniconfig IOMMU_HELPER 177206e6295bSStefano Stabellini def_bool SWIOTLB 177306e6295bSStefano Stabellini 1774eff8d644SStefano Stabelliniconfig XEN_DOM0 1775eff8d644SStefano Stabellini def_bool y 1776eff8d644SStefano Stabellini depends on XEN 1777eff8d644SStefano Stabellini 1778eff8d644SStefano Stabelliniconfig XEN 1779c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 178085323a99SIan Campbell depends on ARM && AEABI && OF 1781f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 178285323a99SIan Campbell depends on !GENERIC_ATOMIC64 17837693deccSUwe Kleine-König depends on MMU 178451aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 178517b7ab80SStefano Stabellini select ARM_PSCI 178683862ccfSStefano Stabellini select SWIOTLB_XEN 1787eff8d644SStefano Stabellini help 1788eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1789eff8d644SStefano Stabellini 17901da177e4SLinus Torvaldsendmenu 17911da177e4SLinus Torvalds 17921da177e4SLinus Torvaldsmenu "Boot options" 17931da177e4SLinus Torvalds 17949eb8f674SGrant Likelyconfig USE_OF 17959eb8f674SGrant Likely bool "Flattened Device Tree support" 1796b1b3f49cSRussell King select IRQ_DOMAIN 17979eb8f674SGrant Likely select OF 17989eb8f674SGrant Likely select OF_EARLY_FLATTREE 1799bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 18009eb8f674SGrant Likely help 18019eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 18029eb8f674SGrant Likely 1803bd51e2f5SNicolas Pitreconfig ATAGS 1804bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1805bd51e2f5SNicolas Pitre default y 1806bd51e2f5SNicolas Pitre help 1807bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1808bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1809bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1810bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1811bd51e2f5SNicolas Pitre leave this to y. 1812bd51e2f5SNicolas Pitre 1813bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1814bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1815bd51e2f5SNicolas Pitre depends on ATAGS 1816bd51e2f5SNicolas Pitre help 1817bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1818bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1819bd51e2f5SNicolas Pitre 18201da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18211da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18221da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18231da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18241da177e4SLinus Torvalds default "0" 18251da177e4SLinus Torvalds help 18261da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18271da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18281da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18291da177e4SLinus Torvalds value in their defconfig file. 18301da177e4SLinus Torvalds 18311da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18321da177e4SLinus Torvalds 18331da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18341da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18351da177e4SLinus Torvalds default "0" 18361da177e4SLinus Torvalds help 1837f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1838f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1839f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1840f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1841f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1842f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18431da177e4SLinus Torvalds 18441da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18451da177e4SLinus Torvalds 18461da177e4SLinus Torvaldsconfig ZBOOT_ROM 18471da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18481da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 184910968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18501da177e4SLinus Torvalds help 18511da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18521da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18531da177e4SLinus Torvalds 1854e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1855e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 185610968131SRussell King depends on OF 1857e2a6a3aaSJohn Bonesio help 1858e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1859e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1860e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1861e2a6a3aaSJohn Bonesio 1862e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1863e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1864e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1865e2a6a3aaSJohn Bonesio 1866e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1867e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1868e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1869e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1870e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1871e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1872e2a6a3aaSJohn Bonesio to this option. 1873e2a6a3aaSJohn Bonesio 1874b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1875b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1876b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1877b90b9a38SNicolas Pitre help 1878b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1879b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1880b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1881b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1882b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1883b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1884b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1885b90b9a38SNicolas Pitre 1886d0f34a11SGenoud Richardchoice 1887d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1888d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1889d0f34a11SGenoud Richard 1890d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1891d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1892d0f34a11SGenoud Richard help 1893d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1894d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1895d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1896d0f34a11SGenoud Richard 1897d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1898d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1899d0f34a11SGenoud Richard help 1900d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1901d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1902d0f34a11SGenoud Richard 1903d0f34a11SGenoud Richardendchoice 1904d0f34a11SGenoud Richard 19051da177e4SLinus Torvaldsconfig CMDLINE 19061da177e4SLinus Torvalds string "Default kernel command string" 19071da177e4SLinus Torvalds default "" 19081da177e4SLinus Torvalds help 19091da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19101da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19111da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19121da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19131da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19141da177e4SLinus Torvalds 19154394c124SVictor Boiviechoice 19164394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19174394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1918bd51e2f5SNicolas Pitre depends on ATAGS 19194394c124SVictor Boivie 19204394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19214394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19224394c124SVictor Boivie help 19234394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19244394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19254394c124SVictor Boivie string provided in CMDLINE will be used. 19264394c124SVictor Boivie 19274394c124SVictor Boivieconfig CMDLINE_EXTEND 19284394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19294394c124SVictor Boivie help 19304394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19314394c124SVictor Boivie appended to the default kernel command string. 19324394c124SVictor Boivie 193392d2040dSAlexander Hollerconfig CMDLINE_FORCE 193492d2040dSAlexander Holler bool "Always use the default kernel command string" 193592d2040dSAlexander Holler help 193692d2040dSAlexander Holler Always use the default kernel command string, even if the boot 193792d2040dSAlexander Holler loader passes other arguments to the kernel. 193892d2040dSAlexander Holler This is useful if you cannot or don't want to change the 193992d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19404394c124SVictor Boivieendchoice 194192d2040dSAlexander Holler 19421da177e4SLinus Torvaldsconfig XIP_KERNEL 19431da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 194410968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19451da177e4SLinus Torvalds help 19461da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19471da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19481da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19491da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19501da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19511da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19521da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19531da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19541da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19551da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19561da177e4SLinus Torvalds 19571da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19581da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19591da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19601da177e4SLinus Torvalds 19611da177e4SLinus Torvalds If unsure, say N. 19621da177e4SLinus Torvalds 19631da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19641da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19651da177e4SLinus Torvalds depends on XIP_KERNEL 19661da177e4SLinus Torvalds default "0x00080000" 19671da177e4SLinus Torvalds help 19681da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19691da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19701da177e4SLinus Torvalds own flash usage. 19711da177e4SLinus Torvalds 1972c587e4a6SRichard Purdieconfig KEXEC 1973c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 197419ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1975c587e4a6SRichard Purdie help 1976c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1977c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 197801dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1979c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1980c587e4a6SRichard Purdie 1981c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1982c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 1983bf220695SGeert Uytterhoeven initially work for you. 1984c587e4a6SRichard Purdie 19854cd9d6f7SRichard Purdieconfig ATAGS_PROC 19864cd9d6f7SRichard Purdie bool "Export atags in procfs" 1987bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 1988b98d7291SUli Luckas default y 19894cd9d6f7SRichard Purdie help 19904cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 19914cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 19924cd9d6f7SRichard Purdie 1993cb5d39b3SMika Westerbergconfig CRASH_DUMP 1994cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 1995cb5d39b3SMika Westerberg help 1996cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 1997cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 1998cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 1999cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2000cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2001cb5d39b3SMika Westerberg memory address not used by the main kernel 2002cb5d39b3SMika Westerberg 2003cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2004cb5d39b3SMika Westerberg 2005e69edc79SEric Miaoconfig AUTO_ZRELADDR 2006e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2007e69edc79SEric Miao help 2008e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2009e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2010e69edc79SEric Miao will be determined at run-time by masking the current IP with 2011e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2012e69edc79SEric Miao from start of memory. 2013e69edc79SEric Miao 20141da177e4SLinus Torvaldsendmenu 20151da177e4SLinus Torvalds 2016ac9d7efcSRussell Kingmenu "CPU Power Management" 20171da177e4SLinus Torvalds 20181da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20191da177e4SLinus Torvalds 2020ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2021ac9d7efcSRussell King 2022ac9d7efcSRussell Kingendmenu 2023ac9d7efcSRussell King 20241da177e4SLinus Torvaldsmenu "Floating point emulation" 20251da177e4SLinus Torvalds 20261da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20271da177e4SLinus Torvalds 20281da177e4SLinus Torvaldsconfig FPE_NWFPE 20291da177e4SLinus Torvalds bool "NWFPE math emulation" 2030593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20311da177e4SLinus Torvalds ---help--- 20321da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20331da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20341da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20351da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20361da177e4SLinus Torvalds 20371da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20381da177e4SLinus Torvalds early in the bootup. 20391da177e4SLinus Torvalds 20401da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20411da177e4SLinus Torvalds bool "Support extended precision" 2042bedf142bSLennert Buytenhek depends on FPE_NWFPE 20431da177e4SLinus Torvalds help 20441da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20451da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20461da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20471da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20481da177e4SLinus Torvalds floating point emulator without any good reason. 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvalds You almost surely want to say N here. 20511da177e4SLinus Torvalds 20521da177e4SLinus Torvaldsconfig FPE_FASTFPE 20531da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2054d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20551da177e4SLinus Torvalds ---help--- 20561da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20571da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20581da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20591da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20601da177e4SLinus Torvalds 20611da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20621da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20631da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20641da177e4SLinus Torvalds choose NWFPE. 20651da177e4SLinus Torvalds 20661da177e4SLinus Torvaldsconfig VFP 20671da177e4SLinus Torvalds bool "VFP-format floating point maths" 2068e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20691da177e4SLinus Torvalds help 20701da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20711da177e4SLinus Torvalds if your hardware includes a VFP unit. 20721da177e4SLinus Torvalds 20731da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20741da177e4SLinus Torvalds release notes and additional status information. 20751da177e4SLinus Torvalds 20761da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20771da177e4SLinus Torvalds 207825ebee02SCatalin Marinasconfig VFPv3 207925ebee02SCatalin Marinas bool 208025ebee02SCatalin Marinas depends on VFP 208125ebee02SCatalin Marinas default y if CPU_V7 208225ebee02SCatalin Marinas 2083b5872db4SCatalin Marinasconfig NEON 2084b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2085b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2086b5872db4SCatalin Marinas help 2087b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2088b5872db4SCatalin Marinas Extension. 2089b5872db4SCatalin Marinas 209073c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 209173c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2092c4a30c3bSRussell King depends on NEON && AEABI 209373c132c1SArd Biesheuvel help 209473c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 209573c132c1SArd Biesheuvel 20961da177e4SLinus Torvaldsendmenu 20971da177e4SLinus Torvalds 20981da177e4SLinus Torvaldsmenu "Userspace binary formats" 20991da177e4SLinus Torvalds 21001da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21011da177e4SLinus Torvalds 21021da177e4SLinus Torvaldsendmenu 21031da177e4SLinus Torvalds 21041da177e4SLinus Torvaldsmenu "Power management options" 21051da177e4SLinus Torvalds 2106eceab4acSRussell Kingsource "kernel/power/Kconfig" 21071da177e4SLinus Torvalds 2108f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 210919a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2110f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2111f4cb5700SJohannes Berg def_bool y 2112f4cb5700SJohannes Berg 211315e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 211415e0d9e3SArnd Bergmann def_bool PM_SLEEP 211515e0d9e3SArnd Bergmann 2116603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2117603fb42aSSebastian Capella bool 2118603fb42aSSebastian Capella depends on MMU 2119603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2120603fb42aSSebastian Capella 21211da177e4SLinus Torvaldsendmenu 21221da177e4SLinus Torvalds 2123d5950b43SSam Ravnborgsource "net/Kconfig" 2124d5950b43SSam Ravnborg 2125ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21261da177e4SLinus Torvalds 2127916f743dSKumar Galasource "drivers/firmware/Kconfig" 2128916f743dSKumar Gala 21291da177e4SLinus Torvaldssource "fs/Kconfig" 21301da177e4SLinus Torvalds 21311da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21321da177e4SLinus Torvalds 21331da177e4SLinus Torvaldssource "security/Kconfig" 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvaldssource "crypto/Kconfig" 2136652ccae5SArd Biesheuvelif CRYPTO 2137652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig" 2138652ccae5SArd Biesheuvelendif 21391da177e4SLinus Torvalds 21401da177e4SLinus Torvaldssource "lib/Kconfig" 2141749cf76cSChristoffer Dall 2142749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2143