11da177e4SLinus Torvaldsconfig ARM 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 4b1b3f49cSRussell King select ARCH_BINFMT_ELF_RANDOMIZE_PIE 57463449bSCatalin Marinas select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 63d06770eSMark Rutland select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 7171b3f0dSRussell King select ARCH_HAVE_CUSTOM_GPIO_H 8*957e3facSRiku Voipio select ARCH_HAS_GCOV_PROFILE_ALL 9d7018848SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 104badad35SPeter Zijlstra select ARCH_SUPPORTS_ATOMIC_RMW 11017f161aSKim Phillips select ARCH_USE_BUILTIN_BSWAP 120cbad9c9SWill Deacon select ARCH_USE_CMPXCHG_LOCKREF 13b1b3f49cSRussell King select ARCH_WANT_IPC_PARSE_VERSION 14ee951c63SStephen Boyd select BUILDTIME_EXTABLE_SORT if MMU 15171b3f0dSRussell King select CLONE_BACKWARDS 16b1b3f49cSRussell King select CPU_PM if (SUSPEND || CPU_IDLE) 17dce5c9e3SWill Deacon select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS 1836d0fd21SLaura Abbott select GENERIC_ALLOCATOR 194477ca45SUwe Kleine-König select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) 20b1b3f49cSRussell King select GENERIC_CLOCKEVENTS_BROADCAST if SMP 21171b3f0dSRussell King select GENERIC_IDLE_POLL_SETUP 22b1b3f49cSRussell King select GENERIC_IRQ_PROBE 23b1b3f49cSRussell King select GENERIC_IRQ_SHOW 24b1b3f49cSRussell King select GENERIC_PCI_IOMAP 2538ff87f7SStephen Boyd select GENERIC_SCHED_CLOCK 26b1b3f49cSRussell King select GENERIC_SMP_IDLE_THREAD 27b1b3f49cSRussell King select GENERIC_STRNCPY_FROM_USER 28b1b3f49cSRussell King select GENERIC_STRNLEN_USER 29a71b092aSMarc Zyngier select HANDLE_DOMAIN_IRQ 30b1b3f49cSRussell King select HARDIRQS_SW_RESEND 317a017721SAKASHI Takahiro select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) 3209f05d85SRabin Vincent select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 335cbad0ebSJason Wessel select HAVE_ARCH_KGDB 3491702175SKees Cook select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) 350693bf68SWade Farnsworth select HAVE_ARCH_TRACEHOOK 36b1b3f49cSRussell King select HAVE_BPF_JIT 3751aaf81fSRussell King select HAVE_CC_STACKPROTECTOR 38171b3f0dSRussell King select HAVE_CONTEXT_TRACKING 39b1b3f49cSRussell King select HAVE_C_RECORDMCOUNT 40b1b3f49cSRussell King select HAVE_DEBUG_KMEMLEAK 41b1b3f49cSRussell King select HAVE_DMA_API_DEBUG 42b1b3f49cSRussell King select HAVE_DMA_ATTRS 43b1b3f49cSRussell King select HAVE_DMA_CONTIGUOUS if MMU 44b1b3f49cSRussell King select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 45dce5c9e3SWill Deacon select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU 46b1b3f49cSRussell King select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 47b1b3f49cSRussell King select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 48b1b3f49cSRussell King select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 49b1b3f49cSRussell King select HAVE_GENERIC_DMA_COHERENT 50b1b3f49cSRussell King select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 51b1b3f49cSRussell King select HAVE_IDE if PCI || ISA || PCMCIA 5287c46b6cSRussell King select HAVE_IRQ_TIME_ACCOUNTING 53b1b3f49cSRussell King select HAVE_KERNEL_GZIP 54f9b493acSKyungsik Lee select HAVE_KERNEL_LZ4 55b1b3f49cSRussell King select HAVE_KERNEL_LZMA 56b1b3f49cSRussell King select HAVE_KERNEL_LZO 57b1b3f49cSRussell King select HAVE_KERNEL_XZ 58856bc356SJon Medhurst select HAVE_KPROBES if !XIP_KERNEL 599edddaa2SAnanth N Mavinakayanahalli select HAVE_KRETPROBES if (HAVE_KPROBES) 60b1b3f49cSRussell King select HAVE_MEMBLOCK 61171b3f0dSRussell King select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 62b1b3f49cSRussell King select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 637ada189fSJamie Iles select HAVE_PERF_EVENTS 6449863894SWill Deacon select HAVE_PERF_REGS 6549863894SWill Deacon select HAVE_PERF_USER_STACK_DUMP 66a0ad5496SSteve Capper select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) 67e513f8bfSWill Deacon select HAVE_REGS_AND_STACK_ACCESS_API 68b1b3f49cSRussell King select HAVE_SYSCALL_TRACEPOINTS 69af1839ebSCatalin Marinas select HAVE_UID16 7031c1fc81SKevin Hilman select HAVE_VIRT_CPU_ACCOUNTING_GEN 71da0ec6f7SThomas Gleixner select IRQ_FORCED_THREADING 72171b3f0dSRussell King select MODULES_USE_ELF_REL 7384f452b1SSantosh Shilimkar select NO_BOOTMEM 74171b3f0dSRussell King select OLD_SIGACTION 75171b3f0dSRussell King select OLD_SIGSUSPEND3 76b1b3f49cSRussell King select PERF_USE_VMALLOC 77b1b3f49cSRussell King select RTC_LIB 78b1b3f49cSRussell King select SYS_SUPPORTS_APM_EMULATION 79171b3f0dSRussell King # Above selects are sorted alphabetically; please add new ones 80171b3f0dSRussell King # according to that. Thanks. 811da177e4SLinus Torvalds help 821da177e4SLinus Torvalds The ARM series is a line of low-power-consumption RISC chip designs 83f6c8965aSMartin Michlmayr licensed by ARM Ltd and targeted at embedded applications and 841da177e4SLinus Torvalds handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 851da177e4SLinus Torvalds manufactured, but legacy ARM-based PC hardware remains popular in 861da177e4SLinus Torvalds Europe. There is an ARM Linux project with a web page at 871da177e4SLinus Torvalds <http://www.arm.linux.org.uk/>. 881da177e4SLinus Torvalds 8974facffeSRussell Kingconfig ARM_HAS_SG_CHAIN 90308c09f1SLaura Abbott select ARCH_HAS_SG_CHAIN 9174facffeSRussell King bool 9274facffeSRussell King 934ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH 944ce63fcdSMarek Szyprowski bool 954ce63fcdSMarek Szyprowski 964ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU 974ce63fcdSMarek Szyprowski bool 98b1b3f49cSRussell King select ARM_HAS_SG_CHAIN 99b1b3f49cSRussell King select NEED_SG_DMA_LENGTH 1004ce63fcdSMarek Szyprowski 10160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU 10260460abfSSeung-Woo Kim 10360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT 10460460abfSSeung-Woo Kim int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 10560460abfSSeung-Woo Kim range 4 9 10660460abfSSeung-Woo Kim default 8 10760460abfSSeung-Woo Kim help 10860460abfSSeung-Woo Kim DMA mapping framework by default aligns all buffers to the smallest 10960460abfSSeung-Woo Kim PAGE_SIZE order which is greater than or equal to the requested buffer 11060460abfSSeung-Woo Kim size. This works well for buffers up to a few hundreds kilobytes, but 11160460abfSSeung-Woo Kim for larger buffers it just a waste of address space. Drivers which has 11260460abfSSeung-Woo Kim relatively small addressing window (like 64Mib) might run out of 11360460abfSSeung-Woo Kim virtual space with just a few allocations. 11460460abfSSeung-Woo Kim 11560460abfSSeung-Woo Kim With this parameter you can specify the maximum PAGE_SIZE order for 11660460abfSSeung-Woo Kim DMA IOMMU buffers. Larger buffers will be aligned only to this 11760460abfSSeung-Woo Kim specified order. The order is expressed as a power of two multiplied 11860460abfSSeung-Woo Kim by the PAGE_SIZE. 11960460abfSSeung-Woo Kim 12060460abfSSeung-Woo Kimendif 12160460abfSSeung-Woo Kim 1220b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI 1230b05da72SHans Ulli Kroll bool 1240b05da72SHans Ulli Kroll 12575e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12675e7153aSRalf Baechle bool 12775e7153aSRalf Baechle 128bc581770SLinus Walleijconfig HAVE_TCM 129bc581770SLinus Walleij bool 130bc581770SLinus Walleij select GENERIC_ALLOCATOR 131bc581770SLinus Walleij 132e119bfffSRussell Kingconfig HAVE_PROC_CPU 133e119bfffSRussell King bool 134e119bfffSRussell King 135ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1365ea81769SAl Viro bool 1375ea81769SAl Viro 1381da177e4SLinus Torvaldsconfig EISA 1391da177e4SLinus Torvalds bool 1401da177e4SLinus Torvalds ---help--- 1411da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 1421da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 1431da177e4SLinus Torvalds 1441da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 1451da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 1461da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 1471da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 1481da177e4SLinus Torvalds 1491da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 1501da177e4SLinus Torvalds 1511da177e4SLinus Torvalds Otherwise, say N. 1521da177e4SLinus Torvalds 1531da177e4SLinus Torvaldsconfig SBUS 1541da177e4SLinus Torvalds bool 1551da177e4SLinus Torvalds 156f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT 157f16fb1ecSRussell King bool 158f16fb1ecSRussell King default y 159f16fb1ecSRussell King 160f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT 161f76e9154SNicolas Pitre bool 162f76e9154SNicolas Pitre depends on !SMP 163f76e9154SNicolas Pitre default y 164f76e9154SNicolas Pitre 165f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT 166f16fb1ecSRussell King bool 167f16fb1ecSRussell King default y 168f16fb1ecSRussell King 1697ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT 1707ad1bcb2SRussell King bool 1717ad1bcb2SRussell King default y 1727ad1bcb2SRussell King 1731da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 1741da177e4SLinus Torvalds bool 1758a87411bSWill Deacon default y 1761da177e4SLinus Torvalds 177f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 178f0d1b0b3SDavid Howells bool 179f0d1b0b3SDavid Howells 180f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 181f0d1b0b3SDavid Howells bool 182f0d1b0b3SDavid Howells 1834a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP 1844a1b5733SEduardo Valentin bool 1854a1b5733SEduardo Valentin 186b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT 187b89c3b16SAkinobu Mita bool 188b89c3b16SAkinobu Mita default y 189b89c3b16SAkinobu Mita 1901da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 1911da177e4SLinus Torvalds bool 1921da177e4SLinus Torvalds default y 1931da177e4SLinus Torvalds 194a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC 195a08b6b79Sviro@ZenIV.linux.org.uk bool 196a08b6b79Sviro@ZenIV.linux.org.uk 1975ac6da66SChristoph Lameterconfig ZONE_DMA 1985ac6da66SChristoph Lameter bool 1995ac6da66SChristoph Lameter 200ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 201ccd7ab7fSFUJITA Tomonori def_bool y 202ccd7ab7fSFUJITA Tomonori 203c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES 204c7edc9e3SDavid A. Long def_bool y 205c7edc9e3SDavid A. Long 20658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK 20758af4a24SRob Herring bool 20858af4a24SRob Herring 2091da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA 2101da177e4SLinus Torvalds bool 2111da177e4SLinus Torvalds 2121da177e4SLinus Torvaldsconfig FIQ 2131da177e4SLinus Torvalds bool 2141da177e4SLinus Torvalds 21513a5045dSRob Herringconfig NEED_RET_TO_USER 21613a5045dSRob Herring bool 21713a5045dSRob Herring 218034d2f5aSAl Viroconfig ARCH_MTD_XIP 219034d2f5aSAl Viro bool 220034d2f5aSAl Viro 221c760fc19SHyok S. Choiconfig VECTORS_BASE 222c760fc19SHyok S. Choi hex 2236afd6faeSHyok S. Choi default 0xffff0000 if MMU || CPU_HIGH_VECTOR 224c760fc19SHyok S. Choi default DRAM_BASE if REMAP_VECTORS_TO_RAM 225c760fc19SHyok S. Choi default 0x00000000 226c760fc19SHyok S. Choi help 22719accfd3SRussell King The base address of exception vectors. This must be two pages 22819accfd3SRussell King in size. 229c760fc19SHyok S. Choi 230dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT 231c1becedcSRussell King bool "Patch physical to virtual translations at runtime" if EMBEDDED 232c1becedcSRussell King default y 233b511d75dSNicolas Pitre depends on !XIP_KERNEL && MMU 234dc21af99SRussell King depends on !ARCH_REALVIEW || !SPARSEMEM 235dc21af99SRussell King help 236111e9a5cSRussell King Patch phys-to-virt and virt-to-phys translation functions at 237111e9a5cSRussell King boot and module load time according to the position of the 238111e9a5cSRussell King kernel in system memory. 239dc21af99SRussell King 240111e9a5cSRussell King This can only be used with non-XIP MMU kernels where the base 241daece596SNicolas Pitre of physical memory is at a 16MB boundary. 242dc21af99SRussell King 243c1becedcSRussell King Only disable this option if you know that you do not require 244c1becedcSRussell King this feature (eg, building a kernel for a single machine) and 245c1becedcSRussell King you need to shrink the kernel to the minimal size. 246c1becedcSRussell King 247c334bc15SRob Herringconfig NEED_MACH_IO_H 248c334bc15SRob Herring bool 249c334bc15SRob Herring help 250c334bc15SRob Herring Select this when mach/io.h is required to provide special 251c334bc15SRob Herring definitions for this platform. The need for mach/io.h should 252c334bc15SRob Herring be avoided when possible. 253c334bc15SRob Herring 2540cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H 2551b9f95f8SNicolas Pitre bool 256111e9a5cSRussell King help 2570cdc8b92SNicolas Pitre Select this when mach/memory.h is required to provide special 2580cdc8b92SNicolas Pitre definitions for this platform. The need for mach/memory.h should 2590cdc8b92SNicolas Pitre be avoided when possible. 2601b9f95f8SNicolas Pitre 2611b9f95f8SNicolas Pitreconfig PHYS_OFFSET 262974c0724SNicolas Pitre hex "Physical address of main memory" if MMU 263c6f54a9bSUwe Kleine-König depends on !ARM_PATCH_PHYS_VIRT 264974c0724SNicolas Pitre default DRAM_BASE if !MMU 265c6f54a9bSUwe Kleine-König default 0x00000000 if ARCH_EBSA110 || \ 266c6f54a9bSUwe Kleine-König EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ 267c6f54a9bSUwe Kleine-König ARCH_FOOTBRIDGE || \ 268c6f54a9bSUwe Kleine-König ARCH_INTEGRATOR || \ 269c6f54a9bSUwe Kleine-König ARCH_IOP13XX || \ 270c6f54a9bSUwe Kleine-König ARCH_KS8695 || \ 271c6f54a9bSUwe Kleine-König (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) 272c6f54a9bSUwe Kleine-König default 0x10000000 if ARCH_OMAP1 || ARCH_RPC 273c6f54a9bSUwe Kleine-König default 0x20000000 if ARCH_S5PV210 274c6f54a9bSUwe Kleine-König default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET 275c6f54a9bSUwe Kleine-König default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 276c6f54a9bSUwe Kleine-König default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET 277c6f54a9bSUwe Kleine-König default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET 278c6f54a9bSUwe Kleine-König default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET 2791b9f95f8SNicolas Pitre help 2801b9f95f8SNicolas Pitre Please provide the physical address corresponding to the 2811b9f95f8SNicolas Pitre location of main memory in your system. 282cada3c08SRussell King 28387e040b6SSimon Glassconfig GENERIC_BUG 28487e040b6SSimon Glass def_bool y 28587e040b6SSimon Glass depends on BUG 28687e040b6SSimon Glass 2871da177e4SLinus Torvaldssource "init/Kconfig" 2881da177e4SLinus Torvalds 289dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 290dc52ddc0SMatt Helsley 2911da177e4SLinus Torvaldsmenu "System Type" 2921da177e4SLinus Torvalds 2933c427975SHyok S. Choiconfig MMU 2943c427975SHyok S. Choi bool "MMU-based Paged Memory Management Support" 2953c427975SHyok S. Choi default y 2963c427975SHyok S. Choi help 2973c427975SHyok S. Choi Select if you want MMU-based virtualised addressing space 2983c427975SHyok S. Choi support by paged memory management. If unsure, say 'Y'. 2993c427975SHyok S. Choi 300ccf50e23SRussell King# 301ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option 302ccf50e23SRussell King# text. Please add new entries in the option alphabetic order. 303ccf50e23SRussell King# 3041da177e4SLinus Torvaldschoice 3051da177e4SLinus Torvalds prompt "ARM system type" 3061420b22bSArnd Bergmann default ARCH_VERSATILE if !MMU 3071420b22bSArnd Bergmann default ARCH_MULTIPLATFORM if MMU 3081da177e4SLinus Torvalds 309387798b3SRob Herringconfig ARCH_MULTIPLATFORM 310387798b3SRob Herring bool "Allow multiple platforms to be selected" 311b1b3f49cSRussell King depends on MMU 312ddb902ccSRob Herring select ARCH_WANT_OPTIONAL_GPIOLIB 31342dc836dSOlof Johansson select ARM_HAS_SG_CHAIN 314387798b3SRob Herring select ARM_PATCH_PHYS_VIRT 315387798b3SRob Herring select AUTO_ZRELADDR 3166d0add40SRob Herring select CLKSRC_OF 31766314223SDinh Nguyen select COMMON_CLK 318ddb902ccSRob Herring select GENERIC_CLOCKEVENTS 31908d38bebSWill Deacon select MIGHT_HAVE_PCI 320387798b3SRob Herring select MULTI_IRQ_HANDLER 32166314223SDinh Nguyen select SPARSE_IRQ 32266314223SDinh Nguyen select USE_OF 32366314223SDinh Nguyen 3244af6fee1SDeepak Saxenaconfig ARCH_REALVIEW 3254af6fee1SDeepak Saxena bool "ARM Ltd. RealView family" 326b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3274af6fee1SDeepak Saxena select ARM_AMBA 328b1b3f49cSRussell King select ARM_TIMER_SP804 329f9a6aa43SLinus Walleij select COMMON_CLK 330f9a6aa43SLinus Walleij select COMMON_CLK_VERSATILE 331ae30ceacSCatalin Marinas select GENERIC_CLOCKEVENTS 332b1b3f49cSRussell King select GPIO_PL061 if GPIOLIB 333b1b3f49cSRussell King select ICST 334b1b3f49cSRussell King select NEED_MACH_MEMORY_H 335f4b8b319SRussell King select PLAT_VERSATILE 33681cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3374af6fee1SDeepak Saxena help 3384af6fee1SDeepak Saxena This enables support for ARM Ltd RealView boards. 3394af6fee1SDeepak Saxena 3404af6fee1SDeepak Saxenaconfig ARCH_VERSATILE 3414af6fee1SDeepak Saxena bool "ARM Ltd. Versatile family" 342b1b3f49cSRussell King select ARCH_WANT_OPTIONAL_GPIOLIB 3434af6fee1SDeepak Saxena select ARM_AMBA 344b1b3f49cSRussell King select ARM_TIMER_SP804 3454af6fee1SDeepak Saxena select ARM_VIC 3466d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 347b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 348aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 349c5a0adb5SRussell King select ICST 350f4b8b319SRussell King select PLAT_VERSATILE 351b1b3f49cSRussell King select PLAT_VERSATILE_CLOCK 35281cc3f86SPawel Moll select PLAT_VERSATILE_SCHED_CLOCK 3532389d501SLinus Walleij select VERSATILE_FPGA_IRQ 3544af6fee1SDeepak Saxena help 3554af6fee1SDeepak Saxena This enables support for ARM Ltd Versatile board. 3564af6fee1SDeepak Saxena 3578fc5ffa0SAndrew Victorconfig ARCH_AT91 3588fc5ffa0SAndrew Victor bool "Atmel AT91" 359f373e8c0SRyan Mallon select ARCH_REQUIRE_GPIOLIB 360bd602995SJean-Christophe PLAGNIOL-VILLARD select CLKDEV_LOOKUP 361e261501dSNicolas Ferre select IRQ_DOMAIN 3621ac02d79SRob Herring select NEED_MACH_IO_H if PCCARD 3636732ae5cSJean-Christophe PLAGNIOL-VILLARD select PINCTRL 364d48346c1SNicolas Ferre select PINCTRL_AT91 365d48346c1SNicolas Ferre select USE_OF 3664af6fee1SDeepak Saxena help 367929e994fSNicolas Ferre This enables support for systems based on Atmel 36832963a8eSNicolas Ferre AT91RM9200, AT91SAM9 and SAMA5 processors. 3694af6fee1SDeepak Saxena 37093e22567SRussell Kingconfig ARCH_CLPS711X 37193e22567SRussell King bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 372a3b8d4a5SAlexander Shiyan select ARCH_REQUIRE_GPIOLIB 373ea7d1bc9SAlexander Shiyan select AUTO_ZRELADDR 374c99f72adSAlexander Shiyan select CLKSRC_MMIO 37593e22567SRussell King select COMMON_CLK 37693e22567SRussell King select CPU_ARM720T 3774a8355c4SAlexander Shiyan select GENERIC_CLOCKEVENTS 3786597619fSAlexander Shiyan select MFD_SYSCON 379e4e3a37dSAlexander Shiyan select SOC_BUS 38093e22567SRussell King help 38193e22567SRussell King Support for Cirrus Logic 711x/721x/731x based boards. 38293e22567SRussell King 383788c9700SRussell Kingconfig ARCH_GEMINI 384788c9700SRussell King bool "Cortina Systems Gemini" 385788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 386f3372c01SLinus Walleij select CLKSRC_MMIO 387b1b3f49cSRussell King select CPU_FA526 388f3372c01SLinus Walleij select GENERIC_CLOCKEVENTS 389788c9700SRussell King help 390788c9700SRussell King Support for the Cortina Systems Gemini family SoCs 391788c9700SRussell King 3921da177e4SLinus Torvaldsconfig ARCH_EBSA110 3931da177e4SLinus Torvalds bool "EBSA-110" 394b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 395c750815eSRussell King select CPU_SA110 396f7e68bbfSRussell King select ISA 397c334bc15SRob Herring select NEED_MACH_IO_H 3980cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 399ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4001da177e4SLinus Torvalds help 4011da177e4SLinus Torvalds This is an evaluation board for the StrongARM processor available 402f6c8965aSMartin Michlmayr from Digital. It has limited hardware on-board, including an 4031da177e4SLinus Torvalds Ethernet interface, two PCMCIA sockets, two serial ports and a 4041da177e4SLinus Torvalds parallel port. 4051da177e4SLinus Torvalds 4066d85e2b0SUwe Kleine-Königconfig ARCH_EFM32 4076d85e2b0SUwe Kleine-König bool "Energy Micro efm32" 4086d85e2b0SUwe Kleine-König depends on !MMU 4096d85e2b0SUwe Kleine-König select ARCH_REQUIRE_GPIOLIB 4106d85e2b0SUwe Kleine-König select ARM_NVIC 41151aaf81fSRussell King select AUTO_ZRELADDR 4126d85e2b0SUwe Kleine-König select CLKSRC_OF 4136d85e2b0SUwe Kleine-König select COMMON_CLK 4146d85e2b0SUwe Kleine-König select CPU_V7M 4156d85e2b0SUwe Kleine-König select GENERIC_CLOCKEVENTS 4166d85e2b0SUwe Kleine-König select NO_DMA 417ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 4186d85e2b0SUwe Kleine-König select SPARSE_IRQ 4196d85e2b0SUwe Kleine-König select USE_OF 4206d85e2b0SUwe Kleine-König help 4216d85e2b0SUwe Kleine-König Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko 4226d85e2b0SUwe Kleine-König processors. 4236d85e2b0SUwe Kleine-König 424e7736d47SLennert Buytenhekconfig ARCH_EP93XX 425e7736d47SLennert Buytenhek bool "EP93xx-based" 426b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 427b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 428b1b3f49cSRussell King select ARCH_USES_GETTIMEOFFSET 429e7736d47SLennert Buytenhek select ARM_AMBA 430e7736d47SLennert Buytenhek select ARM_VIC 4316d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 432b1b3f49cSRussell King select CPU_ARM920T 433e7736d47SLennert Buytenhek help 434e7736d47SLennert Buytenhek This enables support for the Cirrus EP93xx series of CPUs. 435e7736d47SLennert Buytenhek 4361da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE 4371da177e4SLinus Torvalds bool "FootBridge" 438c750815eSRussell King select CPU_SA110 4391da177e4SLinus Torvalds select FOOTBRIDGE 4404e8d7637SRussell King select GENERIC_CLOCKEVENTS 441d0ee9f40SArnd Bergmann select HAVE_IDE 4428ef6e620SRob Herring select NEED_MACH_IO_H if !MMU 4430cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 444f999b8bdSMartin Michlmayr help 445f999b8bdSMartin Michlmayr Support for systems based on the DC21285 companion chip 446f999b8bdSMartin Michlmayr ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 4471da177e4SLinus Torvalds 4484af6fee1SDeepak Saxenaconfig ARCH_NETX 4494af6fee1SDeepak Saxena bool "Hilscher NetX based" 450b1b3f49cSRussell King select ARM_VIC 451234b6cedSRussell King select CLKSRC_MMIO 452c750815eSRussell King select CPU_ARM926T 4532fcfe6b8SUwe Kleine-König select GENERIC_CLOCKEVENTS 454f999b8bdSMartin Michlmayr help 4554af6fee1SDeepak Saxena This enables support for systems based on the Hilscher NetX Soc 4564af6fee1SDeepak Saxena 4573b938be6SRussell Kingconfig ARCH_IOP13XX 4583b938be6SRussell King bool "IOP13xx-based" 4593b938be6SRussell King depends on MMU 460b1b3f49cSRussell King select CPU_XSC3 4610cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 46213a5045dSRob Herring select NEED_RET_TO_USER 463b1b3f49cSRussell King select PCI 464b1b3f49cSRussell King select PLAT_IOP 465b1b3f49cSRussell King select VMSPLIT_1G 46637ebbcffSThomas Gleixner select SPARSE_IRQ 4673b938be6SRussell King help 4683b938be6SRussell King Support for Intel's IOP13XX (XScale) family of processors. 4693b938be6SRussell King 4703f7e5815SLennert Buytenhekconfig ARCH_IOP32X 4713f7e5815SLennert Buytenhek bool "IOP32x-based" 472a4f7e763SRussell King depends on MMU 473b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 474c750815eSRussell King select CPU_XSCALE 475e9004f50SLinus Walleij select GPIO_IOP 47613a5045dSRob Herring select NEED_RET_TO_USER 477f7e68bbfSRussell King select PCI 478b1b3f49cSRussell King select PLAT_IOP 479f999b8bdSMartin Michlmayr help 4803f7e5815SLennert Buytenhek Support for Intel's 80219 and IOP32X (XScale) family of 4813f7e5815SLennert Buytenhek processors. 4823f7e5815SLennert Buytenhek 4833f7e5815SLennert Buytenhekconfig ARCH_IOP33X 4843f7e5815SLennert Buytenhek bool "IOP33x-based" 4853f7e5815SLennert Buytenhek depends on MMU 486b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 487c750815eSRussell King select CPU_XSCALE 488e9004f50SLinus Walleij select GPIO_IOP 48913a5045dSRob Herring select NEED_RET_TO_USER 4903f7e5815SLennert Buytenhek select PCI 491b1b3f49cSRussell King select PLAT_IOP 4923f7e5815SLennert Buytenhek help 4933f7e5815SLennert Buytenhek Support for Intel's IOP33X (XScale) family of processors. 4941da177e4SLinus Torvalds 4953b938be6SRussell Kingconfig ARCH_IXP4XX 4963b938be6SRussell King bool "IXP4xx-based" 497a4f7e763SRussell King depends on MMU 49858af4a24SRob Herring select ARCH_HAS_DMA_SET_COHERENT_MASK 499b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 50051aaf81fSRussell King select ARCH_SUPPORTS_BIG_ENDIAN 501234b6cedSRussell King select CLKSRC_MMIO 502c750815eSRussell King select CPU_XSCALE 503b1b3f49cSRussell King select DMABOUNCE if PCI 5043b938be6SRussell King select GENERIC_CLOCKEVENTS 5050b05da72SHans Ulli Kroll select MIGHT_HAVE_PCI 506c334bc15SRob Herring select NEED_MACH_IO_H 5079296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 508171b3f0dSRussell King select USB_EHCI_BIG_ENDIAN_MMIO 509c4713074SLennert Buytenhek help 5103b938be6SRussell King Support for Intel's IXP4XX (XScale) family of processors. 511c4713074SLennert Buytenhek 512edabd38eSSaeed Bisharaconfig ARCH_DOVE 513edabd38eSSaeed Bishara bool "Marvell Dove" 514edabd38eSSaeed Bishara select ARCH_REQUIRE_GPIOLIB 515756b2531SSebastian Hesselbarth select CPU_PJ4 516edabd38eSSaeed Bishara select GENERIC_CLOCKEVENTS 5170f81bd43SRussell King select MIGHT_HAVE_PCI 518171b3f0dSRussell King select MVEBU_MBUS 5199139acd1SSebastian Hesselbarth select PINCTRL 5209139acd1SSebastian Hesselbarth select PINCTRL_DOVE 521abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 522edabd38eSSaeed Bishara help 523edabd38eSSaeed Bishara Support for the Marvell Dove SoC 88AP510 524edabd38eSSaeed Bishara 525788c9700SRussell Kingconfig ARCH_MV78XX0 526788c9700SRussell King bool "Marvell MV78xx0" 527a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 528b1b3f49cSRussell King select CPU_FEROCEON 529788c9700SRussell King select GENERIC_CLOCKEVENTS 530171b3f0dSRussell King select MVEBU_MBUS 531b1b3f49cSRussell King select PCI 532abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 533788c9700SRussell King help 534788c9700SRussell King Support for the following Marvell MV78xx0 series SoCs: 535788c9700SRussell King MV781x0, MV782x0. 536788c9700SRussell King 537788c9700SRussell Kingconfig ARCH_ORION5X 538788c9700SRussell King bool "Marvell Orion" 539788c9700SRussell King depends on MMU 540a8865655SErik Benada select ARCH_REQUIRE_GPIOLIB 541b1b3f49cSRussell King select CPU_FEROCEON 542788c9700SRussell King select GENERIC_CLOCKEVENTS 543171b3f0dSRussell King select MVEBU_MBUS 544b1b3f49cSRussell King select PCI 545abcda1dcSThomas Petazzoni select PLAT_ORION_LEGACY 546788c9700SRussell King help 547788c9700SRussell King Support for the following Marvell Orion 5x series SoCs: 548788c9700SRussell King Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 549788c9700SRussell King Orion-2 (5281), Orion-1-90 (6183). 550788c9700SRussell King 551788c9700SRussell Kingconfig ARCH_MMP 5522f7e8faeSHaojian Zhuang bool "Marvell PXA168/910/MMP2" 553788c9700SRussell King depends on MMU 554788c9700SRussell King select ARCH_REQUIRE_GPIOLIB 5556d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 556b1b3f49cSRussell King select GENERIC_ALLOCATOR 557788c9700SRussell King select GENERIC_CLOCKEVENTS 558157d2644SHaojian Zhuang select GPIO_PXA 559c24b3114SHaojian Zhuang select IRQ_DOMAIN 5600f374561SHaojian Zhuang select MULTI_IRQ_HANDLER 5617c8f86a4SAxel Lin select PINCTRL 562788c9700SRussell King select PLAT_PXA 5630bd86961SHaojian Zhuang select SPARSE_IRQ 564788c9700SRussell King help 5652f7e8faeSHaojian Zhuang Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 566788c9700SRussell King 567c53c9cf6SAndrew Victorconfig ARCH_KS8695 568c53c9cf6SAndrew Victor bool "Micrel/Kendin KS8695" 56972880ad8SDaniel Silverstone select ARCH_REQUIRE_GPIOLIB 570c7e783d6SLinus Walleij select CLKSRC_MMIO 571b1b3f49cSRussell King select CPU_ARM922T 572c7e783d6SLinus Walleij select GENERIC_CLOCKEVENTS 573b1b3f49cSRussell King select NEED_MACH_MEMORY_H 574c53c9cf6SAndrew Victor help 575c53c9cf6SAndrew Victor Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 576c53c9cf6SAndrew Victor System-on-Chip devices. 577c53c9cf6SAndrew Victor 578788c9700SRussell Kingconfig ARCH_W90X900 579788c9700SRussell King bool "Nuvoton W90X900 CPU" 580c52d3d68Swanzongshun select ARCH_REQUIRE_GPIOLIB 5816d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 5826fa5d5f7SRussell King select CLKSRC_MMIO 583b1b3f49cSRussell King select CPU_ARM926T 58458b5369eSwanzongshun select GENERIC_CLOCKEVENTS 585777f9bebSLennert Buytenhek help 586a8bc4eadSwanzongshun Support for Nuvoton (Winbond logic dept.) ARM9 processor, 587a8bc4eadSwanzongshun At present, the w90x900 has been renamed nuc900, regarding 588a8bc4eadSwanzongshun the ARM series product line, you can login the following 589a8bc4eadSwanzongshun link address to know more. 590a8bc4eadSwanzongshun 591a8bc4eadSwanzongshun <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 592a8bc4eadSwanzongshun ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 593585cf175STzachi Perelstein 59493e22567SRussell Kingconfig ARCH_LPC32XX 59593e22567SRussell King bool "NXP LPC32XX" 59693e22567SRussell King select ARCH_REQUIRE_GPIOLIB 59793e22567SRussell King select ARM_AMBA 5984073723aSRussell King select CLKDEV_LOOKUP 599234b6cedSRussell King select CLKSRC_MMIO 60093e22567SRussell King select CPU_ARM926T 60193e22567SRussell King select GENERIC_CLOCKEVENTS 60293e22567SRussell King select HAVE_IDE 60393e22567SRussell King select USE_OF 60493e22567SRussell King help 60593e22567SRussell King Support for the NXP LPC32XX family of processors 60693e22567SRussell King 6071da177e4SLinus Torvaldsconfig ARCH_PXA 6082c8086a5Seric miao bool "PXA2xx/PXA3xx-based" 609a4f7e763SRussell King depends on MMU 610b1b3f49cSRussell King select ARCH_MTD_XIP 611b1b3f49cSRussell King select ARCH_REQUIRE_GPIOLIB 612b1b3f49cSRussell King select ARM_CPU_SUSPEND if PM 613b1b3f49cSRussell King select AUTO_ZRELADDR 6146d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 615234b6cedSRussell King select CLKSRC_MMIO 6166f6caeaaSRobert Jarzmik select CLKSRC_OF 617981d0f39SEric Miao select GENERIC_CLOCKEVENTS 618157d2644SHaojian Zhuang select GPIO_PXA 619b1b3f49cSRussell King select HAVE_IDE 620b1b3f49cSRussell King select MULTI_IRQ_HANDLER 621bd5ce433SEric Miao select PLAT_PXA 6226ac6b817SHaojian Zhuang select SPARSE_IRQ 623f999b8bdSMartin Michlmayr help 6242c8086a5Seric miao Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 6251da177e4SLinus Torvalds 6268fc1b0f8SKumar Galaconfig ARCH_MSM 6278fc1b0f8SKumar Gala bool "Qualcomm MSM (non-multiplatform)" 628923a081cSPavel Machek select ARCH_REQUIRE_GPIOLIB 6298cc7f533SStephen Boyd select COMMON_CLK 630b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 63149cbe786SEric Miao help 6324b53eb4fSDaniel Walker Support for Qualcomm MSM/QSD based systems. This runs on the 6334b53eb4fSDaniel Walker apps processor of the MSM/QSD and depends on a shared memory 6344b53eb4fSDaniel Walker interface to the modem processor which runs the baseband 6354b53eb4fSDaniel Walker stack and controls some vital subsystems 6364b53eb4fSDaniel Walker (clock and power control, etc). 63749cbe786SEric Miao 638bf98c1eaSLaurent Pinchartconfig ARCH_SHMOBILE_LEGACY 6390d9fd616SLaurent Pinchart bool "Renesas ARM SoCs (non-multiplatform)" 640bf98c1eaSLaurent Pinchart select ARCH_SHMOBILE 64191942d17SUwe Kleine-König select ARM_PATCH_PHYS_VIRT if MMU 6425e93c6b4SPaul Mundt select CLKDEV_LOOKUP 6430ed82bc9SMagnus Damm select CPU_V7 644b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 6454c3ffffdSStephen Boyd select HAVE_ARM_SCU if SMP 646a894fcc2SStephen Boyd select HAVE_ARM_TWD if SMP 647aa3831cfSKyungmin Park select HAVE_MACH_CLKDEV 6483b55658aSDave Martin select HAVE_SMP 649ce5ea9f3SDave Martin select MIGHT_HAVE_CACHE_L2X0 65060f1435cSMagnus Damm select MULTI_IRQ_HANDLER 651ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 6522cd3c927SLaurent Pinchart select PINCTRL 653b1b3f49cSRussell King select PM_GENERIC_DOMAINS if PM 6540cdc23dfSMagnus Damm select SH_CLK_CPG 655b1b3f49cSRussell King select SPARSE_IRQ 656c793c1b0SMagnus Damm help 6570d9fd616SLaurent Pinchart Support for Renesas ARM SoC platforms using a non-multiplatform 6580d9fd616SLaurent Pinchart kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car 6590d9fd616SLaurent Pinchart and RZ families. 660c793c1b0SMagnus Damm 6611da177e4SLinus Torvaldsconfig ARCH_RPC 6621da177e4SLinus Torvalds bool "RiscPC" 6631da177e4SLinus Torvalds select ARCH_ACORN 664a08b6b79Sviro@ZenIV.linux.org.uk select ARCH_MAY_HAVE_PC_FDC 66507f841b7SRussell King select ARCH_SPARSEMEM_ENABLE 6665cfc8ee0SJohn Stultz select ARCH_USES_GETTIMEOFFSET 667fa04e209SArnd Bergmann select CPU_SA110 668b1b3f49cSRussell King select FIQ 669d0ee9f40SArnd Bergmann select HAVE_IDE 670b1b3f49cSRussell King select HAVE_PATA_PLATFORM 671b1b3f49cSRussell King select ISA_DMA_API 672c334bc15SRob Herring select NEED_MACH_IO_H 6730cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 674ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 675b4811bacSArnd Bergmann select VIRT_TO_BUS 6761da177e4SLinus Torvalds help 6771da177e4SLinus Torvalds On the Acorn Risc-PC, Linux can support the internal IDE disk and 6781da177e4SLinus Torvalds CD-ROM interface, serial and parallel port, and the floppy drive. 6791da177e4SLinus Torvalds 6801da177e4SLinus Torvaldsconfig ARCH_SA1100 6811da177e4SLinus Torvalds bool "SA1100-based" 682b1b3f49cSRussell King select ARCH_MTD_XIP 6837444a72eSMichael Buesch select ARCH_REQUIRE_GPIOLIB 684b1b3f49cSRussell King select ARCH_SPARSEMEM_ENABLE 685b1b3f49cSRussell King select CLKDEV_LOOKUP 686b1b3f49cSRussell King select CLKSRC_MMIO 687b1b3f49cSRussell King select CPU_FREQ 688b1b3f49cSRussell King select CPU_SA1100 689b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 690d0ee9f40SArnd Bergmann select HAVE_IDE 691b1b3f49cSRussell King select ISA 6920cdc8b92SNicolas Pitre select NEED_MACH_MEMORY_H 693375dec92SRussell King select SPARSE_IRQ 694f999b8bdSMartin Michlmayr help 695f999b8bdSMartin Michlmayr Support for StrongARM 11x0 based boards. 6961da177e4SLinus Torvalds 697b130d5c2SKukjin Kimconfig ARCH_S3C24XX 698b130d5c2SKukjin Kim bool "Samsung S3C24XX SoCs" 69953650430SKukjin Kim select ARCH_REQUIRE_GPIOLIB 700335cce74SArnd Bergmann select ATAGS 701b1b3f49cSRussell King select CLKDEV_LOOKUP 7024280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 7037f78b6ebSRomain Naour select GENERIC_CLOCKEVENTS 704880cf071STomasz Figa select GPIO_SAMSUNG 70520676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 706b130d5c2SKukjin Kim select HAVE_S3C2410_WATCHDOG if WATCHDOG 707b1b3f49cSRussell King select HAVE_S3C_RTC if RTC_CLASS 70817453dd2SHeiko Stuebner select MULTI_IRQ_HANDLER 709c334bc15SRob Herring select NEED_MACH_IO_H 710cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7111da177e4SLinus Torvalds help 712b130d5c2SKukjin Kim Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 713b130d5c2SKukjin Kim and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 714b130d5c2SKukjin Kim (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 715b130d5c2SKukjin Kim Samsung SMDK2410 development board (and derivatives). 71663b1f51bSBen Dooks 717a08ab637SBen Dooksconfig ARCH_S3C64XX 718a08ab637SBen Dooks bool "Samsung S3C64XX" 71989f0ce72SBen Dooks select ARCH_REQUIRE_GPIOLIB 7201db0287aSTomasz Figa select ARM_AMBA 721b1b3f49cSRussell King select ARM_VIC 722335cce74SArnd Bergmann select ATAGS 723b1b3f49cSRussell King select CLKDEV_LOOKUP 7244280506aSTomasz Figa select CLKSRC_SAMSUNG_PWM 725ccecba3cSPankaj Dubey select COMMON_CLK_SAMSUNG 72670bacadbSTomasz Figa select CPU_V6K 72704a49b71SRomain Naour select GENERIC_CLOCKEVENTS 728880cf071STomasz Figa select GPIO_SAMSUNG 72920676c15SKukjin Kim select HAVE_S3C2410_I2C if I2C 730c39d8d55SKyungmin Park select HAVE_S3C2410_WATCHDOG if WATCHDOG 731b1b3f49cSRussell King select HAVE_TCM 732ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 733b1b3f49cSRussell King select PLAT_SAMSUNG 7344ab75a3fSArnd Bergmann select PM_GENERIC_DOMAINS if PM 735b1b3f49cSRussell King select S3C_DEV_NAND 736b1b3f49cSRussell King select S3C_GPIO_TRACK 737cd8dc7aeSTomasz Figa select SAMSUNG_ATAGS 7386e2d9e93STomasz Figa select SAMSUNG_WAKEMASK 73988f59738STomasz Figa select SAMSUNG_WDT_RESET 740a08ab637SBen Dooks help 741a08ab637SBen Dooks Samsung S3C64XX series based systems 742a08ab637SBen Dooks 7437c6337e2SKevin Hilmanconfig ARCH_DAVINCI 7447c6337e2SKevin Hilman bool "TI DaVinci" 745b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 746dce1115bSDavid Brownell select ARCH_REQUIRE_GPIOLIB 7476d803ba7SJean-Christop PLAGNIOL-VILLARD select CLKDEV_LOOKUP 74820e9969bSDavid Brownell select GENERIC_ALLOCATOR 749b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 750dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 751b1b3f49cSRussell King select HAVE_IDE 7523ad7a42dSMatt Porter select TI_PRIV_EDMA 753689e331fSSekhar Nori select USE_OF 754b1b3f49cSRussell King select ZONE_DMA 7557c6337e2SKevin Hilman help 7567c6337e2SKevin Hilman Support for TI's DaVinci platform. 7577c6337e2SKevin Hilman 758a0694861STony Lindgrenconfig ARCH_OMAP1 759a0694861STony Lindgren bool "TI OMAP1" 76000a36698SArnd Bergmann depends on MMU 761b1b3f49cSRussell King select ARCH_HAS_HOLES_MEMORYMODEL 762a0694861STony Lindgren select ARCH_OMAP 76321f47fbcSAlexey Charkov select ARCH_REQUIRE_GPIOLIB 764e9a91de7STony Prisk select CLKDEV_LOOKUP 765cee37e50Sviresh kumar select CLKSRC_MMIO 766b1b3f49cSRussell King select GENERIC_CLOCKEVENTS 767a0694861STony Lindgren select GENERIC_IRQ_CHIP 768a0694861STony Lindgren select HAVE_IDE 769a0694861STony Lindgren select IRQ_DOMAIN 770a0694861STony Lindgren select NEED_MACH_IO_H if PCCARD 771a0694861STony Lindgren select NEED_MACH_MEMORY_H 77221f47fbcSAlexey Charkov help 773a0694861STony Lindgren Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 77402c981c0SBinghua Duan 7751da177e4SLinus Torvaldsendchoice 7761da177e4SLinus Torvalds 777387798b3SRob Herringmenu "Multiple platform selection" 778387798b3SRob Herring depends on ARCH_MULTIPLATFORM 779387798b3SRob Herring 780387798b3SRob Herringcomment "CPU Core family selection" 781387798b3SRob Herring 782f8afae40SArnd Bergmannconfig ARCH_MULTI_V4 783f8afae40SArnd Bergmann bool "ARMv4 based platforms (FA526)" 784f8afae40SArnd Bergmann depends on !ARCH_MULTI_V6_V7 785f8afae40SArnd Bergmann select ARCH_MULTI_V4_V5 786f8afae40SArnd Bergmann select CPU_FA526 787f8afae40SArnd Bergmann 788387798b3SRob Herringconfig ARCH_MULTI_V4T 789387798b3SRob Herring bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 790387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 791b1b3f49cSRussell King select ARCH_MULTI_V4_V5 79224e860fbSArnd Bergmann select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ 79324e860fbSArnd Bergmann CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ 79424e860fbSArnd Bergmann CPU_ARM925T || CPU_ARM940T) 795387798b3SRob Herring 796387798b3SRob Herringconfig ARCH_MULTI_V5 797387798b3SRob Herring bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 798387798b3SRob Herring depends on !ARCH_MULTI_V6_V7 799b1b3f49cSRussell King select ARCH_MULTI_V4_V5 80012567bbdSAndrew Lunn select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ 80124e860fbSArnd Bergmann CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ 80224e860fbSArnd Bergmann CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) 803387798b3SRob Herring 804387798b3SRob Herringconfig ARCH_MULTI_V4_V5 805387798b3SRob Herring bool 806387798b3SRob Herring 807387798b3SRob Herringconfig ARCH_MULTI_V6 8088dda05ccSStephen Boyd bool "ARMv6 based platforms (ARM11)" 809387798b3SRob Herring select ARCH_MULTI_V6_V7 81042f4754aSRob Herring select CPU_V6K 811387798b3SRob Herring 812387798b3SRob Herringconfig ARCH_MULTI_V7 8138dda05ccSStephen Boyd bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 814387798b3SRob Herring default y 815387798b3SRob Herring select ARCH_MULTI_V6_V7 816b1b3f49cSRussell King select CPU_V7 81790bc8ac7SRob Herring select HAVE_SMP 818387798b3SRob Herring 819387798b3SRob Herringconfig ARCH_MULTI_V6_V7 820387798b3SRob Herring bool 8219352b05bSRob Herring select MIGHT_HAVE_CACHE_L2X0 822387798b3SRob Herring 823387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO 824387798b3SRob Herring def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 825387798b3SRob Herring select ARCH_MULTI_V5 826387798b3SRob Herring 827387798b3SRob Herringendmenu 828387798b3SRob Herring 82905e2a3deSRob Herringconfig ARCH_VIRT 83005e2a3deSRob Herring bool "Dummy Virtual Machine" if ARCH_MULTI_V7 8314b8b5f25SRob Herring select ARM_AMBA 83205e2a3deSRob Herring select ARM_GIC 83305e2a3deSRob Herring select ARM_PSCI 8344b8b5f25SRob Herring select HAVE_ARM_ARCH_TIMER 83505e2a3deSRob Herring 836ccf50e23SRussell King# 837ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname. However, plat-* 838ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the 839ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source. 840ccf50e23SRussell King# 8413e93a22bSGregory CLEMENTsource "arch/arm/mach-mvebu/Kconfig" 8423e93a22bSGregory CLEMENT 843d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig" 844d9bfc86dSOleksij Rempel 84595b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig" 84695b8f20fSRussell King 8471d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig" 8481d22924eSAnders Berg 8498ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig" 8508ac49e04SChristian Daudt 8511c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig" 8521c37fa10SSebastian Hesselbarth 8531da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig" 8541da177e4SLinus Torvalds 855d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig" 856d94f944eSAnton Vorontsov 85795b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig" 85895b8f20fSRussell King 85995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig" 86095b8f20fSRussell King 861e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig" 862e7736d47SLennert Buytenhek 8631da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig" 8641da177e4SLinus Torvalds 86559d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig" 86659d3a193SPaulius Zaleckas 867387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig" 868387798b3SRob Herring 869389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig" 870389ee0c2SHaojian Zhuang 8711da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig" 8721da177e4SLinus Torvalds 8733f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig" 8743f7e5815SLennert Buytenhek 8753f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig" 8761da177e4SLinus Torvalds 877285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig" 878285f5fa7SDan Williams 8791da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig" 8801da177e4SLinus Torvalds 881828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig" 882828989adSSantosh Shilimkar 88395b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig" 88495b8f20fSRussell King 8853b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig" 8863b8f5030SCarlo Caione 88795b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig" 88895b8f20fSRussell King 88917723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig" 89017723fd3SJonas Jensen 891794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig" 892794d15b2SStanislav Samsonov 8933995eb82SShawn Guosource "arch/arm/mach-imx/Kconfig" 8941da177e4SLinus Torvalds 895f682a218SMatthias Bruggersource "arch/arm/mach-mediatek/Kconfig" 896f682a218SMatthias Brugger 8971d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig" 8981d3f33d5SShawn Guo 89995b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig" 90049cbe786SEric Miao 90195b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig" 90295b8f20fSRussell King 9039851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig" 9049851ca57SDaniel Tang 905d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig" 906d48af15eSTony Lindgren 907d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig" 9081da177e4SLinus Torvalds 9091dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig" 9101dbae815STony Lindgren 9119dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig" 912585cf175STzachi Perelstein 913387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig" 914387798b3SRob Herring 91595b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig" 91695b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig" 9171da177e4SLinus Torvalds 91895b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig" 91995b8f20fSRussell King 9208fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig" 9218fc1b0f8SKumar Gala 92295b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig" 92395b8f20fSRussell King 924d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig" 925d63dc051SHeiko Stuebner 92695b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig" 927edabd38eSSaeed Bishara 928387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig" 929387798b3SRob Herring 930a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig" 931a21765a7SBen Dooks 93265ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig" 93365ebcc11SSrinivas Kandagatla 93485fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig" 9351da177e4SLinus Torvalds 936431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig" 937a08ab637SBen Dooks 938170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig" 939170f4e42SKukjin Kim 94083014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig" 941e509b289SRob Herringsource "arch/arm/plat-samsung/Kconfig" 942cc0e72b8SChanghwan Youn 943882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig" 9441da177e4SLinus Torvalds 9453b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig" 9463b52634fSMaxime Ripard 947156a0997SBarry Songsource "arch/arm/mach-prima2/Kconfig" 948156a0997SBarry Song 949c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig" 950c5f80065SErik Gilling 95195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig" 9521da177e4SLinus Torvalds 95395b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig" 9541da177e4SLinus Torvalds 9551da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig" 9561da177e4SLinus Torvalds 957ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig" 958420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig" 959ceade897SRussell King 9606f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig" 9616f35f9a9STony Prisk 9627ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig" 9637ec80ddfSwanzongshun 9649a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig" 9659a45eb69SJosh Cartwright 9661da177e4SLinus Torvalds# Definitions to make life easier 9671da177e4SLinus Torvaldsconfig ARCH_ACORN 9681da177e4SLinus Torvalds bool 9691da177e4SLinus Torvalds 9707ae1f7ecSLennert Buytenhekconfig PLAT_IOP 9717ae1f7ecSLennert Buytenhek bool 972469d3044SMikael Pettersson select GENERIC_CLOCKEVENTS 9737ae1f7ecSLennert Buytenhek 97469b02f6aSLennert Buytenhekconfig PLAT_ORION 97569b02f6aSLennert Buytenhek bool 976bfe45e0bSRussell King select CLKSRC_MMIO 977b1b3f49cSRussell King select COMMON_CLK 978dc7ad3b3SRussell King select GENERIC_IRQ_CHIP 979278b45b0SAndrew Lunn select IRQ_DOMAIN 98069b02f6aSLennert Buytenhek 981abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY 982abcda1dcSThomas Petazzoni bool 983abcda1dcSThomas Petazzoni select PLAT_ORION 984abcda1dcSThomas Petazzoni 985bd5ce433SEric Miaoconfig PLAT_PXA 986bd5ce433SEric Miao bool 987bd5ce433SEric Miao 988f4b8b319SRussell Kingconfig PLAT_VERSATILE 989f4b8b319SRussell King bool 990f4b8b319SRussell King 991e3887714SRussell Kingconfig ARM_TIMER_SP804 992e3887714SRussell King bool 993bfe45e0bSRussell King select CLKSRC_MMIO 9947a0eca71SRob Herring select CLKSRC_OF if OF 995e3887714SRussell King 996d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig" 997d9a1beaaSAlexandre Courbot 9981da177e4SLinus Torvaldssource arch/arm/mm/Kconfig 9991da177e4SLinus Torvalds 1000afe4b25eSLennert Buytenhekconfig IWMMXT 1001d93003e8SSebastian Hesselbarth bool "Enable iWMMXt support" 1002d93003e8SSebastian Hesselbarth depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B 1003d93003e8SSebastian Hesselbarth default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B 1004afe4b25eSLennert Buytenhek help 1005afe4b25eSLennert Buytenhek Enable support for iWMMXt context switching at run time if 1006afe4b25eSLennert Buytenhek running on a CPU that supports it. 1007afe4b25eSLennert Buytenhek 100852108641Seric miaoconfig MULTI_IRQ_HANDLER 100952108641Seric miao bool 101052108641Seric miao help 101152108641Seric miao Allow each machine to specify it's own IRQ handler at run time. 101252108641Seric miao 10133b93e7b0SHyok S. Choiif !MMU 10143b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu" 10153b93e7b0SHyok S. Choiendif 10163b93e7b0SHyok S. Choi 10173e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742 10183e0a07f8SGregory CLEMENT bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 10193e0a07f8SGregory CLEMENT depends on CPU_PJ4B && MACH_ARMADA_370 10203e0a07f8SGregory CLEMENT default y 10213e0a07f8SGregory CLEMENT help 10223e0a07f8SGregory CLEMENT When coming out of either a Wait for Interrupt (WFI) or a Wait for 10233e0a07f8SGregory CLEMENT Event (WFE) IDLE states, a specific timing sensitivity exists between 10243e0a07f8SGregory CLEMENT the retiring WFI/WFE instructions and the newly issued subsequent 10253e0a07f8SGregory CLEMENT instructions. This sensitivity can result in a CPU hang scenario. 10263e0a07f8SGregory CLEMENT Workaround: 10273e0a07f8SGregory CLEMENT The software must insert either a Data Synchronization Barrier (DSB) 10283e0a07f8SGregory CLEMENT or Data Memory Barrier (DMB) command immediately after the WFI/WFE 10293e0a07f8SGregory CLEMENT instruction 10303e0a07f8SGregory CLEMENT 1031f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103 1032f0c4b8d6SWill Deacon bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1033f0c4b8d6SWill Deacon depends on CPU_V6 1034f0c4b8d6SWill Deacon help 1035f0c4b8d6SWill Deacon Executing a SWP instruction to read-only memory does not set bit 11 1036f0c4b8d6SWill Deacon of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1037f0c4b8d6SWill Deacon treat the access as a read, preventing a COW from occurring and 1038f0c4b8d6SWill Deacon causing the faulting task to livelock. 1039f0c4b8d6SWill Deacon 10409cba3cccSCatalin Marinasconfig ARM_ERRATA_411920 10419cba3cccSCatalin Marinas bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1042e399b1a4SRussell King depends on CPU_V6 || CPU_V6K 10439cba3cccSCatalin Marinas help 10449cba3cccSCatalin Marinas Invalidation of the Instruction Cache operation can 10459cba3cccSCatalin Marinas fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 10469cba3cccSCatalin Marinas It does not affect the MPCore. This option enables the ARM Ltd. 10479cba3cccSCatalin Marinas recommended workaround. 10489cba3cccSCatalin Marinas 10497ce236fcSCatalin Marinasconfig ARM_ERRATA_430973 10507ce236fcSCatalin Marinas bool "ARM errata: Stale prediction on replaced interworking branch" 10517ce236fcSCatalin Marinas depends on CPU_V7 10527ce236fcSCatalin Marinas help 10537ce236fcSCatalin Marinas This option enables the workaround for the 430973 Cortex-A8 10547ce236fcSCatalin Marinas (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 10557ce236fcSCatalin Marinas interworking branch is replaced with another code sequence at the 10567ce236fcSCatalin Marinas same virtual address, whether due to self-modifying code or virtual 10577ce236fcSCatalin Marinas to physical address re-mapping, Cortex-A8 does not recover from the 10587ce236fcSCatalin Marinas stale interworking branch prediction. This results in Cortex-A8 10597ce236fcSCatalin Marinas executing the new code sequence in the incorrect ARM or Thumb state. 10607ce236fcSCatalin Marinas The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 10617ce236fcSCatalin Marinas and also flushes the branch target cache at every context switch. 10627ce236fcSCatalin Marinas Note that setting specific bits in the ACTLR register may not be 10637ce236fcSCatalin Marinas available in non-secure mode. 10647ce236fcSCatalin Marinas 1065855c551fSCatalin Marinasconfig ARM_ERRATA_458693 1066855c551fSCatalin Marinas bool "ARM errata: Processor deadlock when a false hazard is created" 1067855c551fSCatalin Marinas depends on CPU_V7 106862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1069855c551fSCatalin Marinas help 1070855c551fSCatalin Marinas This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1071855c551fSCatalin Marinas erratum. For very specific sequences of memory operations, it is 1072855c551fSCatalin Marinas possible for a hazard condition intended for a cache line to instead 1073855c551fSCatalin Marinas be incorrectly associated with a different cache line. This false 1074855c551fSCatalin Marinas hazard might then cause a processor deadlock. The workaround enables 1075855c551fSCatalin Marinas the L1 caching of the NEON accesses and disables the PLD instruction 1076855c551fSCatalin Marinas in the ACTLR register. Note that setting specific bits in the ACTLR 1077855c551fSCatalin Marinas register may not be available in non-secure mode. 1078855c551fSCatalin Marinas 10790516e464SCatalin Marinasconfig ARM_ERRATA_460075 10800516e464SCatalin Marinas bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 10810516e464SCatalin Marinas depends on CPU_V7 108262e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10830516e464SCatalin Marinas help 10840516e464SCatalin Marinas This option enables the workaround for the 460075 Cortex-A8 (r2p0) 10850516e464SCatalin Marinas erratum. Any asynchronous access to the L2 cache may encounter a 10860516e464SCatalin Marinas situation in which recent store transactions to the L2 cache are lost 10870516e464SCatalin Marinas and overwritten with stale memory contents from external memory. The 10880516e464SCatalin Marinas workaround disables the write-allocate mode for the L2 cache via the 10890516e464SCatalin Marinas ACTLR register. Note that setting specific bits in the ACTLR register 10900516e464SCatalin Marinas may not be available in non-secure mode. 10910516e464SCatalin Marinas 10929f05027cSWill Deaconconfig ARM_ERRATA_742230 10939f05027cSWill Deacon bool "ARM errata: DMB operation may be faulty" 10949f05027cSWill Deacon depends on CPU_V7 && SMP 109562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 10969f05027cSWill Deacon help 10979f05027cSWill Deacon This option enables the workaround for the 742230 Cortex-A9 10989f05027cSWill Deacon (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 10999f05027cSWill Deacon between two write operations may not ensure the correct visibility 11009f05027cSWill Deacon ordering of the two writes. This workaround sets a specific bit in 11019f05027cSWill Deacon the diagnostic register of the Cortex-A9 which causes the DMB 11029f05027cSWill Deacon instruction to behave as a DSB, ensuring the correct behaviour of 11039f05027cSWill Deacon the two writes. 11049f05027cSWill Deacon 1105a672e99bSWill Deaconconfig ARM_ERRATA_742231 1106a672e99bSWill Deacon bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1107a672e99bSWill Deacon depends on CPU_V7 && SMP 110862e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1109a672e99bSWill Deacon help 1110a672e99bSWill Deacon This option enables the workaround for the 742231 Cortex-A9 1111a672e99bSWill Deacon (r2p0..r2p2) erratum. Under certain conditions, specific to the 1112a672e99bSWill Deacon Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1113a672e99bSWill Deacon accessing some data located in the same cache line, may get corrupted 1114a672e99bSWill Deacon data due to bad handling of the address hazard when the line gets 1115a672e99bSWill Deacon replaced from one of the CPUs at the same time as another CPU is 1116a672e99bSWill Deacon accessing it. This workaround sets specific bits in the diagnostic 1117a672e99bSWill Deacon register of the Cortex-A9 which reduces the linefill issuing 1118a672e99bSWill Deacon capabilities of the processor. 1119a672e99bSWill Deacon 112069155794SJon Medhurstconfig ARM_ERRATA_643719 112169155794SJon Medhurst bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 112269155794SJon Medhurst depends on CPU_V7 && SMP 112369155794SJon Medhurst help 112469155794SJon Medhurst This option enables the workaround for the 643719 Cortex-A9 (prior to 112569155794SJon Medhurst r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 112669155794SJon Medhurst register returns zero when it should return one. The workaround 112769155794SJon Medhurst corrects this value, ensuring cache maintenance operations which use 112869155794SJon Medhurst it behave as intended and avoiding data corruption. 112969155794SJon Medhurst 1130cdf357f1SWill Deaconconfig ARM_ERRATA_720789 1131cdf357f1SWill Deacon bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1132e66dc745SDave Martin depends on CPU_V7 1133cdf357f1SWill Deacon help 1134cdf357f1SWill Deacon This option enables the workaround for the 720789 Cortex-A9 (prior to 1135cdf357f1SWill Deacon r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1136cdf357f1SWill Deacon broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1137cdf357f1SWill Deacon As a consequence of this erratum, some TLB entries which should be 1138cdf357f1SWill Deacon invalidated are not, resulting in an incoherency in the system page 1139cdf357f1SWill Deacon tables. The workaround changes the TLB flushing routines to invalidate 1140cdf357f1SWill Deacon entries regardless of the ASID. 1141475d92fcSWill Deacon 1142475d92fcSWill Deaconconfig ARM_ERRATA_743622 1143475d92fcSWill Deacon bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1144475d92fcSWill Deacon depends on CPU_V7 114562e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 1146475d92fcSWill Deacon help 1147475d92fcSWill Deacon This option enables the workaround for the 743622 Cortex-A9 1148efbc74acSWill Deacon (r2p*) erratum. Under very rare conditions, a faulty 1149475d92fcSWill Deacon optimisation in the Cortex-A9 Store Buffer may lead to data 1150475d92fcSWill Deacon corruption. This workaround sets a specific bit in the diagnostic 1151475d92fcSWill Deacon register of the Cortex-A9 which disables the Store Buffer 1152475d92fcSWill Deacon optimisation, preventing the defect from occurring. This has no 1153475d92fcSWill Deacon visible impact on the overall performance or power consumption of the 1154475d92fcSWill Deacon processor. 1155475d92fcSWill Deacon 11569a27c27cSWill Deaconconfig ARM_ERRATA_751472 11579a27c27cSWill Deacon bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1158ba90c516SDave Martin depends on CPU_V7 115962e4d357SRob Herring depends on !ARCH_MULTIPLATFORM 11609a27c27cSWill Deacon help 11619a27c27cSWill Deacon This option enables the workaround for the 751472 Cortex-A9 (prior 11629a27c27cSWill Deacon to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 11639a27c27cSWill Deacon completion of a following broadcasted operation if the second 11649a27c27cSWill Deacon operation is received by a CPU before the ICIALLUIS has completed, 11659a27c27cSWill Deacon potentially leading to corrupted entries in the cache or TLB. 11669a27c27cSWill Deacon 1167fcbdc5feSWill Deaconconfig ARM_ERRATA_754322 1168fcbdc5feSWill Deacon bool "ARM errata: possible faulty MMU translations following an ASID switch" 1169fcbdc5feSWill Deacon depends on CPU_V7 1170fcbdc5feSWill Deacon help 1171fcbdc5feSWill Deacon This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1172fcbdc5feSWill Deacon r3p*) erratum. A speculative memory access may cause a page table walk 1173fcbdc5feSWill Deacon which starts prior to an ASID switch but completes afterwards. This 1174fcbdc5feSWill Deacon can populate the micro-TLB with a stale entry which may be hit with 1175fcbdc5feSWill Deacon the new ASID. This workaround places two dsb instructions in the mm 1176fcbdc5feSWill Deacon switching code so that no page table walks can cross the ASID switch. 1177fcbdc5feSWill Deacon 11785dab26afSWill Deaconconfig ARM_ERRATA_754327 11795dab26afSWill Deacon bool "ARM errata: no automatic Store Buffer drain" 11805dab26afSWill Deacon depends on CPU_V7 && SMP 11815dab26afSWill Deacon help 11825dab26afSWill Deacon This option enables the workaround for the 754327 Cortex-A9 (prior to 11835dab26afSWill Deacon r2p0) erratum. The Store Buffer does not have any automatic draining 11845dab26afSWill Deacon mechanism and therefore a livelock may occur if an external agent 11855dab26afSWill Deacon continuously polls a memory location waiting to observe an update. 11865dab26afSWill Deacon This workaround defines cpu_relax() as smp_mb(), preventing correctly 11875dab26afSWill Deacon written polling loops from denying visibility of updates to memory. 11885dab26afSWill Deacon 1189145e10e1SCatalin Marinasconfig ARM_ERRATA_364296 1190145e10e1SCatalin Marinas bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1191fd832478SFabio Estevam depends on CPU_V6 1192145e10e1SCatalin Marinas help 1193145e10e1SCatalin Marinas This options enables the workaround for the 364296 ARM1136 1194145e10e1SCatalin Marinas r0p2 erratum (possible cache data corruption with 1195145e10e1SCatalin Marinas hit-under-miss enabled). It sets the undocumented bit 31 in 1196145e10e1SCatalin Marinas the auxiliary control register and the FI bit in the control 1197145e10e1SCatalin Marinas register, thus disabling hit-under-miss without putting the 1198145e10e1SCatalin Marinas processor into full low interrupt latency mode. ARM11MPCore 1199145e10e1SCatalin Marinas is not affected. 1200145e10e1SCatalin Marinas 1201f630c1bdSWill Deaconconfig ARM_ERRATA_764369 1202f630c1bdSWill Deacon bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1203f630c1bdSWill Deacon depends on CPU_V7 && SMP 1204f630c1bdSWill Deacon help 1205f630c1bdSWill Deacon This option enables the workaround for erratum 764369 1206f630c1bdSWill Deacon affecting Cortex-A9 MPCore with two or more processors (all 1207f630c1bdSWill Deacon current revisions). Under certain timing circumstances, a data 1208f630c1bdSWill Deacon cache line maintenance operation by MVA targeting an Inner 1209f630c1bdSWill Deacon Shareable memory region may fail to proceed up to either the 1210f630c1bdSWill Deacon Point of Coherency or to the Point of Unification of the 1211f630c1bdSWill Deacon system. This workaround adds a DSB instruction before the 1212f630c1bdSWill Deacon relevant cache maintenance functions and sets a specific bit 1213f630c1bdSWill Deacon in the diagnostic control register of the SCU. 1214f630c1bdSWill Deacon 12157253b85cSSimon Hormanconfig ARM_ERRATA_775420 12167253b85cSSimon Horman bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 12177253b85cSSimon Horman depends on CPU_V7 12187253b85cSSimon Horman help 12197253b85cSSimon Horman This option enables the workaround for the 775420 Cortex-A9 (r2p2, 12207253b85cSSimon Horman r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 12217253b85cSSimon Horman operation aborts with MMU exception, it might cause the processor 12227253b85cSSimon Horman to deadlock. This workaround puts DSB before executing ISB if 12237253b85cSSimon Horman an abort may occur on cache maintenance. 12247253b85cSSimon Horman 122593dc6887SCatalin Marinasconfig ARM_ERRATA_798181 122693dc6887SCatalin Marinas bool "ARM errata: TLBI/DSB failure on Cortex-A15" 122793dc6887SCatalin Marinas depends on CPU_V7 && SMP 122893dc6887SCatalin Marinas help 122993dc6887SCatalin Marinas On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 123093dc6887SCatalin Marinas adequately shooting down all use of the old entries. This 123193dc6887SCatalin Marinas option enables the Linux kernel workaround for this erratum 123293dc6887SCatalin Marinas which sends an IPI to the CPUs that are running the same ASID 123393dc6887SCatalin Marinas as the one being invalidated. 123493dc6887SCatalin Marinas 123584b6504fSWill Deaconconfig ARM_ERRATA_773022 123684b6504fSWill Deacon bool "ARM errata: incorrect instructions may be executed from loop buffer" 123784b6504fSWill Deacon depends on CPU_V7 123884b6504fSWill Deacon help 123984b6504fSWill Deacon This option enables the workaround for the 773022 Cortex-A15 124084b6504fSWill Deacon (up to r0p4) erratum. In certain rare sequences of code, the 124184b6504fSWill Deacon loop buffer may deliver incorrect instructions. This 124284b6504fSWill Deacon workaround disables the loop buffer to avoid the erratum. 124384b6504fSWill Deacon 12441da177e4SLinus Torvaldsendmenu 12451da177e4SLinus Torvalds 12461da177e4SLinus Torvaldssource "arch/arm/common/Kconfig" 12471da177e4SLinus Torvalds 12481da177e4SLinus Torvaldsmenu "Bus support" 12491da177e4SLinus Torvalds 12501da177e4SLinus Torvaldsconfig ISA 12511da177e4SLinus Torvalds bool 12521da177e4SLinus Torvalds help 12531da177e4SLinus Torvalds Find out whether you have ISA slots on your motherboard. ISA is the 12541da177e4SLinus Torvalds name of a bus system, i.e. the way the CPU talks to the other stuff 12551da177e4SLinus Torvalds inside your box. Other bus systems are PCI, EISA, MicroChannel 12561da177e4SLinus Torvalds (MCA) or VESA. ISA is an older system, now being displaced by PCI; 12571da177e4SLinus Torvalds newer boards don't support it. If you have ISA, say Y, otherwise N. 12581da177e4SLinus Torvalds 1259065909b9SRussell King# Select ISA DMA controller support 12601da177e4SLinus Torvaldsconfig ISA_DMA 12611da177e4SLinus Torvalds bool 1262065909b9SRussell King select ISA_DMA_API 12631da177e4SLinus Torvalds 1264065909b9SRussell King# Select ISA DMA interface 12655cae841bSAl Viroconfig ISA_DMA_API 12665cae841bSAl Viro bool 12675cae841bSAl Viro 12681da177e4SLinus Torvaldsconfig PCI 12690b05da72SHans Ulli Kroll bool "PCI support" if MIGHT_HAVE_PCI 12701da177e4SLinus Torvalds help 12711da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 12721da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 12731da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 12741da177e4SLinus Torvalds VESA. If you have PCI, say Y, otherwise N. 12751da177e4SLinus Torvalds 127652882173SAnton Vorontsovconfig PCI_DOMAINS 127752882173SAnton Vorontsov bool 127852882173SAnton Vorontsov depends on PCI 127952882173SAnton Vorontsov 1280b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE 1281b080ac8aSMarcelo Roberto Jimenez bool "BSE nanoEngine PCI support" 1282b080ac8aSMarcelo Roberto Jimenez depends on SA1100_NANOENGINE 1283b080ac8aSMarcelo Roberto Jimenez help 1284b080ac8aSMarcelo Roberto Jimenez Enable PCI on the BSE nanoEngine board. 1285b080ac8aSMarcelo Roberto Jimenez 128636e23590SMatthew Wilcoxconfig PCI_SYSCALL 128736e23590SMatthew Wilcox def_bool PCI 128836e23590SMatthew Wilcox 1289a0113a99SMike Rapoportconfig PCI_HOST_ITE8152 1290a0113a99SMike Rapoport bool 1291a0113a99SMike Rapoport depends on PCI && MACH_ARMCORE 1292a0113a99SMike Rapoport default y 1293a0113a99SMike Rapoport select DMABOUNCE 1294a0113a99SMike Rapoport 12951da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 12963f06d157SJingoo Hansource "drivers/pci/pcie/Kconfig" 12971da177e4SLinus Torvalds 12981da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 12991da177e4SLinus Torvalds 13001da177e4SLinus Torvaldsendmenu 13011da177e4SLinus Torvalds 13021da177e4SLinus Torvaldsmenu "Kernel Features" 13031da177e4SLinus Torvalds 13043b55658aSDave Martinconfig HAVE_SMP 13053b55658aSDave Martin bool 13063b55658aSDave Martin help 13073b55658aSDave Martin This option should be selected by machines which have an SMP- 13083b55658aSDave Martin capable CPU. 13093b55658aSDave Martin 13103b55658aSDave Martin The only effect of this option is to make the SMP-related 13113b55658aSDave Martin options available to the user for configuration. 13123b55658aSDave Martin 13131da177e4SLinus Torvaldsconfig SMP 1314bb2d8130SRussell King bool "Symmetric Multi-Processing" 1315fbb4ddacSRussell King depends on CPU_V6K || CPU_V7 1316bc28248eSRussell King depends on GENERIC_CLOCKEVENTS 13173b55658aSDave Martin depends on HAVE_SMP 1318801bb21cSJonathan Austin depends on MMU || ARM_MPU 13191da177e4SLinus Torvalds help 13201da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 13214a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 13224a474157SRobert Graffham than one CPU, say Y. 13231da177e4SLinus Torvalds 13244a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 13251da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 13264a474157SRobert Graffham you say Y here, the kernel will run on many, but not all, 13274a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 13284a474157SRobert Graffham will run faster if you say N here. 13291da177e4SLinus Torvalds 1330395cf969SPaul Bolle See also <file:Documentation/x86/i386/IO-APIC.txt>, 13311da177e4SLinus Torvalds <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 133250a23e6eSJustin P. Mattock <http://tldp.org/HOWTO/SMP-HOWTO.html>. 13331da177e4SLinus Torvalds 13341da177e4SLinus Torvalds If you don't know what to do here, say N. 13351da177e4SLinus Torvalds 1336f00ec48fSRussell Kingconfig SMP_ON_UP 1337f00ec48fSRussell King bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1338801bb21cSJonathan Austin depends on SMP && !XIP_KERNEL && MMU 1339f00ec48fSRussell King default y 1340f00ec48fSRussell King help 1341f00ec48fSRussell King SMP kernels contain instructions which fail on non-SMP processors. 1342f00ec48fSRussell King Enabling this option allows the kernel to modify itself to make 1343f00ec48fSRussell King these instructions safe. Disabling it allows about 1K of space 1344f00ec48fSRussell King savings. 1345f00ec48fSRussell King 1346f00ec48fSRussell King If you don't know what to do here, say Y. 1347f00ec48fSRussell King 1348c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY 1349c9018aabSVincent Guittot bool "Support cpu topology definition" 1350c9018aabSVincent Guittot depends on SMP && CPU_V7 1351c9018aabSVincent Guittot default y 1352c9018aabSVincent Guittot help 1353c9018aabSVincent Guittot Support ARM cpu topology definition. The MPIDR register defines 1354c9018aabSVincent Guittot affinity between processors which is then used to describe the cpu 1355c9018aabSVincent Guittot topology of an ARM System. 1356c9018aabSVincent Guittot 1357c9018aabSVincent Guittotconfig SCHED_MC 1358c9018aabSVincent Guittot bool "Multi-core scheduler support" 1359c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1360c9018aabSVincent Guittot help 1361c9018aabSVincent Guittot Multi-core scheduler support improves the CPU scheduler's decision 1362c9018aabSVincent Guittot making when dealing with multi-core CPU chips at a cost of slightly 1363c9018aabSVincent Guittot increased overhead in some places. If unsure say N here. 1364c9018aabSVincent Guittot 1365c9018aabSVincent Guittotconfig SCHED_SMT 1366c9018aabSVincent Guittot bool "SMT scheduler support" 1367c9018aabSVincent Guittot depends on ARM_CPU_TOPOLOGY 1368c9018aabSVincent Guittot help 1369c9018aabSVincent Guittot Improves the CPU scheduler's decision making when dealing with 1370c9018aabSVincent Guittot MultiThreading at a cost of slightly increased overhead in some 1371c9018aabSVincent Guittot places. If unsure say N here. 1372c9018aabSVincent Guittot 1373a8cbcd92SRussell Kingconfig HAVE_ARM_SCU 1374a8cbcd92SRussell King bool 1375a8cbcd92SRussell King help 1376a8cbcd92SRussell King This option enables support for the ARM system coherency unit 1377a8cbcd92SRussell King 13788a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER 1379022c03a2SMarc Zyngier bool "Architected timer support" 1380022c03a2SMarc Zyngier depends on CPU_V7 13818a4da6e3SMark Rutland select ARM_ARCH_TIMER 13820c403462SWill Deacon select GENERIC_CLOCKEVENTS 1383022c03a2SMarc Zyngier help 1384022c03a2SMarc Zyngier This option enables support for the ARM architected timer 1385022c03a2SMarc Zyngier 1386f32f4ce2SRussell Kingconfig HAVE_ARM_TWD 1387f32f4ce2SRussell King bool 1388f32f4ce2SRussell King depends on SMP 1389da4a686aSRob Herring select CLKSRC_OF if OF 1390f32f4ce2SRussell King help 1391f32f4ce2SRussell King This options enables support for the ARM timer and watchdog unit 1392f32f4ce2SRussell King 1393e8db288eSNicolas Pitreconfig MCPM 1394e8db288eSNicolas Pitre bool "Multi-Cluster Power Management" 1395e8db288eSNicolas Pitre depends on CPU_V7 && SMP 1396e8db288eSNicolas Pitre help 1397e8db288eSNicolas Pitre This option provides the common power management infrastructure 1398e8db288eSNicolas Pitre for (multi-)cluster based systems, such as big.LITTLE based 1399e8db288eSNicolas Pitre systems. 1400e8db288eSNicolas Pitre 1401ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER 1402ebf4a5c5SHaojian Zhuang bool 1403ebf4a5c5SHaojian Zhuang depends on MCPM 1404ebf4a5c5SHaojian Zhuang help 1405ebf4a5c5SHaojian Zhuang To avoid wasting resources unnecessarily, MCPM only supports up 1406ebf4a5c5SHaojian Zhuang to 2 clusters by default. 1407ebf4a5c5SHaojian Zhuang Platforms with 3 or 4 clusters that use MCPM must select this 1408ebf4a5c5SHaojian Zhuang option to allow the additional clusters to be managed. 1409ebf4a5c5SHaojian Zhuang 14101c33be57SNicolas Pitreconfig BIG_LITTLE 14111c33be57SNicolas Pitre bool "big.LITTLE support (Experimental)" 14121c33be57SNicolas Pitre depends on CPU_V7 && SMP 14131c33be57SNicolas Pitre select MCPM 14141c33be57SNicolas Pitre help 14151c33be57SNicolas Pitre This option enables support selections for the big.LITTLE 14161c33be57SNicolas Pitre system architecture. 14171c33be57SNicolas Pitre 14181c33be57SNicolas Pitreconfig BL_SWITCHER 14191c33be57SNicolas Pitre bool "big.LITTLE switcher support" 14201c33be57SNicolas Pitre depends on BIG_LITTLE && MCPM && HOTPLUG_CPU 14211c33be57SNicolas Pitre select ARM_CPU_SUSPEND 142251aaf81fSRussell King select CPU_PM 14231c33be57SNicolas Pitre help 14241c33be57SNicolas Pitre The big.LITTLE "switcher" provides the core functionality to 14251c33be57SNicolas Pitre transparently handle transition between a cluster of A15's 14261c33be57SNicolas Pitre and a cluster of A7's in a big.LITTLE system. 14271c33be57SNicolas Pitre 1428b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF 1429b22537c6SNicolas Pitre tristate "Simple big.LITTLE switcher user interface" 1430b22537c6SNicolas Pitre depends on BL_SWITCHER && DEBUG_KERNEL 1431b22537c6SNicolas Pitre help 1432b22537c6SNicolas Pitre This is a simple and dummy char dev interface to control 1433b22537c6SNicolas Pitre the big.LITTLE switcher core code. It is meant for 1434b22537c6SNicolas Pitre debugging purposes only. 1435b22537c6SNicolas Pitre 14368d5796d2SLennert Buytenhekchoice 14378d5796d2SLennert Buytenhek prompt "Memory split" 1438006fa259SRussell King depends on MMU 14398d5796d2SLennert Buytenhek default VMSPLIT_3G 14408d5796d2SLennert Buytenhek help 14418d5796d2SLennert Buytenhek Select the desired split between kernel and user memory. 14428d5796d2SLennert Buytenhek 14438d5796d2SLennert Buytenhek If you are not absolutely sure what you are doing, leave this 14448d5796d2SLennert Buytenhek option alone! 14458d5796d2SLennert Buytenhek 14468d5796d2SLennert Buytenhek config VMSPLIT_3G 14478d5796d2SLennert Buytenhek bool "3G/1G user/kernel split" 14488d5796d2SLennert Buytenhek config VMSPLIT_2G 14498d5796d2SLennert Buytenhek bool "2G/2G user/kernel split" 14508d5796d2SLennert Buytenhek config VMSPLIT_1G 14518d5796d2SLennert Buytenhek bool "1G/3G user/kernel split" 14528d5796d2SLennert Buytenhekendchoice 14538d5796d2SLennert Buytenhek 14548d5796d2SLennert Buytenhekconfig PAGE_OFFSET 14558d5796d2SLennert Buytenhek hex 1456006fa259SRussell King default PHYS_OFFSET if !MMU 14578d5796d2SLennert Buytenhek default 0x40000000 if VMSPLIT_1G 14588d5796d2SLennert Buytenhek default 0x80000000 if VMSPLIT_2G 14598d5796d2SLennert Buytenhek default 0xC0000000 14608d5796d2SLennert Buytenhek 14611da177e4SLinus Torvaldsconfig NR_CPUS 14621da177e4SLinus Torvalds int "Maximum number of CPUs (2-32)" 14631da177e4SLinus Torvalds range 2 32 14641da177e4SLinus Torvalds depends on SMP 14651da177e4SLinus Torvalds default "4" 14661da177e4SLinus Torvalds 1467a054a811SRussell Kingconfig HOTPLUG_CPU 146800b7dedeSRussell King bool "Support for hot-pluggable CPUs" 146940b31360SStephen Rothwell depends on SMP 1470a054a811SRussell King help 1471a054a811SRussell King Say Y here to experiment with turning CPUs off and on. CPUs 1472a054a811SRussell King can be controlled through /sys/devices/system/cpu. 1473a054a811SRussell King 14742bdd424fSWill Deaconconfig ARM_PSCI 14752bdd424fSWill Deacon bool "Support for the ARM Power State Coordination Interface (PSCI)" 14762bdd424fSWill Deacon depends on CPU_V7 14772bdd424fSWill Deacon help 14782bdd424fSWill Deacon Say Y here if you want Linux to communicate with system firmware 14792bdd424fSWill Deacon implementing the PSCI specification for CPU-centric power 14802bdd424fSWill Deacon management operations described in ARM document number ARM DEN 14812bdd424fSWill Deacon 0022A ("Power State Coordination Interface System Software on 14822bdd424fSWill Deacon ARM processors"). 14832bdd424fSWill Deacon 14842a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of 14852a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the 14862a6ad871SMaxime Ripard# selected platforms. 148744986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO 148844986ab0SPeter De Schrijver (NVIDIA) int 14893dea19e8SPeter De Schrijver (NVIDIA) default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1490aa42587aSTomasz Figa default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ 1491aa42587aSTomasz Figa SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 1492eb171a99SBoris BREZILLON default 416 if ARCH_SUNXI 149306b851e5SOlof Johansson default 392 if ARCH_U8500 149401bb914cSTony Prisk default 352 if ARCH_VT8500 14957b5da4c3SHeiko Stuebner default 288 if ARCH_ROCKCHIP 14962a6ad871SMaxime Ripard default 264 if MACH_H4700 149744986ab0SPeter De Schrijver (NVIDIA) default 0 149844986ab0SPeter De Schrijver (NVIDIA) help 149944986ab0SPeter De Schrijver (NVIDIA) Maximum number of GPIOs in the system. 150044986ab0SPeter De Schrijver (NVIDIA) 150144986ab0SPeter De Schrijver (NVIDIA) If unsure, leave the default value. 150244986ab0SPeter De Schrijver (NVIDIA) 1503d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt 15041da177e4SLinus Torvalds 1505c9218b16SRussell Kingconfig HZ_FIXED 1506f8065813SRussell King int 1507070b8b43SKukjin Kim default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ 1508a73ddc61SKukjin Kim ARCH_S5PV210 || ARCH_EXYNOS4 15095248c657SDavid Brownell default AT91_TIMER_HZ if ARCH_AT91 1510bf98c1eaSLaurent Pinchart default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY 151147d84682SRussell King default 0 1512c9218b16SRussell King 1513c9218b16SRussell Kingchoice 151447d84682SRussell King depends on HZ_FIXED = 0 1515c9218b16SRussell King prompt "Timer frequency" 1516c9218b16SRussell King 1517c9218b16SRussell Kingconfig HZ_100 1518c9218b16SRussell King bool "100 Hz" 1519c9218b16SRussell King 1520c9218b16SRussell Kingconfig HZ_200 1521c9218b16SRussell King bool "200 Hz" 1522c9218b16SRussell King 1523c9218b16SRussell Kingconfig HZ_250 1524c9218b16SRussell King bool "250 Hz" 1525c9218b16SRussell King 1526c9218b16SRussell Kingconfig HZ_300 1527c9218b16SRussell King bool "300 Hz" 1528c9218b16SRussell King 1529c9218b16SRussell Kingconfig HZ_500 1530c9218b16SRussell King bool "500 Hz" 1531c9218b16SRussell King 1532c9218b16SRussell Kingconfig HZ_1000 1533c9218b16SRussell King bool "1000 Hz" 1534c9218b16SRussell King 1535c9218b16SRussell Kingendchoice 1536c9218b16SRussell King 1537c9218b16SRussell Kingconfig HZ 1538c9218b16SRussell King int 153947d84682SRussell King default HZ_FIXED if HZ_FIXED != 0 1540c9218b16SRussell King default 100 if HZ_100 1541c9218b16SRussell King default 200 if HZ_200 1542c9218b16SRussell King default 250 if HZ_250 1543c9218b16SRussell King default 300 if HZ_300 1544c9218b16SRussell King default 500 if HZ_500 1545c9218b16SRussell King default 1000 1546c9218b16SRussell King 1547c9218b16SRussell Kingconfig SCHED_HRTICK 1548c9218b16SRussell King def_bool HIGH_RES_TIMERS 1549f8065813SRussell King 155016c79651SCatalin Marinasconfig THUMB2_KERNEL 1551bc7dea00SUwe Kleine-König bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 15524477ca45SUwe Kleine-König depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K 1553bc7dea00SUwe Kleine-König default y if CPU_THUMBONLY 155416c79651SCatalin Marinas select AEABI 155516c79651SCatalin Marinas select ARM_ASM_UNIFIED 155689bace65SArnd Bergmann select ARM_UNWIND 155716c79651SCatalin Marinas help 155816c79651SCatalin Marinas By enabling this option, the kernel will be compiled in 155916c79651SCatalin Marinas Thumb-2 mode. A compiler/assembler that understand the unified 156016c79651SCatalin Marinas ARM-Thumb syntax is needed. 156116c79651SCatalin Marinas 156216c79651SCatalin Marinas If unsure, say N. 156316c79651SCatalin Marinas 15646f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11 15656f685c5cSDave Martin bool "Work around buggy Thumb-2 short branch relocations in gas" 15666f685c5cSDave Martin depends on THUMB2_KERNEL && MODULES 15676f685c5cSDave Martin default y 15686f685c5cSDave Martin help 15696f685c5cSDave Martin Various binutils versions can resolve Thumb-2 branches to 15706f685c5cSDave Martin locally-defined, preemptible global symbols as short-range "b.n" 15716f685c5cSDave Martin branch instructions. 15726f685c5cSDave Martin 15736f685c5cSDave Martin This is a problem, because there's no guarantee the final 15746f685c5cSDave Martin destination of the symbol, or any candidate locations for a 15756f685c5cSDave Martin trampoline, are within range of the branch. For this reason, the 15766f685c5cSDave Martin kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 15776f685c5cSDave Martin relocation in modules at all, and it makes little sense to add 15786f685c5cSDave Martin support. 15796f685c5cSDave Martin 15806f685c5cSDave Martin The symptom is that the kernel fails with an "unsupported 15816f685c5cSDave Martin relocation" error when loading some modules. 15826f685c5cSDave Martin 15836f685c5cSDave Martin Until fixed tools are available, passing 15846f685c5cSDave Martin -fno-optimize-sibling-calls to gcc should prevent gcc generating 15856f685c5cSDave Martin code which hits this problem, at the cost of a bit of extra runtime 15866f685c5cSDave Martin stack usage in some cases. 15876f685c5cSDave Martin 15886f685c5cSDave Martin The problem is described in more detail at: 15896f685c5cSDave Martin https://bugs.launchpad.net/binutils-linaro/+bug/725126 15906f685c5cSDave Martin 15916f685c5cSDave Martin Only Thumb-2 kernels are affected. 15926f685c5cSDave Martin 15936f685c5cSDave Martin Unless you are sure your tools don't have this problem, say Y. 15946f685c5cSDave Martin 15950becb088SCatalin Marinasconfig ARM_ASM_UNIFIED 15960becb088SCatalin Marinas bool 15970becb088SCatalin Marinas 1598704bdda0SNicolas Pitreconfig AEABI 1599704bdda0SNicolas Pitre bool "Use the ARM EABI to compile the kernel" 1600704bdda0SNicolas Pitre help 1601704bdda0SNicolas Pitre This option allows for the kernel to be compiled using the latest 1602704bdda0SNicolas Pitre ARM ABI (aka EABI). This is only useful if you are using a user 1603704bdda0SNicolas Pitre space environment that is also compiled with EABI. 1604704bdda0SNicolas Pitre 1605704bdda0SNicolas Pitre Since there are major incompatibilities between the legacy ABI and 1606704bdda0SNicolas Pitre EABI, especially with regard to structure member alignment, this 1607704bdda0SNicolas Pitre option also changes the kernel syscall calling convention to 1608704bdda0SNicolas Pitre disambiguate both ABIs and allow for backward compatibility support 1609704bdda0SNicolas Pitre (selected with CONFIG_OABI_COMPAT). 1610704bdda0SNicolas Pitre 1611704bdda0SNicolas Pitre To use this you need GCC version 4.0.0 or later. 1612704bdda0SNicolas Pitre 16136c90c872SNicolas Pitreconfig OABI_COMPAT 1614a73a3ff1SRussell King bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1615d6f94fa0SKees Cook depends on AEABI && !THUMB2_KERNEL 16166c90c872SNicolas Pitre help 16176c90c872SNicolas Pitre This option preserves the old syscall interface along with the 16186c90c872SNicolas Pitre new (ARM EABI) one. It also provides a compatibility layer to 16196c90c872SNicolas Pitre intercept syscalls that have structure arguments which layout 16206c90c872SNicolas Pitre in memory differs between the legacy ABI and the new ARM EABI 16216c90c872SNicolas Pitre (only for non "thumb" binaries). This option adds a tiny 16226c90c872SNicolas Pitre overhead to all syscalls and produces a slightly larger kernel. 162391702175SKees Cook 162491702175SKees Cook The seccomp filter system will not be available when this is 162591702175SKees Cook selected, since there is no way yet to sensibly distinguish 162691702175SKees Cook between calling conventions during filtering. 162791702175SKees Cook 16286c90c872SNicolas Pitre If you know you'll be using only pure EABI user space then you 16296c90c872SNicolas Pitre can say N here. If this option is not selected and you attempt 16306c90c872SNicolas Pitre to execute a legacy ABI binary then the result will be 16316c90c872SNicolas Pitre UNPREDICTABLE (in fact it can be predicted that it won't work 1632b02f8467SKees Cook at all). If in doubt say N. 16336c90c872SNicolas Pitre 1634eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL 1635e80d6a24SMel Gorman bool 1636e80d6a24SMel Gorman 163705944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE 163805944d74SRussell King bool 163905944d74SRussell King 164007a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT 164107a2f737SRussell King def_bool ARCH_SPARSEMEM_ENABLE 164207a2f737SRussell King 164305944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL 1644be370302SRussell King def_bool ARCH_SPARSEMEM_ENABLE 1645c80d79d7SYasunori Goto 16467b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID 16477b7bf499SWill Deacon def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 16487b7bf499SWill Deacon 1649b8cd51afSSteve Capperconfig HAVE_GENERIC_RCU_GUP 1650b8cd51afSSteve Capper def_bool y 1651b8cd51afSSteve Capper depends on ARM_LPAE 1652b8cd51afSSteve Capper 1653053a96caSNicolas Pitreconfig HIGHMEM 1654e8db89a2SRussell King bool "High Memory Support" 1655e8db89a2SRussell King depends on MMU 1656053a96caSNicolas Pitre help 1657053a96caSNicolas Pitre The address space of ARM processors is only 4 Gigabytes large 1658053a96caSNicolas Pitre and it has to accommodate user address space, kernel address 1659053a96caSNicolas Pitre space as well as some memory mapped IO. That means that, if you 1660053a96caSNicolas Pitre have a large amount of physical memory and/or IO, not all of the 1661053a96caSNicolas Pitre memory can be "permanently mapped" by the kernel. The physical 1662053a96caSNicolas Pitre memory that is not permanently mapped is called "high memory". 1663053a96caSNicolas Pitre 1664053a96caSNicolas Pitre Depending on the selected kernel/user memory split, minimum 1665053a96caSNicolas Pitre vmalloc space and actual amount of RAM, you may not need this 1666053a96caSNicolas Pitre option which should result in a slightly faster kernel. 1667053a96caSNicolas Pitre 1668053a96caSNicolas Pitre If unsure, say n. 1669053a96caSNicolas Pitre 167065cec8e3SRussell Kingconfig HIGHPTE 167165cec8e3SRussell King bool "Allocate 2nd-level pagetables from highmem" 167265cec8e3SRussell King depends on HIGHMEM 167365cec8e3SRussell King 16741b8873a0SJamie Ilesconfig HW_PERF_EVENTS 16751b8873a0SJamie Iles bool "Enable hardware performance counter support for perf events" 1676f0d1bc47SWill Deacon depends on PERF_EVENTS 16771b8873a0SJamie Iles default y 16781b8873a0SJamie Iles help 16791b8873a0SJamie Iles Enable hardware performance counter support for perf events. If 16801b8873a0SJamie Iles disabled, perf events will use software events only. 16811b8873a0SJamie Iles 16821355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS 16831355e2a6SCatalin Marinas def_bool y 16841355e2a6SCatalin Marinas depends on ARM_LPAE 16851355e2a6SCatalin Marinas 16868d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE 16878d962507SCatalin Marinas def_bool y 16888d962507SCatalin Marinas depends on ARM_LPAE 16898d962507SCatalin Marinas 16904bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB 16914bfab203SSteven Capper def_bool y 16924bfab203SSteven Capper 16933f22ab27SDave Hansensource "mm/Kconfig" 16943f22ab27SDave Hansen 1695c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER 1696bf98c1eaSLaurent Pinchart int "Maximum zone order" if ARCH_SHMOBILE_LEGACY 1697bf98c1eaSLaurent Pinchart range 11 64 if ARCH_SHMOBILE_LEGACY 1698898f08e1SYegor Yefremov default "12" if SOC_AM33XX 16996d85e2b0SUwe Kleine-König default "9" if SA1111 || ARCH_EFM32 1700c1b2d970SMagnus Damm default "11" 1701c1b2d970SMagnus Damm help 1702c1b2d970SMagnus Damm The kernel memory allocator divides physically contiguous memory 1703c1b2d970SMagnus Damm blocks into "zones", where each zone is a power of two number of 1704c1b2d970SMagnus Damm pages. This option selects the largest power of two that the kernel 1705c1b2d970SMagnus Damm keeps in the memory allocator. If you need to allocate very large 1706c1b2d970SMagnus Damm blocks of physically contiguous memory, then you may need to 1707c1b2d970SMagnus Damm increase this value. 1708c1b2d970SMagnus Damm 1709c1b2d970SMagnus Damm This config option is actually maximum order plus one. For example, 1710c1b2d970SMagnus Damm a value of 11 means that the largest free memory block is 2^10 pages. 1711c1b2d970SMagnus Damm 17121da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP 17131da177e4SLinus Torvalds bool 1714f12d0d7cSHyok S. Choi depends on CPU_CP15_MMU 17151da177e4SLinus Torvalds default y if !ARCH_EBSA110 1716e119bfffSRussell King select HAVE_PROC_CPU if PROC_FS 17171da177e4SLinus Torvalds help 17181da177e4SLinus Torvalds ARM processors cannot fetch/store information which is not 17191da177e4SLinus Torvalds naturally aligned on the bus, i.e., a 4 byte fetch must start at an 17201da177e4SLinus Torvalds address divisible by 4. On 32-bit ARM processors, these non-aligned 17211da177e4SLinus Torvalds fetch/store instructions will be emulated in software if you say 17221da177e4SLinus Torvalds here, which has a severe performance impact. This is necessary for 17231da177e4SLinus Torvalds correct operation of some network protocols. With an IP-only 17241da177e4SLinus Torvalds configuration it is safe to say N, otherwise say Y. 17251da177e4SLinus Torvalds 172639ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY 172738ef2ad5SLinus Walleij bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 172838ef2ad5SLinus Walleij depends on MMU 172939ec58f3SLennert Buytenhek default y if CPU_FEROCEON 173039ec58f3SLennert Buytenhek help 173139ec58f3SLennert Buytenhek Implement faster copy_to_user and clear_user methods for CPU 173239ec58f3SLennert Buytenhek cores where a 8-word STM instruction give significantly higher 173339ec58f3SLennert Buytenhek memory write throughput than a sequence of individual 32bit stores. 173439ec58f3SLennert Buytenhek 173539ec58f3SLennert Buytenhek A possible side effect is a slight increase in scheduling latency 173639ec58f3SLennert Buytenhek between threads sharing the same address space if they invoke 173739ec58f3SLennert Buytenhek such copy operations with large buffers. 173839ec58f3SLennert Buytenhek 173939ec58f3SLennert Buytenhek However, if the CPU data cache is using a write-allocate mode, 174039ec58f3SLennert Buytenhek this option is unlikely to provide any performance gain. 174139ec58f3SLennert Buytenhek 174270c70d97SNicolas Pitreconfig SECCOMP 174370c70d97SNicolas Pitre bool 174470c70d97SNicolas Pitre prompt "Enable seccomp to safely compute untrusted bytecode" 174570c70d97SNicolas Pitre ---help--- 174670c70d97SNicolas Pitre This kernel feature is useful for number crunching applications 174770c70d97SNicolas Pitre that may need to compute untrusted bytecode during their 174870c70d97SNicolas Pitre execution. By using pipes or other transports made available to 174970c70d97SNicolas Pitre the process as file descriptors supporting the read/write 175070c70d97SNicolas Pitre syscalls, it's possible to isolate those applications in 175170c70d97SNicolas Pitre their own address space using seccomp. Once seccomp is 175270c70d97SNicolas Pitre enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 175370c70d97SNicolas Pitre and the task is only allowed to execute a few safe syscalls 175470c70d97SNicolas Pitre defined by each seccomp mode. 175570c70d97SNicolas Pitre 175606e6295bSStefano Stabelliniconfig SWIOTLB 175706e6295bSStefano Stabellini def_bool y 175806e6295bSStefano Stabellini 175906e6295bSStefano Stabelliniconfig IOMMU_HELPER 176006e6295bSStefano Stabellini def_bool SWIOTLB 176106e6295bSStefano Stabellini 1762eff8d644SStefano Stabelliniconfig XEN_DOM0 1763eff8d644SStefano Stabellini def_bool y 1764eff8d644SStefano Stabellini depends on XEN 1765eff8d644SStefano Stabellini 1766eff8d644SStefano Stabelliniconfig XEN 1767c2ba1f7dSJulien Grall bool "Xen guest support on ARM" 176885323a99SIan Campbell depends on ARM && AEABI && OF 1769f880b67dSArnd Bergmann depends on CPU_V7 && !CPU_V6 177085323a99SIan Campbell depends on !GENERIC_ATOMIC64 17717693deccSUwe Kleine-König depends on MMU 177251aaf81fSRussell King select ARCH_DMA_ADDR_T_64BIT 177317b7ab80SStefano Stabellini select ARM_PSCI 177483862ccfSStefano Stabellini select SWIOTLB_XEN 1775eff8d644SStefano Stabellini help 1776eff8d644SStefano Stabellini Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1777eff8d644SStefano Stabellini 17781da177e4SLinus Torvaldsendmenu 17791da177e4SLinus Torvalds 17801da177e4SLinus Torvaldsmenu "Boot options" 17811da177e4SLinus Torvalds 17829eb8f674SGrant Likelyconfig USE_OF 17839eb8f674SGrant Likely bool "Flattened Device Tree support" 1784b1b3f49cSRussell King select IRQ_DOMAIN 17859eb8f674SGrant Likely select OF 17869eb8f674SGrant Likely select OF_EARLY_FLATTREE 1787bcedb5f9SMarek Szyprowski select OF_RESERVED_MEM 17889eb8f674SGrant Likely help 17899eb8f674SGrant Likely Include support for flattened device tree machine descriptions. 17909eb8f674SGrant Likely 1791bd51e2f5SNicolas Pitreconfig ATAGS 1792bd51e2f5SNicolas Pitre bool "Support for the traditional ATAGS boot data passing" if USE_OF 1793bd51e2f5SNicolas Pitre default y 1794bd51e2f5SNicolas Pitre help 1795bd51e2f5SNicolas Pitre This is the traditional way of passing data to the kernel at boot 1796bd51e2f5SNicolas Pitre time. If you are solely relying on the flattened device tree (or 1797bd51e2f5SNicolas Pitre the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1798bd51e2f5SNicolas Pitre to remove ATAGS support from your kernel binary. If unsure, 1799bd51e2f5SNicolas Pitre leave this to y. 1800bd51e2f5SNicolas Pitre 1801bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT 1802bd51e2f5SNicolas Pitre bool "Provide old way to pass kernel parameters" 1803bd51e2f5SNicolas Pitre depends on ATAGS 1804bd51e2f5SNicolas Pitre help 1805bd51e2f5SNicolas Pitre This was deprecated in 2001 and announced to live on for 5 years. 1806bd51e2f5SNicolas Pitre Some old boot loaders still use this way. 1807bd51e2f5SNicolas Pitre 18081da177e4SLinus Torvalds# Compressed boot loader in ROM. Yes, we really want to ask about 18091da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files. 18101da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT 18111da177e4SLinus Torvalds hex "Compressed ROM boot loader base address" 18121da177e4SLinus Torvalds default "0" 18131da177e4SLinus Torvalds help 18141da177e4SLinus Torvalds The physical address at which the ROM-able zImage is to be 18151da177e4SLinus Torvalds placed in the target. Platforms which normally make use of 18161da177e4SLinus Torvalds ROM-able zImage formats normally set this to a suitable 18171da177e4SLinus Torvalds value in their defconfig file. 18181da177e4SLinus Torvalds 18191da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18201da177e4SLinus Torvalds 18211da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS 18221da177e4SLinus Torvalds hex "Compressed ROM boot loader BSS address" 18231da177e4SLinus Torvalds default "0" 18241da177e4SLinus Torvalds help 1825f8c440b2SDan Fandrich The base address of an area of read/write memory in the target 1826f8c440b2SDan Fandrich for the ROM-able zImage which must be available while the 1827f8c440b2SDan Fandrich decompressor is running. It must be large enough to hold the 1828f8c440b2SDan Fandrich entire decompressed kernel plus an additional 128 KiB. 1829f8c440b2SDan Fandrich Platforms which normally make use of ROM-able zImage formats 1830f8c440b2SDan Fandrich normally set this to a suitable value in their defconfig file. 18311da177e4SLinus Torvalds 18321da177e4SLinus Torvalds If ZBOOT_ROM is not enabled, this has no effect. 18331da177e4SLinus Torvalds 18341da177e4SLinus Torvaldsconfig ZBOOT_ROM 18351da177e4SLinus Torvalds bool "Compressed boot loader in ROM/flash" 18361da177e4SLinus Torvalds depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 183710968131SRussell King depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR 18381da177e4SLinus Torvalds help 18391da177e4SLinus Torvalds Say Y here if you intend to execute your compressed kernel image 18401da177e4SLinus Torvalds (zImage) directly from ROM or flash. If unsure, say N. 18411da177e4SLinus Torvalds 1842090ab3ffSSimon Hormanchoice 1843090ab3ffSSimon Horman prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1844d6f94fa0SKees Cook depends on ZBOOT_ROM && ARCH_SH7372 1845090ab3ffSSimon Horman default ZBOOT_ROM_NONE 1846090ab3ffSSimon Horman help 1847090ab3ffSSimon Horman Include experimental SD/MMC loading code in the ROM-able zImage. 184859bf8964SMasanari Iida With this enabled it is possible to write the ROM-able zImage 1849090ab3ffSSimon Horman kernel image to an MMC or SD card and boot the kernel straight 1850090ab3ffSSimon Horman from the reset vector. At reset the processor Mask ROM will load 185159bf8964SMasanari Iida the first part of the ROM-able zImage which in turn loads the 1852090ab3ffSSimon Horman rest the kernel image to RAM. 1853090ab3ffSSimon Horman 1854090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE 1855090ab3ffSSimon Horman bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1856090ab3ffSSimon Horman help 1857090ab3ffSSimon Horman Do not load image from SD or MMC 1858090ab3ffSSimon Horman 1859f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF 1860f45b1149SSimon Horman bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1861f45b1149SSimon Horman help 1862090ab3ffSSimon Horman Load image from MMCIF hardware block. 1863090ab3ffSSimon Horman 1864090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI 1865090ab3ffSSimon Horman bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1866090ab3ffSSimon Horman help 1867090ab3ffSSimon Horman Load image from SDHI hardware block 1868090ab3ffSSimon Horman 1869090ab3ffSSimon Hormanendchoice 1870f45b1149SSimon Horman 1871e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB 1872e2a6a3aaSJohn Bonesio bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 187310968131SRussell King depends on OF 1874e2a6a3aaSJohn Bonesio help 1875e2a6a3aaSJohn Bonesio With this option, the boot code will look for a device tree binary 1876e2a6a3aaSJohn Bonesio (DTB) appended to zImage 1877e2a6a3aaSJohn Bonesio (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1878e2a6a3aaSJohn Bonesio 1879e2a6a3aaSJohn Bonesio This is meant as a backward compatibility convenience for those 1880e2a6a3aaSJohn Bonesio systems with a bootloader that can't be upgraded to accommodate 1881e2a6a3aaSJohn Bonesio the documented boot protocol using a device tree. 1882e2a6a3aaSJohn Bonesio 1883e2a6a3aaSJohn Bonesio Beware that there is very little in terms of protection against 1884e2a6a3aaSJohn Bonesio this option being confused by leftover garbage in memory that might 1885e2a6a3aaSJohn Bonesio look like a DTB header after a reboot if no actual DTB is appended 1886e2a6a3aaSJohn Bonesio to zImage. Do not leave this option active in a production kernel 1887e2a6a3aaSJohn Bonesio if you don't intend to always append a DTB. Proper passing of the 1888e2a6a3aaSJohn Bonesio location into r2 of a bootloader provided DTB is always preferable 1889e2a6a3aaSJohn Bonesio to this option. 1890e2a6a3aaSJohn Bonesio 1891b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT 1892b90b9a38SNicolas Pitre bool "Supplement the appended DTB with traditional ATAG information" 1893b90b9a38SNicolas Pitre depends on ARM_APPENDED_DTB 1894b90b9a38SNicolas Pitre help 1895b90b9a38SNicolas Pitre Some old bootloaders can't be updated to a DTB capable one, yet 1896b90b9a38SNicolas Pitre they provide ATAGs with memory configuration, the ramdisk address, 1897b90b9a38SNicolas Pitre the kernel cmdline string, etc. Such information is dynamically 1898b90b9a38SNicolas Pitre provided by the bootloader and can't always be stored in a static 1899b90b9a38SNicolas Pitre DTB. To allow a device tree enabled kernel to be used with such 1900b90b9a38SNicolas Pitre bootloaders, this option allows zImage to extract the information 1901b90b9a38SNicolas Pitre from the ATAG list and store it at run time into the appended DTB. 1902b90b9a38SNicolas Pitre 1903d0f34a11SGenoud Richardchoice 1904d0f34a11SGenoud Richard prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1905d0f34a11SGenoud Richard default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1906d0f34a11SGenoud Richard 1907d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1908d0f34a11SGenoud Richard bool "Use bootloader kernel arguments if available" 1909d0f34a11SGenoud Richard help 1910d0f34a11SGenoud Richard Uses the command-line options passed by the boot loader instead of 1911d0f34a11SGenoud Richard the device tree bootargs property. If the boot loader doesn't provide 1912d0f34a11SGenoud Richard any, the device tree bootargs property will be used. 1913d0f34a11SGenoud Richard 1914d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1915d0f34a11SGenoud Richard bool "Extend with bootloader kernel arguments" 1916d0f34a11SGenoud Richard help 1917d0f34a11SGenoud Richard The command-line arguments provided by the boot loader will be 1918d0f34a11SGenoud Richard appended to the the device tree bootargs property. 1919d0f34a11SGenoud Richard 1920d0f34a11SGenoud Richardendchoice 1921d0f34a11SGenoud Richard 19221da177e4SLinus Torvaldsconfig CMDLINE 19231da177e4SLinus Torvalds string "Default kernel command string" 19241da177e4SLinus Torvalds default "" 19251da177e4SLinus Torvalds help 19261da177e4SLinus Torvalds On some architectures (EBSA110 and CATS), there is currently no way 19271da177e4SLinus Torvalds for the boot loader to pass arguments to the kernel. For these 19281da177e4SLinus Torvalds architectures, you should supply some command-line options at build 19291da177e4SLinus Torvalds time by entering them here. As a minimum, you should specify the 19301da177e4SLinus Torvalds memory size and the root device (e.g., mem=64M root=/dev/nfs). 19311da177e4SLinus Torvalds 19324394c124SVictor Boiviechoice 19334394c124SVictor Boivie prompt "Kernel command line type" if CMDLINE != "" 19344394c124SVictor Boivie default CMDLINE_FROM_BOOTLOADER 1935bd51e2f5SNicolas Pitre depends on ATAGS 19364394c124SVictor Boivie 19374394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER 19384394c124SVictor Boivie bool "Use bootloader kernel arguments if available" 19394394c124SVictor Boivie help 19404394c124SVictor Boivie Uses the command-line options passed by the boot loader. If 19414394c124SVictor Boivie the boot loader doesn't provide any, the default kernel command 19424394c124SVictor Boivie string provided in CMDLINE will be used. 19434394c124SVictor Boivie 19444394c124SVictor Boivieconfig CMDLINE_EXTEND 19454394c124SVictor Boivie bool "Extend bootloader kernel arguments" 19464394c124SVictor Boivie help 19474394c124SVictor Boivie The command-line arguments provided by the boot loader will be 19484394c124SVictor Boivie appended to the default kernel command string. 19494394c124SVictor Boivie 195092d2040dSAlexander Hollerconfig CMDLINE_FORCE 195192d2040dSAlexander Holler bool "Always use the default kernel command string" 195292d2040dSAlexander Holler help 195392d2040dSAlexander Holler Always use the default kernel command string, even if the boot 195492d2040dSAlexander Holler loader passes other arguments to the kernel. 195592d2040dSAlexander Holler This is useful if you cannot or don't want to change the 195692d2040dSAlexander Holler command-line options your boot loader passes to the kernel. 19574394c124SVictor Boivieendchoice 195892d2040dSAlexander Holler 19591da177e4SLinus Torvaldsconfig XIP_KERNEL 19601da177e4SLinus Torvalds bool "Kernel Execute-In-Place from ROM" 196110968131SRussell King depends on !ARM_LPAE && !ARCH_MULTIPLATFORM 19621da177e4SLinus Torvalds help 19631da177e4SLinus Torvalds Execute-In-Place allows the kernel to run from non-volatile storage 19641da177e4SLinus Torvalds directly addressable by the CPU, such as NOR flash. This saves RAM 19651da177e4SLinus Torvalds space since the text section of the kernel is not loaded from flash 19661da177e4SLinus Torvalds to RAM. Read-write sections, such as the data section and stack, 19671da177e4SLinus Torvalds are still copied to RAM. The XIP kernel is not compressed since 19681da177e4SLinus Torvalds it has to run directly from flash, so it will take more space to 19691da177e4SLinus Torvalds store it. The flash address used to link the kernel object files, 19701da177e4SLinus Torvalds and for storing it, is configuration dependent. Therefore, if you 19711da177e4SLinus Torvalds say Y here, you must know the proper physical address where to 19721da177e4SLinus Torvalds store the kernel image depending on your own flash memory usage. 19731da177e4SLinus Torvalds 19741da177e4SLinus Torvalds Also note that the make target becomes "make xipImage" rather than 19751da177e4SLinus Torvalds "make zImage" or "make Image". The final kernel binary to put in 19761da177e4SLinus Torvalds ROM memory will be arch/arm/boot/xipImage. 19771da177e4SLinus Torvalds 19781da177e4SLinus Torvalds If unsure, say N. 19791da177e4SLinus Torvalds 19801da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR 19811da177e4SLinus Torvalds hex "XIP Kernel Physical Location" 19821da177e4SLinus Torvalds depends on XIP_KERNEL 19831da177e4SLinus Torvalds default "0x00080000" 19841da177e4SLinus Torvalds help 19851da177e4SLinus Torvalds This is the physical address in your flash memory the kernel will 19861da177e4SLinus Torvalds be linked for and stored to. This address is dependent on your 19871da177e4SLinus Torvalds own flash usage. 19881da177e4SLinus Torvalds 1989c587e4a6SRichard Purdieconfig KEXEC 1990c587e4a6SRichard Purdie bool "Kexec system call (EXPERIMENTAL)" 199119ab428fSStephen Warren depends on (!SMP || PM_SLEEP_SMP) 1992c587e4a6SRichard Purdie help 1993c587e4a6SRichard Purdie kexec is a system call that implements the ability to shutdown your 1994c587e4a6SRichard Purdie current kernel, and to start another kernel. It is like a reboot 199501dd2fbfSMatt LaPlante but it is independent of the system firmware. And like a reboot 1996c587e4a6SRichard Purdie you can start any kernel with it, not just Linux. 1997c587e4a6SRichard Purdie 1998c587e4a6SRichard Purdie It is an ongoing process to be certain the hardware in a machine 1999c587e4a6SRichard Purdie is properly shutdown, so do not be surprised if this code does not 2000bf220695SGeert Uytterhoeven initially work for you. 2001c587e4a6SRichard Purdie 20024cd9d6f7SRichard Purdieconfig ATAGS_PROC 20034cd9d6f7SRichard Purdie bool "Export atags in procfs" 2004bd51e2f5SNicolas Pitre depends on ATAGS && KEXEC 2005b98d7291SUli Luckas default y 20064cd9d6f7SRichard Purdie help 20074cd9d6f7SRichard Purdie Should the atags used to boot the kernel be exported in an "atags" 20084cd9d6f7SRichard Purdie file in procfs. Useful with kexec. 20094cd9d6f7SRichard Purdie 2010cb5d39b3SMika Westerbergconfig CRASH_DUMP 2011cb5d39b3SMika Westerberg bool "Build kdump crash kernel (EXPERIMENTAL)" 2012cb5d39b3SMika Westerberg help 2013cb5d39b3SMika Westerberg Generate crash dump after being started by kexec. This should 2014cb5d39b3SMika Westerberg be normally only set in special crash dump kernels which are 2015cb5d39b3SMika Westerberg loaded in the main kernel with kexec-tools into a specially 2016cb5d39b3SMika Westerberg reserved region and then later executed after a crash by 2017cb5d39b3SMika Westerberg kdump/kexec. The crash dump kernel must be compiled to a 2018cb5d39b3SMika Westerberg memory address not used by the main kernel 2019cb5d39b3SMika Westerberg 2020cb5d39b3SMika Westerberg For more details see Documentation/kdump/kdump.txt 2021cb5d39b3SMika Westerberg 2022e69edc79SEric Miaoconfig AUTO_ZRELADDR 2023e69edc79SEric Miao bool "Auto calculation of the decompressed kernel image address" 2024e69edc79SEric Miao help 2025e69edc79SEric Miao ZRELADDR is the physical address where the decompressed kernel 2026e69edc79SEric Miao image will be placed. If AUTO_ZRELADDR is selected, the address 2027e69edc79SEric Miao will be determined at run-time by masking the current IP with 2028e69edc79SEric Miao 0xf8000000. This assumes the zImage being placed in the first 128MB 2029e69edc79SEric Miao from start of memory. 2030e69edc79SEric Miao 20311da177e4SLinus Torvaldsendmenu 20321da177e4SLinus Torvalds 2033ac9d7efcSRussell Kingmenu "CPU Power Management" 20341da177e4SLinus Torvalds 20351da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig" 20361da177e4SLinus Torvalds 2037ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig" 2038ac9d7efcSRussell King 2039ac9d7efcSRussell Kingendmenu 2040ac9d7efcSRussell King 20411da177e4SLinus Torvaldsmenu "Floating point emulation" 20421da177e4SLinus Torvalds 20431da177e4SLinus Torvaldscomment "At least one emulation must be selected" 20441da177e4SLinus Torvalds 20451da177e4SLinus Torvaldsconfig FPE_NWFPE 20461da177e4SLinus Torvalds bool "NWFPE math emulation" 2047593c252aSDave Martin depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 20481da177e4SLinus Torvalds ---help--- 20491da177e4SLinus Torvalds Say Y to include the NWFPE floating point emulator in the kernel. 20501da177e4SLinus Torvalds This is necessary to run most binaries. Linux does not currently 20511da177e4SLinus Torvalds support floating point hardware so you need to say Y here even if 20521da177e4SLinus Torvalds your machine has an FPA or floating point co-processor podule. 20531da177e4SLinus Torvalds 20541da177e4SLinus Torvalds You may say N here if you are going to load the Acorn FPEmulator 20551da177e4SLinus Torvalds early in the bootup. 20561da177e4SLinus Torvalds 20571da177e4SLinus Torvaldsconfig FPE_NWFPE_XP 20581da177e4SLinus Torvalds bool "Support extended precision" 2059bedf142bSLennert Buytenhek depends on FPE_NWFPE 20601da177e4SLinus Torvalds help 20611da177e4SLinus Torvalds Say Y to include 80-bit support in the kernel floating-point 20621da177e4SLinus Torvalds emulator. Otherwise, only 32 and 64-bit support is compiled in. 20631da177e4SLinus Torvalds Note that gcc does not generate 80-bit operations by default, 20641da177e4SLinus Torvalds so in most cases this option only enlarges the size of the 20651da177e4SLinus Torvalds floating point emulator without any good reason. 20661da177e4SLinus Torvalds 20671da177e4SLinus Torvalds You almost surely want to say N here. 20681da177e4SLinus Torvalds 20691da177e4SLinus Torvaldsconfig FPE_FASTFPE 20701da177e4SLinus Torvalds bool "FastFPE math emulation (EXPERIMENTAL)" 2071d6f94fa0SKees Cook depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 20721da177e4SLinus Torvalds ---help--- 20731da177e4SLinus Torvalds Say Y here to include the FAST floating point emulator in the kernel. 20741da177e4SLinus Torvalds This is an experimental much faster emulator which now also has full 20751da177e4SLinus Torvalds precision for the mantissa. It does not support any exceptions. 20761da177e4SLinus Torvalds It is very simple, and approximately 3-6 times faster than NWFPE. 20771da177e4SLinus Torvalds 20781da177e4SLinus Torvalds It should be sufficient for most programs. It may be not suitable 20791da177e4SLinus Torvalds for scientific calculations, but you have to check this for yourself. 20801da177e4SLinus Torvalds If you do not feel you need a faster FP emulation you should better 20811da177e4SLinus Torvalds choose NWFPE. 20821da177e4SLinus Torvalds 20831da177e4SLinus Torvaldsconfig VFP 20841da177e4SLinus Torvalds bool "VFP-format floating point maths" 2085e399b1a4SRussell King depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 20861da177e4SLinus Torvalds help 20871da177e4SLinus Torvalds Say Y to include VFP support code in the kernel. This is needed 20881da177e4SLinus Torvalds if your hardware includes a VFP unit. 20891da177e4SLinus Torvalds 20901da177e4SLinus Torvalds Please see <file:Documentation/arm/VFP/release-notes.txt> for 20911da177e4SLinus Torvalds release notes and additional status information. 20921da177e4SLinus Torvalds 20931da177e4SLinus Torvalds Say N if your target does not have VFP hardware. 20941da177e4SLinus Torvalds 209525ebee02SCatalin Marinasconfig VFPv3 209625ebee02SCatalin Marinas bool 209725ebee02SCatalin Marinas depends on VFP 209825ebee02SCatalin Marinas default y if CPU_V7 209925ebee02SCatalin Marinas 2100b5872db4SCatalin Marinasconfig NEON 2101b5872db4SCatalin Marinas bool "Advanced SIMD (NEON) Extension support" 2102b5872db4SCatalin Marinas depends on VFPv3 && CPU_V7 2103b5872db4SCatalin Marinas help 2104b5872db4SCatalin Marinas Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2105b5872db4SCatalin Marinas Extension. 2106b5872db4SCatalin Marinas 210773c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON 210873c132c1SArd Biesheuvel bool "Support for NEON in kernel mode" 2109c4a30c3bSRussell King depends on NEON && AEABI 211073c132c1SArd Biesheuvel help 211173c132c1SArd Biesheuvel Say Y to include support for NEON in kernel mode. 211273c132c1SArd Biesheuvel 21131da177e4SLinus Torvaldsendmenu 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsmenu "Userspace binary formats" 21161da177e4SLinus Torvalds 21171da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 21181da177e4SLinus Torvalds 21191da177e4SLinus Torvaldsconfig ARTHUR 21201da177e4SLinus Torvalds tristate "RISC OS personality" 2121704bdda0SNicolas Pitre depends on !AEABI 21221da177e4SLinus Torvalds help 21231da177e4SLinus Torvalds Say Y here to include the kernel code necessary if you want to run 21241da177e4SLinus Torvalds Acorn RISC OS/Arthur binaries under Linux. This code is still very 21251da177e4SLinus Torvalds experimental; if this sounds frightening, say N and sleep in peace. 21261da177e4SLinus Torvalds You can also say M here to compile this support as a module (which 21271da177e4SLinus Torvalds will be called arthur). 21281da177e4SLinus Torvalds 21291da177e4SLinus Torvaldsendmenu 21301da177e4SLinus Torvalds 21311da177e4SLinus Torvaldsmenu "Power management options" 21321da177e4SLinus Torvalds 2133eceab4acSRussell Kingsource "kernel/power/Kconfig" 21341da177e4SLinus Torvalds 2135f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 213619a0519dSEzequiel Garcia depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ 2137f0d75153SUwe Kleine-König CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2138f4cb5700SJohannes Berg def_bool y 2139f4cb5700SJohannes Berg 214015e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND 214115e0d9e3SArnd Bergmann def_bool PM_SLEEP 214215e0d9e3SArnd Bergmann 2143603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE 2144603fb42aSSebastian Capella bool 2145603fb42aSSebastian Capella depends on MMU 2146603fb42aSSebastian Capella default y if ARCH_SUSPEND_POSSIBLE 2147603fb42aSSebastian Capella 21481da177e4SLinus Torvaldsendmenu 21491da177e4SLinus Torvalds 2150d5950b43SSam Ravnborgsource "net/Kconfig" 2151d5950b43SSam Ravnborg 2152ac25150fSUwe Kleine-Königsource "drivers/Kconfig" 21531da177e4SLinus Torvalds 21541da177e4SLinus Torvaldssource "fs/Kconfig" 21551da177e4SLinus Torvalds 21561da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug" 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvaldssource "security/Kconfig" 21591da177e4SLinus Torvalds 21601da177e4SLinus Torvaldssource "crypto/Kconfig" 21611da177e4SLinus Torvalds 21621da177e4SLinus Torvaldssource "lib/Kconfig" 2163749cf76cSChristoffer Dall 2164749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig" 2165