xref: /linux/arch/arm/Kconfig (revision 942fa985e9f161ac018ce2230d3e6f7668cca6ac)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig ARM
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5*942fa985SYury Norov	select ARCH_32BIT_OFF_T
61d8f51d4SScott Wood	select ARCH_CLOCKSOURCE_DATA
7ec80eb46SArnd Bergmann	select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
8c7780ab5SVladimir Murzin	select ARCH_HAS_DEBUG_VIRTUAL if MMU
921266be9SDan Williams	select ARCH_HAS_DEVMEM_IS_ALLOWED
102b68f6caSKees Cook	select ARCH_HAS_ELF_RANDOMIZE
11ee333554SJinbum Park	select ARCH_HAS_FORTIFY_SOURCE
1275851720SDmitry Vyukov	select ARCH_HAS_KCOV
13e69244d2SWill Deacon	select ARCH_HAS_MEMBARRIER_SYNC_CORE
143010a5eaSLaurent Dufour	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
15ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
1675851720SDmitry Vyukov	select ARCH_HAS_SET_MEMORY
17ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
18ad21fc4fSLaura Abbott	select ARCH_HAS_STRICT_MODULE_RWX if MMU
193d06770eSMark Rutland	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
20171b3f0dSRussell King	select ARCH_HAVE_CUSTOM_GPIO_H
21957e3facSRiku Voipio	select ARCH_HAS_GCOV_PROFILE_ALL
22d7018848SMark Salter	select ARCH_MIGHT_HAVE_PC_PARPORT
237c703e54SChristoph Hellwig	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
24ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
25ad21fc4fSLaura Abbott	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
264badad35SPeter Zijlstra	select ARCH_SUPPORTS_ATOMIC_RMW
27017f161aSKim Phillips	select ARCH_USE_BUILTIN_BSWAP
280cbad9c9SWill Deacon	select ARCH_USE_CMPXCHG_LOCKREF
29b1b3f49cSRussell King	select ARCH_WANT_IPC_PARSE_VERSION
30ee951c63SStephen Boyd	select BUILDTIME_EXTABLE_SORT if MMU
31171b3f0dSRussell King	select CLONE_BACKWARDS
32f00790aaSRussell King	select CPU_PM if SUSPEND || CPU_IDLE
33dce5c9e3SWill Deacon	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
34f0edfea8SChristoph Hellwig	select DMA_REMAP if MMU
35b01aec9bSBorislav Petkov	select EDAC_SUPPORT
36b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
3736d0fd21SLaura Abbott	select GENERIC_ALLOCATOR
382ef7a295SJuri Lelli	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
39f00790aaSRussell King	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
40b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
41ea2d9a96SArd Biesheuvel	select GENERIC_CPU_AUTOPROBE
422937367bSArd Biesheuvel	select GENERIC_EARLY_IOREMAP
43171b3f0dSRussell King	select GENERIC_IDLE_POLL_SETUP
44b1b3f49cSRussell King	select GENERIC_IRQ_PROBE
45b1b3f49cSRussell King	select GENERIC_IRQ_SHOW
467c07005eSGeert Uytterhoeven	select GENERIC_IRQ_SHOW_LEVEL
47b1b3f49cSRussell King	select GENERIC_PCI_IOMAP
4838ff87f7SStephen Boyd	select GENERIC_SCHED_CLOCK
49b1b3f49cSRussell King	select GENERIC_SMP_IDLE_THREAD
50b1b3f49cSRussell King	select GENERIC_STRNCPY_FROM_USER
51b1b3f49cSRussell King	select GENERIC_STRNLEN_USER
52a71b092aSMarc Zyngier	select HANDLE_DOMAIN_IRQ
53b1b3f49cSRussell King	select HARDIRQS_SW_RESEND
54f00790aaSRussell King	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
550b7857dbSYalin Wang	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
56437682eeSArnd Bergmann	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
57437682eeSArnd Bergmann	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
58e0c25d95SDaniel Cashman	select HAVE_ARCH_MMAP_RND_BITS if MMU
59f00790aaSRussell King	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
6008626a60SKees Cook	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
610693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
62b329f95dSJens Wiklander	select HAVE_ARM_SMCCC if CPU_V7
6339c13c20SShubham Bansal	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
64171b3f0dSRussell King	select HAVE_CONTEXT_TRACKING
65b1b3f49cSRussell King	select HAVE_C_RECORDMCOUNT
66b1b3f49cSRussell King	select HAVE_DEBUG_KMEMLEAK
67b1b3f49cSRussell King	select HAVE_DMA_CONTIGUOUS if MMU
68f00790aaSRussell King	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
69620176f3SAbel Vesa	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
70dce5c9e3SWill Deacon	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
715f56a5dfSJiri Slaby	select HAVE_EXIT_THREAD
72f00790aaSRussell King	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
73f00790aaSRussell King	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL
74f00790aaSRussell King	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
756b90bd4bSEmese Revfy	select HAVE_GCC_PLUGINS
76b1b3f49cSRussell King	select HAVE_GENERIC_DMA_COHERENT
77f00790aaSRussell King	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
78b1b3f49cSRussell King	select HAVE_IDE if PCI || ISA || PCMCIA
7987c46b6cSRussell King	select HAVE_IRQ_TIME_ACCOUNTING
80b1b3f49cSRussell King	select HAVE_KERNEL_GZIP
81f9b493acSKyungsik Lee	select HAVE_KERNEL_LZ4
82b1b3f49cSRussell King	select HAVE_KERNEL_LZMA
83b1b3f49cSRussell King	select HAVE_KERNEL_LZO
84b1b3f49cSRussell King	select HAVE_KERNEL_XZ
85cb1293e2SArnd Bergmann	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
86f00790aaSRussell King	select HAVE_KRETPROBES if HAVE_KPROBES
877d485f64SArd Biesheuvel	select HAVE_MOD_ARCH_SPECIFIC
8842a0bb3fSPetr Mladek	select HAVE_NMI
89f00790aaSRussell King	select HAVE_OPROFILE if HAVE_PERF_EVENTS
900dc016dbSWang Nan	select HAVE_OPTPROBES if !THUMB2_KERNEL
917ada189fSJamie Iles	select HAVE_PERF_EVENTS
9249863894SWill Deacon	select HAVE_PERF_REGS
9349863894SWill Deacon	select HAVE_PERF_USER_STACK_DUMP
94f00790aaSRussell King	select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
95e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
969800b9dcSMathieu Desnoyers	select HAVE_RSEQ
97d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
98b1b3f49cSRussell King	select HAVE_SYSCALL_TRACEPOINTS
99af1839ebSCatalin Marinas	select HAVE_UID16
10031c1fc81SKevin Hilman	select HAVE_VIRT_CPU_ACCOUNTING_GEN
101da0ec6f7SThomas Gleixner	select IRQ_FORCED_THREADING
102171b3f0dSRussell King	select MODULES_USE_ELF_REL
103f616ab59SChristoph Hellwig	select NEED_DMA_MAP_STATE
104aa7d5f18SArnd Bergmann	select OF_EARLY_FLATTREE if OF
105aa7d5f18SArnd Bergmann	select OF_RESERVED_MEM if OF
106171b3f0dSRussell King	select OLD_SIGACTION
107171b3f0dSRussell King	select OLD_SIGSUSPEND3
10820f1b79dSChristoph Hellwig	select PCI_SYSCALL if PCI
109b1b3f49cSRussell King	select PERF_USE_VMALLOC
110b26d07a0SJinbum Park	select REFCOUNT_FULL
111b1b3f49cSRussell King	select RTC_LIB
112b1b3f49cSRussell King	select SYS_SUPPORTS_APM_EMULATION
113171b3f0dSRussell King	# Above selects are sorted alphabetically; please add new ones
114171b3f0dSRussell King	# according to that.  Thanks.
1151da177e4SLinus Torvalds	help
1161da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
117f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
1181da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
1191da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
1201da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
1211da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
1221da177e4SLinus Torvalds
12374facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
12474facffeSRussell King	bool
12574facffeSRussell King
1264ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
1274ce63fcdSMarek Szyprowski	bool
128b1b3f49cSRussell King	select ARM_HAS_SG_CHAIN
129b1b3f49cSRussell King	select NEED_SG_DMA_LENGTH
1304ce63fcdSMarek Szyprowski
13160460abfSSeung-Woo Kimif ARM_DMA_USE_IOMMU
13260460abfSSeung-Woo Kim
13360460abfSSeung-Woo Kimconfig ARM_DMA_IOMMU_ALIGNMENT
13460460abfSSeung-Woo Kim	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
13560460abfSSeung-Woo Kim	range 4 9
13660460abfSSeung-Woo Kim	default 8
13760460abfSSeung-Woo Kim	help
13860460abfSSeung-Woo Kim	  DMA mapping framework by default aligns all buffers to the smallest
13960460abfSSeung-Woo Kim	  PAGE_SIZE order which is greater than or equal to the requested buffer
14060460abfSSeung-Woo Kim	  size. This works well for buffers up to a few hundreds kilobytes, but
14160460abfSSeung-Woo Kim	  for larger buffers it just a waste of address space. Drivers which has
14260460abfSSeung-Woo Kim	  relatively small addressing window (like 64Mib) might run out of
14360460abfSSeung-Woo Kim	  virtual space with just a few allocations.
14460460abfSSeung-Woo Kim
14560460abfSSeung-Woo Kim	  With this parameter you can specify the maximum PAGE_SIZE order for
14660460abfSSeung-Woo Kim	  DMA IOMMU buffers. Larger buffers will be aligned only to this
14760460abfSSeung-Woo Kim	  specified order. The order is expressed as a power of two multiplied
14860460abfSSeung-Woo Kim	  by the PAGE_SIZE.
14960460abfSSeung-Woo Kim
15060460abfSSeung-Woo Kimendif
15160460abfSSeung-Woo Kim
15275e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
15375e7153aSRalf Baechle	bool
15475e7153aSRalf Baechle
155bc581770SLinus Walleijconfig HAVE_TCM
156bc581770SLinus Walleij	bool
157bc581770SLinus Walleij	select GENERIC_ALLOCATOR
158bc581770SLinus Walleij
159e119bfffSRussell Kingconfig HAVE_PROC_CPU
160e119bfffSRussell King	bool
161e119bfffSRussell King
162ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1635ea81769SAl Viro	bool
1645ea81769SAl Viro
1651da177e4SLinus Torvaldsconfig SBUS
1661da177e4SLinus Torvalds	bool
1671da177e4SLinus Torvalds
168f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
169f16fb1ecSRussell King	bool
170f16fb1ecSRussell King	default y
171f16fb1ecSRussell King
172f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
173f16fb1ecSRussell King	bool
174f16fb1ecSRussell King	default y
175f16fb1ecSRussell King
1767ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1777ad1bcb2SRussell King	bool
178cb1293e2SArnd Bergmann	default !CPU_V7M
1797ad1bcb2SRussell King
1801da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1811da177e4SLinus Torvalds	bool
1828a87411bSWill Deacon	default y
1831da177e4SLinus Torvalds
184f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
185f0d1b0b3SDavid Howells	bool
186f0d1b0b3SDavid Howells
187f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
188f0d1b0b3SDavid Howells	bool
189f0d1b0b3SDavid Howells
1904a1b5733SEduardo Valentinconfig ARCH_HAS_BANDGAP
1914a1b5733SEduardo Valentin	bool
1924a1b5733SEduardo Valentin
193a5f4c561SStefan Agnerconfig FIX_EARLYCON_MEM
194a5f4c561SStefan Agner	def_bool y if MMU
195a5f4c561SStefan Agner
196b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
197b89c3b16SAkinobu Mita	bool
198b89c3b16SAkinobu Mita	default y
199b89c3b16SAkinobu Mita
2001da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
2011da177e4SLinus Torvalds	bool
2021da177e4SLinus Torvalds	default y
2031da177e4SLinus Torvalds
204a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
205a08b6b79Sviro@ZenIV.linux.org.uk	bool
206a08b6b79Sviro@ZenIV.linux.org.uk
2075ac6da66SChristoph Lameterconfig ZONE_DMA
2085ac6da66SChristoph Lameter	bool
2095ac6da66SChristoph Lameter
210c7edc9e3SDavid A. Longconfig ARCH_SUPPORTS_UPROBES
211c7edc9e3SDavid A. Long	def_bool y
212c7edc9e3SDavid A. Long
21358af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
21458af4a24SRob Herring	bool
21558af4a24SRob Herring
2161da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
2171da177e4SLinus Torvalds	bool
2181da177e4SLinus Torvalds
2191da177e4SLinus Torvaldsconfig FIQ
2201da177e4SLinus Torvalds	bool
2211da177e4SLinus Torvalds
22213a5045dSRob Herringconfig NEED_RET_TO_USER
22313a5045dSRob Herring	bool
22413a5045dSRob Herring
225034d2f5aSAl Viroconfig ARCH_MTD_XIP
226034d2f5aSAl Viro	bool
227034d2f5aSAl Viro
228dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
229c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
230c1becedcSRussell King	default y
231b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
232dc21af99SRussell King	help
233111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
234111e9a5cSRussell King	  boot and module load time according to the position of the
235111e9a5cSRussell King	  kernel in system memory.
236dc21af99SRussell King
237111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
238daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
239dc21af99SRussell King
240c1becedcSRussell King	  Only disable this option if you know that you do not require
241c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
242c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
243c1becedcSRussell King
244c334bc15SRob Herringconfig NEED_MACH_IO_H
245c334bc15SRob Herring	bool
246c334bc15SRob Herring	help
247c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
248c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
249c334bc15SRob Herring	  be avoided when possible.
250c334bc15SRob Herring
2510cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2521b9f95f8SNicolas Pitre	bool
253111e9a5cSRussell King	help
2540cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2550cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2560cdc8b92SNicolas Pitre	  be avoided when possible.
2571b9f95f8SNicolas Pitre
2581b9f95f8SNicolas Pitreconfig PHYS_OFFSET
259974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
260c6f54a9bSUwe Kleine-König	depends on !ARM_PATCH_PHYS_VIRT
261974c0724SNicolas Pitre	default DRAM_BASE if !MMU
262c6f54a9bSUwe Kleine-König	default 0x00000000 if ARCH_EBSA110 || \
263c6f54a9bSUwe Kleine-König			ARCH_FOOTBRIDGE || \
264c6f54a9bSUwe Kleine-König			ARCH_INTEGRATOR || \
265c6f54a9bSUwe Kleine-König			ARCH_IOP13XX || \
266c6f54a9bSUwe Kleine-König			ARCH_KS8695 || \
2678f2c0062SLinus Walleij			ARCH_REALVIEW
268c6f54a9bSUwe Kleine-König	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
269c6f54a9bSUwe Kleine-König	default 0x20000000 if ARCH_S5PV210
270b8824c9aSH Hartley Sweeten	default 0xc0000000 if ARCH_SA1100
2711b9f95f8SNicolas Pitre	help
2721b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2731b9f95f8SNicolas Pitre	  location of main memory in your system.
274cada3c08SRussell King
27587e040b6SSimon Glassconfig GENERIC_BUG
27687e040b6SSimon Glass	def_bool y
27787e040b6SSimon Glass	depends on BUG
27887e040b6SSimon Glass
2791bcad26eSKirill A. Shutemovconfig PGTABLE_LEVELS
2801bcad26eSKirill A. Shutemov	int
2811bcad26eSKirill A. Shutemov	default 3 if ARM_LPAE
2821bcad26eSKirill A. Shutemov	default 2
2831bcad26eSKirill A. Shutemov
2841da177e4SLinus Torvaldsmenu "System Type"
2851da177e4SLinus Torvalds
2863c427975SHyok S. Choiconfig MMU
2873c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2883c427975SHyok S. Choi	default y
2893c427975SHyok S. Choi	help
2903c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2913c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2923c427975SHyok S. Choi
293e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MIN
294e0c25d95SDaniel Cashman	default 8
295e0c25d95SDaniel Cashman
296e0c25d95SDaniel Cashmanconfig ARCH_MMAP_RND_BITS_MAX
297e0c25d95SDaniel Cashman	default 14 if PAGE_OFFSET=0x40000000
298e0c25d95SDaniel Cashman	default 15 if PAGE_OFFSET=0x80000000
299e0c25d95SDaniel Cashman	default 16
300e0c25d95SDaniel Cashman
301ccf50e23SRussell King#
302ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
303ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
304ccf50e23SRussell King#
3051da177e4SLinus Torvaldschoice
3061da177e4SLinus Torvalds	prompt "ARM system type"
30770722803SArnd Bergmann	default ARM_SINGLE_ARMV7M if !MMU
3081420b22bSArnd Bergmann	default ARCH_MULTIPLATFORM if MMU
3091da177e4SLinus Torvalds
310387798b3SRob Herringconfig ARCH_MULTIPLATFORM
311387798b3SRob Herring	bool "Allow multiple platforms to be selected"
312b1b3f49cSRussell King	depends on MMU
31342dc836dSOlof Johansson	select ARM_HAS_SG_CHAIN
314387798b3SRob Herring	select ARM_PATCH_PHYS_VIRT
315387798b3SRob Herring	select AUTO_ZRELADDR
316bb0eb050SDaniel Lezcano	select TIMER_OF
31766314223SDinh Nguyen	select COMMON_CLK
318ddb902ccSRob Herring	select GENERIC_CLOCKEVENTS
3194c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
320eb01d42aSChristoph Hellwig	select HAVE_PCI
3212eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
32266314223SDinh Nguyen	select SPARSE_IRQ
32366314223SDinh Nguyen	select USE_OF
32466314223SDinh Nguyen
3259c77bc43SStefan Agnerconfig ARM_SINGLE_ARMV7M
3269c77bc43SStefan Agner	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
3279c77bc43SStefan Agner	depends on !MMU
3289c77bc43SStefan Agner	select ARM_NVIC
329499f1640SStefan Agner	select AUTO_ZRELADDR
330bb0eb050SDaniel Lezcano	select TIMER_OF
3319c77bc43SStefan Agner	select COMMON_CLK
3329c77bc43SStefan Agner	select CPU_V7M
3339c77bc43SStefan Agner	select GENERIC_CLOCKEVENTS
3349c77bc43SStefan Agner	select NO_IOPORT_MAP
3359c77bc43SStefan Agner	select SPARSE_IRQ
3369c77bc43SStefan Agner	select USE_OF
3379c77bc43SStefan Agner
3381da177e4SLinus Torvaldsconfig ARCH_EBSA110
3391da177e4SLinus Torvalds	bool "EBSA-110"
340b1b3f49cSRussell King	select ARCH_USES_GETTIMEOFFSET
341c750815eSRussell King	select CPU_SA110
342f7e68bbfSRussell King	select ISA
343c334bc15SRob Herring	select NEED_MACH_IO_H
3440cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
345ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
3461da177e4SLinus Torvalds	help
3471da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
348f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
3491da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
3501da177e4SLinus Torvalds	  parallel port.
3511da177e4SLinus Torvalds
352e7736d47SLennert Buytenhekconfig ARCH_EP93XX
353e7736d47SLennert Buytenhek	bool "EP93xx-based"
35480320927SH Hartley Sweeten	select ARCH_SPARSEMEM_ENABLE
355e7736d47SLennert Buytenhek	select ARM_AMBA
356cd5bad41SArnd Bergmann	imply ARM_PATCH_PHYS_VIRT
357e7736d47SLennert Buytenhek	select ARM_VIC
358b8824c9aSH Hartley Sweeten	select AUTO_ZRELADDR
3596d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
360000bc178SLinus Walleij	select CLKSRC_MMIO
361b1b3f49cSRussell King	select CPU_ARM920T
362000bc178SLinus Walleij	select GENERIC_CLOCKEVENTS
3635c34a4e8SLinus Walleij	select GPIOLIB
364e7736d47SLennert Buytenhek	help
365e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
366e7736d47SLennert Buytenhek
3671da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
3681da177e4SLinus Torvalds	bool "FootBridge"
369c750815eSRussell King	select CPU_SA110
3701da177e4SLinus Torvalds	select FOOTBRIDGE
3714e8d7637SRussell King	select GENERIC_CLOCKEVENTS
372d0ee9f40SArnd Bergmann	select HAVE_IDE
3738ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
3740cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
375f999b8bdSMartin Michlmayr	help
376f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
377f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
3781da177e4SLinus Torvalds
3794af6fee1SDeepak Saxenaconfig ARCH_NETX
3804af6fee1SDeepak Saxena	bool "Hilscher NetX based"
381b1b3f49cSRussell King	select ARM_VIC
382234b6cedSRussell King	select CLKSRC_MMIO
383c750815eSRussell King	select CPU_ARM926T
3842fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
385f999b8bdSMartin Michlmayr	help
3864af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
3874af6fee1SDeepak Saxena
3883b938be6SRussell Kingconfig ARCH_IOP13XX
3893b938be6SRussell King	bool "IOP13xx-based"
3903b938be6SRussell King	depends on MMU
391b1b3f49cSRussell King	select CPU_XSC3
3920cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
39313a5045dSRob Herring	select NEED_RET_TO_USER
394eb01d42aSChristoph Hellwig	select FORCE_PCI
395b1b3f49cSRussell King	select PLAT_IOP
396b1b3f49cSRussell King	select VMSPLIT_1G
39737ebbcffSThomas Gleixner	select SPARSE_IRQ
3983b938be6SRussell King	help
3993b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4003b938be6SRussell King
4013f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4023f7e5815SLennert Buytenhek	bool "IOP32x-based"
403a4f7e763SRussell King	depends on MMU
404c750815eSRussell King	select CPU_XSCALE
405e9004f50SLinus Walleij	select GPIO_IOP
4065c34a4e8SLinus Walleij	select GPIOLIB
40713a5045dSRob Herring	select NEED_RET_TO_USER
408eb01d42aSChristoph Hellwig	select FORCE_PCI
409b1b3f49cSRussell King	select PLAT_IOP
410f999b8bdSMartin Michlmayr	help
4113f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
4123f7e5815SLennert Buytenhek	  processors.
4133f7e5815SLennert Buytenhek
4143f7e5815SLennert Buytenhekconfig ARCH_IOP33X
4153f7e5815SLennert Buytenhek	bool "IOP33x-based"
4163f7e5815SLennert Buytenhek	depends on MMU
417c750815eSRussell King	select CPU_XSCALE
418e9004f50SLinus Walleij	select GPIO_IOP
4195c34a4e8SLinus Walleij	select GPIOLIB
42013a5045dSRob Herring	select NEED_RET_TO_USER
421eb01d42aSChristoph Hellwig	select FORCE_PCI
422b1b3f49cSRussell King	select PLAT_IOP
4233f7e5815SLennert Buytenhek	help
4243f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
4251da177e4SLinus Torvalds
4263b938be6SRussell Kingconfig ARCH_IXP4XX
4273b938be6SRussell King	bool "IXP4xx-based"
428a4f7e763SRussell King	depends on MMU
42958af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
43051aaf81fSRussell King	select ARCH_SUPPORTS_BIG_ENDIAN
431234b6cedSRussell King	select CLKSRC_MMIO
432c750815eSRussell King	select CPU_XSCALE
433b1b3f49cSRussell King	select DMABOUNCE if PCI
4343b938be6SRussell King	select GENERIC_CLOCKEVENTS
4355c34a4e8SLinus Walleij	select GPIOLIB
436eb01d42aSChristoph Hellwig	select HAVE_PCI
437c334bc15SRob Herring	select NEED_MACH_IO_H
4389296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
439171b3f0dSRussell King	select USB_EHCI_BIG_ENDIAN_MMIO
440c4713074SLennert Buytenhek	help
4413b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
442c4713074SLennert Buytenhek
443edabd38eSSaeed Bisharaconfig ARCH_DOVE
444edabd38eSSaeed Bishara	bool "Marvell Dove"
445756b2531SSebastian Hesselbarth	select CPU_PJ4
446edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
4474c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4485c34a4e8SLinus Walleij	select GPIOLIB
449eb01d42aSChristoph Hellwig	select HAVE_PCI
450171b3f0dSRussell King	select MVEBU_MBUS
4519139acd1SSebastian Hesselbarth	select PINCTRL
4529139acd1SSebastian Hesselbarth	select PINCTRL_DOVE
453abcda1dcSThomas Petazzoni	select PLAT_ORION_LEGACY
4545cdbe5d2SArnd Bergmann	select SPARSE_IRQ
455c5d431e8SRussell King	select PM_GENERIC_DOMAINS if PM
456edabd38eSSaeed Bishara	help
457edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
458edabd38eSSaeed Bishara
459c53c9cf6SAndrew Victorconfig ARCH_KS8695
460c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
461c7e783d6SLinus Walleij	select CLKSRC_MMIO
462b1b3f49cSRussell King	select CPU_ARM922T
463c7e783d6SLinus Walleij	select GENERIC_CLOCKEVENTS
4645c34a4e8SLinus Walleij	select GPIOLIB
465b1b3f49cSRussell King	select NEED_MACH_MEMORY_H
466c53c9cf6SAndrew Victor	help
467c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
468c53c9cf6SAndrew Victor	  System-on-Chip devices.
469c53c9cf6SAndrew Victor
470788c9700SRussell Kingconfig ARCH_W90X900
471788c9700SRussell King	bool "Nuvoton W90X900 CPU"
4726d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4736fa5d5f7SRussell King	select CLKSRC_MMIO
474b1b3f49cSRussell King	select CPU_ARM926T
47558b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
4765c34a4e8SLinus Walleij	select GPIOLIB
477777f9bebSLennert Buytenhek	help
478a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
479a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
480a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
481a8bc4eadSwanzongshun	  link address to know more.
482a8bc4eadSwanzongshun
483a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
484a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
485585cf175STzachi Perelstein
48693e22567SRussell Kingconfig ARCH_LPC32XX
48793e22567SRussell King	bool "NXP LPC32XX"
48893e22567SRussell King	select ARM_AMBA
4894073723aSRussell King	select CLKDEV_LOOKUP
490c227f127SVladimir Zapolskiy	select CLKSRC_LPC32XX
491c227f127SVladimir Zapolskiy	select COMMON_CLK
49293e22567SRussell King	select CPU_ARM926T
49393e22567SRussell King	select GENERIC_CLOCKEVENTS
4944c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
4955c34a4e8SLinus Walleij	select GPIOLIB
4968cb17b5eSVladimir Zapolskiy	select SPARSE_IRQ
49793e22567SRussell King	select USE_OF
49893e22567SRussell King	help
49993e22567SRussell King	  Support for the NXP LPC32XX family of processors
50093e22567SRussell King
5011da177e4SLinus Torvaldsconfig ARCH_PXA
5022c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
503a4f7e763SRussell King	depends on MMU
504b1b3f49cSRussell King	select ARCH_MTD_XIP
505b1b3f49cSRussell King	select ARM_CPU_SUSPEND if PM
506b1b3f49cSRussell King	select AUTO_ZRELADDR
507a1c0a6adSRobert Jarzmik	select COMMON_CLK
5086d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
509389d9b58SDaniel Lezcano	select CLKSRC_PXA
510234b6cedSRussell King	select CLKSRC_MMIO
511bb0eb050SDaniel Lezcano	select TIMER_OF
5122f202861SArnd Bergmann	select CPU_XSCALE if !CPU_XSC3
513981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
5144c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
515157d2644SHaojian Zhuang	select GPIO_PXA
5165c34a4e8SLinus Walleij	select GPIOLIB
517b1b3f49cSRussell King	select HAVE_IDE
518d6cf30caSRobert Jarzmik	select IRQ_DOMAIN
519bd5ce433SEric Miao	select PLAT_PXA
5206ac6b817SHaojian Zhuang	select SPARSE_IRQ
521f999b8bdSMartin Michlmayr	help
5222c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
5231da177e4SLinus Torvalds
5241da177e4SLinus Torvaldsconfig ARCH_RPC
5251da177e4SLinus Torvalds	bool "RiscPC"
526868e87ccSRussell King	depends on MMU
5271da177e4SLinus Torvalds	select ARCH_ACORN
528a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
52907f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
5305cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
531fa04e209SArnd Bergmann	select CPU_SA110
532b1b3f49cSRussell King	select FIQ
533d0ee9f40SArnd Bergmann	select HAVE_IDE
534b1b3f49cSRussell King	select HAVE_PATA_PLATFORM
535b1b3f49cSRussell King	select ISA_DMA_API
536c334bc15SRob Herring	select NEED_MACH_IO_H
5370cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
538ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
5391da177e4SLinus Torvalds	help
5401da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
5411da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
5421da177e4SLinus Torvalds
5431da177e4SLinus Torvaldsconfig ARCH_SA1100
5441da177e4SLinus Torvalds	bool "SA1100-based"
545b1b3f49cSRussell King	select ARCH_MTD_XIP
546b1b3f49cSRussell King	select ARCH_SPARSEMEM_ENABLE
547b1b3f49cSRussell King	select CLKDEV_LOOKUP
548b1b3f49cSRussell King	select CLKSRC_MMIO
549389d9b58SDaniel Lezcano	select CLKSRC_PXA
550bb0eb050SDaniel Lezcano	select TIMER_OF if OF
551b1b3f49cSRussell King	select CPU_FREQ
552b1b3f49cSRussell King	select CPU_SA1100
553b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
5544c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
5555c34a4e8SLinus Walleij	select GPIOLIB
556d0ee9f40SArnd Bergmann	select HAVE_IDE
5571eca42b4SDmitry Eremin-Solenikov	select IRQ_DOMAIN
558b1b3f49cSRussell King	select ISA
5590cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
560375dec92SRussell King	select SPARSE_IRQ
561f999b8bdSMartin Michlmayr	help
562f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
5631da177e4SLinus Torvalds
564b130d5c2SKukjin Kimconfig ARCH_S3C24XX
565b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
566335cce74SArnd Bergmann	select ATAGS
567b1b3f49cSRussell King	select CLKDEV_LOOKUP
5684280506aSTomasz Figa	select CLKSRC_SAMSUNG_PWM
5697f78b6ebSRomain Naour	select GENERIC_CLOCKEVENTS
570880cf071STomasz Figa	select GPIO_SAMSUNG
5715c34a4e8SLinus Walleij	select GPIOLIB
5724c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
57320676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
574b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
575b1b3f49cSRussell King	select HAVE_S3C_RTC if RTC_CLASS
576c334bc15SRob Herring	select NEED_MACH_IO_H
577cd8dc7aeSTomasz Figa	select SAMSUNG_ATAGS
578ea04d6b4SMasahiro Yamada	select USE_OF
5791da177e4SLinus Torvalds	help
580b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
581b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
582b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
583b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
58463b1f51bSBen Dooks
5857c6337e2SKevin Hilmanconfig ARCH_DAVINCI
5867c6337e2SKevin Hilman	bool "TI DaVinci"
587b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
58827823278SDavid Lechner	select COMMON_CLK
589ce32c5c5SArnd Bergmann	select CPU_ARM926T
59020e9969bSDavid Brownell	select GENERIC_ALLOCATOR
591b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
592dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
5935c34a4e8SLinus Walleij	select GPIOLIB
594b1b3f49cSRussell King	select HAVE_IDE
59527823278SDavid Lechner	select PM_GENERIC_DOMAINS if PM
59627823278SDavid Lechner	select PM_GENERIC_DOMAINS_OF if PM && OF
59727823278SDavid Lechner	select RESET_CONTROLLER
598689e331fSSekhar Nori	select USE_OF
599b1b3f49cSRussell King	select ZONE_DMA
6007c6337e2SKevin Hilman	help
6017c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
6027c6337e2SKevin Hilman
603a0694861STony Lindgrenconfig ARCH_OMAP1
604a0694861STony Lindgren	bool "TI OMAP1"
60500a36698SArnd Bergmann	depends on MMU
606b1b3f49cSRussell King	select ARCH_HAS_HOLES_MEMORYMODEL
607a0694861STony Lindgren	select ARCH_OMAP
608e9a91de7STony Prisk	select CLKDEV_LOOKUP
609cee37e50Sviresh kumar	select CLKSRC_MMIO
610b1b3f49cSRussell King	select GENERIC_CLOCKEVENTS
611a0694861STony Lindgren	select GENERIC_IRQ_CHIP
6124c301f9bSPalmer Dabbelt	select GENERIC_IRQ_MULTI_HANDLER
6135c34a4e8SLinus Walleij	select GPIOLIB
614a0694861STony Lindgren	select HAVE_IDE
615a0694861STony Lindgren	select IRQ_DOMAIN
616a0694861STony Lindgren	select NEED_MACH_IO_H if PCCARD
617a0694861STony Lindgren	select NEED_MACH_MEMORY_H
618685e2d08STony Lindgren	select SPARSE_IRQ
61921f47fbcSAlexey Charkov	help
620a0694861STony Lindgren	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
62102c981c0SBinghua Duan
6221da177e4SLinus Torvaldsendchoice
6231da177e4SLinus Torvalds
624387798b3SRob Herringmenu "Multiple platform selection"
625387798b3SRob Herring	depends on ARCH_MULTIPLATFORM
626387798b3SRob Herring
627387798b3SRob Herringcomment "CPU Core family selection"
628387798b3SRob Herring
629f8afae40SArnd Bergmannconfig ARCH_MULTI_V4
630f8afae40SArnd Bergmann	bool "ARMv4 based platforms (FA526)"
631f8afae40SArnd Bergmann	depends on !ARCH_MULTI_V6_V7
632f8afae40SArnd Bergmann	select ARCH_MULTI_V4_V5
633f8afae40SArnd Bergmann	select CPU_FA526
634f8afae40SArnd Bergmann
635387798b3SRob Herringconfig ARCH_MULTI_V4T
636387798b3SRob Herring	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
637387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
638b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
63924e860fbSArnd Bergmann	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
64024e860fbSArnd Bergmann		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
64124e860fbSArnd Bergmann		CPU_ARM925T || CPU_ARM940T)
642387798b3SRob Herring
643387798b3SRob Herringconfig ARCH_MULTI_V5
644387798b3SRob Herring	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
645387798b3SRob Herring	depends on !ARCH_MULTI_V6_V7
646b1b3f49cSRussell King	select ARCH_MULTI_V4_V5
64712567bbdSAndrew Lunn	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
64824e860fbSArnd Bergmann		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
64924e860fbSArnd Bergmann		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
650387798b3SRob Herring
651387798b3SRob Herringconfig ARCH_MULTI_V4_V5
652387798b3SRob Herring	bool
653387798b3SRob Herring
654387798b3SRob Herringconfig ARCH_MULTI_V6
6558dda05ccSStephen Boyd	bool "ARMv6 based platforms (ARM11)"
656387798b3SRob Herring	select ARCH_MULTI_V6_V7
65742f4754aSRob Herring	select CPU_V6K
658387798b3SRob Herring
659387798b3SRob Herringconfig ARCH_MULTI_V7
6608dda05ccSStephen Boyd	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
661387798b3SRob Herring	default y
662387798b3SRob Herring	select ARCH_MULTI_V6_V7
663b1b3f49cSRussell King	select CPU_V7
66490bc8ac7SRob Herring	select HAVE_SMP
665387798b3SRob Herring
666387798b3SRob Herringconfig ARCH_MULTI_V6_V7
667387798b3SRob Herring	bool
6689352b05bSRob Herring	select MIGHT_HAVE_CACHE_L2X0
669387798b3SRob Herring
670387798b3SRob Herringconfig ARCH_MULTI_CPU_AUTO
671387798b3SRob Herring	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
672387798b3SRob Herring	select ARCH_MULTI_V5
673387798b3SRob Herring
674387798b3SRob Herringendmenu
675387798b3SRob Herring
67605e2a3deSRob Herringconfig ARCH_VIRT
677e3246542SMasahiro Yamada	bool "Dummy Virtual Machine"
678e3246542SMasahiro Yamada	depends on ARCH_MULTI_V7
6794b8b5f25SRob Herring	select ARM_AMBA
68005e2a3deSRob Herring	select ARM_GIC
6813ee80364SArnd Bergmann	select ARM_GIC_V2M if PCI
6820b28f1dbSJean-Philippe Brucker	select ARM_GIC_V3
683bb29cecbSVladimir Murzin	select ARM_GIC_V3_ITS if PCI
68405e2a3deSRob Herring	select ARM_PSCI
6854b8b5f25SRob Herring	select HAVE_ARM_ARCH_TIMER
6868e2649d0SJason A. Donenfeld	select ARCH_SUPPORTS_BIG_ENDIAN
68705e2a3deSRob Herring
688ccf50e23SRussell King#
689ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
690ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
691ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
692ccf50e23SRussell King#
6936bb8536cSAndreas Färbersource "arch/arm/mach-actions/Kconfig"
6946bb8536cSAndreas Färber
695445d9b30STsahee Zidenbergsource "arch/arm/mach-alpine/Kconfig"
696445d9b30STsahee Zidenberg
697590b460cSLars Perssonsource "arch/arm/mach-artpec/Kconfig"
698590b460cSLars Persson
699d9bfc86dSOleksij Rempelsource "arch/arm/mach-asm9260/Kconfig"
700d9bfc86dSOleksij Rempel
701a66c51f9SAlexandre Bellonisource "arch/arm/mach-aspeed/Kconfig"
702a66c51f9SAlexandre Belloni
70395b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
70495b8f20fSRussell King
7051d22924eSAnders Bergsource "arch/arm/mach-axxia/Kconfig"
7061d22924eSAnders Berg
7078ac49e04SChristian Daudtsource "arch/arm/mach-bcm/Kconfig"
7088ac49e04SChristian Daudt
7091c37fa10SSebastian Hesselbarthsource "arch/arm/mach-berlin/Kconfig"
7101c37fa10SSebastian Hesselbarth
7111da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
7121da177e4SLinus Torvalds
713d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
714d94f944eSAnton Vorontsov
71595b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
71695b8f20fSRussell King
717df8d742eSBaruch Siachsource "arch/arm/mach-digicolor/Kconfig"
718df8d742eSBaruch Siach
71995b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
72095b8f20fSRussell King
721e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
722e7736d47SLennert Buytenhek
723a66c51f9SAlexandre Bellonisource "arch/arm/mach-exynos/Kconfig"
724a66c51f9SAlexandre Bellonisource "arch/arm/plat-samsung/Kconfig"
725a66c51f9SAlexandre Belloni
7261da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
7271da177e4SLinus Torvalds
72859d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
72959d3a193SPaulius Zaleckas
730387798b3SRob Herringsource "arch/arm/mach-highbank/Kconfig"
731387798b3SRob Herring
732389ee0c2SHaojian Zhuangsource "arch/arm/mach-hisi/Kconfig"
733389ee0c2SHaojian Zhuang
734a66c51f9SAlexandre Bellonisource "arch/arm/mach-imx/Kconfig"
735a66c51f9SAlexandre Belloni
7361da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
7371da177e4SLinus Torvalds
738a66c51f9SAlexandre Bellonisource "arch/arm/mach-iop13xx/Kconfig"
739a66c51f9SAlexandre Belloni
7403f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
7413f7e5815SLennert Buytenhek
7423f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
7431da177e4SLinus Torvalds
7441da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
7451da177e4SLinus Torvalds
746828989adSSantosh Shilimkarsource "arch/arm/mach-keystone/Kconfig"
747828989adSSantosh Shilimkar
74895b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
74995b8f20fSRussell King
750a66c51f9SAlexandre Bellonisource "arch/arm/mach-mediatek/Kconfig"
751a66c51f9SAlexandre Belloni
7523b8f5030SCarlo Caionesource "arch/arm/mach-meson/Kconfig"
7533b8f5030SCarlo Caione
754a66c51f9SAlexandre Bellonisource "arch/arm/mach-mmp/Kconfig"
755a66c51f9SAlexandre Belloni
75617723fd3SJonas Jensensource "arch/arm/mach-moxart/Kconfig"
75717723fd3SJonas Jensen
758794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
759794d15b2SStanislav Samsonov
760a66c51f9SAlexandre Bellonisource "arch/arm/mach-mvebu/Kconfig"
761f682a218SMatthias Brugger
7621d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
7631d3f33d5SShawn Guo
76495b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
76549cbe786SEric Miao
76695b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
76795b8f20fSRussell King
7687bffa14cSBrendan Higginssource "arch/arm/mach-npcm/Kconfig"
7697bffa14cSBrendan Higgins
7709851ca57SDaniel Tangsource "arch/arm/mach-nspire/Kconfig"
7719851ca57SDaniel Tang
772d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
773d48af15eSTony Lindgren
774d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
7751da177e4SLinus Torvalds
7761dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
7771dbae815STony Lindgren
7789dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
779585cf175STzachi Perelstein
780a66c51f9SAlexandre Bellonisource "arch/arm/mach-oxnas/Kconfig"
781a66c51f9SAlexandre Belloni
782387798b3SRob Herringsource "arch/arm/mach-picoxcell/Kconfig"
783387798b3SRob Herring
784a66c51f9SAlexandre Bellonisource "arch/arm/mach-prima2/Kconfig"
785a66c51f9SAlexandre Belloni
78695b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
78795b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
7881da177e4SLinus Torvalds
7898fc1b0f8SKumar Galasource "arch/arm/mach-qcom/Kconfig"
7908fc1b0f8SKumar Gala
79178e3dbc1SAndreas Färbersource "arch/arm/mach-rda/Kconfig"
79278e3dbc1SAndreas Färber
79395b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
79495b8f20fSRussell King
795d63dc051SHeiko Stuebnersource "arch/arm/mach-rockchip/Kconfig"
796d63dc051SHeiko Stuebner
797a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c24xx/Kconfig"
798a66c51f9SAlexandre Belloni
799a66c51f9SAlexandre Bellonisource "arch/arm/mach-s3c64xx/Kconfig"
800a66c51f9SAlexandre Belloni
801a66c51f9SAlexandre Bellonisource "arch/arm/mach-s5pv210/Kconfig"
802a66c51f9SAlexandre Belloni
80395b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
804edabd38eSSaeed Bishara
805a66c51f9SAlexandre Bellonisource "arch/arm/mach-shmobile/Kconfig"
806a66c51f9SAlexandre Belloni
807387798b3SRob Herringsource "arch/arm/mach-socfpga/Kconfig"
808387798b3SRob Herring
809a7ed099fSArnd Bergmannsource "arch/arm/mach-spear/Kconfig"
810a21765a7SBen Dooks
81165ebcc11SSrinivas Kandagatlasource "arch/arm/mach-sti/Kconfig"
81265ebcc11SSrinivas Kandagatla
813bcb84fb4SAlexandre TORGUEsource "arch/arm/mach-stm32/Kconfig"
814bcb84fb4SAlexandre TORGUE
8153b52634fSMaxime Ripardsource "arch/arm/mach-sunxi/Kconfig"
8163b52634fSMaxime Ripard
817d6de5b02SMarc Gonzalezsource "arch/arm/mach-tango/Kconfig"
818d6de5b02SMarc Gonzalez
819c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
820c5f80065SErik Gilling
82195b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
8221da177e4SLinus Torvalds
823ba56a987SMasahiro Yamadasource "arch/arm/mach-uniphier/Kconfig"
824ba56a987SMasahiro Yamada
82595b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
8261da177e4SLinus Torvalds
8271da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
8281da177e4SLinus Torvalds
829ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
830420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
831ceade897SRussell King
8326f35f9a9STony Prisksource "arch/arm/mach-vt8500/Kconfig"
8336f35f9a9STony Prisk
8347ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
8357ec80ddfSwanzongshun
836acede515SJun Niesource "arch/arm/mach-zx/Kconfig"
837acede515SJun Nie
8389a45eb69SJosh Cartwrightsource "arch/arm/mach-zynq/Kconfig"
8399a45eb69SJosh Cartwright
840499f1640SStefan Agner# ARMv7-M architecture
841499f1640SStefan Agnerconfig ARCH_EFM32
842499f1640SStefan Agner	bool "Energy Micro efm32"
843499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
8445c34a4e8SLinus Walleij	select GPIOLIB
845499f1640SStefan Agner	help
846499f1640SStefan Agner	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
847499f1640SStefan Agner	  processors.
848499f1640SStefan Agner
849499f1640SStefan Agnerconfig ARCH_LPC18XX
850499f1640SStefan Agner	bool "NXP LPC18xx/LPC43xx"
851499f1640SStefan Agner	depends on ARM_SINGLE_ARMV7M
852499f1640SStefan Agner	select ARCH_HAS_RESET_CONTROLLER
853499f1640SStefan Agner	select ARM_AMBA
854499f1640SStefan Agner	select CLKSRC_LPC32XX
855499f1640SStefan Agner	select PINCTRL
856499f1640SStefan Agner	help
857499f1640SStefan Agner	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
858499f1640SStefan Agner	  high performance microcontrollers.
859499f1640SStefan Agner
8601847119dSVladimir Murzinconfig ARCH_MPS2
86117bd274eSBaruch Siach	bool "ARM MPS2 platform"
8621847119dSVladimir Murzin	depends on ARM_SINGLE_ARMV7M
8631847119dSVladimir Murzin	select ARM_AMBA
8641847119dSVladimir Murzin	select CLKSRC_MPS2
8651847119dSVladimir Murzin	help
8661847119dSVladimir Murzin	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
8671847119dSVladimir Murzin	  with a range of available cores like Cortex-M3/M4/M7.
8681847119dSVladimir Murzin
8691847119dSVladimir Murzin	  Please, note that depends which Application Note is used memory map
8701847119dSVladimir Murzin	  for the platform may vary, so adjustment of RAM base might be needed.
8711847119dSVladimir Murzin
8721da177e4SLinus Torvalds# Definitions to make life easier
8731da177e4SLinus Torvaldsconfig ARCH_ACORN
8741da177e4SLinus Torvalds	bool
8751da177e4SLinus Torvalds
8767ae1f7ecSLennert Buytenhekconfig PLAT_IOP
8777ae1f7ecSLennert Buytenhek	bool
878469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
8797ae1f7ecSLennert Buytenhek
88069b02f6aSLennert Buytenhekconfig PLAT_ORION
88169b02f6aSLennert Buytenhek	bool
882bfe45e0bSRussell King	select CLKSRC_MMIO
883b1b3f49cSRussell King	select COMMON_CLK
884dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
885278b45b0SAndrew Lunn	select IRQ_DOMAIN
88669b02f6aSLennert Buytenhek
887abcda1dcSThomas Petazzoniconfig PLAT_ORION_LEGACY
888abcda1dcSThomas Petazzoni	bool
889abcda1dcSThomas Petazzoni	select PLAT_ORION
890abcda1dcSThomas Petazzoni
891bd5ce433SEric Miaoconfig PLAT_PXA
892bd5ce433SEric Miao	bool
893bd5ce433SEric Miao
894f4b8b319SRussell Kingconfig PLAT_VERSATILE
895f4b8b319SRussell King	bool
896f4b8b319SRussell King
897d9a1beaaSAlexandre Courbotsource "arch/arm/firmware/Kconfig"
898d9a1beaaSAlexandre Courbot
8998636a1f9SMasahiro Yamadasource "arch/arm/mm/Kconfig"
9001da177e4SLinus Torvalds
901afe4b25eSLennert Buytenhekconfig IWMMXT
902d93003e8SSebastian Hesselbarth	bool "Enable iWMMXt support"
903d93003e8SSebastian Hesselbarth	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
904d93003e8SSebastian Hesselbarth	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
905afe4b25eSLennert Buytenhek	help
906afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
907afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
908afe4b25eSLennert Buytenhek
9093b93e7b0SHyok S. Choiif !MMU
9103b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
9113b93e7b0SHyok S. Choiendif
9123b93e7b0SHyok S. Choi
9133e0a07f8SGregory CLEMENTconfig PJ4B_ERRATA_4742
9143e0a07f8SGregory CLEMENT	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
9153e0a07f8SGregory CLEMENT	depends on CPU_PJ4B && MACH_ARMADA_370
9163e0a07f8SGregory CLEMENT	default y
9173e0a07f8SGregory CLEMENT	help
9183e0a07f8SGregory CLEMENT	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
9193e0a07f8SGregory CLEMENT	  Event (WFE) IDLE states, a specific timing sensitivity exists between
9203e0a07f8SGregory CLEMENT	  the retiring WFI/WFE instructions and the newly issued subsequent
9213e0a07f8SGregory CLEMENT	  instructions.  This sensitivity can result in a CPU hang scenario.
9223e0a07f8SGregory CLEMENT	  Workaround:
9233e0a07f8SGregory CLEMENT	  The software must insert either a Data Synchronization Barrier (DSB)
9243e0a07f8SGregory CLEMENT	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
9253e0a07f8SGregory CLEMENT	  instruction
9263e0a07f8SGregory CLEMENT
927f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
928f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
929f0c4b8d6SWill Deacon	depends on CPU_V6
930f0c4b8d6SWill Deacon	help
931f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
932f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
933f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
934f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
935f0c4b8d6SWill Deacon
9369cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
9379cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
938e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
9399cba3cccSCatalin Marinas	help
9409cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
9419cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
9429cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
9439cba3cccSCatalin Marinas	  recommended workaround.
9449cba3cccSCatalin Marinas
9457ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
9467ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
9477ce236fcSCatalin Marinas	depends on CPU_V7
9487ce236fcSCatalin Marinas	help
9497ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
95079403cdaSRussell King	  r1p* erratum. If a code sequence containing an ARM/Thumb
9517ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
9527ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
9537ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
9547ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
9557ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
9567ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
9577ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
9587ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
9597ce236fcSCatalin Marinas	  available in non-secure mode.
9607ce236fcSCatalin Marinas
961855c551fSCatalin Marinasconfig ARM_ERRATA_458693
962855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
963855c551fSCatalin Marinas	depends on CPU_V7
96462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
965855c551fSCatalin Marinas	help
966855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
967855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
968855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
969855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
970855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
971855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
972855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
973855c551fSCatalin Marinas	  register may not be available in non-secure mode.
974855c551fSCatalin Marinas
9750516e464SCatalin Marinasconfig ARM_ERRATA_460075
9760516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
9770516e464SCatalin Marinas	depends on CPU_V7
97862e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9790516e464SCatalin Marinas	help
9800516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
9810516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
9820516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
9830516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
9840516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
9850516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
9860516e464SCatalin Marinas	  may not be available in non-secure mode.
9870516e464SCatalin Marinas
9889f05027cSWill Deaconconfig ARM_ERRATA_742230
9899f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
9909f05027cSWill Deacon	depends on CPU_V7 && SMP
99162e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
9929f05027cSWill Deacon	help
9939f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
9949f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
9959f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
9969f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
9979f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
9989f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
9999f05027cSWill Deacon	  the two writes.
10009f05027cSWill Deacon
1001a672e99bSWill Deaconconfig ARM_ERRATA_742231
1002a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1003a672e99bSWill Deacon	depends on CPU_V7 && SMP
100462e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1005a672e99bSWill Deacon	help
1006a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1007a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1008a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1009a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1010a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1011a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1012a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1013a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1014a672e99bSWill Deacon	  capabilities of the processor.
1015a672e99bSWill Deacon
101669155794SJon Medhurstconfig ARM_ERRATA_643719
101769155794SJon Medhurst	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
101869155794SJon Medhurst	depends on CPU_V7 && SMP
1019e5a5de44SRussell King	default y
102069155794SJon Medhurst	help
102169155794SJon Medhurst	  This option enables the workaround for the 643719 Cortex-A9 (prior to
102269155794SJon Medhurst	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
102369155794SJon Medhurst	  register returns zero when it should return one. The workaround
102469155794SJon Medhurst	  corrects this value, ensuring cache maintenance operations which use
102569155794SJon Medhurst	  it behave as intended and avoiding data corruption.
102669155794SJon Medhurst
1027cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1028cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1029e66dc745SDave Martin	depends on CPU_V7
1030cdf357f1SWill Deacon	help
1031cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1032cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1033cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1034cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1035cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1036cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1037cdf357f1SWill Deacon	  entries regardless of the ASID.
1038475d92fcSWill Deacon
1039475d92fcSWill Deaconconfig ARM_ERRATA_743622
1040475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1041475d92fcSWill Deacon	depends on CPU_V7
104262e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
1043475d92fcSWill Deacon	help
1044475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1045efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1046475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1047475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1048475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1049475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1050475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1051475d92fcSWill Deacon	  processor.
1052475d92fcSWill Deacon
10539a27c27cSWill Deaconconfig ARM_ERRATA_751472
10549a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1055ba90c516SDave Martin	depends on CPU_V7
105662e4d357SRob Herring	depends on !ARCH_MULTIPLATFORM
10579a27c27cSWill Deacon	help
10589a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
10599a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
10609a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
10619a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
10629a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
10639a27c27cSWill Deacon
1064fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1065fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1066fcbdc5feSWill Deacon	depends on CPU_V7
1067fcbdc5feSWill Deacon	help
1068fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1069fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1070fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1071fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1072fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1073fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1074fcbdc5feSWill Deacon
10755dab26afSWill Deaconconfig ARM_ERRATA_754327
10765dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
10775dab26afSWill Deacon	depends on CPU_V7 && SMP
10785dab26afSWill Deacon	help
10795dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
10805dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
10815dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
10825dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
10835dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
10845dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
10855dab26afSWill Deacon
1086145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1087145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1088fd832478SFabio Estevam	depends on CPU_V6
1089145e10e1SCatalin Marinas	help
1090145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1091145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1092145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1093145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1094145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1095145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1096145e10e1SCatalin Marinas	  is not affected.
1097145e10e1SCatalin Marinas
1098f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1099f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1100f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1101f630c1bdSWill Deacon	help
1102f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1103f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1104f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1105f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1106f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1107f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1108f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1109f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1110f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1111f630c1bdSWill Deacon
11127253b85cSSimon Hormanconfig ARM_ERRATA_775420
11137253b85cSSimon Horman       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
11147253b85cSSimon Horman       depends on CPU_V7
11157253b85cSSimon Horman       help
11167253b85cSSimon Horman	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
11177253b85cSSimon Horman	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
11187253b85cSSimon Horman	 operation aborts with MMU exception, it might cause the processor
11197253b85cSSimon Horman	 to deadlock. This workaround puts DSB before executing ISB if
11207253b85cSSimon Horman	 an abort may occur on cache maintenance.
11217253b85cSSimon Horman
112293dc6887SCatalin Marinasconfig ARM_ERRATA_798181
112393dc6887SCatalin Marinas	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
112493dc6887SCatalin Marinas	depends on CPU_V7 && SMP
112593dc6887SCatalin Marinas	help
112693dc6887SCatalin Marinas	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
112793dc6887SCatalin Marinas	  adequately shooting down all use of the old entries. This
112893dc6887SCatalin Marinas	  option enables the Linux kernel workaround for this erratum
112993dc6887SCatalin Marinas	  which sends an IPI to the CPUs that are running the same ASID
113093dc6887SCatalin Marinas	  as the one being invalidated.
113193dc6887SCatalin Marinas
113284b6504fSWill Deaconconfig ARM_ERRATA_773022
113384b6504fSWill Deacon	bool "ARM errata: incorrect instructions may be executed from loop buffer"
113484b6504fSWill Deacon	depends on CPU_V7
113584b6504fSWill Deacon	help
113684b6504fSWill Deacon	  This option enables the workaround for the 773022 Cortex-A15
113784b6504fSWill Deacon	  (up to r0p4) erratum. In certain rare sequences of code, the
113884b6504fSWill Deacon	  loop buffer may deliver incorrect instructions. This
113984b6504fSWill Deacon	  workaround disables the loop buffer to avoid the erratum.
114084b6504fSWill Deacon
114162c0f4a5SDoug Andersonconfig ARM_ERRATA_818325_852422
114262c0f4a5SDoug Anderson	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
114362c0f4a5SDoug Anderson	depends on CPU_V7
114462c0f4a5SDoug Anderson	help
114562c0f4a5SDoug Anderson	  This option enables the workaround for:
114662c0f4a5SDoug Anderson	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
114762c0f4a5SDoug Anderson	    instruction might deadlock.  Fixed in r0p1.
114862c0f4a5SDoug Anderson	  - Cortex-A12 852422: Execution of a sequence of instructions might
114962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
115062c0f4a5SDoug Anderson	    any Cortex-A12 cores yet.
115162c0f4a5SDoug Anderson	  This workaround for all both errata involves setting bit[12] of the
115262c0f4a5SDoug Anderson	  Feature Register. This bit disables an optimisation applied to a
115362c0f4a5SDoug Anderson	  sequence of 2 instructions that use opposing condition codes.
115462c0f4a5SDoug Anderson
1155416bcf21SDoug Andersonconfig ARM_ERRATA_821420
1156416bcf21SDoug Anderson	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1157416bcf21SDoug Anderson	depends on CPU_V7
1158416bcf21SDoug Anderson	help
1159416bcf21SDoug Anderson	  This option enables the workaround for the 821420 Cortex-A12
1160416bcf21SDoug Anderson	  (all revs) erratum. In very rare timing conditions, a sequence
1161416bcf21SDoug Anderson	  of VMOV to Core registers instructions, for which the second
1162416bcf21SDoug Anderson	  one is in the shadow of a branch or abort, can lead to a
1163416bcf21SDoug Anderson	  deadlock when the VMOV instructions are issued out-of-order.
1164416bcf21SDoug Anderson
11659f6f9354SDoug Andersonconfig ARM_ERRATA_825619
11669f6f9354SDoug Anderson	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
11679f6f9354SDoug Anderson	depends on CPU_V7
11689f6f9354SDoug Anderson	help
11699f6f9354SDoug Anderson	  This option enables the workaround for the 825619 Cortex-A12
11709f6f9354SDoug Anderson	  (all revs) erratum. Within rare timing constraints, executing a
11719f6f9354SDoug Anderson	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
11729f6f9354SDoug Anderson	  and Device/Strongly-Ordered loads and stores might cause deadlock
11739f6f9354SDoug Anderson
11749f6f9354SDoug Andersonconfig ARM_ERRATA_852421
11759f6f9354SDoug Anderson	bool "ARM errata: A17: DMB ST might fail to create order between stores"
11769f6f9354SDoug Anderson	depends on CPU_V7
11779f6f9354SDoug Anderson	help
11789f6f9354SDoug Anderson	  This option enables the workaround for the 852421 Cortex-A17
11799f6f9354SDoug Anderson	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
11809f6f9354SDoug Anderson	  execution of a DMB ST instruction might fail to properly order
11819f6f9354SDoug Anderson	  stores from GroupA and stores from GroupB.
11829f6f9354SDoug Anderson
118362c0f4a5SDoug Andersonconfig ARM_ERRATA_852423
118462c0f4a5SDoug Anderson	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
118562c0f4a5SDoug Anderson	depends on CPU_V7
118662c0f4a5SDoug Anderson	help
118762c0f4a5SDoug Anderson	  This option enables the workaround for:
118862c0f4a5SDoug Anderson	  - Cortex-A17 852423: Execution of a sequence of instructions might
118962c0f4a5SDoug Anderson	    lead to either a data corruption or a CPU deadlock.  Not fixed in
119062c0f4a5SDoug Anderson	    any Cortex-A17 cores yet.
119162c0f4a5SDoug Anderson	  This is identical to Cortex-A12 erratum 852422.  It is a separate
119262c0f4a5SDoug Anderson	  config option from the A12 erratum due to the way errata are checked
119362c0f4a5SDoug Anderson	  for and handled.
119462c0f4a5SDoug Anderson
11951da177e4SLinus Torvaldsendmenu
11961da177e4SLinus Torvalds
11971da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
11981da177e4SLinus Torvalds
11991da177e4SLinus Torvaldsmenu "Bus support"
12001da177e4SLinus Torvalds
12011da177e4SLinus Torvaldsconfig ISA
12021da177e4SLinus Torvalds	bool
12031da177e4SLinus Torvalds	help
12041da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
12051da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
12061da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
12071da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
12081da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
12091da177e4SLinus Torvalds
1210065909b9SRussell King# Select ISA DMA controller support
12111da177e4SLinus Torvaldsconfig ISA_DMA
12121da177e4SLinus Torvalds	bool
1213065909b9SRussell King	select ISA_DMA_API
12141da177e4SLinus Torvalds
1215065909b9SRussell King# Select ISA DMA interface
12165cae841bSAl Viroconfig ISA_DMA_API
12175cae841bSAl Viro	bool
12185cae841bSAl Viro
1219b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1220b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1221b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1222b080ac8aSMarcelo Roberto Jimenez	help
1223b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1224b080ac8aSMarcelo Roberto Jimenez
1225a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1226a0113a99SMike Rapoport	bool
1227a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1228a0113a99SMike Rapoport	default y
1229a0113a99SMike Rapoport	select DMABOUNCE
1230a0113a99SMike Rapoport
12311da177e4SLinus Torvaldsendmenu
12321da177e4SLinus Torvalds
12331da177e4SLinus Torvaldsmenu "Kernel Features"
12341da177e4SLinus Torvalds
12353b55658aSDave Martinconfig HAVE_SMP
12363b55658aSDave Martin	bool
12373b55658aSDave Martin	help
12383b55658aSDave Martin	  This option should be selected by machines which have an SMP-
12393b55658aSDave Martin	  capable CPU.
12403b55658aSDave Martin
12413b55658aSDave Martin	  The only effect of this option is to make the SMP-related
12423b55658aSDave Martin	  options available to the user for configuration.
12433b55658aSDave Martin
12441da177e4SLinus Torvaldsconfig SMP
1245bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1246fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1247bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
12483b55658aSDave Martin	depends on HAVE_SMP
1249801bb21cSJonathan Austin	depends on MMU || ARM_MPU
12500361748fSArnd Bergmann	select IRQ_WORK
12511da177e4SLinus Torvalds	help
12521da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
12534a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
12544a474157SRobert Graffham	  than one CPU, say Y.
12551da177e4SLinus Torvalds
12564a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
12571da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
12584a474157SRobert Graffham	  you say Y here, the kernel will run on many, but not all,
12594a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
12604a474157SRobert Graffham	  will run faster if you say N here.
12611da177e4SLinus Torvalds
1262395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
1263ecf38679SMauro Carvalho Chehab	  <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
126450a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
12651da177e4SLinus Torvalds
12661da177e4SLinus Torvalds	  If you don't know what to do here, say N.
12671da177e4SLinus Torvalds
1268f00ec48fSRussell Kingconfig SMP_ON_UP
12695744ff43SRussell King	bool "Allow booting SMP kernel on uniprocessor systems"
1270801bb21cSJonathan Austin	depends on SMP && !XIP_KERNEL && MMU
1271f00ec48fSRussell King	default y
1272f00ec48fSRussell King	help
1273f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1274f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1275f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1276f00ec48fSRussell King	  savings.
1277f00ec48fSRussell King
1278f00ec48fSRussell King	  If you don't know what to do here, say Y.
1279f00ec48fSRussell King
1280c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1281c9018aabSVincent Guittot	bool "Support cpu topology definition"
1282c9018aabSVincent Guittot	depends on SMP && CPU_V7
1283c9018aabSVincent Guittot	default y
1284c9018aabSVincent Guittot	help
1285c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1286c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1287c9018aabSVincent Guittot	  topology of an ARM System.
1288c9018aabSVincent Guittot
1289c9018aabSVincent Guittotconfig SCHED_MC
1290c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1291c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1292c9018aabSVincent Guittot	help
1293c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1294c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1295c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1296c9018aabSVincent Guittot
1297c9018aabSVincent Guittotconfig SCHED_SMT
1298c9018aabSVincent Guittot	bool "SMT scheduler support"
1299c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1300c9018aabSVincent Guittot	help
1301c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1302c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1303c9018aabSVincent Guittot	  places. If unsure say N here.
1304c9018aabSVincent Guittot
1305a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1306a8cbcd92SRussell King	bool
1307a8cbcd92SRussell King	help
1308a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1309a8cbcd92SRussell King
13108a4da6e3SMark Rutlandconfig HAVE_ARM_ARCH_TIMER
1311022c03a2SMarc Zyngier	bool "Architected timer support"
1312022c03a2SMarc Zyngier	depends on CPU_V7
13138a4da6e3SMark Rutland	select ARM_ARCH_TIMER
13140c403462SWill Deacon	select GENERIC_CLOCKEVENTS
1315022c03a2SMarc Zyngier	help
1316022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1317022c03a2SMarc Zyngier
1318f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1319f32f4ce2SRussell King	bool
1320bb0eb050SDaniel Lezcano	select TIMER_OF if OF
1321f32f4ce2SRussell King	help
1322f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1323f32f4ce2SRussell King
1324e8db288eSNicolas Pitreconfig MCPM
1325e8db288eSNicolas Pitre	bool "Multi-Cluster Power Management"
1326e8db288eSNicolas Pitre	depends on CPU_V7 && SMP
1327e8db288eSNicolas Pitre	help
1328e8db288eSNicolas Pitre	  This option provides the common power management infrastructure
1329e8db288eSNicolas Pitre	  for (multi-)cluster based systems, such as big.LITTLE based
1330e8db288eSNicolas Pitre	  systems.
1331e8db288eSNicolas Pitre
1332ebf4a5c5SHaojian Zhuangconfig MCPM_QUAD_CLUSTER
1333ebf4a5c5SHaojian Zhuang	bool
1334ebf4a5c5SHaojian Zhuang	depends on MCPM
1335ebf4a5c5SHaojian Zhuang	help
1336ebf4a5c5SHaojian Zhuang	  To avoid wasting resources unnecessarily, MCPM only supports up
1337ebf4a5c5SHaojian Zhuang	  to 2 clusters by default.
1338ebf4a5c5SHaojian Zhuang	  Platforms with 3 or 4 clusters that use MCPM must select this
1339ebf4a5c5SHaojian Zhuang	  option to allow the additional clusters to be managed.
1340ebf4a5c5SHaojian Zhuang
13411c33be57SNicolas Pitreconfig BIG_LITTLE
13421c33be57SNicolas Pitre	bool "big.LITTLE support (Experimental)"
13431c33be57SNicolas Pitre	depends on CPU_V7 && SMP
13441c33be57SNicolas Pitre	select MCPM
13451c33be57SNicolas Pitre	help
13461c33be57SNicolas Pitre	  This option enables support selections for the big.LITTLE
13471c33be57SNicolas Pitre	  system architecture.
13481c33be57SNicolas Pitre
13491c33be57SNicolas Pitreconfig BL_SWITCHER
13501c33be57SNicolas Pitre	bool "big.LITTLE switcher support"
13516c044fecSArnd Bergmann	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
135251aaf81fSRussell King	select CPU_PM
13531c33be57SNicolas Pitre	help
13541c33be57SNicolas Pitre	  The big.LITTLE "switcher" provides the core functionality to
13551c33be57SNicolas Pitre	  transparently handle transition between a cluster of A15's
13561c33be57SNicolas Pitre	  and a cluster of A7's in a big.LITTLE system.
13571c33be57SNicolas Pitre
1358b22537c6SNicolas Pitreconfig BL_SWITCHER_DUMMY_IF
1359b22537c6SNicolas Pitre	tristate "Simple big.LITTLE switcher user interface"
1360b22537c6SNicolas Pitre	depends on BL_SWITCHER && DEBUG_KERNEL
1361b22537c6SNicolas Pitre	help
1362b22537c6SNicolas Pitre	  This is a simple and dummy char dev interface to control
1363b22537c6SNicolas Pitre	  the big.LITTLE switcher core code.  It is meant for
1364b22537c6SNicolas Pitre	  debugging purposes only.
1365b22537c6SNicolas Pitre
13668d5796d2SLennert Buytenhekchoice
13678d5796d2SLennert Buytenhek	prompt "Memory split"
1368006fa259SRussell King	depends on MMU
13698d5796d2SLennert Buytenhek	default VMSPLIT_3G
13708d5796d2SLennert Buytenhek	help
13718d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
13728d5796d2SLennert Buytenhek
13738d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
13748d5796d2SLennert Buytenhek	  option alone!
13758d5796d2SLennert Buytenhek
13768d5796d2SLennert Buytenhek	config VMSPLIT_3G
13778d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
137863ce446cSNicolas Pitre	config VMSPLIT_3G_OPT
1379bbeedfdaSYisheng Xie		depends on !ARM_LPAE
138063ce446cSNicolas Pitre		bool "3G/1G user/kernel split (for full 1G low memory)"
13818d5796d2SLennert Buytenhek	config VMSPLIT_2G
13828d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
13838d5796d2SLennert Buytenhek	config VMSPLIT_1G
13848d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
13858d5796d2SLennert Buytenhekendchoice
13868d5796d2SLennert Buytenhek
13878d5796d2SLennert Buytenhekconfig PAGE_OFFSET
13888d5796d2SLennert Buytenhek	hex
1389006fa259SRussell King	default PHYS_OFFSET if !MMU
13908d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
13918d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
139263ce446cSNicolas Pitre	default 0xB0000000 if VMSPLIT_3G_OPT
13938d5796d2SLennert Buytenhek	default 0xC0000000
13948d5796d2SLennert Buytenhek
13951da177e4SLinus Torvaldsconfig NR_CPUS
13961da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
13971da177e4SLinus Torvalds	range 2 32
13981da177e4SLinus Torvalds	depends on SMP
13991da177e4SLinus Torvalds	default "4"
14001da177e4SLinus Torvalds
1401a054a811SRussell Kingconfig HOTPLUG_CPU
140200b7dedeSRussell King	bool "Support for hot-pluggable CPUs"
140340b31360SStephen Rothwell	depends on SMP
1404a054a811SRussell King	help
1405a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1406a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1407a054a811SRussell King
14082bdd424fSWill Deaconconfig ARM_PSCI
14092bdd424fSWill Deacon	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1410e679660dSJens Wiklander	depends on HAVE_ARM_SMCCC
1411be120397SMark Rutland	select ARM_PSCI_FW
14122bdd424fSWill Deacon	help
14132bdd424fSWill Deacon	  Say Y here if you want Linux to communicate with system firmware
14142bdd424fSWill Deacon	  implementing the PSCI specification for CPU-centric power
14152bdd424fSWill Deacon	  management operations described in ARM document number ARM DEN
14162bdd424fSWill Deacon	  0022A ("Power State Coordination Interface System Software on
14172bdd424fSWill Deacon	  ARM processors").
14182bdd424fSWill Deacon
14192a6ad871SMaxime Ripard# The GPIO number here must be sorted by descending number. In case of
14202a6ad871SMaxime Ripard# a multiplatform kernel, we just want the highest value required by the
14212a6ad871SMaxime Ripard# selected platforms.
142244986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
142344986ab0SPeter De Schrijver (NVIDIA)	int
1424139358beSMarek Vasut	default 2048 if ARCH_SOCFPGA
1425d9be9cebSGeert Uytterhoeven	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1426b35d2e56SGregory Fong		ARCH_ZYNQ
1427aa42587aSTomasz Figa	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1428aa42587aSTomasz Figa		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1429eb171a99SBoris BREZILLON	default 416 if ARCH_SUNXI
143006b851e5SOlof Johansson	default 392 if ARCH_U8500
143101bb914cSTony Prisk	default 352 if ARCH_VT8500
14327b5da4c3SHeiko Stuebner	default 288 if ARCH_ROCKCHIP
14332a6ad871SMaxime Ripard	default 264 if MACH_H4700
143444986ab0SPeter De Schrijver (NVIDIA)	default 0
143544986ab0SPeter De Schrijver (NVIDIA)	help
143644986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
143744986ab0SPeter De Schrijver (NVIDIA)
143844986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
143944986ab0SPeter De Schrijver (NVIDIA)
1440c9218b16SRussell Kingconfig HZ_FIXED
1441f8065813SRussell King	int
1442da6b21e9SKrzysztof Kozlowski	default 200 if ARCH_EBSA110
14431164f672SAlexandre Belloni	default 128 if SOC_AT91RM9200
144447d84682SRussell King	default 0
1445c9218b16SRussell King
1446c9218b16SRussell Kingchoice
144747d84682SRussell King	depends on HZ_FIXED = 0
1448c9218b16SRussell King	prompt "Timer frequency"
1449c9218b16SRussell King
1450c9218b16SRussell Kingconfig HZ_100
1451c9218b16SRussell King	bool "100 Hz"
1452c9218b16SRussell King
1453c9218b16SRussell Kingconfig HZ_200
1454c9218b16SRussell King	bool "200 Hz"
1455c9218b16SRussell King
1456c9218b16SRussell Kingconfig HZ_250
1457c9218b16SRussell King	bool "250 Hz"
1458c9218b16SRussell King
1459c9218b16SRussell Kingconfig HZ_300
1460c9218b16SRussell King	bool "300 Hz"
1461c9218b16SRussell King
1462c9218b16SRussell Kingconfig HZ_500
1463c9218b16SRussell King	bool "500 Hz"
1464c9218b16SRussell King
1465c9218b16SRussell Kingconfig HZ_1000
1466c9218b16SRussell King	bool "1000 Hz"
1467c9218b16SRussell King
1468c9218b16SRussell Kingendchoice
1469c9218b16SRussell King
1470c9218b16SRussell Kingconfig HZ
1471c9218b16SRussell King	int
147247d84682SRussell King	default HZ_FIXED if HZ_FIXED != 0
1473c9218b16SRussell King	default 100 if HZ_100
1474c9218b16SRussell King	default 200 if HZ_200
1475c9218b16SRussell King	default 250 if HZ_250
1476c9218b16SRussell King	default 300 if HZ_300
1477c9218b16SRussell King	default 500 if HZ_500
1478c9218b16SRussell King	default 1000
1479c9218b16SRussell King
1480c9218b16SRussell Kingconfig SCHED_HRTICK
1481c9218b16SRussell King	def_bool HIGH_RES_TIMERS
1482f8065813SRussell King
148316c79651SCatalin Marinasconfig THUMB2_KERNEL
1484bc7dea00SUwe Kleine-König	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
14854477ca45SUwe Kleine-König	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1486bc7dea00SUwe Kleine-König	default y if CPU_THUMBONLY
148789bace65SArnd Bergmann	select ARM_UNWIND
148816c79651SCatalin Marinas	help
148916c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
149075fea300SNicolas Pitre	  Thumb-2 mode.
149116c79651SCatalin Marinas
149216c79651SCatalin Marinas	  If unsure, say N.
149316c79651SCatalin Marinas
14946f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
14956f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
14966f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
14976f685c5cSDave Martin	default y
14986f685c5cSDave Martin	help
14996f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
15006f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
15016f685c5cSDave Martin	  branch instructions.
15026f685c5cSDave Martin
15036f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
15046f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
15056f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
15066f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
15076f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
15086f685c5cSDave Martin	  support.
15096f685c5cSDave Martin
15106f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
15116f685c5cSDave Martin	  relocation" error when loading some modules.
15126f685c5cSDave Martin
15136f685c5cSDave Martin	  Until fixed tools are available, passing
15146f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
15156f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
15166f685c5cSDave Martin	  stack usage in some cases.
15176f685c5cSDave Martin
15186f685c5cSDave Martin	  The problem is described in more detail at:
15196f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
15206f685c5cSDave Martin
15216f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
15226f685c5cSDave Martin
15236f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
15246f685c5cSDave Martin
152542f25bddSNicolas Pitreconfig ARM_PATCH_IDIV
152642f25bddSNicolas Pitre	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
152742f25bddSNicolas Pitre	depends on CPU_32v7 && !XIP_KERNEL
152842f25bddSNicolas Pitre	default y
152942f25bddSNicolas Pitre	help
153042f25bddSNicolas Pitre	  The ARM compiler inserts calls to __aeabi_idiv() and
153142f25bddSNicolas Pitre	  __aeabi_uidiv() when it needs to perform division on signed
153242f25bddSNicolas Pitre	  and unsigned integers. Some v7 CPUs have support for the sdiv
153342f25bddSNicolas Pitre	  and udiv instructions that can be used to implement those
153442f25bddSNicolas Pitre	  functions.
153542f25bddSNicolas Pitre
153642f25bddSNicolas Pitre	  Enabling this option allows the kernel to modify itself to
153742f25bddSNicolas Pitre	  replace the first two instructions of these library functions
153842f25bddSNicolas Pitre	  with the sdiv or udiv plus "bx lr" instructions when the CPU
153942f25bddSNicolas Pitre	  it is running on supports them. Typically this will be faster
154042f25bddSNicolas Pitre	  and less power intensive than running the original library
154142f25bddSNicolas Pitre	  code to do integer division.
154242f25bddSNicolas Pitre
1543704bdda0SNicolas Pitreconfig AEABI
154449460970SRussell King	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
154549460970SRussell King	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1546704bdda0SNicolas Pitre	help
1547704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1548704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1549704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1550704bdda0SNicolas Pitre
1551704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1552704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1553704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1554704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1555704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1556704bdda0SNicolas Pitre
1557704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1558704bdda0SNicolas Pitre
15596c90c872SNicolas Pitreconfig OABI_COMPAT
1560a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1561d6f94fa0SKees Cook	depends on AEABI && !THUMB2_KERNEL
15626c90c872SNicolas Pitre	help
15636c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
15646c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
15656c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
15666c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
15676c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
15686c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
156991702175SKees Cook
157091702175SKees Cook	  The seccomp filter system will not be available when this is
157191702175SKees Cook	  selected, since there is no way yet to sensibly distinguish
157291702175SKees Cook	  between calling conventions during filtering.
157391702175SKees Cook
15746c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
15756c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
15766c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
15776c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
1578b02f8467SKees Cook	  at all). If in doubt say N.
15796c90c872SNicolas Pitre
1580eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1581e80d6a24SMel Gorman	bool
1582e80d6a24SMel Gorman
158305944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
158405944d74SRussell King	bool
158505944d74SRussell King
158607a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
158707a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
158807a2f737SRussell King
158905944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1590be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1591c80d79d7SYasunori Goto
15927b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
15937b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
15947b7bf499SWill Deacon
1595e585513bSKirill A. Shutemovconfig HAVE_GENERIC_GUP
1596b8cd51afSSteve Capper	def_bool y
1597b8cd51afSSteve Capper	depends on ARM_LPAE
1598b8cd51afSSteve Capper
1599053a96caSNicolas Pitreconfig HIGHMEM
1600e8db89a2SRussell King	bool "High Memory Support"
1601e8db89a2SRussell King	depends on MMU
1602053a96caSNicolas Pitre	help
1603053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1604053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1605053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1606053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1607053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1608053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1609053a96caSNicolas Pitre
1610053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1611053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1612053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1613053a96caSNicolas Pitre
1614053a96caSNicolas Pitre	  If unsure, say n.
1615053a96caSNicolas Pitre
161665cec8e3SRussell Kingconfig HIGHPTE
16179a431bd5SRussell King	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
161865cec8e3SRussell King	depends on HIGHMEM
16199a431bd5SRussell King	default y
1620b4d103d1SRussell King	help
1621b4d103d1SRussell King	  The VM uses one page of physical memory for each page table.
1622b4d103d1SRussell King	  For systems with a lot of processes, this can use a lot of
1623b4d103d1SRussell King	  precious low memory, eventually leading to low memory being
1624b4d103d1SRussell King	  consumed by page tables.  Setting this option will allow
1625b4d103d1SRussell King	  user-space 2nd level page tables to reside in high memory.
162665cec8e3SRussell King
1627a5e090acSRussell Kingconfig CPU_SW_DOMAIN_PAN
1628a5e090acSRussell King	bool "Enable use of CPU domains to implement privileged no-access"
1629a5e090acSRussell King	depends on MMU && !ARM_LPAE
16301b8873a0SJamie Iles	default y
16311b8873a0SJamie Iles	help
1632a5e090acSRussell King	  Increase kernel security by ensuring that normal kernel accesses
1633a5e090acSRussell King	  are unable to access userspace addresses.  This can help prevent
1634a5e090acSRussell King	  use-after-free bugs becoming an exploitable privilege escalation
1635a5e090acSRussell King	  by ensuring that magic values (such as LIST_POISON) will always
1636a5e090acSRussell King	  fault when dereferenced.
1637a5e090acSRussell King
1638a5e090acSRussell King	  CPUs with low-vector mappings use a best-efforts implementation.
1639a5e090acSRussell King	  Their lower 1MB needs to remain accessible for the vectors, but
1640a5e090acSRussell King	  the remainder of userspace will become appropriately inaccessible.
16411da177e4SLinus Torvalds
16421da177e4SLinus Torvaldsconfig HW_PERF_EVENTS
1643fa8ad788SMark Rutland	def_bool y
1644fa8ad788SMark Rutland	depends on ARM_PMU
16451b8873a0SJamie Iles
16461355e2a6SCatalin Marinasconfig SYS_SUPPORTS_HUGETLBFS
16471355e2a6SCatalin Marinas       def_bool y
16481355e2a6SCatalin Marinas       depends on ARM_LPAE
16491355e2a6SCatalin Marinas
16508d962507SCatalin Marinasconfig HAVE_ARCH_TRANSPARENT_HUGEPAGE
16518d962507SCatalin Marinas       def_bool y
16528d962507SCatalin Marinas       depends on ARM_LPAE
16538d962507SCatalin Marinas
16544bfab203SSteven Capperconfig ARCH_WANT_GENERAL_HUGETLB
16554bfab203SSteven Capper	def_bool y
16564bfab203SSteven Capper
16577d485f64SArd Biesheuvelconfig ARM_MODULE_PLTS
16587d485f64SArd Biesheuvel	bool "Use PLTs to allow module memory to spill over into vmalloc area"
16597d485f64SArd Biesheuvel	depends on MODULES
1660e7229f7dSAnders Roxell	default y
16617d485f64SArd Biesheuvel	help
16627d485f64SArd Biesheuvel	  Allocate PLTs when loading modules so that jumps and calls whose
16637d485f64SArd Biesheuvel	  targets are too far away for their relative offsets to be encoded
16647d485f64SArd Biesheuvel	  in the instructions themselves can be bounced via veneers in the
16657d485f64SArd Biesheuvel	  module's PLT. This allows modules to be allocated in the generic
16667d485f64SArd Biesheuvel	  vmalloc area after the dedicated module memory area has been
16677d485f64SArd Biesheuvel	  exhausted. The modules will use slightly more memory, but after
16687d485f64SArd Biesheuvel	  rounding up to page size, the actual memory footprint is usually
16697d485f64SArd Biesheuvel	  the same.
16707d485f64SArd Biesheuvel
1671e7229f7dSAnders Roxell	  Disabling this is usually safe for small single-platform
1672e7229f7dSAnders Roxell	  configurations. If unsure, say y.
16737d485f64SArd Biesheuvel
1674c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
167536d6c928SUlrich Hecht	int "Maximum zone order"
1676898f08e1SYegor Yefremov	default "12" if SOC_AM33XX
16776d85e2b0SUwe Kleine-König	default "9" if SA1111 || ARCH_EFM32
1678c1b2d970SMagnus Damm	default "11"
1679c1b2d970SMagnus Damm	help
1680c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1681c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1682c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1683c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1684c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1685c1b2d970SMagnus Damm	  increase this value.
1686c1b2d970SMagnus Damm
1687c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1688c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1689c1b2d970SMagnus Damm
16901da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
16911da177e4SLinus Torvalds	bool
1692f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
16931da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1694e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
16951da177e4SLinus Torvalds	help
16961da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
16971da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
16981da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
16991da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
17001da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
17011da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
17021da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
17031da177e4SLinus Torvalds
170439ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
170538ef2ad5SLinus Walleij	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
170638ef2ad5SLinus Walleij	depends on MMU
170739ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
170839ec58f3SLennert Buytenhek	help
170939ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
171039ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
171139ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
171239ec58f3SLennert Buytenhek
171339ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
171439ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
171539ec58f3SLennert Buytenhek	  such copy operations with large buffers.
171639ec58f3SLennert Buytenhek
171739ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
171839ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
171939ec58f3SLennert Buytenhek
172070c70d97SNicolas Pitreconfig SECCOMP
172170c70d97SNicolas Pitre	bool
172270c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
172370c70d97SNicolas Pitre	---help---
172470c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
172570c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
172670c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
172770c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
172870c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
172970c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
173070c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
173170c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
173270c70d97SNicolas Pitre	  defined by each seccomp mode.
173370c70d97SNicolas Pitre
173402c2433bSStefano Stabelliniconfig PARAVIRT
173502c2433bSStefano Stabellini	bool "Enable paravirtualization code"
173602c2433bSStefano Stabellini	help
173702c2433bSStefano Stabellini	  This changes the kernel so it can modify itself when it is run
173802c2433bSStefano Stabellini	  under a hypervisor, potentially improving performance significantly
173902c2433bSStefano Stabellini	  over full virtualization.
174002c2433bSStefano Stabellini
174102c2433bSStefano Stabelliniconfig PARAVIRT_TIME_ACCOUNTING
174202c2433bSStefano Stabellini	bool "Paravirtual steal time accounting"
174302c2433bSStefano Stabellini	select PARAVIRT
174402c2433bSStefano Stabellini	help
174502c2433bSStefano Stabellini	  Select this option to enable fine granularity task steal time
174602c2433bSStefano Stabellini	  accounting. Time spent executing other tasks in parallel with
174702c2433bSStefano Stabellini	  the current vCPU is discounted from the vCPU power. To account for
174802c2433bSStefano Stabellini	  that, there can be a small performance impact.
174902c2433bSStefano Stabellini
175002c2433bSStefano Stabellini	  If in doubt, say N here.
175102c2433bSStefano Stabellini
1752eff8d644SStefano Stabelliniconfig XEN_DOM0
1753eff8d644SStefano Stabellini	def_bool y
1754eff8d644SStefano Stabellini	depends on XEN
1755eff8d644SStefano Stabellini
1756eff8d644SStefano Stabelliniconfig XEN
1757c2ba1f7dSJulien Grall	bool "Xen guest support on ARM"
175885323a99SIan Campbell	depends on ARM && AEABI && OF
1759f880b67dSArnd Bergmann	depends on CPU_V7 && !CPU_V6
176085323a99SIan Campbell	depends on !GENERIC_ATOMIC64
17617693deccSUwe Kleine-König	depends on MMU
176251aaf81fSRussell King	select ARCH_DMA_ADDR_T_64BIT
176317b7ab80SStefano Stabellini	select ARM_PSCI
1764f21254cdSChristoph Hellwig	select SWIOTLB
176583862ccfSStefano Stabellini	select SWIOTLB_XEN
176602c2433bSStefano Stabellini	select PARAVIRT
1767eff8d644SStefano Stabellini	help
1768eff8d644SStefano Stabellini	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1769eff8d644SStefano Stabellini
1770189af465SArd Biesheuvelconfig STACKPROTECTOR_PER_TASK
1771189af465SArd Biesheuvel	bool "Use a unique stack canary value for each task"
1772189af465SArd Biesheuvel	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1773189af465SArd Biesheuvel	select GCC_PLUGIN_ARM_SSP_PER_TASK
1774189af465SArd Biesheuvel	default y
1775189af465SArd Biesheuvel	help
1776189af465SArd Biesheuvel	  Due to the fact that GCC uses an ordinary symbol reference from
1777189af465SArd Biesheuvel	  which to load the value of the stack canary, this value can only
1778189af465SArd Biesheuvel	  change at reboot time on SMP systems, and all tasks running in the
1779189af465SArd Biesheuvel	  kernel's address space are forced to use the same canary value for
1780189af465SArd Biesheuvel	  the entire duration that the system is up.
1781189af465SArd Biesheuvel
1782189af465SArd Biesheuvel	  Enable this option to switch to a different method that uses a
1783189af465SArd Biesheuvel	  different canary value for each task.
1784189af465SArd Biesheuvel
17851da177e4SLinus Torvaldsendmenu
17861da177e4SLinus Torvalds
17871da177e4SLinus Torvaldsmenu "Boot options"
17881da177e4SLinus Torvalds
17899eb8f674SGrant Likelyconfig USE_OF
17909eb8f674SGrant Likely	bool "Flattened Device Tree support"
1791b1b3f49cSRussell King	select IRQ_DOMAIN
17929eb8f674SGrant Likely	select OF
17939eb8f674SGrant Likely	help
17949eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
17959eb8f674SGrant Likely
1796bd51e2f5SNicolas Pitreconfig ATAGS
1797bd51e2f5SNicolas Pitre	bool "Support for the traditional ATAGS boot data passing" if USE_OF
1798bd51e2f5SNicolas Pitre	default y
1799bd51e2f5SNicolas Pitre	help
1800bd51e2f5SNicolas Pitre	  This is the traditional way of passing data to the kernel at boot
1801bd51e2f5SNicolas Pitre	  time. If you are solely relying on the flattened device tree (or
1802bd51e2f5SNicolas Pitre	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1803bd51e2f5SNicolas Pitre	  to remove ATAGS support from your kernel binary.  If unsure,
1804bd51e2f5SNicolas Pitre	  leave this to y.
1805bd51e2f5SNicolas Pitre
1806bd51e2f5SNicolas Pitreconfig DEPRECATED_PARAM_STRUCT
1807bd51e2f5SNicolas Pitre	bool "Provide old way to pass kernel parameters"
1808bd51e2f5SNicolas Pitre	depends on ATAGS
1809bd51e2f5SNicolas Pitre	help
1810bd51e2f5SNicolas Pitre	  This was deprecated in 2001 and announced to live on for 5 years.
1811bd51e2f5SNicolas Pitre	  Some old boot loaders still use this way.
1812bd51e2f5SNicolas Pitre
18131da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18141da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18151da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18161da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18171da177e4SLinus Torvalds	default "0"
18181da177e4SLinus Torvalds	help
18191da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18201da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18211da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18221da177e4SLinus Torvalds	  value in their defconfig file.
18231da177e4SLinus Torvalds
18241da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18251da177e4SLinus Torvalds
18261da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18271da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18281da177e4SLinus Torvalds	default "0"
18291da177e4SLinus Torvalds	help
1830f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1831f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1832f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1833f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1834f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1835f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18361da177e4SLinus Torvalds
18371da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18381da177e4SLinus Torvalds
18391da177e4SLinus Torvaldsconfig ZBOOT_ROM
18401da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18411da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
184210968131SRussell King	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
18431da177e4SLinus Torvalds	help
18441da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18451da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18461da177e4SLinus Torvalds
1847e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1848e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
184910968131SRussell King	depends on OF
1850e2a6a3aaSJohn Bonesio	help
1851e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1852e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1853e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1854e2a6a3aaSJohn Bonesio
1855e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1856e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1857e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1858e2a6a3aaSJohn Bonesio
1859e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1860e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1861e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1862e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1863e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1864e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1865e2a6a3aaSJohn Bonesio	  to this option.
1866e2a6a3aaSJohn Bonesio
1867b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1868b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1869b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1870b90b9a38SNicolas Pitre	help
1871b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1872b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1873b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1874b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1875b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1876b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1877b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1878b90b9a38SNicolas Pitre
1879d0f34a11SGenoud Richardchoice
1880d0f34a11SGenoud Richard	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1881d0f34a11SGenoud Richard	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1882d0f34a11SGenoud Richard
1883d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1884d0f34a11SGenoud Richard	bool "Use bootloader kernel arguments if available"
1885d0f34a11SGenoud Richard	help
1886d0f34a11SGenoud Richard	  Uses the command-line options passed by the boot loader instead of
1887d0f34a11SGenoud Richard	  the device tree bootargs property. If the boot loader doesn't provide
1888d0f34a11SGenoud Richard	  any, the device tree bootargs property will be used.
1889d0f34a11SGenoud Richard
1890d0f34a11SGenoud Richardconfig ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1891d0f34a11SGenoud Richard	bool "Extend with bootloader kernel arguments"
1892d0f34a11SGenoud Richard	help
1893d0f34a11SGenoud Richard	  The command-line arguments provided by the boot loader will be
1894d0f34a11SGenoud Richard	  appended to the the device tree bootargs property.
1895d0f34a11SGenoud Richard
1896d0f34a11SGenoud Richardendchoice
1897d0f34a11SGenoud Richard
18981da177e4SLinus Torvaldsconfig CMDLINE
18991da177e4SLinus Torvalds	string "Default kernel command string"
19001da177e4SLinus Torvalds	default ""
19011da177e4SLinus Torvalds	help
19021da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19031da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19041da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19051da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19061da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19071da177e4SLinus Torvalds
19084394c124SVictor Boiviechoice
19094394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19104394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
1911bd51e2f5SNicolas Pitre	depends on ATAGS
19124394c124SVictor Boivie
19134394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19144394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19154394c124SVictor Boivie	help
19164394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19174394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19184394c124SVictor Boivie	  string provided in CMDLINE will be used.
19194394c124SVictor Boivie
19204394c124SVictor Boivieconfig CMDLINE_EXTEND
19214394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19224394c124SVictor Boivie	help
19234394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19244394c124SVictor Boivie	  appended to the default kernel command string.
19254394c124SVictor Boivie
192692d2040dSAlexander Hollerconfig CMDLINE_FORCE
192792d2040dSAlexander Holler	bool "Always use the default kernel command string"
192892d2040dSAlexander Holler	help
192992d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
193092d2040dSAlexander Holler	  loader passes other arguments to the kernel.
193192d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
193292d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19334394c124SVictor Boivieendchoice
193492d2040dSAlexander Holler
19351da177e4SLinus Torvaldsconfig XIP_KERNEL
19361da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
193710968131SRussell King	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
19381da177e4SLinus Torvalds	help
19391da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
19401da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
19411da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
19421da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
19431da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
19441da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
19451da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
19461da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
19471da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
19481da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
19491da177e4SLinus Torvalds
19501da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
19511da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
19521da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
19531da177e4SLinus Torvalds
19541da177e4SLinus Torvalds	  If unsure, say N.
19551da177e4SLinus Torvalds
19561da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
19571da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
19581da177e4SLinus Torvalds	depends on XIP_KERNEL
19591da177e4SLinus Torvalds	default "0x00080000"
19601da177e4SLinus Torvalds	help
19611da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
19621da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
19631da177e4SLinus Torvalds	  own flash usage.
19641da177e4SLinus Torvalds
1965ca8b5d97SNicolas Pitreconfig XIP_DEFLATED_DATA
1966ca8b5d97SNicolas Pitre	bool "Store kernel .data section compressed in ROM"
1967ca8b5d97SNicolas Pitre	depends on XIP_KERNEL
1968ca8b5d97SNicolas Pitre	select ZLIB_INFLATE
1969ca8b5d97SNicolas Pitre	help
1970ca8b5d97SNicolas Pitre	  Before the kernel is actually executed, its .data section has to be
1971ca8b5d97SNicolas Pitre	  copied to RAM from ROM. This option allows for storing that data
1972ca8b5d97SNicolas Pitre	  in compressed form and decompressed to RAM rather than merely being
1973ca8b5d97SNicolas Pitre	  copied, saving some precious ROM space. A possible drawback is a
1974ca8b5d97SNicolas Pitre	  slightly longer boot delay.
1975ca8b5d97SNicolas Pitre
1976c587e4a6SRichard Purdieconfig KEXEC
1977c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
197819ab428fSStephen Warren	depends on (!SMP || PM_SLEEP_SMP)
1979cb1293e2SArnd Bergmann	depends on !CPU_V7M
19802965faa5SDave Young	select KEXEC_CORE
1981c587e4a6SRichard Purdie	help
1982c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
1983c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
198401dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
1985c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
1986c587e4a6SRichard Purdie
1987c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
1988c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
1989bf220695SGeert Uytterhoeven	  initially work for you.
1990c587e4a6SRichard Purdie
19914cd9d6f7SRichard Purdieconfig ATAGS_PROC
19924cd9d6f7SRichard Purdie	bool "Export atags in procfs"
1993bd51e2f5SNicolas Pitre	depends on ATAGS && KEXEC
1994b98d7291SUli Luckas	default y
19954cd9d6f7SRichard Purdie	help
19964cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
19974cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
19984cd9d6f7SRichard Purdie
1999cb5d39b3SMika Westerbergconfig CRASH_DUMP
2000cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2001cb5d39b3SMika Westerberg	help
2002cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2003cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2004cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2005cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2006cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2007cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2008cb5d39b3SMika Westerberg
2009cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2010cb5d39b3SMika Westerberg
2011e69edc79SEric Miaoconfig AUTO_ZRELADDR
2012e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2013e69edc79SEric Miao	help
2014e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2015e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2016e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2017e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2018e69edc79SEric Miao	  from start of memory.
2019e69edc79SEric Miao
202081a0bc39SRoy Franzconfig EFI_STUB
202181a0bc39SRoy Franz	bool
202281a0bc39SRoy Franz
202381a0bc39SRoy Franzconfig EFI
202481a0bc39SRoy Franz	bool "UEFI runtime support"
202581a0bc39SRoy Franz	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
202681a0bc39SRoy Franz	select UCS2_STRING
202781a0bc39SRoy Franz	select EFI_PARAMS_FROM_FDT
202881a0bc39SRoy Franz	select EFI_STUB
202981a0bc39SRoy Franz	select EFI_ARMSTUB
203081a0bc39SRoy Franz	select EFI_RUNTIME_WRAPPERS
203181a0bc39SRoy Franz	---help---
203281a0bc39SRoy Franz	  This option provides support for runtime services provided
203381a0bc39SRoy Franz	  by UEFI firmware (such as non-volatile variables, realtime
203481a0bc39SRoy Franz	  clock, and platform reset). A UEFI stub is also provided to
203581a0bc39SRoy Franz	  allow the kernel to be booted as an EFI application. This
203681a0bc39SRoy Franz	  is only useful for kernels that may run on systems that have
203781a0bc39SRoy Franz	  UEFI firmware.
203881a0bc39SRoy Franz
2039bb817befSArd Biesheuvelconfig DMI
2040bb817befSArd Biesheuvel	bool "Enable support for SMBIOS (DMI) tables"
2041bb817befSArd Biesheuvel	depends on EFI
2042bb817befSArd Biesheuvel	default y
2043bb817befSArd Biesheuvel	help
2044bb817befSArd Biesheuvel	  This enables SMBIOS/DMI feature for systems.
2045bb817befSArd Biesheuvel
2046bb817befSArd Biesheuvel	  This option is only useful on systems that have UEFI firmware.
2047bb817befSArd Biesheuvel	  However, even with this option, the resultant kernel should
2048bb817befSArd Biesheuvel	  continue to boot on existing non-UEFI platforms.
2049bb817befSArd Biesheuvel
2050bb817befSArd Biesheuvel	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2051bb817befSArd Biesheuvel	  i.e., the the practice of identifying the platform via DMI to
2052bb817befSArd Biesheuvel	  decide whether certain workarounds for buggy hardware and/or
2053bb817befSArd Biesheuvel	  firmware need to be enabled. This would require the DMI subsystem
2054bb817befSArd Biesheuvel	  to be enabled much earlier than we do on ARM, which is non-trivial.
2055bb817befSArd Biesheuvel
20561da177e4SLinus Torvaldsendmenu
20571da177e4SLinus Torvalds
2058ac9d7efcSRussell Kingmenu "CPU Power Management"
20591da177e4SLinus Torvalds
20601da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20611da177e4SLinus Torvalds
2062ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2063ac9d7efcSRussell King
2064ac9d7efcSRussell Kingendmenu
2065ac9d7efcSRussell King
20661da177e4SLinus Torvaldsmenu "Floating point emulation"
20671da177e4SLinus Torvalds
20681da177e4SLinus Torvaldscomment "At least one emulation must be selected"
20691da177e4SLinus Torvalds
20701da177e4SLinus Torvaldsconfig FPE_NWFPE
20711da177e4SLinus Torvalds	bool "NWFPE math emulation"
2072593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
20731da177e4SLinus Torvalds	---help---
20741da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
20751da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
20761da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
20771da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
20781da177e4SLinus Torvalds
20791da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
20801da177e4SLinus Torvalds	  early in the bootup.
20811da177e4SLinus Torvalds
20821da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
20831da177e4SLinus Torvalds	bool "Support extended precision"
2084bedf142bSLennert Buytenhek	depends on FPE_NWFPE
20851da177e4SLinus Torvalds	help
20861da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
20871da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
20881da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
20891da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
20901da177e4SLinus Torvalds	  floating point emulator without any good reason.
20911da177e4SLinus Torvalds
20921da177e4SLinus Torvalds	  You almost surely want to say N here.
20931da177e4SLinus Torvalds
20941da177e4SLinus Torvaldsconfig FPE_FASTFPE
20951da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
2096d6f94fa0SKees Cook	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
20971da177e4SLinus Torvalds	---help---
20981da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
20991da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21001da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21011da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21021da177e4SLinus Torvalds
21031da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21041da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
21051da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
21061da177e4SLinus Torvalds	  choose NWFPE.
21071da177e4SLinus Torvalds
21081da177e4SLinus Torvaldsconfig VFP
21091da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2110e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
21111da177e4SLinus Torvalds	help
21121da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
21131da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
21161da177e4SLinus Torvalds	  release notes and additional status information.
21171da177e4SLinus Torvalds
21181da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
21191da177e4SLinus Torvalds
212025ebee02SCatalin Marinasconfig VFPv3
212125ebee02SCatalin Marinas	bool
212225ebee02SCatalin Marinas	depends on VFP
212325ebee02SCatalin Marinas	default y if CPU_V7
212425ebee02SCatalin Marinas
2125b5872db4SCatalin Marinasconfig NEON
2126b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2127b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2128b5872db4SCatalin Marinas	help
2129b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2130b5872db4SCatalin Marinas	  Extension.
2131b5872db4SCatalin Marinas
213273c132c1SArd Biesheuvelconfig KERNEL_MODE_NEON
213373c132c1SArd Biesheuvel	bool "Support for NEON in kernel mode"
2134c4a30c3bSRussell King	depends on NEON && AEABI
213573c132c1SArd Biesheuvel	help
213673c132c1SArd Biesheuvel	  Say Y to include support for NEON in kernel mode.
213773c132c1SArd Biesheuvel
21381da177e4SLinus Torvaldsendmenu
21391da177e4SLinus Torvalds
21401da177e4SLinus Torvaldsmenu "Power management options"
21411da177e4SLinus Torvalds
2142eceab4acSRussell Kingsource "kernel/power/Kconfig"
21431da177e4SLinus Torvalds
2144f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
214519a0519dSEzequiel Garcia	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2146f0d75153SUwe Kleine-König		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2147f4cb5700SJohannes Berg	def_bool y
2148f4cb5700SJohannes Berg
214915e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
21508b6f2499SLorenzo Pieralisi	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
21511b9bdf5cSLorenzo Pieralisi	depends on ARCH_SUSPEND_POSSIBLE
215215e0d9e3SArnd Bergmann
2153603fb42aSSebastian Capellaconfig ARCH_HIBERNATION_POSSIBLE
2154603fb42aSSebastian Capella	bool
2155603fb42aSSebastian Capella	depends on MMU
2156603fb42aSSebastian Capella	default y if ARCH_SUSPEND_POSSIBLE
2157603fb42aSSebastian Capella
21581da177e4SLinus Torvaldsendmenu
21591da177e4SLinus Torvalds
2160916f743dSKumar Galasource "drivers/firmware/Kconfig"
2161916f743dSKumar Gala
2162652ccae5SArd Biesheuvelif CRYPTO
2163652ccae5SArd Biesheuvelsource "arch/arm/crypto/Kconfig"
2164652ccae5SArd Biesheuvelendif
21651da177e4SLinus Torvalds
2166749cf76cSChristoffer Dallsource "arch/arm/kvm/Kconfig"
2167