xref: /linux/arch/arm/Kconfig (revision 8ef6e6201b26cb9fde79c1baa08145af6aca2815)
11da177e4SLinus Torvaldsconfig ARM
21da177e4SLinus Torvalds	bool
31da177e4SLinus Torvalds	default y
47563bbf8SMark Brown	select ARCH_HAVE_CUSTOM_GPIO_H
5e17c6d56SDavid Woodhouse	select HAVE_AOUT
624056f52SRussell King	select HAVE_DMA_API_DEBUG
7d0ee9f40SArnd Bergmann	select HAVE_IDE if PCI || ISA || PCMCIA
82dc6a016SMarek Szyprowski	select HAVE_DMA_ATTRS
9c7909509SMarek Szyprowski	select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
102778f620SRussell King	select HAVE_MEMBLOCK
1112b824fbSAlessandro Zummo	select RTC_LIB
1275e7153aSRalf Baechle	select SYS_SUPPORTS_APM_EMULATION
13a41297a0SRussell King	select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14fe166148SWill Deacon	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
1509f05d85SRabin Vincent	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
165cbad0ebSJason Wessel	select HAVE_ARCH_KGDB
170693bf68SWade Farnsworth	select HAVE_ARCH_TRACEHOOK
18856bc356SJon Medhurst	select HAVE_KPROBES if !XIP_KERNEL
199edddaa2SAnanth N Mavinakayanahalli	select HAVE_KRETPROBES if (HAVE_KPROBES)
20606576ceSSteven Rostedt	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
2180be7a7fSRabin Vincent	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
2280be7a7fSRabin Vincent	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
230e341af8SRabin Vincent	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
24e39f5602SDavid Daney	select ARCH_BINFMT_ELF_RANDOMIZE_PIE
251fe53268SDmitry Baryshkov	select HAVE_GENERIC_DMA_COHERENT
26e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_GZIP
27e7db7b42SAlbin Tonnerre	select HAVE_KERNEL_LZO
286e8699f7SAlbin Tonnerre	select HAVE_KERNEL_LZMA
29a7f464f3SImre Kaloz	select HAVE_KERNEL_XZ
30e360adbeSPeter Zijlstra	select HAVE_IRQ_WORK
317ada189fSJamie Iles	select HAVE_PERF_EVENTS
327ada189fSJamie Iles	select PERF_USE_VMALLOC
33e513f8bfSWill Deacon	select HAVE_REGS_AND_STACK_ACCESS_API
34e399b1a4SRussell King	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
35ed60453fSRabin Vincent	select HAVE_C_RECORDMCOUNT
36e2a93eccSLennert Buytenhek	select HAVE_GENERIC_HARDIRQS
3737e74bebSStephen Boyd	select HARDIRQS_SW_RESEND
3837e74bebSStephen Boyd	select GENERIC_IRQ_PROBE
3925a5662aSThomas Gleixner	select GENERIC_IRQ_SHOW
40d4aa8b15SThomas Gleixner	select GENERIC_IRQ_PROBE
41d4aa8b15SThomas Gleixner	select HARDIRQS_SW_RESEND
421fb90263SSantosh Shilimkar	select CPU_PM if (SUSPEND || CPU_IDLE)
43e5bfb72cSMichael S. Tsirkin	select GENERIC_PCI_IOMAP
44e47b65b0SSam Ravnborg	select HAVE_BPF_JIT
4584ec6d57SThomas Gleixner	select GENERIC_SMP_IDLE_THREAD
463d92a71aSAnna-Maria Gleixner	select KTIME_SCALAR
473d92a71aSAnna-Maria Gleixner	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
481da177e4SLinus Torvalds	help
491da177e4SLinus Torvalds	  The ARM series is a line of low-power-consumption RISC chip designs
50f6c8965aSMartin Michlmayr	  licensed by ARM Ltd and targeted at embedded applications and
511da177e4SLinus Torvalds	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
521da177e4SLinus Torvalds	  manufactured, but legacy ARM-based PC hardware remains popular in
531da177e4SLinus Torvalds	  Europe.  There is an ARM Linux project with a web page at
541da177e4SLinus Torvalds	  <http://www.arm.linux.org.uk/>.
551da177e4SLinus Torvalds
5674facffeSRussell Kingconfig ARM_HAS_SG_CHAIN
5774facffeSRussell King	bool
5874facffeSRussell King
594ce63fcdSMarek Szyprowskiconfig NEED_SG_DMA_LENGTH
604ce63fcdSMarek Szyprowski	bool
614ce63fcdSMarek Szyprowski
624ce63fcdSMarek Szyprowskiconfig ARM_DMA_USE_IOMMU
634ce63fcdSMarek Szyprowski	select NEED_SG_DMA_LENGTH
644ce63fcdSMarek Szyprowski	select ARM_HAS_SG_CHAIN
654ce63fcdSMarek Szyprowski	bool
664ce63fcdSMarek Szyprowski
671a189b97SRussell Kingconfig HAVE_PWM
681a189b97SRussell King	bool
691a189b97SRussell King
700b05da72SHans Ulli Krollconfig MIGHT_HAVE_PCI
710b05da72SHans Ulli Kroll	bool
720b05da72SHans Ulli Kroll
7375e7153aSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
7475e7153aSRalf Baechle	bool
7575e7153aSRalf Baechle
760a938b97SDavid Brownellconfig GENERIC_GPIO
770a938b97SDavid Brownell	bool
780a938b97SDavid Brownell
79bc581770SLinus Walleijconfig HAVE_TCM
80bc581770SLinus Walleij	bool
81bc581770SLinus Walleij	select GENERIC_ALLOCATOR
82bc581770SLinus Walleij
83e119bfffSRussell Kingconfig HAVE_PROC_CPU
84e119bfffSRussell King	bool
85e119bfffSRussell King
865ea81769SAl Viroconfig NO_IOPORT
875ea81769SAl Viro	bool
885ea81769SAl Viro
891da177e4SLinus Torvaldsconfig EISA
901da177e4SLinus Torvalds	bool
911da177e4SLinus Torvalds	---help---
921da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
931da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
961da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
971da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
981da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds	  Otherwise, say N.
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvaldsconfig SBUS
1051da177e4SLinus Torvalds	bool
1061da177e4SLinus Torvalds
107f16fb1ecSRussell Kingconfig STACKTRACE_SUPPORT
108f16fb1ecSRussell King	bool
109f16fb1ecSRussell King	default y
110f16fb1ecSRussell King
111f76e9154SNicolas Pitreconfig HAVE_LATENCYTOP_SUPPORT
112f76e9154SNicolas Pitre	bool
113f76e9154SNicolas Pitre	depends on !SMP
114f76e9154SNicolas Pitre	default y
115f76e9154SNicolas Pitre
116f16fb1ecSRussell Kingconfig LOCKDEP_SUPPORT
117f16fb1ecSRussell King	bool
118f16fb1ecSRussell King	default y
119f16fb1ecSRussell King
1207ad1bcb2SRussell Kingconfig TRACE_IRQFLAGS_SUPPORT
1217ad1bcb2SRussell King	bool
1227ad1bcb2SRussell King	default y
1237ad1bcb2SRussell King
12495c354feSNick Pigginconfig GENERIC_LOCKBREAK
12595c354feSNick Piggin	bool
12695c354feSNick Piggin	default y
12795c354feSNick Piggin	depends on SMP && PREEMPT
12895c354feSNick Piggin
1291da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
1301da177e4SLinus Torvalds	bool
1311da177e4SLinus Torvalds	default y
1321da177e4SLinus Torvalds
1331da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
1341da177e4SLinus Torvalds	bool
1351da177e4SLinus Torvalds
136f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32
137f0d1b0b3SDavid Howells	bool
138f0d1b0b3SDavid Howells
139f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64
140f0d1b0b3SDavid Howells	bool
141f0d1b0b3SDavid Howells
14289c52ed4SBen Dooksconfig ARCH_HAS_CPUFREQ
14389c52ed4SBen Dooks	bool
14489c52ed4SBen Dooks	help
14589c52ed4SBen Dooks	  Internal node to signify that the ARCH has CPUFREQ support
14689c52ed4SBen Dooks	  and that the relevant menu configurations are displayed for
14789c52ed4SBen Dooks	  it.
14889c52ed4SBen Dooks
149b89c3b16SAkinobu Mitaconfig GENERIC_HWEIGHT
150b89c3b16SAkinobu Mita	bool
151b89c3b16SAkinobu Mita	default y
152b89c3b16SAkinobu Mita
1531da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
1541da177e4SLinus Torvalds	bool
1551da177e4SLinus Torvalds	default y
1561da177e4SLinus Torvalds
157a08b6b79Sviro@ZenIV.linux.org.ukconfig ARCH_MAY_HAVE_PC_FDC
158a08b6b79Sviro@ZenIV.linux.org.uk	bool
159a08b6b79Sviro@ZenIV.linux.org.uk
1605ac6da66SChristoph Lameterconfig ZONE_DMA
1615ac6da66SChristoph Lameter	bool
1625ac6da66SChristoph Lameter
163ccd7ab7fSFUJITA Tomonoriconfig NEED_DMA_MAP_STATE
164ccd7ab7fSFUJITA Tomonori       def_bool y
165ccd7ab7fSFUJITA Tomonori
16658af4a24SRob Herringconfig ARCH_HAS_DMA_SET_COHERENT_MASK
16758af4a24SRob Herring	bool
16858af4a24SRob Herring
1691da177e4SLinus Torvaldsconfig GENERIC_ISA_DMA
1701da177e4SLinus Torvalds	bool
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvaldsconfig FIQ
1731da177e4SLinus Torvalds	bool
1741da177e4SLinus Torvalds
17513a5045dSRob Herringconfig NEED_RET_TO_USER
17613a5045dSRob Herring	bool
17713a5045dSRob Herring
178034d2f5aSAl Viroconfig ARCH_MTD_XIP
179034d2f5aSAl Viro	bool
180034d2f5aSAl Viro
181c760fc19SHyok S. Choiconfig VECTORS_BASE
182c760fc19SHyok S. Choi	hex
1836afd6faeSHyok S. Choi	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
184c760fc19SHyok S. Choi	default DRAM_BASE if REMAP_VECTORS_TO_RAM
185c760fc19SHyok S. Choi	default 0x00000000
186c760fc19SHyok S. Choi	help
187c760fc19SHyok S. Choi	  The base address of exception vectors.
188c760fc19SHyok S. Choi
189dc21af99SRussell Kingconfig ARM_PATCH_PHYS_VIRT
190c1becedcSRussell King	bool "Patch physical to virtual translations at runtime" if EMBEDDED
191c1becedcSRussell King	default y
192b511d75dSNicolas Pitre	depends on !XIP_KERNEL && MMU
193dc21af99SRussell King	depends on !ARCH_REALVIEW || !SPARSEMEM
194dc21af99SRussell King	help
195111e9a5cSRussell King	  Patch phys-to-virt and virt-to-phys translation functions at
196111e9a5cSRussell King	  boot and module load time according to the position of the
197111e9a5cSRussell King	  kernel in system memory.
198dc21af99SRussell King
199111e9a5cSRussell King	  This can only be used with non-XIP MMU kernels where the base
200daece596SNicolas Pitre	  of physical memory is at a 16MB boundary.
201dc21af99SRussell King
202c1becedcSRussell King	  Only disable this option if you know that you do not require
203c1becedcSRussell King	  this feature (eg, building a kernel for a single machine) and
204c1becedcSRussell King	  you need to shrink the kernel to the minimal size.
205c1becedcSRussell King
206c334bc15SRob Herringconfig NEED_MACH_IO_H
207c334bc15SRob Herring	bool
208c334bc15SRob Herring	help
209c334bc15SRob Herring	  Select this when mach/io.h is required to provide special
210c334bc15SRob Herring	  definitions for this platform.  The need for mach/io.h should
211c334bc15SRob Herring	  be avoided when possible.
212c334bc15SRob Herring
2130cdc8b92SNicolas Pitreconfig NEED_MACH_MEMORY_H
2141b9f95f8SNicolas Pitre	bool
215111e9a5cSRussell King	help
2160cdc8b92SNicolas Pitre	  Select this when mach/memory.h is required to provide special
2170cdc8b92SNicolas Pitre	  definitions for this platform.  The need for mach/memory.h should
2180cdc8b92SNicolas Pitre	  be avoided when possible.
2191b9f95f8SNicolas Pitre
2201b9f95f8SNicolas Pitreconfig PHYS_OFFSET
221974c0724SNicolas Pitre	hex "Physical address of main memory" if MMU
2220cdc8b92SNicolas Pitre	depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
223974c0724SNicolas Pitre	default DRAM_BASE if !MMU
2241b9f95f8SNicolas Pitre	help
2251b9f95f8SNicolas Pitre	  Please provide the physical address corresponding to the
2261b9f95f8SNicolas Pitre	  location of main memory in your system.
227cada3c08SRussell King
22887e040b6SSimon Glassconfig GENERIC_BUG
22987e040b6SSimon Glass	def_bool y
23087e040b6SSimon Glass	depends on BUG
23187e040b6SSimon Glass
2321da177e4SLinus Torvaldssource "init/Kconfig"
2331da177e4SLinus Torvalds
234dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer"
235dc52ddc0SMatt Helsley
2361da177e4SLinus Torvaldsmenu "System Type"
2371da177e4SLinus Torvalds
2383c427975SHyok S. Choiconfig MMU
2393c427975SHyok S. Choi	bool "MMU-based Paged Memory Management Support"
2403c427975SHyok S. Choi	default y
2413c427975SHyok S. Choi	help
2423c427975SHyok S. Choi	  Select if you want MMU-based virtualised addressing space
2433c427975SHyok S. Choi	  support by paged memory management. If unsure, say 'Y'.
2443c427975SHyok S. Choi
245ccf50e23SRussell King#
246ccf50e23SRussell King# The "ARM system type" choice list is ordered alphabetically by option
247ccf50e23SRussell King# text.  Please add new entries in the option alphabetic order.
248ccf50e23SRussell King#
2491da177e4SLinus Torvaldschoice
2501da177e4SLinus Torvalds	prompt "ARM system type"
2516a0e2430SCatalin Marinas	default ARCH_VERSATILE
2521da177e4SLinus Torvalds
2534af6fee1SDeepak Saxenaconfig ARCH_INTEGRATOR
2544af6fee1SDeepak Saxena	bool "ARM Ltd. Integrator family"
2554af6fee1SDeepak Saxena	select ARM_AMBA
25689c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
2576d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
258aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
2599904f793SLinus Walleij	select HAVE_TCM
260c5a0adb5SRussell King	select ICST
26113edd86dSRussell King	select GENERIC_CLOCKEVENTS
262f4b8b319SRussell King	select PLAT_VERSATILE
263c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
2640cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
265695436e3SLinus Walleij	select SPARSE_IRQ
2663108e6abSLinus Walleij	select MULTI_IRQ_HANDLER
2674af6fee1SDeepak Saxena	help
2684af6fee1SDeepak Saxena	  Support for ARM's Integrator platform.
2694af6fee1SDeepak Saxena
2704af6fee1SDeepak Saxenaconfig ARCH_REALVIEW
2714af6fee1SDeepak Saxena	bool "ARM Ltd. RealView family"
2724af6fee1SDeepak Saxena	select ARM_AMBA
2736d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
274aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
275c5a0adb5SRussell King	select ICST
276ae30ceacSCatalin Marinas	select GENERIC_CLOCKEVENTS
277eb7fffa3SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
278f4b8b319SRussell King	select PLAT_VERSATILE
2793cb5ee49SRussell King	select PLAT_VERSATILE_CLCD
280e3887714SRussell King	select ARM_TIMER_SP804
281b56ba8aaSColin Tuckley	select GPIO_PL061 if GPIOLIB
2820cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
2834af6fee1SDeepak Saxena	help
2844af6fee1SDeepak Saxena	  This enables support for ARM Ltd RealView boards.
2854af6fee1SDeepak Saxena
2864af6fee1SDeepak Saxenaconfig ARCH_VERSATILE
2874af6fee1SDeepak Saxena	bool "ARM Ltd. Versatile family"
2884af6fee1SDeepak Saxena	select ARM_AMBA
2894af6fee1SDeepak Saxena	select ARM_VIC
2906d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
291aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
292c5a0adb5SRussell King	select ICST
29389df1272SKevin Hilman	select GENERIC_CLOCKEVENTS
294bbeddc43SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
295f4b8b319SRussell King	select PLAT_VERSATILE
2963414ba8cSRussell King	select PLAT_VERSATILE_CLCD
297c41b16f8SRussell King	select PLAT_VERSATILE_FPGA_IRQ
298e3887714SRussell King	select ARM_TIMER_SP804
2994af6fee1SDeepak Saxena	help
3004af6fee1SDeepak Saxena	  This enables support for ARM Ltd Versatile board.
3014af6fee1SDeepak Saxena
302ceade897SRussell Kingconfig ARCH_VEXPRESS
303ceade897SRussell King	bool "ARM Ltd. Versatile Express family"
304ceade897SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
305ceade897SRussell King	select ARM_AMBA
306ceade897SRussell King	select ARM_TIMER_SP804
3076d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
308aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
309ceade897SRussell King	select GENERIC_CLOCKEVENTS
310ceade897SRussell King	select HAVE_CLK
31195c34f83SNick Bowler	select HAVE_PATA_PLATFORM
312ceade897SRussell King	select ICST
313ba81f502SRussell King	select NO_IOPORT
314ceade897SRussell King	select PLAT_VERSATILE
3150fb44b91SRussell King	select PLAT_VERSATILE_CLCD
316ceade897SRussell King	help
317ceade897SRussell King	  This enables support for the ARM Ltd Versatile Express boards.
318ceade897SRussell King
3198fc5ffa0SAndrew Victorconfig ARCH_AT91
3208fc5ffa0SAndrew Victor	bool "Atmel AT91"
321f373e8c0SRyan Mallon	select ARCH_REQUIRE_GPIOLIB
32293686ae8SDavid Brownell	select HAVE_CLK
323bd602995SJean-Christophe PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
324e261501dSNicolas Ferre	select IRQ_DOMAIN
3251ac02d79SRob Herring	select NEED_MACH_IO_H if PCCARD
3264af6fee1SDeepak Saxena	help
327929e994fSNicolas Ferre	  This enables support for systems based on Atmel
328929e994fSNicolas Ferre	  AT91RM9200 and AT91SAM9* processors.
3294af6fee1SDeepak Saxena
330ccf50e23SRussell Kingconfig ARCH_BCMRING
331ccf50e23SRussell King	bool "Broadcom BCMRING"
332ccf50e23SRussell King	depends on MMU
333ccf50e23SRussell King	select CPU_V6
334ccf50e23SRussell King	select ARM_AMBA
33582d63734SRussell King	select ARM_TIMER_SP804
3366d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
337ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
338ccf50e23SRussell King	select ARCH_WANT_OPTIONAL_GPIOLIB
339ccf50e23SRussell King	help
340ccf50e23SRussell King	  Support for Broadcom's BCMRing platform.
341ccf50e23SRussell King
342220e6cf7SRob Herringconfig ARCH_HIGHBANK
343220e6cf7SRob Herring	bool "Calxeda Highbank-based"
344220e6cf7SRob Herring	select ARCH_WANT_OPTIONAL_GPIOLIB
345220e6cf7SRob Herring	select ARM_AMBA
346220e6cf7SRob Herring	select ARM_GIC
347220e6cf7SRob Herring	select ARM_TIMER_SP804
34822d80379SDave Martin	select CACHE_L2X0
349220e6cf7SRob Herring	select CLKDEV_LOOKUP
350220e6cf7SRob Herring	select CPU_V7
351220e6cf7SRob Herring	select GENERIC_CLOCKEVENTS
352220e6cf7SRob Herring	select HAVE_ARM_SCU
3533b55658aSDave Martin	select HAVE_SMP
354fdfa64a4SRob Herring	select SPARSE_IRQ
355220e6cf7SRob Herring	select USE_OF
356220e6cf7SRob Herring	help
357220e6cf7SRob Herring	  Support for the Calxeda Highbank SoC based boards.
358220e6cf7SRob Herring
3591da177e4SLinus Torvaldsconfig ARCH_CLPS711X
3600e2fce59SAlexander Shiyan	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
361c750815eSRussell King	select CPU_ARM720T
3625cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
3630cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
364f999b8bdSMartin Michlmayr	help
3650e2fce59SAlexander Shiyan	  Support for Cirrus Logic 711x/721x/731x based boards.
3661da177e4SLinus Torvalds
367d94f944eSAnton Vorontsovconfig ARCH_CNS3XXX
368d94f944eSAnton Vorontsov	bool "Cavium Networks CNS3XXX family"
36900d2711dSImre Kaloz	select CPU_V6K
370d94f944eSAnton Vorontsov	select GENERIC_CLOCKEVENTS
371d94f944eSAnton Vorontsov	select ARM_GIC
372ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
3730b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
3745f32f7a0SAnton Vorontsov	select PCI_DOMAINS if PCI
375d94f944eSAnton Vorontsov	help
376d94f944eSAnton Vorontsov	  Support for Cavium Networks CNS3XXX platform.
377d94f944eSAnton Vorontsov
378788c9700SRussell Kingconfig ARCH_GEMINI
379788c9700SRussell King	bool "Cortina Systems Gemini"
380788c9700SRussell King	select CPU_FA526
381788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
3825cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
383788c9700SRussell King	help
384788c9700SRussell King	  Support for the Cortina Systems Gemini family SoCs
385788c9700SRussell King
3863a6cb8ceSArnd Bergmannconfig ARCH_PRIMA2
3873a6cb8ceSArnd Bergmann	bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
3883a6cb8ceSArnd Bergmann	select CPU_V7
3893a6cb8ceSArnd Bergmann	select NO_IOPORT
3903a6cb8ceSArnd Bergmann	select GENERIC_CLOCKEVENTS
3913a6cb8ceSArnd Bergmann	select CLKDEV_LOOKUP
3923a6cb8ceSArnd Bergmann	select GENERIC_IRQ_CHIP
393ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
394cbd8d842SBarry Song	select PINCTRL
395cbd8d842SBarry Song	select PINCTRL_SIRF
3963a6cb8ceSArnd Bergmann	select USE_OF
3973a6cb8ceSArnd Bergmann	select ZONE_DMA
3983a6cb8ceSArnd Bergmann	help
3993a6cb8ceSArnd Bergmann          Support for CSR SiRFSoC ARM Cortex A9 Platform
4003a6cb8ceSArnd Bergmann
4011da177e4SLinus Torvaldsconfig ARCH_EBSA110
4021da177e4SLinus Torvalds	bool "EBSA-110"
403c750815eSRussell King	select CPU_SA110
404f7e68bbfSRussell King	select ISA
405c5eb2a2bSRussell King	select NO_IOPORT
4065cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
407c334bc15SRob Herring	select NEED_MACH_IO_H
4080cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
4091da177e4SLinus Torvalds	help
4101da177e4SLinus Torvalds	  This is an evaluation board for the StrongARM processor available
411f6c8965aSMartin Michlmayr	  from Digital. It has limited hardware on-board, including an
4121da177e4SLinus Torvalds	  Ethernet interface, two PCMCIA sockets, two serial ports and a
4131da177e4SLinus Torvalds	  parallel port.
4141da177e4SLinus Torvalds
415e7736d47SLennert Buytenhekconfig ARCH_EP93XX
416e7736d47SLennert Buytenhek	bool "EP93xx-based"
417c750815eSRussell King	select CPU_ARM920T
418e7736d47SLennert Buytenhek	select ARM_AMBA
419e7736d47SLennert Buytenhek	select ARM_VIC
4206d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
4217444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
422eb33575cSMel Gorman	select ARCH_HAS_HOLES_MEMORYMODEL
4235cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4245725aeaeSArnd Bergmann	select NEED_MACH_MEMORY_H
425e7736d47SLennert Buytenhek	help
426e7736d47SLennert Buytenhek	  This enables support for the Cirrus EP93xx series of CPUs.
427e7736d47SLennert Buytenhek
4281da177e4SLinus Torvaldsconfig ARCH_FOOTBRIDGE
4291da177e4SLinus Torvalds	bool "FootBridge"
430c750815eSRussell King	select CPU_SA110
4311da177e4SLinus Torvalds	select FOOTBRIDGE
4324e8d7637SRussell King	select GENERIC_CLOCKEVENTS
433d0ee9f40SArnd Bergmann	select HAVE_IDE
434*8ef6e620SRob Herring	select NEED_MACH_IO_H if !MMU
4350cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
436f999b8bdSMartin Michlmayr	help
437f999b8bdSMartin Michlmayr	  Support for systems based on the DC21285 companion chip
438f999b8bdSMartin Michlmayr	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
4391da177e4SLinus Torvalds
440788c9700SRussell Kingconfig ARCH_MXC
441788c9700SRussell King	bool "Freescale MXC/iMX-based"
442788c9700SRussell King	select GENERIC_CLOCKEVENTS
443788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
4446d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
445234b6cedSRussell King	select CLKSRC_MMIO
4468b6c44f1SShawn Guo	select GENERIC_IRQ_CHIP
447ffa2ea3fSSascha Hauer	select MULTI_IRQ_HANDLER
448788c9700SRussell King	help
449788c9700SRussell King	  Support for Freescale MXC/iMX-based family of processors
450788c9700SRussell King
4511d3f33d5SShawn Guoconfig ARCH_MXS
4521d3f33d5SShawn Guo	bool "Freescale MXS-based"
4531d3f33d5SShawn Guo	select GENERIC_CLOCKEVENTS
4541d3f33d5SShawn Guo	select ARCH_REQUIRE_GPIOLIB
455b9214b97SSascha Hauer	select CLKDEV_LOOKUP
4565c61ddcfSRussell King	select CLKSRC_MMIO
4572664681fSShawn Guo	select COMMON_CLK
4586abda3e1SShawn Guo	select HAVE_CLK_PREPARE
459a0f5e363SShawn Guo	select PINCTRL
4606c4d4efbSShawn Guo	select USE_OF
4611d3f33d5SShawn Guo	help
4621d3f33d5SShawn Guo	  Support for Freescale MXS-based family of processors
4631d3f33d5SShawn Guo
4644af6fee1SDeepak Saxenaconfig ARCH_NETX
4654af6fee1SDeepak Saxena	bool "Hilscher NetX based"
466234b6cedSRussell King	select CLKSRC_MMIO
467c750815eSRussell King	select CPU_ARM926T
4684af6fee1SDeepak Saxena	select ARM_VIC
4692fcfe6b8SUwe Kleine-König	select GENERIC_CLOCKEVENTS
470f999b8bdSMartin Michlmayr	help
4714af6fee1SDeepak Saxena	  This enables support for systems based on the Hilscher NetX Soc
4724af6fee1SDeepak Saxena
4734af6fee1SDeepak Saxenaconfig ARCH_H720X
4744af6fee1SDeepak Saxena	bool "Hynix HMS720x-based"
475c750815eSRussell King	select CPU_ARM720T
4764af6fee1SDeepak Saxena	select ISA_DMA_API
4775cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
4784af6fee1SDeepak Saxena	help
4794af6fee1SDeepak Saxena	  This enables support for systems based on the Hynix HMS720x
4804af6fee1SDeepak Saxena
4813b938be6SRussell Kingconfig ARCH_IOP13XX
4823b938be6SRussell King	bool "IOP13xx-based"
4833b938be6SRussell King	depends on MMU
484c750815eSRussell King	select CPU_XSC3
4853b938be6SRussell King	select PLAT_IOP
4863b938be6SRussell King	select PCI
4873b938be6SRussell King	select ARCH_SUPPORTS_MSI
4888d5796d2SLennert Buytenhek	select VMSPLIT_1G
489c334bc15SRob Herring	select NEED_MACH_IO_H
4900cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
49113a5045dSRob Herring	select NEED_RET_TO_USER
4923b938be6SRussell King	help
4933b938be6SRussell King	  Support for Intel's IOP13XX (XScale) family of processors.
4943b938be6SRussell King
4953f7e5815SLennert Buytenhekconfig ARCH_IOP32X
4963f7e5815SLennert Buytenhek	bool "IOP32x-based"
497a4f7e763SRussell King	depends on MMU
498c750815eSRussell King	select CPU_XSCALE
499c334bc15SRob Herring	select NEED_MACH_IO_H
50013a5045dSRob Herring	select NEED_RET_TO_USER
5017ae1f7ecSLennert Buytenhek	select PLAT_IOP
502f7e68bbfSRussell King	select PCI
503bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
504f999b8bdSMartin Michlmayr	help
5053f7e5815SLennert Buytenhek	  Support for Intel's 80219 and IOP32X (XScale) family of
5063f7e5815SLennert Buytenhek	  processors.
5073f7e5815SLennert Buytenhek
5083f7e5815SLennert Buytenhekconfig ARCH_IOP33X
5093f7e5815SLennert Buytenhek	bool "IOP33x-based"
5103f7e5815SLennert Buytenhek	depends on MMU
511c750815eSRussell King	select CPU_XSCALE
512c334bc15SRob Herring	select NEED_MACH_IO_H
51313a5045dSRob Herring	select NEED_RET_TO_USER
5147ae1f7ecSLennert Buytenhek	select PLAT_IOP
5153f7e5815SLennert Buytenhek	select PCI
516bb2b180cSRussell King	select ARCH_REQUIRE_GPIOLIB
5173f7e5815SLennert Buytenhek	help
5183f7e5815SLennert Buytenhek	  Support for Intel's IOP33X (XScale) family of processors.
5191da177e4SLinus Torvalds
5203b938be6SRussell Kingconfig ARCH_IXP4XX
5213b938be6SRussell King	bool "IXP4xx-based"
522a4f7e763SRussell King	depends on MMU
52358af4a24SRob Herring	select ARCH_HAS_DMA_SET_COHERENT_MASK
524234b6cedSRussell King	select CLKSRC_MMIO
525c750815eSRussell King	select CPU_XSCALE
5269dde0ae3SRichard Cochran	select ARCH_REQUIRE_GPIOLIB
5273b938be6SRussell King	select GENERIC_CLOCKEVENTS
5280b05da72SHans Ulli Kroll	select MIGHT_HAVE_PCI
529c334bc15SRob Herring	select NEED_MACH_IO_H
530485bdde7SRussell King	select DMABOUNCE if PCI
531c4713074SLennert Buytenhek	help
5323b938be6SRussell King	  Support for Intel's IXP4XX (XScale) family of processors.
533c4713074SLennert Buytenhek
534edabd38eSSaeed Bisharaconfig ARCH_DOVE
535edabd38eSSaeed Bishara	bool "Marvell Dove"
5367b769bb3SKonstantin Porotchkin	select CPU_V7
537edabd38eSSaeed Bishara	select PCI
538edabd38eSSaeed Bishara	select ARCH_REQUIRE_GPIOLIB
539edabd38eSSaeed Bishara	select GENERIC_CLOCKEVENTS
540c334bc15SRob Herring	select NEED_MACH_IO_H
541edabd38eSSaeed Bishara	select PLAT_ORION
542edabd38eSSaeed Bishara	help
543edabd38eSSaeed Bishara	  Support for the Marvell Dove SoC 88AP510
544edabd38eSSaeed Bishara
545651c74c7SSaeed Bisharaconfig ARCH_KIRKWOOD
546651c74c7SSaeed Bishara	bool "Marvell Kirkwood"
547c750815eSRussell King	select CPU_FEROCEON
548651c74c7SSaeed Bishara	select PCI
549a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
550651c74c7SSaeed Bishara	select GENERIC_CLOCKEVENTS
551c334bc15SRob Herring	select NEED_MACH_IO_H
552651c74c7SSaeed Bishara	select PLAT_ORION
553651c74c7SSaeed Bishara	help
554651c74c7SSaeed Bishara	  Support for the following Marvell Kirkwood series SoCs:
555651c74c7SSaeed Bishara	  88F6180, 88F6192 and 88F6281.
556651c74c7SSaeed Bishara
55740805949SKevin Wellsconfig ARCH_LPC32XX
55840805949SKevin Wells	bool "NXP LPC32XX"
559234b6cedSRussell King	select CLKSRC_MMIO
56040805949SKevin Wells	select CPU_ARM926T
56140805949SKevin Wells	select ARCH_REQUIRE_GPIOLIB
56240805949SKevin Wells	select HAVE_IDE
56340805949SKevin Wells	select ARM_AMBA
56440805949SKevin Wells	select USB_ARCH_HAS_OHCI
5656d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
56640805949SKevin Wells	select GENERIC_CLOCKEVENTS
567f5c42271SRoland Stigge	select USE_OF
56840805949SKevin Wells	help
56940805949SKevin Wells	  Support for the NXP LPC32XX family of processors
57040805949SKevin Wells
571788c9700SRussell Kingconfig ARCH_MV78XX0
572788c9700SRussell King	bool "Marvell MV78xx0"
573788c9700SRussell King	select CPU_FEROCEON
574788c9700SRussell King	select PCI
575a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
576788c9700SRussell King	select GENERIC_CLOCKEVENTS
577c334bc15SRob Herring	select NEED_MACH_IO_H
578788c9700SRussell King	select PLAT_ORION
579788c9700SRussell King	help
580788c9700SRussell King	  Support for the following Marvell MV78xx0 series SoCs:
581788c9700SRussell King	  MV781x0, MV782x0.
582788c9700SRussell King
583788c9700SRussell Kingconfig ARCH_ORION5X
584788c9700SRussell King	bool "Marvell Orion"
585788c9700SRussell King	depends on MMU
586788c9700SRussell King	select CPU_FEROCEON
587788c9700SRussell King	select PCI
588a8865655SErik Benada	select ARCH_REQUIRE_GPIOLIB
589788c9700SRussell King	select GENERIC_CLOCKEVENTS
590b5e12229SAndrew Lunn	select NEED_MACH_IO_H
591788c9700SRussell King	select PLAT_ORION
592788c9700SRussell King	help
593788c9700SRussell King	  Support for the following Marvell Orion 5x series SoCs:
594788c9700SRussell King	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
595788c9700SRussell King	  Orion-2 (5281), Orion-1-90 (6183).
596788c9700SRussell King
597788c9700SRussell Kingconfig ARCH_MMP
5982f7e8faeSHaojian Zhuang	bool "Marvell PXA168/910/MMP2"
599788c9700SRussell King	depends on MMU
600788c9700SRussell King	select ARCH_REQUIRE_GPIOLIB
6016d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
602788c9700SRussell King	select GENERIC_CLOCKEVENTS
603157d2644SHaojian Zhuang	select GPIO_PXA
604c24b3114SHaojian Zhuang	select IRQ_DOMAIN
605788c9700SRussell King	select PLAT_PXA
6060bd86961SHaojian Zhuang	select SPARSE_IRQ
6073c7241bdSLeo Yan	select GENERIC_ALLOCATOR
608788c9700SRussell King	help
6092f7e8faeSHaojian Zhuang	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
610788c9700SRussell King
611c53c9cf6SAndrew Victorconfig ARCH_KS8695
612c53c9cf6SAndrew Victor	bool "Micrel/Kendin KS8695"
613c750815eSRussell King	select CPU_ARM922T
61472880ad8SDaniel Silverstone	select ARCH_REQUIRE_GPIOLIB
6155cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6160cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
617c53c9cf6SAndrew Victor	help
618c53c9cf6SAndrew Victor	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
619c53c9cf6SAndrew Victor	  System-on-Chip devices.
620c53c9cf6SAndrew Victor
621788c9700SRussell Kingconfig ARCH_W90X900
622788c9700SRussell King	bool "Nuvoton W90X900 CPU"
623788c9700SRussell King	select CPU_ARM926T
624c52d3d68Swanzongshun	select ARCH_REQUIRE_GPIOLIB
6256d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6266fa5d5f7SRussell King	select CLKSRC_MMIO
62758b5369eSwanzongshun	select GENERIC_CLOCKEVENTS
628777f9bebSLennert Buytenhek	help
629a8bc4eadSwanzongshun	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
630a8bc4eadSwanzongshun	  At present, the w90x900 has been renamed nuc900, regarding
631a8bc4eadSwanzongshun	  the ARM series product line, you can login the following
632a8bc4eadSwanzongshun	  link address to know more.
633a8bc4eadSwanzongshun
634a8bc4eadSwanzongshun	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
635a8bc4eadSwanzongshun		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
636585cf175STzachi Perelstein
637c5f80065SErik Gillingconfig ARCH_TEGRA
638c5f80065SErik Gilling	bool "NVIDIA Tegra"
6394073723aSRussell King	select CLKDEV_LOOKUP
640234b6cedSRussell King	select CLKSRC_MMIO
641c5f80065SErik Gilling	select GENERIC_CLOCKEVENTS
642c5f80065SErik Gilling	select GENERIC_GPIO
643c5f80065SErik Gilling	select HAVE_CLK
6443b55658aSDave Martin	select HAVE_SMP
645ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
6467056d423SColin Cross	select ARCH_HAS_CPUFREQ
647c5f80065SErik Gilling	help
648c5f80065SErik Gilling	  This enables support for NVIDIA Tegra based systems (Tegra APX,
649c5f80065SErik Gilling	  Tegra 6xx and Tegra 2 series).
650c5f80065SErik Gilling
651af75655cSJamie Ilesconfig ARCH_PICOXCELL
652af75655cSJamie Iles	bool "Picochip picoXcell"
653af75655cSJamie Iles	select ARCH_REQUIRE_GPIOLIB
654af75655cSJamie Iles	select ARM_PATCH_PHYS_VIRT
655af75655cSJamie Iles	select ARM_VIC
656af75655cSJamie Iles	select CPU_V6K
657af75655cSJamie Iles	select DW_APB_TIMER
658af75655cSJamie Iles	select GENERIC_CLOCKEVENTS
659af75655cSJamie Iles	select GENERIC_GPIO
660af75655cSJamie Iles	select HAVE_TCM
661af75655cSJamie Iles	select NO_IOPORT
66298e27a5cSJamie Iles	select SPARSE_IRQ
663af75655cSJamie Iles	select USE_OF
664af75655cSJamie Iles	help
665af75655cSJamie Iles	  This enables support for systems based on the Picochip picoXcell
666af75655cSJamie Iles	  family of Femtocell devices.  The picoxcell support requires device tree
667af75655cSJamie Iles	  for all boards.
668af75655cSJamie Iles
6694af6fee1SDeepak Saxenaconfig ARCH_PNX4008
6704af6fee1SDeepak Saxena	bool "Philips Nexperia PNX4008 Mobile"
671c750815eSRussell King	select CPU_ARM926T
6726d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
6735cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
6744af6fee1SDeepak Saxena	help
6754af6fee1SDeepak Saxena	  This enables support for Philips PNX4008 mobile platform.
6764af6fee1SDeepak Saxena
6771da177e4SLinus Torvaldsconfig ARCH_PXA
6782c8086a5Seric miao	bool "PXA2xx/PXA3xx-based"
679a4f7e763SRussell King	depends on MMU
680034d2f5aSAl Viro	select ARCH_MTD_XIP
68189c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
6826d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
683234b6cedSRussell King	select CLKSRC_MMIO
6847444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
685981d0f39SEric Miao	select GENERIC_CLOCKEVENTS
686157d2644SHaojian Zhuang	select GPIO_PXA
687bd5ce433SEric Miao	select PLAT_PXA
6886ac6b817SHaojian Zhuang	select SPARSE_IRQ
6894e234cc0SEric Miao	select AUTO_ZRELADDR
6908a97ae2fSEric Miao	select MULTI_IRQ_HANDLER
69115e0d9e3SArnd Bergmann	select ARM_CPU_SUSPEND if PM
692d0ee9f40SArnd Bergmann	select HAVE_IDE
693f999b8bdSMartin Michlmayr	help
6942c8086a5Seric miao	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
6951da177e4SLinus Torvalds
696788c9700SRussell Kingconfig ARCH_MSM
697788c9700SRussell King	bool "Qualcomm MSM"
6984b536b8dSSteve Muckle	select HAVE_CLK
69949cbe786SEric Miao	select GENERIC_CLOCKEVENTS
700923a081cSPavel Machek	select ARCH_REQUIRE_GPIOLIB
701bd32344aSStephen Boyd	select CLKDEV_LOOKUP
70249cbe786SEric Miao	help
7034b53eb4fSDaniel Walker	  Support for Qualcomm MSM/QSD based systems.  This runs on the
7044b53eb4fSDaniel Walker	  apps processor of the MSM/QSD and depends on a shared memory
7054b53eb4fSDaniel Walker	  interface to the modem processor which runs the baseband
7064b53eb4fSDaniel Walker	  stack and controls some vital subsystems
7074b53eb4fSDaniel Walker	  (clock and power control, etc).
70849cbe786SEric Miao
709c793c1b0SMagnus Dammconfig ARCH_SHMOBILE
7106d72ad35SPaul Mundt	bool "Renesas SH-Mobile / R-Mobile"
7116d72ad35SPaul Mundt	select HAVE_CLK
7125e93c6b4SPaul Mundt	select CLKDEV_LOOKUP
713aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
7143b55658aSDave Martin	select HAVE_SMP
7156d72ad35SPaul Mundt	select GENERIC_CLOCKEVENTS
716ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
7176d72ad35SPaul Mundt	select NO_IOPORT
7186d72ad35SPaul Mundt	select SPARSE_IRQ
71960f1435cSMagnus Damm	select MULTI_IRQ_HANDLER
720e3e01091SRafael J. Wysocki	select PM_GENERIC_DOMAINS if PM
7210cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
722c793c1b0SMagnus Damm	help
7236d72ad35SPaul Mundt	  Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
724c793c1b0SMagnus Damm
7251da177e4SLinus Torvaldsconfig ARCH_RPC
7261da177e4SLinus Torvalds	bool "RiscPC"
7271da177e4SLinus Torvalds	select ARCH_ACORN
7281da177e4SLinus Torvalds	select FIQ
729a08b6b79Sviro@ZenIV.linux.org.uk	select ARCH_MAY_HAVE_PC_FDC
730341eb781SBen Dooks	select HAVE_PATA_PLATFORM
731065909b9SRussell King	select ISA_DMA_API
7325ea81769SAl Viro	select NO_IOPORT
73307f841b7SRussell King	select ARCH_SPARSEMEM_ENABLE
7345cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
735d0ee9f40SArnd Bergmann	select HAVE_IDE
736c334bc15SRob Herring	select NEED_MACH_IO_H
7370cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
7381da177e4SLinus Torvalds	help
7391da177e4SLinus Torvalds	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
7401da177e4SLinus Torvalds	  CD-ROM interface, serial and parallel port, and the floppy drive.
7411da177e4SLinus Torvalds
7421da177e4SLinus Torvaldsconfig ARCH_SA1100
7431da177e4SLinus Torvalds	bool "SA1100-based"
744234b6cedSRussell King	select CLKSRC_MMIO
745c750815eSRussell King	select CPU_SA1100
746f7e68bbfSRussell King	select ISA
74705944d74SRussell King	select ARCH_SPARSEMEM_ENABLE
748034d2f5aSAl Viro	select ARCH_MTD_XIP
74989c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
7501937f5b9SRussell King	select CPU_FREQ
7513e238be2SRussell King	select GENERIC_CLOCKEVENTS
7524a8f8340SJett.Zhou	select CLKDEV_LOOKUP
7537444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
754d0ee9f40SArnd Bergmann	select HAVE_IDE
7550cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
756375dec92SRussell King	select SPARSE_IRQ
757f999b8bdSMartin Michlmayr	help
758f999b8bdSMartin Michlmayr	  Support for StrongARM 11x0 based boards.
7591da177e4SLinus Torvalds
760b130d5c2SKukjin Kimconfig ARCH_S3C24XX
761b130d5c2SKukjin Kim	bool "Samsung S3C24XX SoCs"
7620a938b97SDavid Brownell	select GENERIC_GPIO
7639d56c02aSBen Dooks	select ARCH_HAS_CPUFREQ
7649483a578SDavid Brownell	select HAVE_CLK
765e83626f2SThomas Abraham	select CLKDEV_LOOKUP
7665cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
76720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
768b130d5c2SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
769b130d5c2SKukjin Kim	select HAVE_S3C2410_WATCHDOG if WATCHDOG
770c334bc15SRob Herring	select NEED_MACH_IO_H
7711da177e4SLinus Torvalds	help
772b130d5c2SKukjin Kim	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
773b130d5c2SKukjin Kim	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
774b130d5c2SKukjin Kim	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
775b130d5c2SKukjin Kim	  Samsung SMDK2410 development board (and derivatives).
77663b1f51bSBen Dooks
777a08ab637SBen Dooksconfig ARCH_S3C64XX
778a08ab637SBen Dooks	bool "Samsung S3C64XX"
77989f1fa08SBen Dooks	select PLAT_SAMSUNG
78089f0ce72SBen Dooks	select CPU_V6
78189f0ce72SBen Dooks	select ARM_VIC
782a08ab637SBen Dooks	select HAVE_CLK
7836700397aSMark Brown	select HAVE_TCM
784226e85f4SThomas Abraham	select CLKDEV_LOOKUP
78589f0ce72SBen Dooks	select NO_IOPORT
7865cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
78789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
78889f0ce72SBen Dooks	select ARCH_REQUIRE_GPIOLIB
78989f0ce72SBen Dooks	select SAMSUNG_CLKSRC
79089f0ce72SBen Dooks	select SAMSUNG_IRQ_VIC_TIMER
79189f0ce72SBen Dooks	select S3C_GPIO_TRACK
79289f0ce72SBen Dooks	select S3C_DEV_NAND
79389f0ce72SBen Dooks	select USB_ARCH_HAS_OHCI
79489f0ce72SBen Dooks	select SAMSUNG_GPIOLIB_4BIT
79520676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
796c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
797a08ab637SBen Dooks	help
798a08ab637SBen Dooks	  Samsung S3C64XX series based systems
799a08ab637SBen Dooks
80049b7a491SKukjin Kimconfig ARCH_S5P64X0
80149b7a491SKukjin Kim	bool "Samsung S5P6440 S5P6450"
802c4ffccddSKukjin Kim	select CPU_V6
803c4ffccddSKukjin Kim	select GENERIC_GPIO
804c4ffccddSKukjin Kim	select HAVE_CLK
805d8b22d25SThomas Abraham	select CLKDEV_LOOKUP
8060665ccc4SChanwoo Choi	select CLKSRC_MMIO
807c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8089e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
80920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
810754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
811c4ffccddSKukjin Kim	help
81249b7a491SKukjin Kim	  Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
81349b7a491SKukjin Kim	  SMDK6450.
814c4ffccddSKukjin Kim
815acc84707SMarek Szyprowskiconfig ARCH_S5PC100
816acc84707SMarek Szyprowski	bool "Samsung S5PC100"
8175a7652f2SByungho Min	select GENERIC_GPIO
8185a7652f2SByungho Min	select HAVE_CLK
81929e8eb0fSThomas Abraham	select CLKDEV_LOOKUP
8205a7652f2SByungho Min	select CPU_V7
821925c68cdSBen Dooks	select ARCH_USES_GETTIMEOFFSET
82220676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
823754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
824c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8255a7652f2SByungho Min	help
826acc84707SMarek Szyprowski	  Samsung S5PC100 series based systems
8275a7652f2SByungho Min
828170f4e42SKukjin Kimconfig ARCH_S5PV210
829170f4e42SKukjin Kim	bool "Samsung S5PV210/S5PC110"
830170f4e42SKukjin Kim	select CPU_V7
831eecb6a84SKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8320f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
833170f4e42SKukjin Kim	select GENERIC_GPIO
834170f4e42SKukjin Kim	select HAVE_CLK
835b2a9dd46SThomas Abraham	select CLKDEV_LOOKUP
8360665ccc4SChanwoo Choi	select CLKSRC_MMIO
837d8144aeaSJaecheol Lee	select ARCH_HAS_CPUFREQ
8389e65bbf2SSangbeom Kim	select GENERIC_CLOCKEVENTS
83920676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
840754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
841c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8420cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
843170f4e42SKukjin Kim	help
844170f4e42SKukjin Kim	  Samsung S5PV210/S5PC110 series based systems
845170f4e42SKukjin Kim
84683014579SKukjin Kimconfig ARCH_EXYNOS
84783014579SKukjin Kim	bool "SAMSUNG EXYNOS"
848cc0e72b8SChanghwan Youn	select CPU_V7
849f567fa6fSKyungmin Park	select ARCH_SPARSEMEM_ENABLE
8500f75a96bSKamil Debski	select ARCH_HAS_HOLES_MEMORYMODEL
851cc0e72b8SChanghwan Youn	select GENERIC_GPIO
852cc0e72b8SChanghwan Youn	select HAVE_CLK
853badc4f2dSThomas Abraham	select CLKDEV_LOOKUP
854b333fb16SSunyoung Kang	select ARCH_HAS_CPUFREQ
855cc0e72b8SChanghwan Youn	select GENERIC_CLOCKEVENTS
856754961a8SKukjin Kim	select HAVE_S3C_RTC if RTC_CLASS
85720676c15SKukjin Kim	select HAVE_S3C2410_I2C if I2C
858c39d8d55SKyungmin Park	select HAVE_S3C2410_WATCHDOG if WATCHDOG
8590cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
860cc0e72b8SChanghwan Youn	help
86183014579SKukjin Kim	  Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
862cc0e72b8SChanghwan Youn
8631da177e4SLinus Torvaldsconfig ARCH_SHARK
8641da177e4SLinus Torvalds	bool "Shark"
865c750815eSRussell King	select CPU_SA110
866f7e68bbfSRussell King	select ISA
867f7e68bbfSRussell King	select ISA_DMA
8683bca103aSNicolas Pitre	select ZONE_DMA
869f7e68bbfSRussell King	select PCI
8705cfc8ee0SJohn Stultz	select ARCH_USES_GETTIMEOFFSET
8710cdc8b92SNicolas Pitre	select NEED_MACH_MEMORY_H
872f999b8bdSMartin Michlmayr	help
873f999b8bdSMartin Michlmayr	  Support for the StrongARM based Digital DNARD machine, also known
874f999b8bdSMartin Michlmayr	  as "Shark" (<http://www.shark-linux.de/shark.html>).
8751da177e4SLinus Torvalds
876d98aac75SLinus Walleijconfig ARCH_U300
877d98aac75SLinus Walleij	bool "ST-Ericsson U300 Series"
878d98aac75SLinus Walleij	depends on MMU
879234b6cedSRussell King	select CLKSRC_MMIO
880d98aac75SLinus Walleij	select CPU_ARM926T
881bc581770SLinus Walleij	select HAVE_TCM
882d98aac75SLinus Walleij	select ARM_AMBA
8835485c1e0SLinus Walleij	select ARM_PATCH_PHYS_VIRT
884d98aac75SLinus Walleij	select ARM_VIC
885d98aac75SLinus Walleij	select GENERIC_CLOCKEVENTS
8866d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
887aa3831cfSKyungmin Park	select HAVE_MACH_CLKDEV
888d98aac75SLinus Walleij	select GENERIC_GPIO
889cc890cd7SLinus Walleij	select ARCH_REQUIRE_GPIOLIB
890d98aac75SLinus Walleij	help
891d98aac75SLinus Walleij	  Support for ST-Ericsson U300 series mobile platforms.
892d98aac75SLinus Walleij
893ccf50e23SRussell Kingconfig ARCH_U8500
894ccf50e23SRussell King	bool "ST-Ericsson U8500 Series"
89567ae14fcSArnd Bergmann	depends on MMU
896ccf50e23SRussell King	select CPU_V7
897ccf50e23SRussell King	select ARM_AMBA
898ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
8996d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
90094bdc0e2SRabin Vincent	select ARCH_REQUIRE_GPIOLIB
9017c1a70e9SMartin Persson	select ARCH_HAS_CPUFREQ
9023b55658aSDave Martin	select HAVE_SMP
903ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
904ccf50e23SRussell King	help
905ccf50e23SRussell King	  Support for ST-Ericsson's Ux500 architecture
906ccf50e23SRussell King
907ccf50e23SRussell Kingconfig ARCH_NOMADIK
908ccf50e23SRussell King	bool "STMicroelectronics Nomadik"
909ccf50e23SRussell King	select ARM_AMBA
910ccf50e23SRussell King	select ARM_VIC
911ccf50e23SRussell King	select CPU_ARM926T
9126d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
913ccf50e23SRussell King	select GENERIC_CLOCKEVENTS
9140fa7be40SArnd Bergmann	select PINCTRL
915ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
916ccf50e23SRussell King	select ARCH_REQUIRE_GPIOLIB
917ccf50e23SRussell King	help
918ccf50e23SRussell King	  Support for the Nomadik platform by ST-Ericsson
919ccf50e23SRussell King
9207c6337e2SKevin Hilmanconfig ARCH_DAVINCI
9217c6337e2SKevin Hilman	bool "TI DaVinci"
9227c6337e2SKevin Hilman	select GENERIC_CLOCKEVENTS
923dce1115bSDavid Brownell	select ARCH_REQUIRE_GPIOLIB
9243bca103aSNicolas Pitre	select ZONE_DMA
9259232fcc9SKevin Hilman	select HAVE_IDE
9266d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
92720e9969bSDavid Brownell	select GENERIC_ALLOCATOR
928dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
929ae88e05aSSekhar Nori	select ARCH_HAS_HOLES_MEMORYMODEL
9307c6337e2SKevin Hilman	help
9317c6337e2SKevin Hilman	  Support for TI's DaVinci platform.
9327c6337e2SKevin Hilman
9333b938be6SRussell Kingconfig ARCH_OMAP
9343b938be6SRussell King	bool "TI OMAP"
9359483a578SDavid Brownell	select HAVE_CLK
9367444a72eSMichael Buesch	select ARCH_REQUIRE_GPIOLIB
93789c52ed4SBen Dooks	select ARCH_HAS_CPUFREQ
938354a183fSRussell King - ARM Linux	select CLKSRC_MMIO
93906cad098SKevin Hilman	select GENERIC_CLOCKEVENTS
9409af915daSSriram	select ARCH_HAS_HOLES_MEMORYMODEL
9413b938be6SRussell King	help
9426e457bb0SLennert Buytenhek	  Support for TI's OMAP platform (OMAP1/2/3/4).
9433b938be6SRussell King
944cee37e50Sviresh kumarconfig PLAT_SPEAR
945cee37e50Sviresh kumar	bool "ST SPEAr"
946cee37e50Sviresh kumar	select ARM_AMBA
947cee37e50Sviresh kumar	select ARCH_REQUIRE_GPIOLIB
9486d803ba7SJean-Christop PLAGNIOL-VILLARD	select CLKDEV_LOOKUP
9495df33a62SViresh Kumar	select COMMON_CLK
950d6e15d78SRussell King	select CLKSRC_MMIO
951cee37e50Sviresh kumar	select GENERIC_CLOCKEVENTS
952cee37e50Sviresh kumar	select HAVE_CLK
953cee37e50Sviresh kumar	help
954cee37e50Sviresh kumar	  Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
955cee37e50Sviresh kumar
95621f47fbcSAlexey Charkovconfig ARCH_VT8500
95721f47fbcSAlexey Charkov	bool "VIA/WonderMedia 85xx"
95821f47fbcSAlexey Charkov	select CPU_ARM926T
95921f47fbcSAlexey Charkov	select GENERIC_GPIO
96021f47fbcSAlexey Charkov	select ARCH_HAS_CPUFREQ
96121f47fbcSAlexey Charkov	select GENERIC_CLOCKEVENTS
96221f47fbcSAlexey Charkov	select ARCH_REQUIRE_GPIOLIB
96321f47fbcSAlexey Charkov	select HAVE_PWM
96421f47fbcSAlexey Charkov	help
96521f47fbcSAlexey Charkov	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
96602c981c0SBinghua Duan
967b85a3ef4SJohn Linnconfig ARCH_ZYNQ
968b85a3ef4SJohn Linn	bool "Xilinx Zynq ARM Cortex A9 Platform"
96902c981c0SBinghua Duan	select CPU_V7
97002c981c0SBinghua Duan	select GENERIC_CLOCKEVENTS
97102c981c0SBinghua Duan	select CLKDEV_LOOKUP
972b85a3ef4SJohn Linn	select ARM_GIC
973b85a3ef4SJohn Linn	select ARM_AMBA
974b85a3ef4SJohn Linn	select ICST
975ce5ea9f3SDave Martin	select MIGHT_HAVE_CACHE_L2X0
97602c981c0SBinghua Duan	select USE_OF
97702c981c0SBinghua Duan	help
978b85a3ef4SJohn Linn	  Support for Xilinx Zynq ARM Cortex A9 Platform
9791da177e4SLinus Torvaldsendchoice
9801da177e4SLinus Torvalds
981ccf50e23SRussell King#
982ccf50e23SRussell King# This is sorted alphabetically by mach-* pathname.  However, plat-*
983ccf50e23SRussell King# Kconfigs may be included either alphabetically (according to the
984ccf50e23SRussell King# plat- suffix) or along side the corresponding mach-* source.
985ccf50e23SRussell King#
98695b8f20fSRussell Kingsource "arch/arm/mach-at91/Kconfig"
98795b8f20fSRussell King
98895b8f20fSRussell Kingsource "arch/arm/mach-bcmring/Kconfig"
98995b8f20fSRussell King
9901da177e4SLinus Torvaldssource "arch/arm/mach-clps711x/Kconfig"
9911da177e4SLinus Torvalds
992d94f944eSAnton Vorontsovsource "arch/arm/mach-cns3xxx/Kconfig"
993d94f944eSAnton Vorontsov
99495b8f20fSRussell Kingsource "arch/arm/mach-davinci/Kconfig"
99595b8f20fSRussell King
99695b8f20fSRussell Kingsource "arch/arm/mach-dove/Kconfig"
99795b8f20fSRussell King
998e7736d47SLennert Buytenheksource "arch/arm/mach-ep93xx/Kconfig"
999e7736d47SLennert Buytenhek
10001da177e4SLinus Torvaldssource "arch/arm/mach-footbridge/Kconfig"
10011da177e4SLinus Torvalds
100259d3a193SPaulius Zaleckassource "arch/arm/mach-gemini/Kconfig"
100359d3a193SPaulius Zaleckas
100495b8f20fSRussell Kingsource "arch/arm/mach-h720x/Kconfig"
100595b8f20fSRussell King
10061da177e4SLinus Torvaldssource "arch/arm/mach-integrator/Kconfig"
10071da177e4SLinus Torvalds
10083f7e5815SLennert Buytenheksource "arch/arm/mach-iop32x/Kconfig"
10093f7e5815SLennert Buytenhek
10103f7e5815SLennert Buytenheksource "arch/arm/mach-iop33x/Kconfig"
10111da177e4SLinus Torvalds
1012285f5fa7SDan Williamssource "arch/arm/mach-iop13xx/Kconfig"
1013285f5fa7SDan Williams
10141da177e4SLinus Torvaldssource "arch/arm/mach-ixp4xx/Kconfig"
10151da177e4SLinus Torvalds
101695b8f20fSRussell Kingsource "arch/arm/mach-kirkwood/Kconfig"
101795b8f20fSRussell King
101895b8f20fSRussell Kingsource "arch/arm/mach-ks8695/Kconfig"
101995b8f20fSRussell King
102040805949SKevin Wellssource "arch/arm/mach-lpc32xx/Kconfig"
102140805949SKevin Wells
102295b8f20fSRussell Kingsource "arch/arm/mach-msm/Kconfig"
102395b8f20fSRussell King
1024794d15b2SStanislav Samsonovsource "arch/arm/mach-mv78xx0/Kconfig"
1025794d15b2SStanislav Samsonov
102695b8f20fSRussell Kingsource "arch/arm/plat-mxc/Kconfig"
10271da177e4SLinus Torvalds
10281d3f33d5SShawn Guosource "arch/arm/mach-mxs/Kconfig"
10291d3f33d5SShawn Guo
103095b8f20fSRussell Kingsource "arch/arm/mach-netx/Kconfig"
103149cbe786SEric Miao
103295b8f20fSRussell Kingsource "arch/arm/mach-nomadik/Kconfig"
103395b8f20fSRussell Kingsource "arch/arm/plat-nomadik/Kconfig"
103495b8f20fSRussell King
1035d48af15eSTony Lindgrensource "arch/arm/plat-omap/Kconfig"
1036d48af15eSTony Lindgren
1037d48af15eSTony Lindgrensource "arch/arm/mach-omap1/Kconfig"
10381da177e4SLinus Torvalds
10391dbae815STony Lindgrensource "arch/arm/mach-omap2/Kconfig"
10401dbae815STony Lindgren
10419dd0b194SLennert Buytenheksource "arch/arm/mach-orion5x/Kconfig"
1042585cf175STzachi Perelstein
104395b8f20fSRussell Kingsource "arch/arm/mach-pxa/Kconfig"
104495b8f20fSRussell Kingsource "arch/arm/plat-pxa/Kconfig"
10451da177e4SLinus Torvalds
104695b8f20fSRussell Kingsource "arch/arm/mach-mmp/Kconfig"
104795b8f20fSRussell King
104895b8f20fSRussell Kingsource "arch/arm/mach-realview/Kconfig"
104995b8f20fSRussell King
105095b8f20fSRussell Kingsource "arch/arm/mach-sa1100/Kconfig"
1051edabd38eSSaeed Bishara
1052cf383678SBen Dookssource "arch/arm/plat-samsung/Kconfig"
1053a21765a7SBen Dookssource "arch/arm/plat-s3c24xx/Kconfig"
1054a21765a7SBen Dooks
1055cee37e50Sviresh kumarsource "arch/arm/plat-spear/Kconfig"
1056a21765a7SBen Dooks
105785fd6d63SKukjin Kimsource "arch/arm/mach-s3c24xx/Kconfig"
1058b130d5c2SKukjin Kimif ARCH_S3C24XX
1059a21765a7SBen Dookssource "arch/arm/mach-s3c2412/Kconfig"
1060a21765a7SBen Dookssource "arch/arm/mach-s3c2440/Kconfig"
1061a21765a7SBen Dooksendif
10621da177e4SLinus Torvalds
1063a08ab637SBen Dooksif ARCH_S3C64XX
1064431107eaSBen Dookssource "arch/arm/mach-s3c64xx/Kconfig"
1065a08ab637SBen Dooksendif
1066a08ab637SBen Dooks
106749b7a491SKukjin Kimsource "arch/arm/mach-s5p64x0/Kconfig"
1068c4ffccddSKukjin Kim
10695a7652f2SByungho Minsource "arch/arm/mach-s5pc100/Kconfig"
10705a7652f2SByungho Min
1071170f4e42SKukjin Kimsource "arch/arm/mach-s5pv210/Kconfig"
1072170f4e42SKukjin Kim
107383014579SKukjin Kimsource "arch/arm/mach-exynos/Kconfig"
1074cc0e72b8SChanghwan Youn
1075882d01f9SRussell Kingsource "arch/arm/mach-shmobile/Kconfig"
10761da177e4SLinus Torvalds
1077c5f80065SErik Gillingsource "arch/arm/mach-tegra/Kconfig"
1078c5f80065SErik Gilling
107995b8f20fSRussell Kingsource "arch/arm/mach-u300/Kconfig"
10801da177e4SLinus Torvalds
108195b8f20fSRussell Kingsource "arch/arm/mach-ux500/Kconfig"
10821da177e4SLinus Torvalds
10831da177e4SLinus Torvaldssource "arch/arm/mach-versatile/Kconfig"
10841da177e4SLinus Torvalds
1085ceade897SRussell Kingsource "arch/arm/mach-vexpress/Kconfig"
1086420c34e4SRussell Kingsource "arch/arm/plat-versatile/Kconfig"
1087ceade897SRussell King
108821f47fbcSAlexey Charkovsource "arch/arm/mach-vt8500/Kconfig"
108921f47fbcSAlexey Charkov
10907ec80ddfSwanzongshunsource "arch/arm/mach-w90x900/Kconfig"
10917ec80ddfSwanzongshun
10921da177e4SLinus Torvalds# Definitions to make life easier
10931da177e4SLinus Torvaldsconfig ARCH_ACORN
10941da177e4SLinus Torvalds	bool
10951da177e4SLinus Torvalds
10967ae1f7ecSLennert Buytenhekconfig PLAT_IOP
10977ae1f7ecSLennert Buytenhek	bool
1098469d3044SMikael Pettersson	select GENERIC_CLOCKEVENTS
10997ae1f7ecSLennert Buytenhek
110069b02f6aSLennert Buytenhekconfig PLAT_ORION
110169b02f6aSLennert Buytenhek	bool
1102bfe45e0bSRussell King	select CLKSRC_MMIO
1103dc7ad3b3SRussell King	select GENERIC_IRQ_CHIP
11042f129bf4SAndrew Lunn	select COMMON_CLK
110569b02f6aSLennert Buytenhek
1106bd5ce433SEric Miaoconfig PLAT_PXA
1107bd5ce433SEric Miao	bool
1108bd5ce433SEric Miao
1109f4b8b319SRussell Kingconfig PLAT_VERSATILE
1110f4b8b319SRussell King	bool
1111f4b8b319SRussell King
1112e3887714SRussell Kingconfig ARM_TIMER_SP804
1113e3887714SRussell King	bool
1114bfe45e0bSRussell King	select CLKSRC_MMIO
1115a7bf6162SRob Herring	select HAVE_SCHED_CLOCK
1116e3887714SRussell King
11171da177e4SLinus Torvaldssource arch/arm/mm/Kconfig
11181da177e4SLinus Torvalds
1119958cab0fSRussell Kingconfig ARM_NR_BANKS
1120958cab0fSRussell King	int
1121958cab0fSRussell King	default 16 if ARCH_EP93XX
1122958cab0fSRussell King	default 8
1123958cab0fSRussell King
1124afe4b25eSLennert Buytenhekconfig IWMMXT
1125afe4b25eSLennert Buytenhek	bool "Enable iWMMXt support"
1126ef6c8445SHaojian Zhuang	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1127ef6c8445SHaojian Zhuang	default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1128afe4b25eSLennert Buytenhek	help
1129afe4b25eSLennert Buytenhek	  Enable support for iWMMXt context switching at run time if
1130afe4b25eSLennert Buytenhek	  running on a CPU that supports it.
1131afe4b25eSLennert Buytenhek
11321da177e4SLinus Torvaldsconfig XSCALE_PMU
11331da177e4SLinus Torvalds	bool
1134bfc994b5SPaul Bolle	depends on CPU_XSCALE
11351da177e4SLinus Torvalds	default y
11361da177e4SLinus Torvalds
11370f4f0672SJamie Ilesconfig CPU_HAS_PMU
1138e399b1a4SRussell King	depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
11398954bb0dSWill Deacon		   (!ARCH_OMAP3 || OMAP3_EMU)
11400f4f0672SJamie Iles	default y
11410f4f0672SJamie Iles	bool
11420f4f0672SJamie Iles
114352108641Seric miaoconfig MULTI_IRQ_HANDLER
114452108641Seric miao	bool
114552108641Seric miao	help
114652108641Seric miao	  Allow each machine to specify it's own IRQ handler at run time.
114752108641Seric miao
11483b93e7b0SHyok S. Choiif !MMU
11493b93e7b0SHyok S. Choisource "arch/arm/Kconfig-nommu"
11503b93e7b0SHyok S. Choiendif
11513b93e7b0SHyok S. Choi
1152f0c4b8d6SWill Deaconconfig ARM_ERRATA_326103
1153f0c4b8d6SWill Deacon	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1154f0c4b8d6SWill Deacon	depends on CPU_V6
1155f0c4b8d6SWill Deacon	help
1156f0c4b8d6SWill Deacon	  Executing a SWP instruction to read-only memory does not set bit 11
1157f0c4b8d6SWill Deacon	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1158f0c4b8d6SWill Deacon	  treat the access as a read, preventing a COW from occurring and
1159f0c4b8d6SWill Deacon	  causing the faulting task to livelock.
1160f0c4b8d6SWill Deacon
11619cba3cccSCatalin Marinasconfig ARM_ERRATA_411920
11629cba3cccSCatalin Marinas	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1163e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K
11649cba3cccSCatalin Marinas	help
11659cba3cccSCatalin Marinas	  Invalidation of the Instruction Cache operation can
11669cba3cccSCatalin Marinas	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
11679cba3cccSCatalin Marinas	  It does not affect the MPCore. This option enables the ARM Ltd.
11689cba3cccSCatalin Marinas	  recommended workaround.
11699cba3cccSCatalin Marinas
11707ce236fcSCatalin Marinasconfig ARM_ERRATA_430973
11717ce236fcSCatalin Marinas	bool "ARM errata: Stale prediction on replaced interworking branch"
11727ce236fcSCatalin Marinas	depends on CPU_V7
11737ce236fcSCatalin Marinas	help
11747ce236fcSCatalin Marinas	  This option enables the workaround for the 430973 Cortex-A8
11757ce236fcSCatalin Marinas	  (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
11767ce236fcSCatalin Marinas	  interworking branch is replaced with another code sequence at the
11777ce236fcSCatalin Marinas	  same virtual address, whether due to self-modifying code or virtual
11787ce236fcSCatalin Marinas	  to physical address re-mapping, Cortex-A8 does not recover from the
11797ce236fcSCatalin Marinas	  stale interworking branch prediction. This results in Cortex-A8
11807ce236fcSCatalin Marinas	  executing the new code sequence in the incorrect ARM or Thumb state.
11817ce236fcSCatalin Marinas	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
11827ce236fcSCatalin Marinas	  and also flushes the branch target cache at every context switch.
11837ce236fcSCatalin Marinas	  Note that setting specific bits in the ACTLR register may not be
11847ce236fcSCatalin Marinas	  available in non-secure mode.
11857ce236fcSCatalin Marinas
1186855c551fSCatalin Marinasconfig ARM_ERRATA_458693
1187855c551fSCatalin Marinas	bool "ARM errata: Processor deadlock when a false hazard is created"
1188855c551fSCatalin Marinas	depends on CPU_V7
1189855c551fSCatalin Marinas	help
1190855c551fSCatalin Marinas	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1191855c551fSCatalin Marinas	  erratum. For very specific sequences of memory operations, it is
1192855c551fSCatalin Marinas	  possible for a hazard condition intended for a cache line to instead
1193855c551fSCatalin Marinas	  be incorrectly associated with a different cache line. This false
1194855c551fSCatalin Marinas	  hazard might then cause a processor deadlock. The workaround enables
1195855c551fSCatalin Marinas	  the L1 caching of the NEON accesses and disables the PLD instruction
1196855c551fSCatalin Marinas	  in the ACTLR register. Note that setting specific bits in the ACTLR
1197855c551fSCatalin Marinas	  register may not be available in non-secure mode.
1198855c551fSCatalin Marinas
11990516e464SCatalin Marinasconfig ARM_ERRATA_460075
12000516e464SCatalin Marinas	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
12010516e464SCatalin Marinas	depends on CPU_V7
12020516e464SCatalin Marinas	help
12030516e464SCatalin Marinas	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
12040516e464SCatalin Marinas	  erratum. Any asynchronous access to the L2 cache may encounter a
12050516e464SCatalin Marinas	  situation in which recent store transactions to the L2 cache are lost
12060516e464SCatalin Marinas	  and overwritten with stale memory contents from external memory. The
12070516e464SCatalin Marinas	  workaround disables the write-allocate mode for the L2 cache via the
12080516e464SCatalin Marinas	  ACTLR register. Note that setting specific bits in the ACTLR register
12090516e464SCatalin Marinas	  may not be available in non-secure mode.
12100516e464SCatalin Marinas
12119f05027cSWill Deaconconfig ARM_ERRATA_742230
12129f05027cSWill Deacon	bool "ARM errata: DMB operation may be faulty"
12139f05027cSWill Deacon	depends on CPU_V7 && SMP
12149f05027cSWill Deacon	help
12159f05027cSWill Deacon	  This option enables the workaround for the 742230 Cortex-A9
12169f05027cSWill Deacon	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
12179f05027cSWill Deacon	  between two write operations may not ensure the correct visibility
12189f05027cSWill Deacon	  ordering of the two writes. This workaround sets a specific bit in
12199f05027cSWill Deacon	  the diagnostic register of the Cortex-A9 which causes the DMB
12209f05027cSWill Deacon	  instruction to behave as a DSB, ensuring the correct behaviour of
12219f05027cSWill Deacon	  the two writes.
12229f05027cSWill Deacon
1223a672e99bSWill Deaconconfig ARM_ERRATA_742231
1224a672e99bSWill Deacon	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1225a672e99bSWill Deacon	depends on CPU_V7 && SMP
1226a672e99bSWill Deacon	help
1227a672e99bSWill Deacon	  This option enables the workaround for the 742231 Cortex-A9
1228a672e99bSWill Deacon	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
1229a672e99bSWill Deacon	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1230a672e99bSWill Deacon	  accessing some data located in the same cache line, may get corrupted
1231a672e99bSWill Deacon	  data due to bad handling of the address hazard when the line gets
1232a672e99bSWill Deacon	  replaced from one of the CPUs at the same time as another CPU is
1233a672e99bSWill Deacon	  accessing it. This workaround sets specific bits in the diagnostic
1234a672e99bSWill Deacon	  register of the Cortex-A9 which reduces the linefill issuing
1235a672e99bSWill Deacon	  capabilities of the processor.
1236a672e99bSWill Deacon
12379e65582aSSantosh Shilimkarconfig PL310_ERRATA_588369
1238fa0ce403SWill Deacon	bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
12392839e06cSSantosh Shilimkar	depends on CACHE_L2X0
12409e65582aSSantosh Shilimkar	help
12419e65582aSSantosh Shilimkar	   The PL310 L2 cache controller implements three types of Clean &
12429e65582aSSantosh Shilimkar	   Invalidate maintenance operations: by Physical Address
12439e65582aSSantosh Shilimkar	   (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
12449e65582aSSantosh Shilimkar	   They are architecturally defined to behave as the execution of a
12459e65582aSSantosh Shilimkar	   clean operation followed immediately by an invalidate operation,
12469e65582aSSantosh Shilimkar	   both performing to the same memory location. This functionality
12479e65582aSSantosh Shilimkar	   is not correctly implemented in PL310 as clean lines are not
12482839e06cSSantosh Shilimkar	   invalidated as a result of these operations.
1249cdf357f1SWill Deacon
1250cdf357f1SWill Deaconconfig ARM_ERRATA_720789
1251cdf357f1SWill Deacon	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1252e66dc745SDave Martin	depends on CPU_V7
1253cdf357f1SWill Deacon	help
1254cdf357f1SWill Deacon	  This option enables the workaround for the 720789 Cortex-A9 (prior to
1255cdf357f1SWill Deacon	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1256cdf357f1SWill Deacon	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1257cdf357f1SWill Deacon	  As a consequence of this erratum, some TLB entries which should be
1258cdf357f1SWill Deacon	  invalidated are not, resulting in an incoherency in the system page
1259cdf357f1SWill Deacon	  tables. The workaround changes the TLB flushing routines to invalidate
1260cdf357f1SWill Deacon	  entries regardless of the ASID.
1261475d92fcSWill Deacon
12621f0090a1SRussell Kingconfig PL310_ERRATA_727915
1263fa0ce403SWill Deacon	bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
12641f0090a1SRussell King	depends on CACHE_L2X0
12651f0090a1SRussell King	help
12661f0090a1SRussell King	  PL310 implements the Clean & Invalidate by Way L2 cache maintenance
12671f0090a1SRussell King	  operation (offset 0x7FC). This operation runs in background so that
12681f0090a1SRussell King	  PL310 can handle normal accesses while it is in progress. Under very
12691f0090a1SRussell King	  rare circumstances, due to this erratum, write data can be lost when
12701f0090a1SRussell King	  PL310 treats a cacheable write transaction during a Clean &
12711f0090a1SRussell King	  Invalidate by Way operation.
12721f0090a1SRussell King
1273475d92fcSWill Deaconconfig ARM_ERRATA_743622
1274475d92fcSWill Deacon	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1275475d92fcSWill Deacon	depends on CPU_V7
1276475d92fcSWill Deacon	help
1277475d92fcSWill Deacon	  This option enables the workaround for the 743622 Cortex-A9
1278efbc74acSWill Deacon	  (r2p*) erratum. Under very rare conditions, a faulty
1279475d92fcSWill Deacon	  optimisation in the Cortex-A9 Store Buffer may lead to data
1280475d92fcSWill Deacon	  corruption. This workaround sets a specific bit in the diagnostic
1281475d92fcSWill Deacon	  register of the Cortex-A9 which disables the Store Buffer
1282475d92fcSWill Deacon	  optimisation, preventing the defect from occurring. This has no
1283475d92fcSWill Deacon	  visible impact on the overall performance or power consumption of the
1284475d92fcSWill Deacon	  processor.
1285475d92fcSWill Deacon
12869a27c27cSWill Deaconconfig ARM_ERRATA_751472
12879a27c27cSWill Deacon	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1288ba90c516SDave Martin	depends on CPU_V7
12899a27c27cSWill Deacon	help
12909a27c27cSWill Deacon	  This option enables the workaround for the 751472 Cortex-A9 (prior
12919a27c27cSWill Deacon	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
12929a27c27cSWill Deacon	  completion of a following broadcasted operation if the second
12939a27c27cSWill Deacon	  operation is received by a CPU before the ICIALLUIS has completed,
12949a27c27cSWill Deacon	  potentially leading to corrupted entries in the cache or TLB.
12959a27c27cSWill Deacon
1296fa0ce403SWill Deaconconfig PL310_ERRATA_753970
1297fa0ce403SWill Deacon	bool "PL310 errata: cache sync operation may be faulty"
1298885028e4SSrinidhi Kasagar	depends on CACHE_PL310
1299885028e4SSrinidhi Kasagar	help
1300885028e4SSrinidhi Kasagar	  This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1301885028e4SSrinidhi Kasagar
1302885028e4SSrinidhi Kasagar	  Under some condition the effect of cache sync operation on
1303885028e4SSrinidhi Kasagar	  the store buffer still remains when the operation completes.
1304885028e4SSrinidhi Kasagar	  This means that the store buffer is always asked to drain and
1305885028e4SSrinidhi Kasagar	  this prevents it from merging any further writes. The workaround
1306885028e4SSrinidhi Kasagar	  is to replace the normal offset of cache sync operation (0x730)
1307885028e4SSrinidhi Kasagar	  by another offset targeting an unmapped PL310 register 0x740.
1308885028e4SSrinidhi Kasagar	  This has the same effect as the cache sync operation: store buffer
1309885028e4SSrinidhi Kasagar	  drain and waiting for all buffers empty.
1310885028e4SSrinidhi Kasagar
1311fcbdc5feSWill Deaconconfig ARM_ERRATA_754322
1312fcbdc5feSWill Deacon	bool "ARM errata: possible faulty MMU translations following an ASID switch"
1313fcbdc5feSWill Deacon	depends on CPU_V7
1314fcbdc5feSWill Deacon	help
1315fcbdc5feSWill Deacon	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1316fcbdc5feSWill Deacon	  r3p*) erratum. A speculative memory access may cause a page table walk
1317fcbdc5feSWill Deacon	  which starts prior to an ASID switch but completes afterwards. This
1318fcbdc5feSWill Deacon	  can populate the micro-TLB with a stale entry which may be hit with
1319fcbdc5feSWill Deacon	  the new ASID. This workaround places two dsb instructions in the mm
1320fcbdc5feSWill Deacon	  switching code so that no page table walks can cross the ASID switch.
1321fcbdc5feSWill Deacon
13225dab26afSWill Deaconconfig ARM_ERRATA_754327
13235dab26afSWill Deacon	bool "ARM errata: no automatic Store Buffer drain"
13245dab26afSWill Deacon	depends on CPU_V7 && SMP
13255dab26afSWill Deacon	help
13265dab26afSWill Deacon	  This option enables the workaround for the 754327 Cortex-A9 (prior to
13275dab26afSWill Deacon	  r2p0) erratum. The Store Buffer does not have any automatic draining
13285dab26afSWill Deacon	  mechanism and therefore a livelock may occur if an external agent
13295dab26afSWill Deacon	  continuously polls a memory location waiting to observe an update.
13305dab26afSWill Deacon	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
13315dab26afSWill Deacon	  written polling loops from denying visibility of updates to memory.
13325dab26afSWill Deacon
1333145e10e1SCatalin Marinasconfig ARM_ERRATA_364296
1334145e10e1SCatalin Marinas	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1335145e10e1SCatalin Marinas	depends on CPU_V6 && !SMP
1336145e10e1SCatalin Marinas	help
1337145e10e1SCatalin Marinas	  This options enables the workaround for the 364296 ARM1136
1338145e10e1SCatalin Marinas	  r0p2 erratum (possible cache data corruption with
1339145e10e1SCatalin Marinas	  hit-under-miss enabled). It sets the undocumented bit 31 in
1340145e10e1SCatalin Marinas	  the auxiliary control register and the FI bit in the control
1341145e10e1SCatalin Marinas	  register, thus disabling hit-under-miss without putting the
1342145e10e1SCatalin Marinas	  processor into full low interrupt latency mode. ARM11MPCore
1343145e10e1SCatalin Marinas	  is not affected.
1344145e10e1SCatalin Marinas
1345f630c1bdSWill Deaconconfig ARM_ERRATA_764369
1346f630c1bdSWill Deacon	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1347f630c1bdSWill Deacon	depends on CPU_V7 && SMP
1348f630c1bdSWill Deacon	help
1349f630c1bdSWill Deacon	  This option enables the workaround for erratum 764369
1350f630c1bdSWill Deacon	  affecting Cortex-A9 MPCore with two or more processors (all
1351f630c1bdSWill Deacon	  current revisions). Under certain timing circumstances, a data
1352f630c1bdSWill Deacon	  cache line maintenance operation by MVA targeting an Inner
1353f630c1bdSWill Deacon	  Shareable memory region may fail to proceed up to either the
1354f630c1bdSWill Deacon	  Point of Coherency or to the Point of Unification of the
1355f630c1bdSWill Deacon	  system. This workaround adds a DSB instruction before the
1356f630c1bdSWill Deacon	  relevant cache maintenance functions and sets a specific bit
1357f630c1bdSWill Deacon	  in the diagnostic control register of the SCU.
1358f630c1bdSWill Deacon
135911ed0ba1SWill Deaconconfig PL310_ERRATA_769419
136011ed0ba1SWill Deacon	bool "PL310 errata: no automatic Store Buffer drain"
136111ed0ba1SWill Deacon	depends on CACHE_L2X0
136211ed0ba1SWill Deacon	help
136311ed0ba1SWill Deacon	  On revisions of the PL310 prior to r3p2, the Store Buffer does
136411ed0ba1SWill Deacon	  not automatically drain. This can cause normal, non-cacheable
136511ed0ba1SWill Deacon	  writes to be retained when the memory system is idle, leading
136611ed0ba1SWill Deacon	  to suboptimal I/O performance for drivers using coherent DMA.
136711ed0ba1SWill Deacon	  This option adds a write barrier to the cpu_idle loop so that,
136811ed0ba1SWill Deacon	  on systems with an outer cache, the store buffer is drained
136911ed0ba1SWill Deacon	  explicitly.
137011ed0ba1SWill Deacon
13711da177e4SLinus Torvaldsendmenu
13721da177e4SLinus Torvalds
13731da177e4SLinus Torvaldssource "arch/arm/common/Kconfig"
13741da177e4SLinus Torvalds
13751da177e4SLinus Torvaldsmenu "Bus support"
13761da177e4SLinus Torvalds
13771da177e4SLinus Torvaldsconfig ARM_AMBA
13781da177e4SLinus Torvalds	bool
13791da177e4SLinus Torvalds
13801da177e4SLinus Torvaldsconfig ISA
13811da177e4SLinus Torvalds	bool
13821da177e4SLinus Torvalds	help
13831da177e4SLinus Torvalds	  Find out whether you have ISA slots on your motherboard.  ISA is the
13841da177e4SLinus Torvalds	  name of a bus system, i.e. the way the CPU talks to the other stuff
13851da177e4SLinus Torvalds	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
13861da177e4SLinus Torvalds	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
13871da177e4SLinus Torvalds	  newer boards don't support it.  If you have ISA, say Y, otherwise N.
13881da177e4SLinus Torvalds
1389065909b9SRussell King# Select ISA DMA controller support
13901da177e4SLinus Torvaldsconfig ISA_DMA
13911da177e4SLinus Torvalds	bool
1392065909b9SRussell King	select ISA_DMA_API
13931da177e4SLinus Torvalds
1394065909b9SRussell King# Select ISA DMA interface
13955cae841bSAl Viroconfig ISA_DMA_API
13965cae841bSAl Viro	bool
13975cae841bSAl Viro
13981da177e4SLinus Torvaldsconfig PCI
13990b05da72SHans Ulli Kroll	bool "PCI support" if MIGHT_HAVE_PCI
14001da177e4SLinus Torvalds	help
14011da177e4SLinus Torvalds	  Find out whether you have a PCI motherboard. PCI is the name of a
14021da177e4SLinus Torvalds	  bus system, i.e. the way the CPU talks to the other stuff inside
14031da177e4SLinus Torvalds	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
14041da177e4SLinus Torvalds	  VESA. If you have PCI, say Y, otherwise N.
14051da177e4SLinus Torvalds
140652882173SAnton Vorontsovconfig PCI_DOMAINS
140752882173SAnton Vorontsov	bool
140852882173SAnton Vorontsov	depends on PCI
140952882173SAnton Vorontsov
1410b080ac8aSMarcelo Roberto Jimenezconfig PCI_NANOENGINE
1411b080ac8aSMarcelo Roberto Jimenez	bool "BSE nanoEngine PCI support"
1412b080ac8aSMarcelo Roberto Jimenez	depends on SA1100_NANOENGINE
1413b080ac8aSMarcelo Roberto Jimenez	help
1414b080ac8aSMarcelo Roberto Jimenez	  Enable PCI on the BSE nanoEngine board.
1415b080ac8aSMarcelo Roberto Jimenez
141636e23590SMatthew Wilcoxconfig PCI_SYSCALL
141736e23590SMatthew Wilcox	def_bool PCI
141836e23590SMatthew Wilcox
14191da177e4SLinus Torvalds# Select the host bridge type
14201da177e4SLinus Torvaldsconfig PCI_HOST_VIA82C505
14211da177e4SLinus Torvalds	bool
14221da177e4SLinus Torvalds	depends on PCI && ARCH_SHARK
14231da177e4SLinus Torvalds	default y
14241da177e4SLinus Torvalds
1425a0113a99SMike Rapoportconfig PCI_HOST_ITE8152
1426a0113a99SMike Rapoport	bool
1427a0113a99SMike Rapoport	depends on PCI && MACH_ARMCORE
1428a0113a99SMike Rapoport	default y
1429a0113a99SMike Rapoport	select DMABOUNCE
1430a0113a99SMike Rapoport
14311da177e4SLinus Torvaldssource "drivers/pci/Kconfig"
14321da177e4SLinus Torvalds
14331da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig"
14341da177e4SLinus Torvalds
14351da177e4SLinus Torvaldsendmenu
14361da177e4SLinus Torvalds
14371da177e4SLinus Torvaldsmenu "Kernel Features"
14381da177e4SLinus Torvalds
14393b55658aSDave Martinconfig HAVE_SMP
14403b55658aSDave Martin	bool
14413b55658aSDave Martin	help
14423b55658aSDave Martin	  This option should be selected by machines which have an SMP-
14433b55658aSDave Martin	  capable CPU.
14443b55658aSDave Martin
14453b55658aSDave Martin	  The only effect of this option is to make the SMP-related
14463b55658aSDave Martin	  options available to the user for configuration.
14473b55658aSDave Martin
14481da177e4SLinus Torvaldsconfig SMP
1449bb2d8130SRussell King	bool "Symmetric Multi-Processing"
1450fbb4ddacSRussell King	depends on CPU_V6K || CPU_V7
1451bc28248eSRussell King	depends on GENERIC_CLOCKEVENTS
14523b55658aSDave Martin	depends on HAVE_SMP
14539934ebb8SArnd Bergmann	depends on MMU
1454f6dd9fa5SJens Axboe	select USE_GENERIC_SMP_HELPERS
145589c3dedfSDaniel Walker	select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
14561da177e4SLinus Torvalds	help
14571da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
14581da177e4SLinus Torvalds	  a system with only one CPU, like most personal computers, say N. If
14591da177e4SLinus Torvalds	  you have a system with more than one CPU, say Y.
14601da177e4SLinus Torvalds
14611da177e4SLinus Torvalds	  If you say N here, the kernel will run on single and multiprocessor
14621da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
14631da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all, single
14641da177e4SLinus Torvalds	  processor machines. On a single processor machine, the kernel will
14651da177e4SLinus Torvalds	  run faster if you say N here.
14661da177e4SLinus Torvalds
1467395cf969SPaul Bolle	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
14681da177e4SLinus Torvalds	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
146950a23e6eSJustin P. Mattock	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
14701da177e4SLinus Torvalds
14711da177e4SLinus Torvalds	  If you don't know what to do here, say N.
14721da177e4SLinus Torvalds
1473f00ec48fSRussell Kingconfig SMP_ON_UP
1474f00ec48fSRussell King	bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1475f00ec48fSRussell King	depends on EXPERIMENTAL
14764d2692a7SNicolas Pitre	depends on SMP && !XIP_KERNEL
1477f00ec48fSRussell King	default y
1478f00ec48fSRussell King	help
1479f00ec48fSRussell King	  SMP kernels contain instructions which fail on non-SMP processors.
1480f00ec48fSRussell King	  Enabling this option allows the kernel to modify itself to make
1481f00ec48fSRussell King	  these instructions safe.  Disabling it allows about 1K of space
1482f00ec48fSRussell King	  savings.
1483f00ec48fSRussell King
1484f00ec48fSRussell King	  If you don't know what to do here, say Y.
1485f00ec48fSRussell King
1486c9018aabSVincent Guittotconfig ARM_CPU_TOPOLOGY
1487c9018aabSVincent Guittot	bool "Support cpu topology definition"
1488c9018aabSVincent Guittot	depends on SMP && CPU_V7
1489c9018aabSVincent Guittot	default y
1490c9018aabSVincent Guittot	help
1491c9018aabSVincent Guittot	  Support ARM cpu topology definition. The MPIDR register defines
1492c9018aabSVincent Guittot	  affinity between processors which is then used to describe the cpu
1493c9018aabSVincent Guittot	  topology of an ARM System.
1494c9018aabSVincent Guittot
1495c9018aabSVincent Guittotconfig SCHED_MC
1496c9018aabSVincent Guittot	bool "Multi-core scheduler support"
1497c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1498c9018aabSVincent Guittot	help
1499c9018aabSVincent Guittot	  Multi-core scheduler support improves the CPU scheduler's decision
1500c9018aabSVincent Guittot	  making when dealing with multi-core CPU chips at a cost of slightly
1501c9018aabSVincent Guittot	  increased overhead in some places. If unsure say N here.
1502c9018aabSVincent Guittot
1503c9018aabSVincent Guittotconfig SCHED_SMT
1504c9018aabSVincent Guittot	bool "SMT scheduler support"
1505c9018aabSVincent Guittot	depends on ARM_CPU_TOPOLOGY
1506c9018aabSVincent Guittot	help
1507c9018aabSVincent Guittot	  Improves the CPU scheduler's decision making when dealing with
1508c9018aabSVincent Guittot	  MultiThreading at a cost of slightly increased overhead in some
1509c9018aabSVincent Guittot	  places. If unsure say N here.
1510c9018aabSVincent Guittot
1511a8cbcd92SRussell Kingconfig HAVE_ARM_SCU
1512a8cbcd92SRussell King	bool
1513a8cbcd92SRussell King	help
1514a8cbcd92SRussell King	  This option enables support for the ARM system coherency unit
1515a8cbcd92SRussell King
1516022c03a2SMarc Zyngierconfig ARM_ARCH_TIMER
1517022c03a2SMarc Zyngier	bool "Architected timer support"
1518022c03a2SMarc Zyngier	depends on CPU_V7
1519022c03a2SMarc Zyngier	help
1520022c03a2SMarc Zyngier	  This option enables support for the ARM architected timer
1521022c03a2SMarc Zyngier
1522f32f4ce2SRussell Kingconfig HAVE_ARM_TWD
1523f32f4ce2SRussell King	bool
1524f32f4ce2SRussell King	depends on SMP
1525f32f4ce2SRussell King	help
1526f32f4ce2SRussell King	  This options enables support for the ARM timer and watchdog unit
1527f32f4ce2SRussell King
15288d5796d2SLennert Buytenhekchoice
15298d5796d2SLennert Buytenhek	prompt "Memory split"
15308d5796d2SLennert Buytenhek	default VMSPLIT_3G
15318d5796d2SLennert Buytenhek	help
15328d5796d2SLennert Buytenhek	  Select the desired split between kernel and user memory.
15338d5796d2SLennert Buytenhek
15348d5796d2SLennert Buytenhek	  If you are not absolutely sure what you are doing, leave this
15358d5796d2SLennert Buytenhek	  option alone!
15368d5796d2SLennert Buytenhek
15378d5796d2SLennert Buytenhek	config VMSPLIT_3G
15388d5796d2SLennert Buytenhek		bool "3G/1G user/kernel split"
15398d5796d2SLennert Buytenhek	config VMSPLIT_2G
15408d5796d2SLennert Buytenhek		bool "2G/2G user/kernel split"
15418d5796d2SLennert Buytenhek	config VMSPLIT_1G
15428d5796d2SLennert Buytenhek		bool "1G/3G user/kernel split"
15438d5796d2SLennert Buytenhekendchoice
15448d5796d2SLennert Buytenhek
15458d5796d2SLennert Buytenhekconfig PAGE_OFFSET
15468d5796d2SLennert Buytenhek	hex
15478d5796d2SLennert Buytenhek	default 0x40000000 if VMSPLIT_1G
15488d5796d2SLennert Buytenhek	default 0x80000000 if VMSPLIT_2G
15498d5796d2SLennert Buytenhek	default 0xC0000000
15508d5796d2SLennert Buytenhek
15511da177e4SLinus Torvaldsconfig NR_CPUS
15521da177e4SLinus Torvalds	int "Maximum number of CPUs (2-32)"
15531da177e4SLinus Torvalds	range 2 32
15541da177e4SLinus Torvalds	depends on SMP
15551da177e4SLinus Torvalds	default "4"
15561da177e4SLinus Torvalds
1557a054a811SRussell Kingconfig HOTPLUG_CPU
1558a054a811SRussell King	bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1559a054a811SRussell King	depends on SMP && HOTPLUG && EXPERIMENTAL
1560a054a811SRussell King	help
1561a054a811SRussell King	  Say Y here to experiment with turning CPUs off and on.  CPUs
1562a054a811SRussell King	  can be controlled through /sys/devices/system/cpu.
1563a054a811SRussell King
156437ee16aeSRussell Kingconfig LOCAL_TIMERS
156537ee16aeSRussell King	bool "Use local timer interrupts"
1566971acb9bSRussell King	depends on SMP
156737ee16aeSRussell King	default y
156830d8beadSChanghwan Youn	select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
156937ee16aeSRussell King	help
157037ee16aeSRussell King	  Enable support for local timers on SMP platforms, rather then the
157137ee16aeSRussell King	  legacy IPI broadcast method.  Local timers allows the system
157237ee16aeSRussell King	  accounting to be spread across the timer interval, preventing a
157337ee16aeSRussell King	  "thundering herd" at every timer tick.
157437ee16aeSRussell King
157544986ab0SPeter De Schrijver (NVIDIA)config ARCH_NR_GPIO
157644986ab0SPeter De Schrijver (NVIDIA)	int
15773dea19e8SPeter De Schrijver (NVIDIA)	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
157870227a45SPhilippe Langlais	default 355 if ARCH_U8500
15799a01ec30SPaul Parsons	default 264 if MACH_H4700
158044986ab0SPeter De Schrijver (NVIDIA)	default 0
158144986ab0SPeter De Schrijver (NVIDIA)	help
158244986ab0SPeter De Schrijver (NVIDIA)	  Maximum number of GPIOs in the system.
158344986ab0SPeter De Schrijver (NVIDIA)
158444986ab0SPeter De Schrijver (NVIDIA)	  If unsure, leave the default value.
158544986ab0SPeter De Schrijver (NVIDIA)
1586d45a398fSUwe Kleine-Königsource kernel/Kconfig.preempt
15871da177e4SLinus Torvalds
1588f8065813SRussell Kingconfig HZ
1589f8065813SRussell King	int
1590b130d5c2SKukjin Kim	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1591a73ddc61SKukjin Kim		ARCH_S5PV210 || ARCH_EXYNOS4
1592bfe65704SRussell King	default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
15935248c657SDavid Brownell	default AT91_TIMER_HZ if ARCH_AT91
15945da3e714SMagnus Damm	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1595f8065813SRussell King	default 100
1596f8065813SRussell King
159716c79651SCatalin Marinasconfig THUMB2_KERNEL
15984a50bfe3SRussell King	bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1599e399b1a4SRussell King	depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
160016c79651SCatalin Marinas	select AEABI
160116c79651SCatalin Marinas	select ARM_ASM_UNIFIED
160289bace65SArnd Bergmann	select ARM_UNWIND
160316c79651SCatalin Marinas	help
160416c79651SCatalin Marinas	  By enabling this option, the kernel will be compiled in
160516c79651SCatalin Marinas	  Thumb-2 mode. A compiler/assembler that understand the unified
160616c79651SCatalin Marinas	  ARM-Thumb syntax is needed.
160716c79651SCatalin Marinas
160816c79651SCatalin Marinas	  If unsure, say N.
160916c79651SCatalin Marinas
16106f685c5cSDave Martinconfig THUMB2_AVOID_R_ARM_THM_JUMP11
16116f685c5cSDave Martin	bool "Work around buggy Thumb-2 short branch relocations in gas"
16126f685c5cSDave Martin	depends on THUMB2_KERNEL && MODULES
16136f685c5cSDave Martin	default y
16146f685c5cSDave Martin	help
16156f685c5cSDave Martin	  Various binutils versions can resolve Thumb-2 branches to
16166f685c5cSDave Martin	  locally-defined, preemptible global symbols as short-range "b.n"
16176f685c5cSDave Martin	  branch instructions.
16186f685c5cSDave Martin
16196f685c5cSDave Martin	  This is a problem, because there's no guarantee the final
16206f685c5cSDave Martin	  destination of the symbol, or any candidate locations for a
16216f685c5cSDave Martin	  trampoline, are within range of the branch.  For this reason, the
16226f685c5cSDave Martin	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
16236f685c5cSDave Martin	  relocation in modules at all, and it makes little sense to add
16246f685c5cSDave Martin	  support.
16256f685c5cSDave Martin
16266f685c5cSDave Martin	  The symptom is that the kernel fails with an "unsupported
16276f685c5cSDave Martin	  relocation" error when loading some modules.
16286f685c5cSDave Martin
16296f685c5cSDave Martin	  Until fixed tools are available, passing
16306f685c5cSDave Martin	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
16316f685c5cSDave Martin	  code which hits this problem, at the cost of a bit of extra runtime
16326f685c5cSDave Martin	  stack usage in some cases.
16336f685c5cSDave Martin
16346f685c5cSDave Martin	  The problem is described in more detail at:
16356f685c5cSDave Martin	      https://bugs.launchpad.net/binutils-linaro/+bug/725126
16366f685c5cSDave Martin
16376f685c5cSDave Martin	  Only Thumb-2 kernels are affected.
16386f685c5cSDave Martin
16396f685c5cSDave Martin	  Unless you are sure your tools don't have this problem, say Y.
16406f685c5cSDave Martin
16410becb088SCatalin Marinasconfig ARM_ASM_UNIFIED
16420becb088SCatalin Marinas	bool
16430becb088SCatalin Marinas
1644704bdda0SNicolas Pitreconfig AEABI
1645704bdda0SNicolas Pitre	bool "Use the ARM EABI to compile the kernel"
1646704bdda0SNicolas Pitre	help
1647704bdda0SNicolas Pitre	  This option allows for the kernel to be compiled using the latest
1648704bdda0SNicolas Pitre	  ARM ABI (aka EABI).  This is only useful if you are using a user
1649704bdda0SNicolas Pitre	  space environment that is also compiled with EABI.
1650704bdda0SNicolas Pitre
1651704bdda0SNicolas Pitre	  Since there are major incompatibilities between the legacy ABI and
1652704bdda0SNicolas Pitre	  EABI, especially with regard to structure member alignment, this
1653704bdda0SNicolas Pitre	  option also changes the kernel syscall calling convention to
1654704bdda0SNicolas Pitre	  disambiguate both ABIs and allow for backward compatibility support
1655704bdda0SNicolas Pitre	  (selected with CONFIG_OABI_COMPAT).
1656704bdda0SNicolas Pitre
1657704bdda0SNicolas Pitre	  To use this you need GCC version 4.0.0 or later.
1658704bdda0SNicolas Pitre
16596c90c872SNicolas Pitreconfig OABI_COMPAT
1660a73a3ff1SRussell King	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
16619bc433a1SDave Martin	depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
16626c90c872SNicolas Pitre	default y
16636c90c872SNicolas Pitre	help
16646c90c872SNicolas Pitre	  This option preserves the old syscall interface along with the
16656c90c872SNicolas Pitre	  new (ARM EABI) one. It also provides a compatibility layer to
16666c90c872SNicolas Pitre	  intercept syscalls that have structure arguments which layout
16676c90c872SNicolas Pitre	  in memory differs between the legacy ABI and the new ARM EABI
16686c90c872SNicolas Pitre	  (only for non "thumb" binaries). This option adds a tiny
16696c90c872SNicolas Pitre	  overhead to all syscalls and produces a slightly larger kernel.
16706c90c872SNicolas Pitre	  If you know you'll be using only pure EABI user space then you
16716c90c872SNicolas Pitre	  can say N here. If this option is not selected and you attempt
16726c90c872SNicolas Pitre	  to execute a legacy ABI binary then the result will be
16736c90c872SNicolas Pitre	  UNPREDICTABLE (in fact it can be predicted that it won't work
16746c90c872SNicolas Pitre	  at all). If in doubt say Y.
16756c90c872SNicolas Pitre
1676eb33575cSMel Gormanconfig ARCH_HAS_HOLES_MEMORYMODEL
1677e80d6a24SMel Gorman	bool
1678e80d6a24SMel Gorman
167905944d74SRussell Kingconfig ARCH_SPARSEMEM_ENABLE
168005944d74SRussell King	bool
168105944d74SRussell King
168207a2f737SRussell Kingconfig ARCH_SPARSEMEM_DEFAULT
168307a2f737SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
168407a2f737SRussell King
168505944d74SRussell Kingconfig ARCH_SELECT_MEMORY_MODEL
1686be370302SRussell King	def_bool ARCH_SPARSEMEM_ENABLE
1687c80d79d7SYasunori Goto
16887b7bf499SWill Deaconconfig HAVE_ARCH_PFN_VALID
16897b7bf499SWill Deacon	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
16907b7bf499SWill Deacon
1691053a96caSNicolas Pitreconfig HIGHMEM
1692e8db89a2SRussell King	bool "High Memory Support"
1693e8db89a2SRussell King	depends on MMU
1694053a96caSNicolas Pitre	help
1695053a96caSNicolas Pitre	  The address space of ARM processors is only 4 Gigabytes large
1696053a96caSNicolas Pitre	  and it has to accommodate user address space, kernel address
1697053a96caSNicolas Pitre	  space as well as some memory mapped IO. That means that, if you
1698053a96caSNicolas Pitre	  have a large amount of physical memory and/or IO, not all of the
1699053a96caSNicolas Pitre	  memory can be "permanently mapped" by the kernel. The physical
1700053a96caSNicolas Pitre	  memory that is not permanently mapped is called "high memory".
1701053a96caSNicolas Pitre
1702053a96caSNicolas Pitre	  Depending on the selected kernel/user memory split, minimum
1703053a96caSNicolas Pitre	  vmalloc space and actual amount of RAM, you may not need this
1704053a96caSNicolas Pitre	  option which should result in a slightly faster kernel.
1705053a96caSNicolas Pitre
1706053a96caSNicolas Pitre	  If unsure, say n.
1707053a96caSNicolas Pitre
170865cec8e3SRussell Kingconfig HIGHPTE
170965cec8e3SRussell King	bool "Allocate 2nd-level pagetables from highmem"
171065cec8e3SRussell King	depends on HIGHMEM
171165cec8e3SRussell King
17121b8873a0SJamie Ilesconfig HW_PERF_EVENTS
17131b8873a0SJamie Iles	bool "Enable hardware performance counter support for perf events"
1714fe166148SWill Deacon	depends on PERF_EVENTS && CPU_HAS_PMU
17151b8873a0SJamie Iles	default y
17161b8873a0SJamie Iles	help
17171b8873a0SJamie Iles	  Enable hardware performance counter support for perf events. If
17181b8873a0SJamie Iles	  disabled, perf events will use software events only.
17191b8873a0SJamie Iles
17203f22ab27SDave Hansensource "mm/Kconfig"
17213f22ab27SDave Hansen
1722c1b2d970SMagnus Dammconfig FORCE_MAX_ZONEORDER
1723c1b2d970SMagnus Damm	int "Maximum zone order" if ARCH_SHMOBILE
1724c1b2d970SMagnus Damm	range 11 64 if ARCH_SHMOBILE
1725c1b2d970SMagnus Damm	default "9" if SA1111
1726c1b2d970SMagnus Damm	default "11"
1727c1b2d970SMagnus Damm	help
1728c1b2d970SMagnus Damm	  The kernel memory allocator divides physically contiguous memory
1729c1b2d970SMagnus Damm	  blocks into "zones", where each zone is a power of two number of
1730c1b2d970SMagnus Damm	  pages.  This option selects the largest power of two that the kernel
1731c1b2d970SMagnus Damm	  keeps in the memory allocator.  If you need to allocate very large
1732c1b2d970SMagnus Damm	  blocks of physically contiguous memory, then you may need to
1733c1b2d970SMagnus Damm	  increase this value.
1734c1b2d970SMagnus Damm
1735c1b2d970SMagnus Damm	  This config option is actually maximum order plus one. For example,
1736c1b2d970SMagnus Damm	  a value of 11 means that the largest free memory block is 2^10 pages.
1737c1b2d970SMagnus Damm
17381da177e4SLinus Torvaldsconfig LEDS
17391da177e4SLinus Torvalds	bool "Timer and CPU usage LEDs"
1740e055d5bfSAdrian Bunk	depends on ARCH_CDB89712 || ARCH_EBSA110 || \
17418c8fdbc9SSascha Hauer		   ARCH_EBSA285 || ARCH_INTEGRATOR || \
17421da177e4SLinus Torvalds		   ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
17431da177e4SLinus Torvalds		   ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
174473a59c1cSSAN People		   ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
174525329671SJürgen Schindele		   ARCH_AT91 || ARCH_DAVINCI || \
1746ff3042fbSColin Tuckley		   ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
17471da177e4SLinus Torvalds	help
17481da177e4SLinus Torvalds	  If you say Y here, the LEDs on your machine will be used
17491da177e4SLinus Torvalds	  to provide useful information about your current system status.
17501da177e4SLinus Torvalds
17511da177e4SLinus Torvalds	  If you are compiling a kernel for a NetWinder or EBSA-285, you will
17521da177e4SLinus Torvalds	  be able to select which LEDs are active using the options below. If
17531da177e4SLinus Torvalds	  you are compiling a kernel for the EBSA-110 or the LART however, the
17541da177e4SLinus Torvalds	  red LED will simply flash regularly to indicate that the system is
17551da177e4SLinus Torvalds	  still functional. It is safe to say Y here if you have a CATS
17561da177e4SLinus Torvalds	  system, but the driver will do nothing.
17571da177e4SLinus Torvalds
17581da177e4SLinus Torvaldsconfig LEDS_TIMER
17591da177e4SLinus Torvalds	bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1760eebdf7d7SDavid Brownell			    OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1761eebdf7d7SDavid Brownell			    || MACH_OMAP_PERSEUS2
17621da177e4SLinus Torvalds	depends on LEDS
17630567a0c0SKevin Hilman	depends on !GENERIC_CLOCKEVENTS
17641da177e4SLinus Torvalds	default y if ARCH_EBSA110
17651da177e4SLinus Torvalds	help
17661da177e4SLinus Torvalds	  If you say Y here, one of the system LEDs (the green one on the
17671da177e4SLinus Torvalds	  NetWinder, the amber one on the EBSA285, or the red one on the LART)
17681da177e4SLinus Torvalds	  will flash regularly to indicate that the system is still
17691da177e4SLinus Torvalds	  operational. This is mainly useful to kernel hackers who are
17701da177e4SLinus Torvalds	  debugging unstable kernels.
17711da177e4SLinus Torvalds
17721da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17731da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17741da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17751da177e4SLinus Torvalds
17761da177e4SLinus Torvaldsconfig LEDS_CPU
17771da177e4SLinus Torvalds	bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1778eebdf7d7SDavid Brownell			!ARCH_OMAP) \
1779eebdf7d7SDavid Brownell			|| OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1780eebdf7d7SDavid Brownell			|| MACH_OMAP_PERSEUS2
17811da177e4SLinus Torvalds	depends on LEDS
17821da177e4SLinus Torvalds	help
17831da177e4SLinus Torvalds	  If you say Y here, the red LED will be used to give a good real
17841da177e4SLinus Torvalds	  time indication of CPU usage, by lighting whenever the idle task
17851da177e4SLinus Torvalds	  is not currently executing.
17861da177e4SLinus Torvalds
17871da177e4SLinus Torvalds	  The LART uses the same LED for both Timer LED and CPU usage LED
17881da177e4SLinus Torvalds	  functions. You may choose to use both, but the Timer LED function
17891da177e4SLinus Torvalds	  will overrule the CPU usage LED.
17901da177e4SLinus Torvalds
17911da177e4SLinus Torvaldsconfig ALIGNMENT_TRAP
17921da177e4SLinus Torvalds	bool
1793f12d0d7cSHyok S. Choi	depends on CPU_CP15_MMU
17941da177e4SLinus Torvalds	default y if !ARCH_EBSA110
1795e119bfffSRussell King	select HAVE_PROC_CPU if PROC_FS
17961da177e4SLinus Torvalds	help
17971da177e4SLinus Torvalds	  ARM processors cannot fetch/store information which is not
17981da177e4SLinus Torvalds	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
17991da177e4SLinus Torvalds	  address divisible by 4. On 32-bit ARM processors, these non-aligned
18001da177e4SLinus Torvalds	  fetch/store instructions will be emulated in software if you say
18011da177e4SLinus Torvalds	  here, which has a severe performance impact. This is necessary for
18021da177e4SLinus Torvalds	  correct operation of some network protocols. With an IP-only
18031da177e4SLinus Torvalds	  configuration it is safe to say N, otherwise say Y.
18041da177e4SLinus Torvalds
180539ec58f3SLennert Buytenhekconfig UACCESS_WITH_MEMCPY
180639ec58f3SLennert Buytenhek	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
180739ec58f3SLennert Buytenhek	depends on MMU && EXPERIMENTAL
180839ec58f3SLennert Buytenhek	default y if CPU_FEROCEON
180939ec58f3SLennert Buytenhek	help
181039ec58f3SLennert Buytenhek	  Implement faster copy_to_user and clear_user methods for CPU
181139ec58f3SLennert Buytenhek	  cores where a 8-word STM instruction give significantly higher
181239ec58f3SLennert Buytenhek	  memory write throughput than a sequence of individual 32bit stores.
181339ec58f3SLennert Buytenhek
181439ec58f3SLennert Buytenhek	  A possible side effect is a slight increase in scheduling latency
181539ec58f3SLennert Buytenhek	  between threads sharing the same address space if they invoke
181639ec58f3SLennert Buytenhek	  such copy operations with large buffers.
181739ec58f3SLennert Buytenhek
181839ec58f3SLennert Buytenhek	  However, if the CPU data cache is using a write-allocate mode,
181939ec58f3SLennert Buytenhek	  this option is unlikely to provide any performance gain.
182039ec58f3SLennert Buytenhek
182170c70d97SNicolas Pitreconfig SECCOMP
182270c70d97SNicolas Pitre	bool
182370c70d97SNicolas Pitre	prompt "Enable seccomp to safely compute untrusted bytecode"
182470c70d97SNicolas Pitre	---help---
182570c70d97SNicolas Pitre	  This kernel feature is useful for number crunching applications
182670c70d97SNicolas Pitre	  that may need to compute untrusted bytecode during their
182770c70d97SNicolas Pitre	  execution. By using pipes or other transports made available to
182870c70d97SNicolas Pitre	  the process as file descriptors supporting the read/write
182970c70d97SNicolas Pitre	  syscalls, it's possible to isolate those applications in
183070c70d97SNicolas Pitre	  their own address space using seccomp. Once seccomp is
183170c70d97SNicolas Pitre	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
183270c70d97SNicolas Pitre	  and the task is only allowed to execute a few safe syscalls
183370c70d97SNicolas Pitre	  defined by each seccomp mode.
183470c70d97SNicolas Pitre
1835c743f380SNicolas Pitreconfig CC_STACKPROTECTOR
1836c743f380SNicolas Pitre	bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
18374a50bfe3SRussell King	depends on EXPERIMENTAL
1838c743f380SNicolas Pitre	help
1839c743f380SNicolas Pitre	  This option turns on the -fstack-protector GCC feature. This
1840c743f380SNicolas Pitre	  feature puts, at the beginning of functions, a canary value on
1841c743f380SNicolas Pitre	  the stack just before the return address, and validates
1842c743f380SNicolas Pitre	  the value just before actually returning.  Stack based buffer
1843c743f380SNicolas Pitre	  overflows (that need to overwrite this return address) now also
1844c743f380SNicolas Pitre	  overwrite the canary, which gets detected and the attack is then
1845c743f380SNicolas Pitre	  neutralized via a kernel panic.
1846c743f380SNicolas Pitre	  This feature requires gcc version 4.2 or above.
1847c743f380SNicolas Pitre
184873a65b3fSUwe Kleine-Königconfig DEPRECATED_PARAM_STRUCT
184973a65b3fSUwe Kleine-König	bool "Provide old way to pass kernel parameters"
185073a65b3fSUwe Kleine-König	help
185173a65b3fSUwe Kleine-König	  This was deprecated in 2001 and announced to live on for 5 years.
185273a65b3fSUwe Kleine-König	  Some old boot loaders still use this way.
185373a65b3fSUwe Kleine-König
18541da177e4SLinus Torvaldsendmenu
18551da177e4SLinus Torvalds
18561da177e4SLinus Torvaldsmenu "Boot options"
18571da177e4SLinus Torvalds
18589eb8f674SGrant Likelyconfig USE_OF
18599eb8f674SGrant Likely	bool "Flattened Device Tree support"
18609eb8f674SGrant Likely	select OF
18619eb8f674SGrant Likely	select OF_EARLY_FLATTREE
186208a543adSGrant Likely	select IRQ_DOMAIN
18639eb8f674SGrant Likely	help
18649eb8f674SGrant Likely	  Include support for flattened device tree machine descriptions.
18659eb8f674SGrant Likely
18661da177e4SLinus Torvalds# Compressed boot loader in ROM.  Yes, we really want to ask about
18671da177e4SLinus Torvalds# TEXT and BSS so we preserve their values in the config files.
18681da177e4SLinus Torvaldsconfig ZBOOT_ROM_TEXT
18691da177e4SLinus Torvalds	hex "Compressed ROM boot loader base address"
18701da177e4SLinus Torvalds	default "0"
18711da177e4SLinus Torvalds	help
18721da177e4SLinus Torvalds	  The physical address at which the ROM-able zImage is to be
18731da177e4SLinus Torvalds	  placed in the target.  Platforms which normally make use of
18741da177e4SLinus Torvalds	  ROM-able zImage formats normally set this to a suitable
18751da177e4SLinus Torvalds	  value in their defconfig file.
18761da177e4SLinus Torvalds
18771da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18781da177e4SLinus Torvalds
18791da177e4SLinus Torvaldsconfig ZBOOT_ROM_BSS
18801da177e4SLinus Torvalds	hex "Compressed ROM boot loader BSS address"
18811da177e4SLinus Torvalds	default "0"
18821da177e4SLinus Torvalds	help
1883f8c440b2SDan Fandrich	  The base address of an area of read/write memory in the target
1884f8c440b2SDan Fandrich	  for the ROM-able zImage which must be available while the
1885f8c440b2SDan Fandrich	  decompressor is running. It must be large enough to hold the
1886f8c440b2SDan Fandrich	  entire decompressed kernel plus an additional 128 KiB.
1887f8c440b2SDan Fandrich	  Platforms which normally make use of ROM-able zImage formats
1888f8c440b2SDan Fandrich	  normally set this to a suitable value in their defconfig file.
18891da177e4SLinus Torvalds
18901da177e4SLinus Torvalds	  If ZBOOT_ROM is not enabled, this has no effect.
18911da177e4SLinus Torvalds
18921da177e4SLinus Torvaldsconfig ZBOOT_ROM
18931da177e4SLinus Torvalds	bool "Compressed boot loader in ROM/flash"
18941da177e4SLinus Torvalds	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
18951da177e4SLinus Torvalds	help
18961da177e4SLinus Torvalds	  Say Y here if you intend to execute your compressed kernel image
18971da177e4SLinus Torvalds	  (zImage) directly from ROM or flash.  If unsure, say N.
18981da177e4SLinus Torvalds
1899090ab3ffSSimon Hormanchoice
1900090ab3ffSSimon Horman	prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1901090ab3ffSSimon Horman	depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1902090ab3ffSSimon Horman	default ZBOOT_ROM_NONE
1903090ab3ffSSimon Horman	help
1904090ab3ffSSimon Horman	  Include experimental SD/MMC loading code in the ROM-able zImage.
190559bf8964SMasanari Iida	  With this enabled it is possible to write the ROM-able zImage
1906090ab3ffSSimon Horman	  kernel image to an MMC or SD card and boot the kernel straight
1907090ab3ffSSimon Horman	  from the reset vector. At reset the processor Mask ROM will load
190859bf8964SMasanari Iida	  the first part of the ROM-able zImage which in turn loads the
1909090ab3ffSSimon Horman	  rest the kernel image to RAM.
1910090ab3ffSSimon Horman
1911090ab3ffSSimon Hormanconfig ZBOOT_ROM_NONE
1912090ab3ffSSimon Horman	bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1913090ab3ffSSimon Horman	help
1914090ab3ffSSimon Horman	  Do not load image from SD or MMC
1915090ab3ffSSimon Horman
1916f45b1149SSimon Hormanconfig ZBOOT_ROM_MMCIF
1917f45b1149SSimon Horman	bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1918f45b1149SSimon Horman	help
1919090ab3ffSSimon Horman	  Load image from MMCIF hardware block.
1920090ab3ffSSimon Horman
1921090ab3ffSSimon Hormanconfig ZBOOT_ROM_SH_MOBILE_SDHI
1922090ab3ffSSimon Horman	bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1923090ab3ffSSimon Horman	help
1924090ab3ffSSimon Horman	  Load image from SDHI hardware block
1925090ab3ffSSimon Horman
1926090ab3ffSSimon Hormanendchoice
1927f45b1149SSimon Horman
1928e2a6a3aaSJohn Bonesioconfig ARM_APPENDED_DTB
1929e2a6a3aaSJohn Bonesio	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1930e2a6a3aaSJohn Bonesio	depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1931e2a6a3aaSJohn Bonesio	help
1932e2a6a3aaSJohn Bonesio	  With this option, the boot code will look for a device tree binary
1933e2a6a3aaSJohn Bonesio	  (DTB) appended to zImage
1934e2a6a3aaSJohn Bonesio	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1935e2a6a3aaSJohn Bonesio
1936e2a6a3aaSJohn Bonesio	  This is meant as a backward compatibility convenience for those
1937e2a6a3aaSJohn Bonesio	  systems with a bootloader that can't be upgraded to accommodate
1938e2a6a3aaSJohn Bonesio	  the documented boot protocol using a device tree.
1939e2a6a3aaSJohn Bonesio
1940e2a6a3aaSJohn Bonesio	  Beware that there is very little in terms of protection against
1941e2a6a3aaSJohn Bonesio	  this option being confused by leftover garbage in memory that might
1942e2a6a3aaSJohn Bonesio	  look like a DTB header after a reboot if no actual DTB is appended
1943e2a6a3aaSJohn Bonesio	  to zImage.  Do not leave this option active in a production kernel
1944e2a6a3aaSJohn Bonesio	  if you don't intend to always append a DTB.  Proper passing of the
1945e2a6a3aaSJohn Bonesio	  location into r2 of a bootloader provided DTB is always preferable
1946e2a6a3aaSJohn Bonesio	  to this option.
1947e2a6a3aaSJohn Bonesio
1948b90b9a38SNicolas Pitreconfig ARM_ATAG_DTB_COMPAT
1949b90b9a38SNicolas Pitre	bool "Supplement the appended DTB with traditional ATAG information"
1950b90b9a38SNicolas Pitre	depends on ARM_APPENDED_DTB
1951b90b9a38SNicolas Pitre	help
1952b90b9a38SNicolas Pitre	  Some old bootloaders can't be updated to a DTB capable one, yet
1953b90b9a38SNicolas Pitre	  they provide ATAGs with memory configuration, the ramdisk address,
1954b90b9a38SNicolas Pitre	  the kernel cmdline string, etc.  Such information is dynamically
1955b90b9a38SNicolas Pitre	  provided by the bootloader and can't always be stored in a static
1956b90b9a38SNicolas Pitre	  DTB.  To allow a device tree enabled kernel to be used with such
1957b90b9a38SNicolas Pitre	  bootloaders, this option allows zImage to extract the information
1958b90b9a38SNicolas Pitre	  from the ATAG list and store it at run time into the appended DTB.
1959b90b9a38SNicolas Pitre
19601da177e4SLinus Torvaldsconfig CMDLINE
19611da177e4SLinus Torvalds	string "Default kernel command string"
19621da177e4SLinus Torvalds	default ""
19631da177e4SLinus Torvalds	help
19641da177e4SLinus Torvalds	  On some architectures (EBSA110 and CATS), there is currently no way
19651da177e4SLinus Torvalds	  for the boot loader to pass arguments to the kernel. For these
19661da177e4SLinus Torvalds	  architectures, you should supply some command-line options at build
19671da177e4SLinus Torvalds	  time by entering them here. As a minimum, you should specify the
19681da177e4SLinus Torvalds	  memory size and the root device (e.g., mem=64M root=/dev/nfs).
19691da177e4SLinus Torvalds
19704394c124SVictor Boiviechoice
19714394c124SVictor Boivie	prompt "Kernel command line type" if CMDLINE != ""
19724394c124SVictor Boivie	default CMDLINE_FROM_BOOTLOADER
19734394c124SVictor Boivie
19744394c124SVictor Boivieconfig CMDLINE_FROM_BOOTLOADER
19754394c124SVictor Boivie	bool "Use bootloader kernel arguments if available"
19764394c124SVictor Boivie	help
19774394c124SVictor Boivie	  Uses the command-line options passed by the boot loader. If
19784394c124SVictor Boivie	  the boot loader doesn't provide any, the default kernel command
19794394c124SVictor Boivie	  string provided in CMDLINE will be used.
19804394c124SVictor Boivie
19814394c124SVictor Boivieconfig CMDLINE_EXTEND
19824394c124SVictor Boivie	bool "Extend bootloader kernel arguments"
19834394c124SVictor Boivie	help
19844394c124SVictor Boivie	  The command-line arguments provided by the boot loader will be
19854394c124SVictor Boivie	  appended to the default kernel command string.
19864394c124SVictor Boivie
198792d2040dSAlexander Hollerconfig CMDLINE_FORCE
198892d2040dSAlexander Holler	bool "Always use the default kernel command string"
198992d2040dSAlexander Holler	help
199092d2040dSAlexander Holler	  Always use the default kernel command string, even if the boot
199192d2040dSAlexander Holler	  loader passes other arguments to the kernel.
199292d2040dSAlexander Holler	  This is useful if you cannot or don't want to change the
199392d2040dSAlexander Holler	  command-line options your boot loader passes to the kernel.
19944394c124SVictor Boivieendchoice
199592d2040dSAlexander Holler
19961da177e4SLinus Torvaldsconfig XIP_KERNEL
19971da177e4SLinus Torvalds	bool "Kernel Execute-In-Place from ROM"
1998497b7e94SCatalin Marinas	depends on !ZBOOT_ROM && !ARM_LPAE
19991da177e4SLinus Torvalds	help
20001da177e4SLinus Torvalds	  Execute-In-Place allows the kernel to run from non-volatile storage
20011da177e4SLinus Torvalds	  directly addressable by the CPU, such as NOR flash. This saves RAM
20021da177e4SLinus Torvalds	  space since the text section of the kernel is not loaded from flash
20031da177e4SLinus Torvalds	  to RAM.  Read-write sections, such as the data section and stack,
20041da177e4SLinus Torvalds	  are still copied to RAM.  The XIP kernel is not compressed since
20051da177e4SLinus Torvalds	  it has to run directly from flash, so it will take more space to
20061da177e4SLinus Torvalds	  store it.  The flash address used to link the kernel object files,
20071da177e4SLinus Torvalds	  and for storing it, is configuration dependent. Therefore, if you
20081da177e4SLinus Torvalds	  say Y here, you must know the proper physical address where to
20091da177e4SLinus Torvalds	  store the kernel image depending on your own flash memory usage.
20101da177e4SLinus Torvalds
20111da177e4SLinus Torvalds	  Also note that the make target becomes "make xipImage" rather than
20121da177e4SLinus Torvalds	  "make zImage" or "make Image".  The final kernel binary to put in
20131da177e4SLinus Torvalds	  ROM memory will be arch/arm/boot/xipImage.
20141da177e4SLinus Torvalds
20151da177e4SLinus Torvalds	  If unsure, say N.
20161da177e4SLinus Torvalds
20171da177e4SLinus Torvaldsconfig XIP_PHYS_ADDR
20181da177e4SLinus Torvalds	hex "XIP Kernel Physical Location"
20191da177e4SLinus Torvalds	depends on XIP_KERNEL
20201da177e4SLinus Torvalds	default "0x00080000"
20211da177e4SLinus Torvalds	help
20221da177e4SLinus Torvalds	  This is the physical address in your flash memory the kernel will
20231da177e4SLinus Torvalds	  be linked for and stored to.  This address is dependent on your
20241da177e4SLinus Torvalds	  own flash usage.
20251da177e4SLinus Torvalds
2026c587e4a6SRichard Purdieconfig KEXEC
2027c587e4a6SRichard Purdie	bool "Kexec system call (EXPERIMENTAL)"
202802b73e2eSWill Deacon	depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2029c587e4a6SRichard Purdie	help
2030c587e4a6SRichard Purdie	  kexec is a system call that implements the ability to shutdown your
2031c587e4a6SRichard Purdie	  current kernel, and to start another kernel.  It is like a reboot
203201dd2fbfSMatt LaPlante	  but it is independent of the system firmware.   And like a reboot
2033c587e4a6SRichard Purdie	  you can start any kernel with it, not just Linux.
2034c587e4a6SRichard Purdie
2035c587e4a6SRichard Purdie	  It is an ongoing process to be certain the hardware in a machine
2036c587e4a6SRichard Purdie	  is properly shutdown, so do not be surprised if this code does not
2037c587e4a6SRichard Purdie	  initially work for you.  It may help to enable device hotplugging
2038c587e4a6SRichard Purdie	  support.
2039c587e4a6SRichard Purdie
20404cd9d6f7SRichard Purdieconfig ATAGS_PROC
20414cd9d6f7SRichard Purdie	bool "Export atags in procfs"
2042b98d7291SUli Luckas	depends on KEXEC
2043b98d7291SUli Luckas	default y
20444cd9d6f7SRichard Purdie	help
20454cd9d6f7SRichard Purdie	  Should the atags used to boot the kernel be exported in an "atags"
20464cd9d6f7SRichard Purdie	  file in procfs. Useful with kexec.
20474cd9d6f7SRichard Purdie
2048cb5d39b3SMika Westerbergconfig CRASH_DUMP
2049cb5d39b3SMika Westerberg	bool "Build kdump crash kernel (EXPERIMENTAL)"
2050cb5d39b3SMika Westerberg	depends on EXPERIMENTAL
2051cb5d39b3SMika Westerberg	help
2052cb5d39b3SMika Westerberg	  Generate crash dump after being started by kexec. This should
2053cb5d39b3SMika Westerberg	  be normally only set in special crash dump kernels which are
2054cb5d39b3SMika Westerberg	  loaded in the main kernel with kexec-tools into a specially
2055cb5d39b3SMika Westerberg	  reserved region and then later executed after a crash by
2056cb5d39b3SMika Westerberg	  kdump/kexec. The crash dump kernel must be compiled to a
2057cb5d39b3SMika Westerberg	  memory address not used by the main kernel
2058cb5d39b3SMika Westerberg
2059cb5d39b3SMika Westerberg	  For more details see Documentation/kdump/kdump.txt
2060cb5d39b3SMika Westerberg
2061e69edc79SEric Miaoconfig AUTO_ZRELADDR
2062e69edc79SEric Miao	bool "Auto calculation of the decompressed kernel image address"
2063e69edc79SEric Miao	depends on !ZBOOT_ROM && !ARCH_U300
2064e69edc79SEric Miao	help
2065e69edc79SEric Miao	  ZRELADDR is the physical address where the decompressed kernel
2066e69edc79SEric Miao	  image will be placed. If AUTO_ZRELADDR is selected, the address
2067e69edc79SEric Miao	  will be determined at run-time by masking the current IP with
2068e69edc79SEric Miao	  0xf8000000. This assumes the zImage being placed in the first 128MB
2069e69edc79SEric Miao	  from start of memory.
2070e69edc79SEric Miao
20711da177e4SLinus Torvaldsendmenu
20721da177e4SLinus Torvalds
2073ac9d7efcSRussell Kingmenu "CPU Power Management"
20741da177e4SLinus Torvalds
207589c52ed4SBen Dooksif ARCH_HAS_CPUFREQ
20761da177e4SLinus Torvalds
20771da177e4SLinus Torvaldssource "drivers/cpufreq/Kconfig"
20781da177e4SLinus Torvalds
207964f102b6SYong Shenconfig CPU_FREQ_IMX
208064f102b6SYong Shen	tristate "CPUfreq driver for i.MX CPUs"
208164f102b6SYong Shen	depends on ARCH_MXC && CPU_FREQ
208264f102b6SYong Shen	help
208364f102b6SYong Shen	  This enables the CPUfreq driver for i.MX CPUs.
208464f102b6SYong Shen
20851da177e4SLinus Torvaldsconfig CPU_FREQ_SA1100
20861da177e4SLinus Torvalds	bool
20871da177e4SLinus Torvalds
20881da177e4SLinus Torvaldsconfig CPU_FREQ_SA1110
20891da177e4SLinus Torvalds	bool
20901da177e4SLinus Torvalds
20911da177e4SLinus Torvaldsconfig CPU_FREQ_INTEGRATOR
20921da177e4SLinus Torvalds	tristate "CPUfreq driver for ARM Integrator CPUs"
20931da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR && CPU_FREQ
20941da177e4SLinus Torvalds	default y
20951da177e4SLinus Torvalds	help
20961da177e4SLinus Torvalds	  This enables the CPUfreq driver for ARM Integrator CPUs.
20971da177e4SLinus Torvalds
20981da177e4SLinus Torvalds	  For details, take a look at <file:Documentation/cpu-freq>.
20991da177e4SLinus Torvalds
21001da177e4SLinus Torvalds	  If in doubt, say Y.
21011da177e4SLinus Torvalds
21029e2697ffSRussell Kingconfig CPU_FREQ_PXA
21039e2697ffSRussell King	bool
21049e2697ffSRussell King	depends on CPU_FREQ && ARCH_PXA && PXA25x
21059e2697ffSRussell King	default y
2106ca7d156eSArnd Bergmann	select CPU_FREQ_TABLE
21079e2697ffSRussell King	select CPU_FREQ_DEFAULT_GOV_USERSPACE
21089e2697ffSRussell King
21099d56c02aSBen Dooksconfig CPU_FREQ_S3C
21109d56c02aSBen Dooks	bool
21119d56c02aSBen Dooks	help
21129d56c02aSBen Dooks	  Internal configuration node for common cpufreq on Samsung SoC
21139d56c02aSBen Dooks
21149d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX
21154a50bfe3SRussell King	bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2116b130d5c2SKukjin Kim	depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
21179d56c02aSBen Dooks	select CPU_FREQ_S3C
21189d56c02aSBen Dooks	help
21199d56c02aSBen Dooks	  This enables the CPUfreq driver for the Samsung S3C24XX family
21209d56c02aSBen Dooks	  of CPUs.
21219d56c02aSBen Dooks
21229d56c02aSBen Dooks	  For details, take a look at <file:Documentation/cpu-freq>.
21239d56c02aSBen Dooks
21249d56c02aSBen Dooks	  If in doubt, say N.
21259d56c02aSBen Dooks
21269d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_PLL
21274a50bfe3SRussell King	bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
21289d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
21299d56c02aSBen Dooks	help
21309d56c02aSBen Dooks	  Compile in support for changing the PLL frequency from the
21319d56c02aSBen Dooks	  S3C24XX series CPUfreq driver. The PLL takes time to settle
21329d56c02aSBen Dooks	  after a frequency change, so by default it is not enabled.
21339d56c02aSBen Dooks
21349d56c02aSBen Dooks	  This also means that the PLL tables for the selected CPU(s) will
21359d56c02aSBen Dooks	  be built which may increase the size of the kernel image.
21369d56c02aSBen Dooks
21379d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_DEBUG
21389d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver core"
21399d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21409d56c02aSBen Dooks	help
21419d56c02aSBen Dooks	  Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
21429d56c02aSBen Dooks
21439d56c02aSBen Dooksconfig CPU_FREQ_S3C24XX_IODEBUG
21449d56c02aSBen Dooks	bool "Debug CPUfreq Samsung driver IO timing"
21459d56c02aSBen Dooks	depends on CPU_FREQ_S3C24XX
21469d56c02aSBen Dooks	help
21479d56c02aSBen Dooks	  Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
21489d56c02aSBen Dooks
2149e6d197a6SBen Dooksconfig CPU_FREQ_S3C24XX_DEBUGFS
2150e6d197a6SBen Dooks	bool "Export debugfs for CPUFreq"
2151e6d197a6SBen Dooks	depends on CPU_FREQ_S3C24XX && DEBUG_FS
2152e6d197a6SBen Dooks	help
2153e6d197a6SBen Dooks	  Export status information via debugfs.
2154e6d197a6SBen Dooks
21551da177e4SLinus Torvaldsendif
21561da177e4SLinus Torvalds
2157ac9d7efcSRussell Kingsource "drivers/cpuidle/Kconfig"
2158ac9d7efcSRussell King
2159ac9d7efcSRussell Kingendmenu
2160ac9d7efcSRussell King
21611da177e4SLinus Torvaldsmenu "Floating point emulation"
21621da177e4SLinus Torvalds
21631da177e4SLinus Torvaldscomment "At least one emulation must be selected"
21641da177e4SLinus Torvalds
21651da177e4SLinus Torvaldsconfig FPE_NWFPE
21661da177e4SLinus Torvalds	bool "NWFPE math emulation"
2167593c252aSDave Martin	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
21681da177e4SLinus Torvalds	---help---
21691da177e4SLinus Torvalds	  Say Y to include the NWFPE floating point emulator in the kernel.
21701da177e4SLinus Torvalds	  This is necessary to run most binaries. Linux does not currently
21711da177e4SLinus Torvalds	  support floating point hardware so you need to say Y here even if
21721da177e4SLinus Torvalds	  your machine has an FPA or floating point co-processor podule.
21731da177e4SLinus Torvalds
21741da177e4SLinus Torvalds	  You may say N here if you are going to load the Acorn FPEmulator
21751da177e4SLinus Torvalds	  early in the bootup.
21761da177e4SLinus Torvalds
21771da177e4SLinus Torvaldsconfig FPE_NWFPE_XP
21781da177e4SLinus Torvalds	bool "Support extended precision"
2179bedf142bSLennert Buytenhek	depends on FPE_NWFPE
21801da177e4SLinus Torvalds	help
21811da177e4SLinus Torvalds	  Say Y to include 80-bit support in the kernel floating-point
21821da177e4SLinus Torvalds	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
21831da177e4SLinus Torvalds	  Note that gcc does not generate 80-bit operations by default,
21841da177e4SLinus Torvalds	  so in most cases this option only enlarges the size of the
21851da177e4SLinus Torvalds	  floating point emulator without any good reason.
21861da177e4SLinus Torvalds
21871da177e4SLinus Torvalds	  You almost surely want to say N here.
21881da177e4SLinus Torvalds
21891da177e4SLinus Torvaldsconfig FPE_FASTFPE
21901da177e4SLinus Torvalds	bool "FastFPE math emulation (EXPERIMENTAL)"
21918993a44cSNicolas Pitre	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
21921da177e4SLinus Torvalds	---help---
21931da177e4SLinus Torvalds	  Say Y here to include the FAST floating point emulator in the kernel.
21941da177e4SLinus Torvalds	  This is an experimental much faster emulator which now also has full
21951da177e4SLinus Torvalds	  precision for the mantissa.  It does not support any exceptions.
21961da177e4SLinus Torvalds	  It is very simple, and approximately 3-6 times faster than NWFPE.
21971da177e4SLinus Torvalds
21981da177e4SLinus Torvalds	  It should be sufficient for most programs.  It may be not suitable
21991da177e4SLinus Torvalds	  for scientific calculations, but you have to check this for yourself.
22001da177e4SLinus Torvalds	  If you do not feel you need a faster FP emulation you should better
22011da177e4SLinus Torvalds	  choose NWFPE.
22021da177e4SLinus Torvalds
22031da177e4SLinus Torvaldsconfig VFP
22041da177e4SLinus Torvalds	bool "VFP-format floating point maths"
2205e399b1a4SRussell King	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
22061da177e4SLinus Torvalds	help
22071da177e4SLinus Torvalds	  Say Y to include VFP support code in the kernel. This is needed
22081da177e4SLinus Torvalds	  if your hardware includes a VFP unit.
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvalds	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
22111da177e4SLinus Torvalds	  release notes and additional status information.
22121da177e4SLinus Torvalds
22131da177e4SLinus Torvalds	  Say N if your target does not have VFP hardware.
22141da177e4SLinus Torvalds
221525ebee02SCatalin Marinasconfig VFPv3
221625ebee02SCatalin Marinas	bool
221725ebee02SCatalin Marinas	depends on VFP
221825ebee02SCatalin Marinas	default y if CPU_V7
221925ebee02SCatalin Marinas
2220b5872db4SCatalin Marinasconfig NEON
2221b5872db4SCatalin Marinas	bool "Advanced SIMD (NEON) Extension support"
2222b5872db4SCatalin Marinas	depends on VFPv3 && CPU_V7
2223b5872db4SCatalin Marinas	help
2224b5872db4SCatalin Marinas	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2225b5872db4SCatalin Marinas	  Extension.
2226b5872db4SCatalin Marinas
22271da177e4SLinus Torvaldsendmenu
22281da177e4SLinus Torvalds
22291da177e4SLinus Torvaldsmenu "Userspace binary formats"
22301da177e4SLinus Torvalds
22311da177e4SLinus Torvaldssource "fs/Kconfig.binfmt"
22321da177e4SLinus Torvalds
22331da177e4SLinus Torvaldsconfig ARTHUR
22341da177e4SLinus Torvalds	tristate "RISC OS personality"
2235704bdda0SNicolas Pitre	depends on !AEABI
22361da177e4SLinus Torvalds	help
22371da177e4SLinus Torvalds	  Say Y here to include the kernel code necessary if you want to run
22381da177e4SLinus Torvalds	  Acorn RISC OS/Arthur binaries under Linux. This code is still very
22391da177e4SLinus Torvalds	  experimental; if this sounds frightening, say N and sleep in peace.
22401da177e4SLinus Torvalds	  You can also say M here to compile this support as a module (which
22411da177e4SLinus Torvalds	  will be called arthur).
22421da177e4SLinus Torvalds
22431da177e4SLinus Torvaldsendmenu
22441da177e4SLinus Torvalds
22451da177e4SLinus Torvaldsmenu "Power management options"
22461da177e4SLinus Torvalds
2247eceab4acSRussell Kingsource "kernel/power/Kconfig"
22481da177e4SLinus Torvalds
2249f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
22503d5e8af4SStephen Warren	depends on !ARCH_S5PC100 && !ARCH_TEGRA
22516a786182SRussell King	depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
22523f5d0819SChao Xie		CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2253f4cb5700SJohannes Berg	def_bool y
2254f4cb5700SJohannes Berg
225515e0d9e3SArnd Bergmannconfig ARM_CPU_SUSPEND
225615e0d9e3SArnd Bergmann	def_bool PM_SLEEP
225715e0d9e3SArnd Bergmann
22581da177e4SLinus Torvaldsendmenu
22591da177e4SLinus Torvalds
2260d5950b43SSam Ravnborgsource "net/Kconfig"
2261d5950b43SSam Ravnborg
2262ac25150fSUwe Kleine-Königsource "drivers/Kconfig"
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldssource "fs/Kconfig"
22651da177e4SLinus Torvalds
22661da177e4SLinus Torvaldssource "arch/arm/Kconfig.debug"
22671da177e4SLinus Torvalds
22681da177e4SLinus Torvaldssource "security/Kconfig"
22691da177e4SLinus Torvalds
22701da177e4SLinus Torvaldssource "crypto/Kconfig"
22711da177e4SLinus Torvalds
22721da177e4SLinus Torvaldssource "lib/Kconfig"
2273